1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Device Tree Source for DRA7xx clock data 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2013 Texas Instruments, Inc. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify 7*4882a593Smuzhiyun * it under the terms of the GNU General Public License version 2 as 8*4882a593Smuzhiyun * published by the Free Software Foundation. 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun&cm_core_aon_clocks { 11*4882a593Smuzhiyun atl_clkin0_ck: atl_clkin0_ck { 12*4882a593Smuzhiyun #clock-cells = <0>; 13*4882a593Smuzhiyun compatible = "ti,dra7-atl-clock"; 14*4882a593Smuzhiyun clocks = <&atl_gfclk_mux>; 15*4882a593Smuzhiyun }; 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun atl_clkin1_ck: atl_clkin1_ck { 18*4882a593Smuzhiyun #clock-cells = <0>; 19*4882a593Smuzhiyun compatible = "ti,dra7-atl-clock"; 20*4882a593Smuzhiyun clocks = <&atl_gfclk_mux>; 21*4882a593Smuzhiyun }; 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun atl_clkin2_ck: atl_clkin2_ck { 24*4882a593Smuzhiyun #clock-cells = <0>; 25*4882a593Smuzhiyun compatible = "ti,dra7-atl-clock"; 26*4882a593Smuzhiyun clocks = <&atl_gfclk_mux>; 27*4882a593Smuzhiyun }; 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun atl_clkin3_ck: atl_clkin3_ck { 30*4882a593Smuzhiyun #clock-cells = <0>; 31*4882a593Smuzhiyun compatible = "ti,dra7-atl-clock"; 32*4882a593Smuzhiyun clocks = <&atl_gfclk_mux>; 33*4882a593Smuzhiyun }; 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun hdmi_clkin_ck: hdmi_clkin_ck { 36*4882a593Smuzhiyun #clock-cells = <0>; 37*4882a593Smuzhiyun compatible = "fixed-clock"; 38*4882a593Smuzhiyun clock-frequency = <0>; 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun mlb_clkin_ck: mlb_clkin_ck { 42*4882a593Smuzhiyun #clock-cells = <0>; 43*4882a593Smuzhiyun compatible = "fixed-clock"; 44*4882a593Smuzhiyun clock-frequency = <0>; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun mlbp_clkin_ck: mlbp_clkin_ck { 48*4882a593Smuzhiyun #clock-cells = <0>; 49*4882a593Smuzhiyun compatible = "fixed-clock"; 50*4882a593Smuzhiyun clock-frequency = <0>; 51*4882a593Smuzhiyun }; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun pciesref_acs_clk_ck: pciesref_acs_clk_ck { 54*4882a593Smuzhiyun #clock-cells = <0>; 55*4882a593Smuzhiyun compatible = "fixed-clock"; 56*4882a593Smuzhiyun clock-frequency = <100000000>; 57*4882a593Smuzhiyun }; 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun ref_clkin0_ck: ref_clkin0_ck { 60*4882a593Smuzhiyun #clock-cells = <0>; 61*4882a593Smuzhiyun compatible = "fixed-clock"; 62*4882a593Smuzhiyun clock-frequency = <0>; 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun ref_clkin1_ck: ref_clkin1_ck { 66*4882a593Smuzhiyun #clock-cells = <0>; 67*4882a593Smuzhiyun compatible = "fixed-clock"; 68*4882a593Smuzhiyun clock-frequency = <0>; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun ref_clkin2_ck: ref_clkin2_ck { 72*4882a593Smuzhiyun #clock-cells = <0>; 73*4882a593Smuzhiyun compatible = "fixed-clock"; 74*4882a593Smuzhiyun clock-frequency = <0>; 75*4882a593Smuzhiyun }; 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun ref_clkin3_ck: ref_clkin3_ck { 78*4882a593Smuzhiyun #clock-cells = <0>; 79*4882a593Smuzhiyun compatible = "fixed-clock"; 80*4882a593Smuzhiyun clock-frequency = <0>; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun rmii_clk_ck: rmii_clk_ck { 84*4882a593Smuzhiyun #clock-cells = <0>; 85*4882a593Smuzhiyun compatible = "fixed-clock"; 86*4882a593Smuzhiyun clock-frequency = <0>; 87*4882a593Smuzhiyun }; 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun sdvenc_clkin_ck: sdvenc_clkin_ck { 90*4882a593Smuzhiyun #clock-cells = <0>; 91*4882a593Smuzhiyun compatible = "fixed-clock"; 92*4882a593Smuzhiyun clock-frequency = <0>; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun secure_32k_clk_src_ck: secure_32k_clk_src_ck { 96*4882a593Smuzhiyun #clock-cells = <0>; 97*4882a593Smuzhiyun compatible = "fixed-clock"; 98*4882a593Smuzhiyun clock-frequency = <32768>; 99*4882a593Smuzhiyun }; 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun sys_clk32_crystal_ck: sys_clk32_crystal_ck { 102*4882a593Smuzhiyun #clock-cells = <0>; 103*4882a593Smuzhiyun compatible = "fixed-clock"; 104*4882a593Smuzhiyun clock-frequency = <32768>; 105*4882a593Smuzhiyun }; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun sys_clk32_pseudo_ck: sys_clk32_pseudo_ck { 108*4882a593Smuzhiyun #clock-cells = <0>; 109*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 110*4882a593Smuzhiyun clocks = <&sys_clkin1>; 111*4882a593Smuzhiyun clock-mult = <1>; 112*4882a593Smuzhiyun clock-div = <610>; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun virt_12000000_ck: virt_12000000_ck { 116*4882a593Smuzhiyun #clock-cells = <0>; 117*4882a593Smuzhiyun compatible = "fixed-clock"; 118*4882a593Smuzhiyun clock-frequency = <12000000>; 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun virt_13000000_ck: virt_13000000_ck { 122*4882a593Smuzhiyun #clock-cells = <0>; 123*4882a593Smuzhiyun compatible = "fixed-clock"; 124*4882a593Smuzhiyun clock-frequency = <13000000>; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun virt_16800000_ck: virt_16800000_ck { 128*4882a593Smuzhiyun #clock-cells = <0>; 129*4882a593Smuzhiyun compatible = "fixed-clock"; 130*4882a593Smuzhiyun clock-frequency = <16800000>; 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun virt_19200000_ck: virt_19200000_ck { 134*4882a593Smuzhiyun #clock-cells = <0>; 135*4882a593Smuzhiyun compatible = "fixed-clock"; 136*4882a593Smuzhiyun clock-frequency = <19200000>; 137*4882a593Smuzhiyun }; 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun virt_20000000_ck: virt_20000000_ck { 140*4882a593Smuzhiyun #clock-cells = <0>; 141*4882a593Smuzhiyun compatible = "fixed-clock"; 142*4882a593Smuzhiyun clock-frequency = <20000000>; 143*4882a593Smuzhiyun }; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun virt_26000000_ck: virt_26000000_ck { 146*4882a593Smuzhiyun #clock-cells = <0>; 147*4882a593Smuzhiyun compatible = "fixed-clock"; 148*4882a593Smuzhiyun clock-frequency = <26000000>; 149*4882a593Smuzhiyun }; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun virt_27000000_ck: virt_27000000_ck { 152*4882a593Smuzhiyun #clock-cells = <0>; 153*4882a593Smuzhiyun compatible = "fixed-clock"; 154*4882a593Smuzhiyun clock-frequency = <27000000>; 155*4882a593Smuzhiyun }; 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun virt_38400000_ck: virt_38400000_ck { 158*4882a593Smuzhiyun #clock-cells = <0>; 159*4882a593Smuzhiyun compatible = "fixed-clock"; 160*4882a593Smuzhiyun clock-frequency = <38400000>; 161*4882a593Smuzhiyun }; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun sys_clkin2: sys_clkin2 { 164*4882a593Smuzhiyun #clock-cells = <0>; 165*4882a593Smuzhiyun compatible = "fixed-clock"; 166*4882a593Smuzhiyun clock-frequency = <22579200>; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun usb_otg_clkin_ck: usb_otg_clkin_ck { 170*4882a593Smuzhiyun #clock-cells = <0>; 171*4882a593Smuzhiyun compatible = "fixed-clock"; 172*4882a593Smuzhiyun clock-frequency = <0>; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun video1_clkin_ck: video1_clkin_ck { 176*4882a593Smuzhiyun #clock-cells = <0>; 177*4882a593Smuzhiyun compatible = "fixed-clock"; 178*4882a593Smuzhiyun clock-frequency = <0>; 179*4882a593Smuzhiyun }; 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun video1_m2_clkin_ck: video1_m2_clkin_ck { 182*4882a593Smuzhiyun #clock-cells = <0>; 183*4882a593Smuzhiyun compatible = "fixed-clock"; 184*4882a593Smuzhiyun clock-frequency = <0>; 185*4882a593Smuzhiyun }; 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun video2_clkin_ck: video2_clkin_ck { 188*4882a593Smuzhiyun #clock-cells = <0>; 189*4882a593Smuzhiyun compatible = "fixed-clock"; 190*4882a593Smuzhiyun clock-frequency = <0>; 191*4882a593Smuzhiyun }; 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun video2_m2_clkin_ck: video2_m2_clkin_ck { 194*4882a593Smuzhiyun #clock-cells = <0>; 195*4882a593Smuzhiyun compatible = "fixed-clock"; 196*4882a593Smuzhiyun clock-frequency = <0>; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun dpll_abe_ck: dpll_abe_ck@1e0 { 200*4882a593Smuzhiyun #clock-cells = <0>; 201*4882a593Smuzhiyun compatible = "ti,omap4-dpll-m4xen-clock"; 202*4882a593Smuzhiyun clocks = <&abe_dpll_clk_mux>, <&abe_dpll_bypass_clk_mux>; 203*4882a593Smuzhiyun reg = <0x01e0>, <0x01e4>, <0x01ec>, <0x01e8>; 204*4882a593Smuzhiyun }; 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun dpll_abe_x2_ck: dpll_abe_x2_ck { 207*4882a593Smuzhiyun #clock-cells = <0>; 208*4882a593Smuzhiyun compatible = "ti,omap4-dpll-x2-clock"; 209*4882a593Smuzhiyun clocks = <&dpll_abe_ck>; 210*4882a593Smuzhiyun }; 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun dpll_abe_m2x2_ck: dpll_abe_m2x2_ck@1f0 { 213*4882a593Smuzhiyun #clock-cells = <0>; 214*4882a593Smuzhiyun compatible = "ti,divider-clock"; 215*4882a593Smuzhiyun clocks = <&dpll_abe_x2_ck>; 216*4882a593Smuzhiyun ti,max-div = <31>; 217*4882a593Smuzhiyun ti,autoidle-shift = <8>; 218*4882a593Smuzhiyun reg = <0x01f0>; 219*4882a593Smuzhiyun ti,index-starts-at-one; 220*4882a593Smuzhiyun ti,invert-autoidle-bit; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun abe_clk: abe_clk@108 { 224*4882a593Smuzhiyun #clock-cells = <0>; 225*4882a593Smuzhiyun compatible = "ti,divider-clock"; 226*4882a593Smuzhiyun clocks = <&dpll_abe_m2x2_ck>; 227*4882a593Smuzhiyun ti,max-div = <4>; 228*4882a593Smuzhiyun reg = <0x0108>; 229*4882a593Smuzhiyun ti,index-power-of-two; 230*4882a593Smuzhiyun }; 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun dpll_abe_m2_ck: dpll_abe_m2_ck@1f0 { 233*4882a593Smuzhiyun #clock-cells = <0>; 234*4882a593Smuzhiyun compatible = "ti,divider-clock"; 235*4882a593Smuzhiyun clocks = <&dpll_abe_ck>; 236*4882a593Smuzhiyun ti,max-div = <31>; 237*4882a593Smuzhiyun ti,autoidle-shift = <8>; 238*4882a593Smuzhiyun reg = <0x01f0>; 239*4882a593Smuzhiyun ti,index-starts-at-one; 240*4882a593Smuzhiyun ti,invert-autoidle-bit; 241*4882a593Smuzhiyun }; 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun dpll_abe_m3x2_ck: dpll_abe_m3x2_ck@1f4 { 244*4882a593Smuzhiyun #clock-cells = <0>; 245*4882a593Smuzhiyun compatible = "ti,divider-clock"; 246*4882a593Smuzhiyun clocks = <&dpll_abe_x2_ck>; 247*4882a593Smuzhiyun ti,max-div = <31>; 248*4882a593Smuzhiyun ti,autoidle-shift = <8>; 249*4882a593Smuzhiyun reg = <0x01f4>; 250*4882a593Smuzhiyun ti,index-starts-at-one; 251*4882a593Smuzhiyun ti,invert-autoidle-bit; 252*4882a593Smuzhiyun }; 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun dpll_core_byp_mux: dpll_core_byp_mux@12c { 255*4882a593Smuzhiyun #clock-cells = <0>; 256*4882a593Smuzhiyun compatible = "ti,mux-clock"; 257*4882a593Smuzhiyun clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>; 258*4882a593Smuzhiyun ti,bit-shift = <23>; 259*4882a593Smuzhiyun reg = <0x012c>; 260*4882a593Smuzhiyun }; 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun dpll_core_ck: dpll_core_ck@120 { 263*4882a593Smuzhiyun #clock-cells = <0>; 264*4882a593Smuzhiyun compatible = "ti,omap4-dpll-core-clock"; 265*4882a593Smuzhiyun clocks = <&sys_clkin1>, <&dpll_core_byp_mux>; 266*4882a593Smuzhiyun reg = <0x0120>, <0x0124>, <0x012c>, <0x0128>; 267*4882a593Smuzhiyun }; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun dpll_core_x2_ck: dpll_core_x2_ck { 270*4882a593Smuzhiyun #clock-cells = <0>; 271*4882a593Smuzhiyun compatible = "ti,omap4-dpll-x2-clock"; 272*4882a593Smuzhiyun clocks = <&dpll_core_ck>; 273*4882a593Smuzhiyun }; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun dpll_core_h12x2_ck: dpll_core_h12x2_ck@13c { 276*4882a593Smuzhiyun #clock-cells = <0>; 277*4882a593Smuzhiyun compatible = "ti,divider-clock"; 278*4882a593Smuzhiyun clocks = <&dpll_core_x2_ck>; 279*4882a593Smuzhiyun ti,max-div = <63>; 280*4882a593Smuzhiyun ti,autoidle-shift = <8>; 281*4882a593Smuzhiyun reg = <0x013c>; 282*4882a593Smuzhiyun ti,index-starts-at-one; 283*4882a593Smuzhiyun ti,invert-autoidle-bit; 284*4882a593Smuzhiyun }; 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun mpu_dpll_hs_clk_div: mpu_dpll_hs_clk_div { 287*4882a593Smuzhiyun #clock-cells = <0>; 288*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 289*4882a593Smuzhiyun clocks = <&dpll_core_h12x2_ck>; 290*4882a593Smuzhiyun clock-mult = <1>; 291*4882a593Smuzhiyun clock-div = <1>; 292*4882a593Smuzhiyun }; 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun dpll_mpu_ck: dpll_mpu_ck@160 { 295*4882a593Smuzhiyun #clock-cells = <0>; 296*4882a593Smuzhiyun compatible = "ti,omap5-mpu-dpll-clock"; 297*4882a593Smuzhiyun clocks = <&sys_clkin1>, <&mpu_dpll_hs_clk_div>; 298*4882a593Smuzhiyun reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>; 299*4882a593Smuzhiyun }; 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun dpll_mpu_m2_ck: dpll_mpu_m2_ck@170 { 302*4882a593Smuzhiyun #clock-cells = <0>; 303*4882a593Smuzhiyun compatible = "ti,divider-clock"; 304*4882a593Smuzhiyun clocks = <&dpll_mpu_ck>; 305*4882a593Smuzhiyun ti,max-div = <31>; 306*4882a593Smuzhiyun ti,autoidle-shift = <8>; 307*4882a593Smuzhiyun reg = <0x0170>; 308*4882a593Smuzhiyun ti,index-starts-at-one; 309*4882a593Smuzhiyun ti,invert-autoidle-bit; 310*4882a593Smuzhiyun }; 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun mpu_dclk_div: mpu_dclk_div { 313*4882a593Smuzhiyun #clock-cells = <0>; 314*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 315*4882a593Smuzhiyun clocks = <&dpll_mpu_m2_ck>; 316*4882a593Smuzhiyun clock-mult = <1>; 317*4882a593Smuzhiyun clock-div = <1>; 318*4882a593Smuzhiyun }; 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun dsp_dpll_hs_clk_div: dsp_dpll_hs_clk_div { 321*4882a593Smuzhiyun #clock-cells = <0>; 322*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 323*4882a593Smuzhiyun clocks = <&dpll_core_h12x2_ck>; 324*4882a593Smuzhiyun clock-mult = <1>; 325*4882a593Smuzhiyun clock-div = <1>; 326*4882a593Smuzhiyun }; 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun dpll_dsp_byp_mux: dpll_dsp_byp_mux@240 { 329*4882a593Smuzhiyun #clock-cells = <0>; 330*4882a593Smuzhiyun compatible = "ti,mux-clock"; 331*4882a593Smuzhiyun clocks = <&sys_clkin1>, <&dsp_dpll_hs_clk_div>; 332*4882a593Smuzhiyun ti,bit-shift = <23>; 333*4882a593Smuzhiyun reg = <0x0240>; 334*4882a593Smuzhiyun }; 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun dpll_dsp_ck: dpll_dsp_ck@234 { 337*4882a593Smuzhiyun #clock-cells = <0>; 338*4882a593Smuzhiyun compatible = "ti,omap4-dpll-clock"; 339*4882a593Smuzhiyun clocks = <&sys_clkin1>, <&dpll_dsp_byp_mux>; 340*4882a593Smuzhiyun reg = <0x0234>, <0x0238>, <0x0240>, <0x023c>; 341*4882a593Smuzhiyun }; 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun dpll_dsp_m2_ck: dpll_dsp_m2_ck@244 { 344*4882a593Smuzhiyun #clock-cells = <0>; 345*4882a593Smuzhiyun compatible = "ti,divider-clock"; 346*4882a593Smuzhiyun clocks = <&dpll_dsp_ck>; 347*4882a593Smuzhiyun ti,max-div = <31>; 348*4882a593Smuzhiyun ti,autoidle-shift = <8>; 349*4882a593Smuzhiyun reg = <0x0244>; 350*4882a593Smuzhiyun ti,index-starts-at-one; 351*4882a593Smuzhiyun ti,invert-autoidle-bit; 352*4882a593Smuzhiyun }; 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun iva_dpll_hs_clk_div: iva_dpll_hs_clk_div { 355*4882a593Smuzhiyun #clock-cells = <0>; 356*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 357*4882a593Smuzhiyun clocks = <&dpll_core_h12x2_ck>; 358*4882a593Smuzhiyun clock-mult = <1>; 359*4882a593Smuzhiyun clock-div = <1>; 360*4882a593Smuzhiyun }; 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun dpll_iva_byp_mux: dpll_iva_byp_mux@1ac { 363*4882a593Smuzhiyun #clock-cells = <0>; 364*4882a593Smuzhiyun compatible = "ti,mux-clock"; 365*4882a593Smuzhiyun clocks = <&sys_clkin1>, <&iva_dpll_hs_clk_div>; 366*4882a593Smuzhiyun ti,bit-shift = <23>; 367*4882a593Smuzhiyun reg = <0x01ac>; 368*4882a593Smuzhiyun }; 369*4882a593Smuzhiyun 370*4882a593Smuzhiyun dpll_iva_ck: dpll_iva_ck@1a0 { 371*4882a593Smuzhiyun #clock-cells = <0>; 372*4882a593Smuzhiyun compatible = "ti,omap4-dpll-clock"; 373*4882a593Smuzhiyun clocks = <&sys_clkin1>, <&dpll_iva_byp_mux>; 374*4882a593Smuzhiyun reg = <0x01a0>, <0x01a4>, <0x01ac>, <0x01a8>; 375*4882a593Smuzhiyun }; 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun dpll_iva_m2_ck: dpll_iva_m2_ck@1b0 { 378*4882a593Smuzhiyun #clock-cells = <0>; 379*4882a593Smuzhiyun compatible = "ti,divider-clock"; 380*4882a593Smuzhiyun clocks = <&dpll_iva_ck>; 381*4882a593Smuzhiyun ti,max-div = <31>; 382*4882a593Smuzhiyun ti,autoidle-shift = <8>; 383*4882a593Smuzhiyun reg = <0x01b0>; 384*4882a593Smuzhiyun ti,index-starts-at-one; 385*4882a593Smuzhiyun ti,invert-autoidle-bit; 386*4882a593Smuzhiyun }; 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun iva_dclk: iva_dclk { 389*4882a593Smuzhiyun #clock-cells = <0>; 390*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 391*4882a593Smuzhiyun clocks = <&dpll_iva_m2_ck>; 392*4882a593Smuzhiyun clock-mult = <1>; 393*4882a593Smuzhiyun clock-div = <1>; 394*4882a593Smuzhiyun }; 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun dpll_gpu_byp_mux: dpll_gpu_byp_mux@2e4 { 397*4882a593Smuzhiyun #clock-cells = <0>; 398*4882a593Smuzhiyun compatible = "ti,mux-clock"; 399*4882a593Smuzhiyun clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>; 400*4882a593Smuzhiyun ti,bit-shift = <23>; 401*4882a593Smuzhiyun reg = <0x02e4>; 402*4882a593Smuzhiyun }; 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun dpll_gpu_ck: dpll_gpu_ck@2d8 { 405*4882a593Smuzhiyun #clock-cells = <0>; 406*4882a593Smuzhiyun compatible = "ti,omap4-dpll-clock"; 407*4882a593Smuzhiyun clocks = <&sys_clkin1>, <&dpll_gpu_byp_mux>; 408*4882a593Smuzhiyun reg = <0x02d8>, <0x02dc>, <0x02e4>, <0x02e0>; 409*4882a593Smuzhiyun }; 410*4882a593Smuzhiyun 411*4882a593Smuzhiyun dpll_gpu_m2_ck: dpll_gpu_m2_ck@2e8 { 412*4882a593Smuzhiyun #clock-cells = <0>; 413*4882a593Smuzhiyun compatible = "ti,divider-clock"; 414*4882a593Smuzhiyun clocks = <&dpll_gpu_ck>; 415*4882a593Smuzhiyun ti,max-div = <31>; 416*4882a593Smuzhiyun ti,autoidle-shift = <8>; 417*4882a593Smuzhiyun reg = <0x02e8>; 418*4882a593Smuzhiyun ti,index-starts-at-one; 419*4882a593Smuzhiyun ti,invert-autoidle-bit; 420*4882a593Smuzhiyun }; 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun dpll_core_m2_ck: dpll_core_m2_ck@130 { 423*4882a593Smuzhiyun #clock-cells = <0>; 424*4882a593Smuzhiyun compatible = "ti,divider-clock"; 425*4882a593Smuzhiyun clocks = <&dpll_core_ck>; 426*4882a593Smuzhiyun ti,max-div = <31>; 427*4882a593Smuzhiyun ti,autoidle-shift = <8>; 428*4882a593Smuzhiyun reg = <0x0130>; 429*4882a593Smuzhiyun ti,index-starts-at-one; 430*4882a593Smuzhiyun ti,invert-autoidle-bit; 431*4882a593Smuzhiyun }; 432*4882a593Smuzhiyun 433*4882a593Smuzhiyun core_dpll_out_dclk_div: core_dpll_out_dclk_div { 434*4882a593Smuzhiyun #clock-cells = <0>; 435*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 436*4882a593Smuzhiyun clocks = <&dpll_core_m2_ck>; 437*4882a593Smuzhiyun clock-mult = <1>; 438*4882a593Smuzhiyun clock-div = <1>; 439*4882a593Smuzhiyun }; 440*4882a593Smuzhiyun 441*4882a593Smuzhiyun dpll_ddr_byp_mux: dpll_ddr_byp_mux@21c { 442*4882a593Smuzhiyun #clock-cells = <0>; 443*4882a593Smuzhiyun compatible = "ti,mux-clock"; 444*4882a593Smuzhiyun clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>; 445*4882a593Smuzhiyun ti,bit-shift = <23>; 446*4882a593Smuzhiyun reg = <0x021c>; 447*4882a593Smuzhiyun }; 448*4882a593Smuzhiyun 449*4882a593Smuzhiyun dpll_ddr_ck: dpll_ddr_ck@210 { 450*4882a593Smuzhiyun #clock-cells = <0>; 451*4882a593Smuzhiyun compatible = "ti,omap4-dpll-clock"; 452*4882a593Smuzhiyun clocks = <&sys_clkin1>, <&dpll_ddr_byp_mux>; 453*4882a593Smuzhiyun reg = <0x0210>, <0x0214>, <0x021c>, <0x0218>; 454*4882a593Smuzhiyun }; 455*4882a593Smuzhiyun 456*4882a593Smuzhiyun dpll_ddr_m2_ck: dpll_ddr_m2_ck@220 { 457*4882a593Smuzhiyun #clock-cells = <0>; 458*4882a593Smuzhiyun compatible = "ti,divider-clock"; 459*4882a593Smuzhiyun clocks = <&dpll_ddr_ck>; 460*4882a593Smuzhiyun ti,max-div = <31>; 461*4882a593Smuzhiyun ti,autoidle-shift = <8>; 462*4882a593Smuzhiyun reg = <0x0220>; 463*4882a593Smuzhiyun ti,index-starts-at-one; 464*4882a593Smuzhiyun ti,invert-autoidle-bit; 465*4882a593Smuzhiyun }; 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun dpll_gmac_byp_mux: dpll_gmac_byp_mux@2b4 { 468*4882a593Smuzhiyun #clock-cells = <0>; 469*4882a593Smuzhiyun compatible = "ti,mux-clock"; 470*4882a593Smuzhiyun clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>; 471*4882a593Smuzhiyun ti,bit-shift = <23>; 472*4882a593Smuzhiyun reg = <0x02b4>; 473*4882a593Smuzhiyun }; 474*4882a593Smuzhiyun 475*4882a593Smuzhiyun dpll_gmac_ck: dpll_gmac_ck@2a8 { 476*4882a593Smuzhiyun #clock-cells = <0>; 477*4882a593Smuzhiyun compatible = "ti,omap4-dpll-clock"; 478*4882a593Smuzhiyun clocks = <&sys_clkin1>, <&dpll_gmac_byp_mux>; 479*4882a593Smuzhiyun reg = <0x02a8>, <0x02ac>, <0x02b4>, <0x02b0>; 480*4882a593Smuzhiyun }; 481*4882a593Smuzhiyun 482*4882a593Smuzhiyun dpll_gmac_m2_ck: dpll_gmac_m2_ck@2b8 { 483*4882a593Smuzhiyun #clock-cells = <0>; 484*4882a593Smuzhiyun compatible = "ti,divider-clock"; 485*4882a593Smuzhiyun clocks = <&dpll_gmac_ck>; 486*4882a593Smuzhiyun ti,max-div = <31>; 487*4882a593Smuzhiyun ti,autoidle-shift = <8>; 488*4882a593Smuzhiyun reg = <0x02b8>; 489*4882a593Smuzhiyun ti,index-starts-at-one; 490*4882a593Smuzhiyun ti,invert-autoidle-bit; 491*4882a593Smuzhiyun }; 492*4882a593Smuzhiyun 493*4882a593Smuzhiyun video2_dclk_div: video2_dclk_div { 494*4882a593Smuzhiyun #clock-cells = <0>; 495*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 496*4882a593Smuzhiyun clocks = <&video2_m2_clkin_ck>; 497*4882a593Smuzhiyun clock-mult = <1>; 498*4882a593Smuzhiyun clock-div = <1>; 499*4882a593Smuzhiyun }; 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun video1_dclk_div: video1_dclk_div { 502*4882a593Smuzhiyun #clock-cells = <0>; 503*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 504*4882a593Smuzhiyun clocks = <&video1_m2_clkin_ck>; 505*4882a593Smuzhiyun clock-mult = <1>; 506*4882a593Smuzhiyun clock-div = <1>; 507*4882a593Smuzhiyun }; 508*4882a593Smuzhiyun 509*4882a593Smuzhiyun hdmi_dclk_div: hdmi_dclk_div { 510*4882a593Smuzhiyun #clock-cells = <0>; 511*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 512*4882a593Smuzhiyun clocks = <&hdmi_clkin_ck>; 513*4882a593Smuzhiyun clock-mult = <1>; 514*4882a593Smuzhiyun clock-div = <1>; 515*4882a593Smuzhiyun }; 516*4882a593Smuzhiyun 517*4882a593Smuzhiyun per_dpll_hs_clk_div: per_dpll_hs_clk_div { 518*4882a593Smuzhiyun #clock-cells = <0>; 519*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 520*4882a593Smuzhiyun clocks = <&dpll_abe_m3x2_ck>; 521*4882a593Smuzhiyun clock-mult = <1>; 522*4882a593Smuzhiyun clock-div = <2>; 523*4882a593Smuzhiyun }; 524*4882a593Smuzhiyun 525*4882a593Smuzhiyun usb_dpll_hs_clk_div: usb_dpll_hs_clk_div { 526*4882a593Smuzhiyun #clock-cells = <0>; 527*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 528*4882a593Smuzhiyun clocks = <&dpll_abe_m3x2_ck>; 529*4882a593Smuzhiyun clock-mult = <1>; 530*4882a593Smuzhiyun clock-div = <3>; 531*4882a593Smuzhiyun }; 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun eve_dpll_hs_clk_div: eve_dpll_hs_clk_div { 534*4882a593Smuzhiyun #clock-cells = <0>; 535*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 536*4882a593Smuzhiyun clocks = <&dpll_core_h12x2_ck>; 537*4882a593Smuzhiyun clock-mult = <1>; 538*4882a593Smuzhiyun clock-div = <1>; 539*4882a593Smuzhiyun }; 540*4882a593Smuzhiyun 541*4882a593Smuzhiyun dpll_eve_byp_mux: dpll_eve_byp_mux@290 { 542*4882a593Smuzhiyun #clock-cells = <0>; 543*4882a593Smuzhiyun compatible = "ti,mux-clock"; 544*4882a593Smuzhiyun clocks = <&sys_clkin1>, <&eve_dpll_hs_clk_div>; 545*4882a593Smuzhiyun ti,bit-shift = <23>; 546*4882a593Smuzhiyun reg = <0x0290>; 547*4882a593Smuzhiyun }; 548*4882a593Smuzhiyun 549*4882a593Smuzhiyun dpll_eve_ck: dpll_eve_ck@284 { 550*4882a593Smuzhiyun #clock-cells = <0>; 551*4882a593Smuzhiyun compatible = "ti,omap4-dpll-clock"; 552*4882a593Smuzhiyun clocks = <&sys_clkin1>, <&dpll_eve_byp_mux>; 553*4882a593Smuzhiyun reg = <0x0284>, <0x0288>, <0x0290>, <0x028c>; 554*4882a593Smuzhiyun }; 555*4882a593Smuzhiyun 556*4882a593Smuzhiyun dpll_eve_m2_ck: dpll_eve_m2_ck@294 { 557*4882a593Smuzhiyun #clock-cells = <0>; 558*4882a593Smuzhiyun compatible = "ti,divider-clock"; 559*4882a593Smuzhiyun clocks = <&dpll_eve_ck>; 560*4882a593Smuzhiyun ti,max-div = <31>; 561*4882a593Smuzhiyun ti,autoidle-shift = <8>; 562*4882a593Smuzhiyun reg = <0x0294>; 563*4882a593Smuzhiyun ti,index-starts-at-one; 564*4882a593Smuzhiyun ti,invert-autoidle-bit; 565*4882a593Smuzhiyun }; 566*4882a593Smuzhiyun 567*4882a593Smuzhiyun eve_dclk_div: eve_dclk_div { 568*4882a593Smuzhiyun #clock-cells = <0>; 569*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 570*4882a593Smuzhiyun clocks = <&dpll_eve_m2_ck>; 571*4882a593Smuzhiyun clock-mult = <1>; 572*4882a593Smuzhiyun clock-div = <1>; 573*4882a593Smuzhiyun }; 574*4882a593Smuzhiyun 575*4882a593Smuzhiyun dpll_core_h13x2_ck: dpll_core_h13x2_ck@140 { 576*4882a593Smuzhiyun #clock-cells = <0>; 577*4882a593Smuzhiyun compatible = "ti,divider-clock"; 578*4882a593Smuzhiyun clocks = <&dpll_core_x2_ck>; 579*4882a593Smuzhiyun ti,max-div = <63>; 580*4882a593Smuzhiyun ti,autoidle-shift = <8>; 581*4882a593Smuzhiyun reg = <0x0140>; 582*4882a593Smuzhiyun ti,index-starts-at-one; 583*4882a593Smuzhiyun ti,invert-autoidle-bit; 584*4882a593Smuzhiyun }; 585*4882a593Smuzhiyun 586*4882a593Smuzhiyun dpll_core_h14x2_ck: dpll_core_h14x2_ck@144 { 587*4882a593Smuzhiyun #clock-cells = <0>; 588*4882a593Smuzhiyun compatible = "ti,divider-clock"; 589*4882a593Smuzhiyun clocks = <&dpll_core_x2_ck>; 590*4882a593Smuzhiyun ti,max-div = <63>; 591*4882a593Smuzhiyun ti,autoidle-shift = <8>; 592*4882a593Smuzhiyun reg = <0x0144>; 593*4882a593Smuzhiyun ti,index-starts-at-one; 594*4882a593Smuzhiyun ti,invert-autoidle-bit; 595*4882a593Smuzhiyun }; 596*4882a593Smuzhiyun 597*4882a593Smuzhiyun dpll_core_h22x2_ck: dpll_core_h22x2_ck@154 { 598*4882a593Smuzhiyun #clock-cells = <0>; 599*4882a593Smuzhiyun compatible = "ti,divider-clock"; 600*4882a593Smuzhiyun clocks = <&dpll_core_x2_ck>; 601*4882a593Smuzhiyun ti,max-div = <63>; 602*4882a593Smuzhiyun ti,autoidle-shift = <8>; 603*4882a593Smuzhiyun reg = <0x0154>; 604*4882a593Smuzhiyun ti,index-starts-at-one; 605*4882a593Smuzhiyun ti,invert-autoidle-bit; 606*4882a593Smuzhiyun }; 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun dpll_core_h23x2_ck: dpll_core_h23x2_ck@158 { 609*4882a593Smuzhiyun #clock-cells = <0>; 610*4882a593Smuzhiyun compatible = "ti,divider-clock"; 611*4882a593Smuzhiyun clocks = <&dpll_core_x2_ck>; 612*4882a593Smuzhiyun ti,max-div = <63>; 613*4882a593Smuzhiyun ti,autoidle-shift = <8>; 614*4882a593Smuzhiyun reg = <0x0158>; 615*4882a593Smuzhiyun ti,index-starts-at-one; 616*4882a593Smuzhiyun ti,invert-autoidle-bit; 617*4882a593Smuzhiyun }; 618*4882a593Smuzhiyun 619*4882a593Smuzhiyun dpll_core_h24x2_ck: dpll_core_h24x2_ck@15c { 620*4882a593Smuzhiyun #clock-cells = <0>; 621*4882a593Smuzhiyun compatible = "ti,divider-clock"; 622*4882a593Smuzhiyun clocks = <&dpll_core_x2_ck>; 623*4882a593Smuzhiyun ti,max-div = <63>; 624*4882a593Smuzhiyun ti,autoidle-shift = <8>; 625*4882a593Smuzhiyun reg = <0x015c>; 626*4882a593Smuzhiyun ti,index-starts-at-one; 627*4882a593Smuzhiyun ti,invert-autoidle-bit; 628*4882a593Smuzhiyun }; 629*4882a593Smuzhiyun 630*4882a593Smuzhiyun dpll_ddr_x2_ck: dpll_ddr_x2_ck { 631*4882a593Smuzhiyun #clock-cells = <0>; 632*4882a593Smuzhiyun compatible = "ti,omap4-dpll-x2-clock"; 633*4882a593Smuzhiyun clocks = <&dpll_ddr_ck>; 634*4882a593Smuzhiyun }; 635*4882a593Smuzhiyun 636*4882a593Smuzhiyun dpll_ddr_h11x2_ck: dpll_ddr_h11x2_ck@228 { 637*4882a593Smuzhiyun #clock-cells = <0>; 638*4882a593Smuzhiyun compatible = "ti,divider-clock"; 639*4882a593Smuzhiyun clocks = <&dpll_ddr_x2_ck>; 640*4882a593Smuzhiyun ti,max-div = <63>; 641*4882a593Smuzhiyun ti,autoidle-shift = <8>; 642*4882a593Smuzhiyun reg = <0x0228>; 643*4882a593Smuzhiyun ti,index-starts-at-one; 644*4882a593Smuzhiyun ti,invert-autoidle-bit; 645*4882a593Smuzhiyun }; 646*4882a593Smuzhiyun 647*4882a593Smuzhiyun dpll_dsp_x2_ck: dpll_dsp_x2_ck { 648*4882a593Smuzhiyun #clock-cells = <0>; 649*4882a593Smuzhiyun compatible = "ti,omap4-dpll-x2-clock"; 650*4882a593Smuzhiyun clocks = <&dpll_dsp_ck>; 651*4882a593Smuzhiyun }; 652*4882a593Smuzhiyun 653*4882a593Smuzhiyun dpll_dsp_m3x2_ck: dpll_dsp_m3x2_ck@248 { 654*4882a593Smuzhiyun #clock-cells = <0>; 655*4882a593Smuzhiyun compatible = "ti,divider-clock"; 656*4882a593Smuzhiyun clocks = <&dpll_dsp_x2_ck>; 657*4882a593Smuzhiyun ti,max-div = <31>; 658*4882a593Smuzhiyun ti,autoidle-shift = <8>; 659*4882a593Smuzhiyun reg = <0x0248>; 660*4882a593Smuzhiyun ti,index-starts-at-one; 661*4882a593Smuzhiyun ti,invert-autoidle-bit; 662*4882a593Smuzhiyun }; 663*4882a593Smuzhiyun 664*4882a593Smuzhiyun dpll_gmac_x2_ck: dpll_gmac_x2_ck { 665*4882a593Smuzhiyun #clock-cells = <0>; 666*4882a593Smuzhiyun compatible = "ti,omap4-dpll-x2-clock"; 667*4882a593Smuzhiyun clocks = <&dpll_gmac_ck>; 668*4882a593Smuzhiyun }; 669*4882a593Smuzhiyun 670*4882a593Smuzhiyun dpll_gmac_h11x2_ck: dpll_gmac_h11x2_ck@2c0 { 671*4882a593Smuzhiyun #clock-cells = <0>; 672*4882a593Smuzhiyun compatible = "ti,divider-clock"; 673*4882a593Smuzhiyun clocks = <&dpll_gmac_x2_ck>; 674*4882a593Smuzhiyun ti,max-div = <63>; 675*4882a593Smuzhiyun ti,autoidle-shift = <8>; 676*4882a593Smuzhiyun reg = <0x02c0>; 677*4882a593Smuzhiyun ti,index-starts-at-one; 678*4882a593Smuzhiyun ti,invert-autoidle-bit; 679*4882a593Smuzhiyun }; 680*4882a593Smuzhiyun 681*4882a593Smuzhiyun dpll_gmac_h12x2_ck: dpll_gmac_h12x2_ck@2c4 { 682*4882a593Smuzhiyun #clock-cells = <0>; 683*4882a593Smuzhiyun compatible = "ti,divider-clock"; 684*4882a593Smuzhiyun clocks = <&dpll_gmac_x2_ck>; 685*4882a593Smuzhiyun ti,max-div = <63>; 686*4882a593Smuzhiyun ti,autoidle-shift = <8>; 687*4882a593Smuzhiyun reg = <0x02c4>; 688*4882a593Smuzhiyun ti,index-starts-at-one; 689*4882a593Smuzhiyun ti,invert-autoidle-bit; 690*4882a593Smuzhiyun }; 691*4882a593Smuzhiyun 692*4882a593Smuzhiyun dpll_gmac_h13x2_ck: dpll_gmac_h13x2_ck@2c8 { 693*4882a593Smuzhiyun #clock-cells = <0>; 694*4882a593Smuzhiyun compatible = "ti,divider-clock"; 695*4882a593Smuzhiyun clocks = <&dpll_gmac_x2_ck>; 696*4882a593Smuzhiyun ti,max-div = <63>; 697*4882a593Smuzhiyun ti,autoidle-shift = <8>; 698*4882a593Smuzhiyun reg = <0x02c8>; 699*4882a593Smuzhiyun ti,index-starts-at-one; 700*4882a593Smuzhiyun ti,invert-autoidle-bit; 701*4882a593Smuzhiyun }; 702*4882a593Smuzhiyun 703*4882a593Smuzhiyun dpll_gmac_m3x2_ck: dpll_gmac_m3x2_ck@2bc { 704*4882a593Smuzhiyun #clock-cells = <0>; 705*4882a593Smuzhiyun compatible = "ti,divider-clock"; 706*4882a593Smuzhiyun clocks = <&dpll_gmac_x2_ck>; 707*4882a593Smuzhiyun ti,max-div = <31>; 708*4882a593Smuzhiyun ti,autoidle-shift = <8>; 709*4882a593Smuzhiyun reg = <0x02bc>; 710*4882a593Smuzhiyun ti,index-starts-at-one; 711*4882a593Smuzhiyun ti,invert-autoidle-bit; 712*4882a593Smuzhiyun }; 713*4882a593Smuzhiyun 714*4882a593Smuzhiyun gmii_m_clk_div: gmii_m_clk_div { 715*4882a593Smuzhiyun #clock-cells = <0>; 716*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 717*4882a593Smuzhiyun clocks = <&dpll_gmac_h11x2_ck>; 718*4882a593Smuzhiyun clock-mult = <1>; 719*4882a593Smuzhiyun clock-div = <2>; 720*4882a593Smuzhiyun }; 721*4882a593Smuzhiyun 722*4882a593Smuzhiyun hdmi_clk2_div: hdmi_clk2_div { 723*4882a593Smuzhiyun #clock-cells = <0>; 724*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 725*4882a593Smuzhiyun clocks = <&hdmi_clkin_ck>; 726*4882a593Smuzhiyun clock-mult = <1>; 727*4882a593Smuzhiyun clock-div = <1>; 728*4882a593Smuzhiyun }; 729*4882a593Smuzhiyun 730*4882a593Smuzhiyun hdmi_div_clk: hdmi_div_clk { 731*4882a593Smuzhiyun #clock-cells = <0>; 732*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 733*4882a593Smuzhiyun clocks = <&hdmi_clkin_ck>; 734*4882a593Smuzhiyun clock-mult = <1>; 735*4882a593Smuzhiyun clock-div = <1>; 736*4882a593Smuzhiyun }; 737*4882a593Smuzhiyun 738*4882a593Smuzhiyun l3_iclk_div: l3_iclk_div@100 { 739*4882a593Smuzhiyun #clock-cells = <0>; 740*4882a593Smuzhiyun compatible = "ti,divider-clock"; 741*4882a593Smuzhiyun ti,max-div = <2>; 742*4882a593Smuzhiyun ti,bit-shift = <4>; 743*4882a593Smuzhiyun reg = <0x0100>; 744*4882a593Smuzhiyun clocks = <&dpll_core_h12x2_ck>; 745*4882a593Smuzhiyun ti,index-power-of-two; 746*4882a593Smuzhiyun }; 747*4882a593Smuzhiyun 748*4882a593Smuzhiyun l4_root_clk_div: l4_root_clk_div { 749*4882a593Smuzhiyun #clock-cells = <0>; 750*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 751*4882a593Smuzhiyun clocks = <&l3_iclk_div>; 752*4882a593Smuzhiyun clock-mult = <1>; 753*4882a593Smuzhiyun clock-div = <2>; 754*4882a593Smuzhiyun }; 755*4882a593Smuzhiyun 756*4882a593Smuzhiyun video1_clk2_div: video1_clk2_div { 757*4882a593Smuzhiyun #clock-cells = <0>; 758*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 759*4882a593Smuzhiyun clocks = <&video1_clkin_ck>; 760*4882a593Smuzhiyun clock-mult = <1>; 761*4882a593Smuzhiyun clock-div = <1>; 762*4882a593Smuzhiyun }; 763*4882a593Smuzhiyun 764*4882a593Smuzhiyun video1_div_clk: video1_div_clk { 765*4882a593Smuzhiyun #clock-cells = <0>; 766*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 767*4882a593Smuzhiyun clocks = <&video1_clkin_ck>; 768*4882a593Smuzhiyun clock-mult = <1>; 769*4882a593Smuzhiyun clock-div = <1>; 770*4882a593Smuzhiyun }; 771*4882a593Smuzhiyun 772*4882a593Smuzhiyun video2_clk2_div: video2_clk2_div { 773*4882a593Smuzhiyun #clock-cells = <0>; 774*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 775*4882a593Smuzhiyun clocks = <&video2_clkin_ck>; 776*4882a593Smuzhiyun clock-mult = <1>; 777*4882a593Smuzhiyun clock-div = <1>; 778*4882a593Smuzhiyun }; 779*4882a593Smuzhiyun 780*4882a593Smuzhiyun video2_div_clk: video2_div_clk { 781*4882a593Smuzhiyun #clock-cells = <0>; 782*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 783*4882a593Smuzhiyun clocks = <&video2_clkin_ck>; 784*4882a593Smuzhiyun clock-mult = <1>; 785*4882a593Smuzhiyun clock-div = <1>; 786*4882a593Smuzhiyun }; 787*4882a593Smuzhiyun 788*4882a593Smuzhiyun ipu1_gfclk_mux: ipu1_gfclk_mux@520 { 789*4882a593Smuzhiyun #clock-cells = <0>; 790*4882a593Smuzhiyun compatible = "ti,mux-clock"; 791*4882a593Smuzhiyun clocks = <&dpll_abe_m2x2_ck>, <&dpll_core_h22x2_ck>; 792*4882a593Smuzhiyun ti,bit-shift = <24>; 793*4882a593Smuzhiyun reg = <0x0520>; 794*4882a593Smuzhiyun }; 795*4882a593Smuzhiyun 796*4882a593Smuzhiyun mcasp1_ahclkr_mux: mcasp1_ahclkr_mux@550 { 797*4882a593Smuzhiyun #clock-cells = <0>; 798*4882a593Smuzhiyun compatible = "ti,mux-clock"; 799*4882a593Smuzhiyun clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>; 800*4882a593Smuzhiyun ti,bit-shift = <28>; 801*4882a593Smuzhiyun reg = <0x0550>; 802*4882a593Smuzhiyun }; 803*4882a593Smuzhiyun 804*4882a593Smuzhiyun mcasp1_ahclkx_mux: mcasp1_ahclkx_mux@550 { 805*4882a593Smuzhiyun #clock-cells = <0>; 806*4882a593Smuzhiyun compatible = "ti,mux-clock"; 807*4882a593Smuzhiyun clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>; 808*4882a593Smuzhiyun ti,bit-shift = <24>; 809*4882a593Smuzhiyun reg = <0x0550>; 810*4882a593Smuzhiyun }; 811*4882a593Smuzhiyun 812*4882a593Smuzhiyun mcasp1_aux_gfclk_mux: mcasp1_aux_gfclk_mux@550 { 813*4882a593Smuzhiyun #clock-cells = <0>; 814*4882a593Smuzhiyun compatible = "ti,mux-clock"; 815*4882a593Smuzhiyun clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>; 816*4882a593Smuzhiyun ti,bit-shift = <22>; 817*4882a593Smuzhiyun reg = <0x0550>; 818*4882a593Smuzhiyun }; 819*4882a593Smuzhiyun 820*4882a593Smuzhiyun timer5_gfclk_mux: timer5_gfclk_mux@558 { 821*4882a593Smuzhiyun #clock-cells = <0>; 822*4882a593Smuzhiyun compatible = "ti,mux-clock"; 823*4882a593Smuzhiyun clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>, <&clkoutmux0_clk_mux>; 824*4882a593Smuzhiyun ti,bit-shift = <24>; 825*4882a593Smuzhiyun reg = <0x0558>; 826*4882a593Smuzhiyun }; 827*4882a593Smuzhiyun 828*4882a593Smuzhiyun timer6_gfclk_mux: timer6_gfclk_mux@560 { 829*4882a593Smuzhiyun #clock-cells = <0>; 830*4882a593Smuzhiyun compatible = "ti,mux-clock"; 831*4882a593Smuzhiyun clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>, <&clkoutmux0_clk_mux>; 832*4882a593Smuzhiyun ti,bit-shift = <24>; 833*4882a593Smuzhiyun reg = <0x0560>; 834*4882a593Smuzhiyun }; 835*4882a593Smuzhiyun 836*4882a593Smuzhiyun timer7_gfclk_mux: timer7_gfclk_mux@568 { 837*4882a593Smuzhiyun #clock-cells = <0>; 838*4882a593Smuzhiyun compatible = "ti,mux-clock"; 839*4882a593Smuzhiyun clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>, <&clkoutmux0_clk_mux>; 840*4882a593Smuzhiyun ti,bit-shift = <24>; 841*4882a593Smuzhiyun reg = <0x0568>; 842*4882a593Smuzhiyun }; 843*4882a593Smuzhiyun 844*4882a593Smuzhiyun timer8_gfclk_mux: timer8_gfclk_mux@570 { 845*4882a593Smuzhiyun #clock-cells = <0>; 846*4882a593Smuzhiyun compatible = "ti,mux-clock"; 847*4882a593Smuzhiyun clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>, <&clkoutmux0_clk_mux>; 848*4882a593Smuzhiyun ti,bit-shift = <24>; 849*4882a593Smuzhiyun reg = <0x0570>; 850*4882a593Smuzhiyun }; 851*4882a593Smuzhiyun 852*4882a593Smuzhiyun uart6_gfclk_mux: uart6_gfclk_mux@580 { 853*4882a593Smuzhiyun #clock-cells = <0>; 854*4882a593Smuzhiyun compatible = "ti,mux-clock"; 855*4882a593Smuzhiyun clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>; 856*4882a593Smuzhiyun ti,bit-shift = <24>; 857*4882a593Smuzhiyun reg = <0x0580>; 858*4882a593Smuzhiyun }; 859*4882a593Smuzhiyun 860*4882a593Smuzhiyun dummy_ck: dummy_ck { 861*4882a593Smuzhiyun #clock-cells = <0>; 862*4882a593Smuzhiyun compatible = "fixed-clock"; 863*4882a593Smuzhiyun clock-frequency = <0>; 864*4882a593Smuzhiyun }; 865*4882a593Smuzhiyun}; 866*4882a593Smuzhiyun&prm_clocks { 867*4882a593Smuzhiyun sys_clkin1: sys_clkin1@110 { 868*4882a593Smuzhiyun #clock-cells = <0>; 869*4882a593Smuzhiyun compatible = "ti,mux-clock"; 870*4882a593Smuzhiyun clocks = <&virt_12000000_ck>, <&virt_20000000_ck>, <&virt_16800000_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_27000000_ck>, <&virt_38400000_ck>; 871*4882a593Smuzhiyun reg = <0x0110>; 872*4882a593Smuzhiyun ti,index-starts-at-one; 873*4882a593Smuzhiyun }; 874*4882a593Smuzhiyun 875*4882a593Smuzhiyun abe_dpll_sys_clk_mux: abe_dpll_sys_clk_mux@118 { 876*4882a593Smuzhiyun #clock-cells = <0>; 877*4882a593Smuzhiyun compatible = "ti,mux-clock"; 878*4882a593Smuzhiyun clocks = <&sys_clkin1>, <&sys_clkin2>; 879*4882a593Smuzhiyun reg = <0x0118>; 880*4882a593Smuzhiyun }; 881*4882a593Smuzhiyun 882*4882a593Smuzhiyun abe_dpll_bypass_clk_mux: abe_dpll_bypass_clk_mux@114 { 883*4882a593Smuzhiyun #clock-cells = <0>; 884*4882a593Smuzhiyun compatible = "ti,mux-clock"; 885*4882a593Smuzhiyun clocks = <&abe_dpll_sys_clk_mux>, <&sys_32k_ck>; 886*4882a593Smuzhiyun reg = <0x0114>; 887*4882a593Smuzhiyun }; 888*4882a593Smuzhiyun 889*4882a593Smuzhiyun abe_dpll_clk_mux: abe_dpll_clk_mux@10c { 890*4882a593Smuzhiyun #clock-cells = <0>; 891*4882a593Smuzhiyun compatible = "ti,mux-clock"; 892*4882a593Smuzhiyun clocks = <&abe_dpll_sys_clk_mux>, <&sys_32k_ck>; 893*4882a593Smuzhiyun reg = <0x010c>; 894*4882a593Smuzhiyun }; 895*4882a593Smuzhiyun 896*4882a593Smuzhiyun abe_24m_fclk: abe_24m_fclk@11c { 897*4882a593Smuzhiyun #clock-cells = <0>; 898*4882a593Smuzhiyun compatible = "ti,divider-clock"; 899*4882a593Smuzhiyun clocks = <&dpll_abe_m2x2_ck>; 900*4882a593Smuzhiyun reg = <0x011c>; 901*4882a593Smuzhiyun ti,dividers = <8>, <16>; 902*4882a593Smuzhiyun }; 903*4882a593Smuzhiyun 904*4882a593Smuzhiyun aess_fclk: aess_fclk@178 { 905*4882a593Smuzhiyun #clock-cells = <0>; 906*4882a593Smuzhiyun compatible = "ti,divider-clock"; 907*4882a593Smuzhiyun clocks = <&abe_clk>; 908*4882a593Smuzhiyun reg = <0x0178>; 909*4882a593Smuzhiyun ti,max-div = <2>; 910*4882a593Smuzhiyun }; 911*4882a593Smuzhiyun 912*4882a593Smuzhiyun abe_giclk_div: abe_giclk_div@174 { 913*4882a593Smuzhiyun #clock-cells = <0>; 914*4882a593Smuzhiyun compatible = "ti,divider-clock"; 915*4882a593Smuzhiyun clocks = <&aess_fclk>; 916*4882a593Smuzhiyun reg = <0x0174>; 917*4882a593Smuzhiyun ti,max-div = <2>; 918*4882a593Smuzhiyun }; 919*4882a593Smuzhiyun 920*4882a593Smuzhiyun abe_lp_clk_div: abe_lp_clk_div@1d8 { 921*4882a593Smuzhiyun #clock-cells = <0>; 922*4882a593Smuzhiyun compatible = "ti,divider-clock"; 923*4882a593Smuzhiyun clocks = <&dpll_abe_m2x2_ck>; 924*4882a593Smuzhiyun reg = <0x01d8>; 925*4882a593Smuzhiyun ti,dividers = <16>, <32>; 926*4882a593Smuzhiyun }; 927*4882a593Smuzhiyun 928*4882a593Smuzhiyun abe_sys_clk_div: abe_sys_clk_div@120 { 929*4882a593Smuzhiyun #clock-cells = <0>; 930*4882a593Smuzhiyun compatible = "ti,divider-clock"; 931*4882a593Smuzhiyun clocks = <&sys_clkin1>; 932*4882a593Smuzhiyun reg = <0x0120>; 933*4882a593Smuzhiyun ti,max-div = <2>; 934*4882a593Smuzhiyun }; 935*4882a593Smuzhiyun 936*4882a593Smuzhiyun adc_gfclk_mux: adc_gfclk_mux@1dc { 937*4882a593Smuzhiyun #clock-cells = <0>; 938*4882a593Smuzhiyun compatible = "ti,mux-clock"; 939*4882a593Smuzhiyun clocks = <&sys_clkin1>, <&sys_clkin2>, <&sys_32k_ck>; 940*4882a593Smuzhiyun reg = <0x01dc>; 941*4882a593Smuzhiyun }; 942*4882a593Smuzhiyun 943*4882a593Smuzhiyun sys_clk1_dclk_div: sys_clk1_dclk_div@1c8 { 944*4882a593Smuzhiyun #clock-cells = <0>; 945*4882a593Smuzhiyun compatible = "ti,divider-clock"; 946*4882a593Smuzhiyun clocks = <&sys_clkin1>; 947*4882a593Smuzhiyun ti,max-div = <64>; 948*4882a593Smuzhiyun reg = <0x01c8>; 949*4882a593Smuzhiyun ti,index-power-of-two; 950*4882a593Smuzhiyun }; 951*4882a593Smuzhiyun 952*4882a593Smuzhiyun sys_clk2_dclk_div: sys_clk2_dclk_div@1cc { 953*4882a593Smuzhiyun #clock-cells = <0>; 954*4882a593Smuzhiyun compatible = "ti,divider-clock"; 955*4882a593Smuzhiyun clocks = <&sys_clkin2>; 956*4882a593Smuzhiyun ti,max-div = <64>; 957*4882a593Smuzhiyun reg = <0x01cc>; 958*4882a593Smuzhiyun ti,index-power-of-two; 959*4882a593Smuzhiyun }; 960*4882a593Smuzhiyun 961*4882a593Smuzhiyun per_abe_x1_dclk_div: per_abe_x1_dclk_div@1bc { 962*4882a593Smuzhiyun #clock-cells = <0>; 963*4882a593Smuzhiyun compatible = "ti,divider-clock"; 964*4882a593Smuzhiyun clocks = <&dpll_abe_m2_ck>; 965*4882a593Smuzhiyun ti,max-div = <64>; 966*4882a593Smuzhiyun reg = <0x01bc>; 967*4882a593Smuzhiyun ti,index-power-of-two; 968*4882a593Smuzhiyun }; 969*4882a593Smuzhiyun 970*4882a593Smuzhiyun dsp_gclk_div: dsp_gclk_div@18c { 971*4882a593Smuzhiyun #clock-cells = <0>; 972*4882a593Smuzhiyun compatible = "ti,divider-clock"; 973*4882a593Smuzhiyun clocks = <&dpll_dsp_m2_ck>; 974*4882a593Smuzhiyun ti,max-div = <64>; 975*4882a593Smuzhiyun reg = <0x018c>; 976*4882a593Smuzhiyun ti,index-power-of-two; 977*4882a593Smuzhiyun }; 978*4882a593Smuzhiyun 979*4882a593Smuzhiyun gpu_dclk: gpu_dclk@1a0 { 980*4882a593Smuzhiyun #clock-cells = <0>; 981*4882a593Smuzhiyun compatible = "ti,divider-clock"; 982*4882a593Smuzhiyun clocks = <&dpll_gpu_m2_ck>; 983*4882a593Smuzhiyun ti,max-div = <64>; 984*4882a593Smuzhiyun reg = <0x01a0>; 985*4882a593Smuzhiyun ti,index-power-of-two; 986*4882a593Smuzhiyun }; 987*4882a593Smuzhiyun 988*4882a593Smuzhiyun emif_phy_dclk_div: emif_phy_dclk_div@190 { 989*4882a593Smuzhiyun #clock-cells = <0>; 990*4882a593Smuzhiyun compatible = "ti,divider-clock"; 991*4882a593Smuzhiyun clocks = <&dpll_ddr_m2_ck>; 992*4882a593Smuzhiyun ti,max-div = <64>; 993*4882a593Smuzhiyun reg = <0x0190>; 994*4882a593Smuzhiyun ti,index-power-of-two; 995*4882a593Smuzhiyun }; 996*4882a593Smuzhiyun 997*4882a593Smuzhiyun gmac_250m_dclk_div: gmac_250m_dclk_div@19c { 998*4882a593Smuzhiyun #clock-cells = <0>; 999*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1000*4882a593Smuzhiyun clocks = <&dpll_gmac_m2_ck>; 1001*4882a593Smuzhiyun ti,max-div = <64>; 1002*4882a593Smuzhiyun reg = <0x019c>; 1003*4882a593Smuzhiyun ti,index-power-of-two; 1004*4882a593Smuzhiyun }; 1005*4882a593Smuzhiyun 1006*4882a593Smuzhiyun gmac_main_clk: gmac_main_clk { 1007*4882a593Smuzhiyun #clock-cells = <0>; 1008*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 1009*4882a593Smuzhiyun clocks = <&gmac_250m_dclk_div>; 1010*4882a593Smuzhiyun clock-mult = <1>; 1011*4882a593Smuzhiyun clock-div = <2>; 1012*4882a593Smuzhiyun }; 1013*4882a593Smuzhiyun 1014*4882a593Smuzhiyun l3init_480m_dclk_div: l3init_480m_dclk_div@1ac { 1015*4882a593Smuzhiyun #clock-cells = <0>; 1016*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1017*4882a593Smuzhiyun clocks = <&dpll_usb_m2_ck>; 1018*4882a593Smuzhiyun ti,max-div = <64>; 1019*4882a593Smuzhiyun reg = <0x01ac>; 1020*4882a593Smuzhiyun ti,index-power-of-two; 1021*4882a593Smuzhiyun }; 1022*4882a593Smuzhiyun 1023*4882a593Smuzhiyun usb_otg_dclk_div: usb_otg_dclk_div@184 { 1024*4882a593Smuzhiyun #clock-cells = <0>; 1025*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1026*4882a593Smuzhiyun clocks = <&usb_otg_clkin_ck>; 1027*4882a593Smuzhiyun ti,max-div = <64>; 1028*4882a593Smuzhiyun reg = <0x0184>; 1029*4882a593Smuzhiyun ti,index-power-of-two; 1030*4882a593Smuzhiyun }; 1031*4882a593Smuzhiyun 1032*4882a593Smuzhiyun sata_dclk_div: sata_dclk_div@1c0 { 1033*4882a593Smuzhiyun #clock-cells = <0>; 1034*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1035*4882a593Smuzhiyun clocks = <&sys_clkin1>; 1036*4882a593Smuzhiyun ti,max-div = <64>; 1037*4882a593Smuzhiyun reg = <0x01c0>; 1038*4882a593Smuzhiyun ti,index-power-of-two; 1039*4882a593Smuzhiyun }; 1040*4882a593Smuzhiyun 1041*4882a593Smuzhiyun pcie2_dclk_div: pcie2_dclk_div@1b8 { 1042*4882a593Smuzhiyun #clock-cells = <0>; 1043*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1044*4882a593Smuzhiyun clocks = <&dpll_pcie_ref_m2_ck>; 1045*4882a593Smuzhiyun ti,max-div = <64>; 1046*4882a593Smuzhiyun reg = <0x01b8>; 1047*4882a593Smuzhiyun ti,index-power-of-two; 1048*4882a593Smuzhiyun }; 1049*4882a593Smuzhiyun 1050*4882a593Smuzhiyun pcie_dclk_div: pcie_dclk_div@1b4 { 1051*4882a593Smuzhiyun #clock-cells = <0>; 1052*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1053*4882a593Smuzhiyun clocks = <&apll_pcie_m2_ck>; 1054*4882a593Smuzhiyun ti,max-div = <64>; 1055*4882a593Smuzhiyun reg = <0x01b4>; 1056*4882a593Smuzhiyun ti,index-power-of-two; 1057*4882a593Smuzhiyun }; 1058*4882a593Smuzhiyun 1059*4882a593Smuzhiyun emu_dclk_div: emu_dclk_div@194 { 1060*4882a593Smuzhiyun #clock-cells = <0>; 1061*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1062*4882a593Smuzhiyun clocks = <&sys_clkin1>; 1063*4882a593Smuzhiyun ti,max-div = <64>; 1064*4882a593Smuzhiyun reg = <0x0194>; 1065*4882a593Smuzhiyun ti,index-power-of-two; 1066*4882a593Smuzhiyun }; 1067*4882a593Smuzhiyun 1068*4882a593Smuzhiyun secure_32k_dclk_div: secure_32k_dclk_div@1c4 { 1069*4882a593Smuzhiyun #clock-cells = <0>; 1070*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1071*4882a593Smuzhiyun clocks = <&secure_32k_clk_src_ck>; 1072*4882a593Smuzhiyun ti,max-div = <64>; 1073*4882a593Smuzhiyun reg = <0x01c4>; 1074*4882a593Smuzhiyun ti,index-power-of-two; 1075*4882a593Smuzhiyun }; 1076*4882a593Smuzhiyun 1077*4882a593Smuzhiyun clkoutmux0_clk_mux: clkoutmux0_clk_mux@158 { 1078*4882a593Smuzhiyun #clock-cells = <0>; 1079*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1080*4882a593Smuzhiyun clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>; 1081*4882a593Smuzhiyun reg = <0x0158>; 1082*4882a593Smuzhiyun }; 1083*4882a593Smuzhiyun 1084*4882a593Smuzhiyun clkoutmux1_clk_mux: clkoutmux1_clk_mux@15c { 1085*4882a593Smuzhiyun #clock-cells = <0>; 1086*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1087*4882a593Smuzhiyun clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>; 1088*4882a593Smuzhiyun reg = <0x015c>; 1089*4882a593Smuzhiyun }; 1090*4882a593Smuzhiyun 1091*4882a593Smuzhiyun clkoutmux2_clk_mux: clkoutmux2_clk_mux@160 { 1092*4882a593Smuzhiyun #clock-cells = <0>; 1093*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1094*4882a593Smuzhiyun clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>; 1095*4882a593Smuzhiyun reg = <0x0160>; 1096*4882a593Smuzhiyun }; 1097*4882a593Smuzhiyun 1098*4882a593Smuzhiyun custefuse_sys_gfclk_div: custefuse_sys_gfclk_div { 1099*4882a593Smuzhiyun #clock-cells = <0>; 1100*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 1101*4882a593Smuzhiyun clocks = <&sys_clkin1>; 1102*4882a593Smuzhiyun clock-mult = <1>; 1103*4882a593Smuzhiyun clock-div = <2>; 1104*4882a593Smuzhiyun }; 1105*4882a593Smuzhiyun 1106*4882a593Smuzhiyun eve_clk: eve_clk@180 { 1107*4882a593Smuzhiyun #clock-cells = <0>; 1108*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1109*4882a593Smuzhiyun clocks = <&dpll_eve_m2_ck>, <&dpll_dsp_m3x2_ck>; 1110*4882a593Smuzhiyun reg = <0x0180>; 1111*4882a593Smuzhiyun }; 1112*4882a593Smuzhiyun 1113*4882a593Smuzhiyun hdmi_dpll_clk_mux: hdmi_dpll_clk_mux@164 { 1114*4882a593Smuzhiyun #clock-cells = <0>; 1115*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1116*4882a593Smuzhiyun clocks = <&sys_clkin1>, <&sys_clkin2>; 1117*4882a593Smuzhiyun reg = <0x0164>; 1118*4882a593Smuzhiyun }; 1119*4882a593Smuzhiyun 1120*4882a593Smuzhiyun mlb_clk: mlb_clk@134 { 1121*4882a593Smuzhiyun #clock-cells = <0>; 1122*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1123*4882a593Smuzhiyun clocks = <&mlb_clkin_ck>; 1124*4882a593Smuzhiyun ti,max-div = <64>; 1125*4882a593Smuzhiyun reg = <0x0134>; 1126*4882a593Smuzhiyun ti,index-power-of-two; 1127*4882a593Smuzhiyun }; 1128*4882a593Smuzhiyun 1129*4882a593Smuzhiyun mlbp_clk: mlbp_clk@130 { 1130*4882a593Smuzhiyun #clock-cells = <0>; 1131*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1132*4882a593Smuzhiyun clocks = <&mlbp_clkin_ck>; 1133*4882a593Smuzhiyun ti,max-div = <64>; 1134*4882a593Smuzhiyun reg = <0x0130>; 1135*4882a593Smuzhiyun ti,index-power-of-two; 1136*4882a593Smuzhiyun }; 1137*4882a593Smuzhiyun 1138*4882a593Smuzhiyun per_abe_x1_gfclk2_div: per_abe_x1_gfclk2_div@138 { 1139*4882a593Smuzhiyun #clock-cells = <0>; 1140*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1141*4882a593Smuzhiyun clocks = <&dpll_abe_m2_ck>; 1142*4882a593Smuzhiyun ti,max-div = <64>; 1143*4882a593Smuzhiyun reg = <0x0138>; 1144*4882a593Smuzhiyun ti,index-power-of-two; 1145*4882a593Smuzhiyun }; 1146*4882a593Smuzhiyun 1147*4882a593Smuzhiyun timer_sys_clk_div: timer_sys_clk_div@144 { 1148*4882a593Smuzhiyun #clock-cells = <0>; 1149*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1150*4882a593Smuzhiyun clocks = <&sys_clkin1>; 1151*4882a593Smuzhiyun reg = <0x0144>; 1152*4882a593Smuzhiyun ti,max-div = <2>; 1153*4882a593Smuzhiyun }; 1154*4882a593Smuzhiyun 1155*4882a593Smuzhiyun video1_dpll_clk_mux: video1_dpll_clk_mux@168 { 1156*4882a593Smuzhiyun #clock-cells = <0>; 1157*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1158*4882a593Smuzhiyun clocks = <&sys_clkin1>, <&sys_clkin2>; 1159*4882a593Smuzhiyun reg = <0x0168>; 1160*4882a593Smuzhiyun }; 1161*4882a593Smuzhiyun 1162*4882a593Smuzhiyun video2_dpll_clk_mux: video2_dpll_clk_mux@16c { 1163*4882a593Smuzhiyun #clock-cells = <0>; 1164*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1165*4882a593Smuzhiyun clocks = <&sys_clkin1>, <&sys_clkin2>; 1166*4882a593Smuzhiyun reg = <0x016c>; 1167*4882a593Smuzhiyun }; 1168*4882a593Smuzhiyun 1169*4882a593Smuzhiyun wkupaon_iclk_mux: wkupaon_iclk_mux@108 { 1170*4882a593Smuzhiyun #clock-cells = <0>; 1171*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1172*4882a593Smuzhiyun clocks = <&sys_clkin1>, <&abe_lp_clk_div>; 1173*4882a593Smuzhiyun reg = <0x0108>; 1174*4882a593Smuzhiyun }; 1175*4882a593Smuzhiyun 1176*4882a593Smuzhiyun gpio1_dbclk: gpio1_dbclk@1838 { 1177*4882a593Smuzhiyun #clock-cells = <0>; 1178*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1179*4882a593Smuzhiyun clocks = <&sys_32k_ck>; 1180*4882a593Smuzhiyun ti,bit-shift = <8>; 1181*4882a593Smuzhiyun reg = <0x1838>; 1182*4882a593Smuzhiyun }; 1183*4882a593Smuzhiyun 1184*4882a593Smuzhiyun dcan1_sys_clk_mux: dcan1_sys_clk_mux@1888 { 1185*4882a593Smuzhiyun #clock-cells = <0>; 1186*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1187*4882a593Smuzhiyun clocks = <&sys_clkin1>, <&sys_clkin2>; 1188*4882a593Smuzhiyun ti,bit-shift = <24>; 1189*4882a593Smuzhiyun reg = <0x1888>; 1190*4882a593Smuzhiyun }; 1191*4882a593Smuzhiyun 1192*4882a593Smuzhiyun timer1_gfclk_mux: timer1_gfclk_mux@1840 { 1193*4882a593Smuzhiyun #clock-cells = <0>; 1194*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1195*4882a593Smuzhiyun clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>; 1196*4882a593Smuzhiyun ti,bit-shift = <24>; 1197*4882a593Smuzhiyun reg = <0x1840>; 1198*4882a593Smuzhiyun }; 1199*4882a593Smuzhiyun 1200*4882a593Smuzhiyun uart10_gfclk_mux: uart10_gfclk_mux@1880 { 1201*4882a593Smuzhiyun #clock-cells = <0>; 1202*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1203*4882a593Smuzhiyun clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>; 1204*4882a593Smuzhiyun ti,bit-shift = <24>; 1205*4882a593Smuzhiyun reg = <0x1880>; 1206*4882a593Smuzhiyun }; 1207*4882a593Smuzhiyun}; 1208*4882a593Smuzhiyun&cm_core_clocks { 1209*4882a593Smuzhiyun dpll_pcie_ref_ck: dpll_pcie_ref_ck@200 { 1210*4882a593Smuzhiyun #clock-cells = <0>; 1211*4882a593Smuzhiyun compatible = "ti,omap4-dpll-clock"; 1212*4882a593Smuzhiyun clocks = <&sys_clkin1>, <&sys_clkin1>; 1213*4882a593Smuzhiyun reg = <0x0200>, <0x0204>, <0x020c>, <0x0208>; 1214*4882a593Smuzhiyun }; 1215*4882a593Smuzhiyun 1216*4882a593Smuzhiyun dpll_pcie_ref_m2ldo_ck: dpll_pcie_ref_m2ldo_ck@210 { 1217*4882a593Smuzhiyun #clock-cells = <0>; 1218*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1219*4882a593Smuzhiyun clocks = <&dpll_pcie_ref_ck>; 1220*4882a593Smuzhiyun ti,max-div = <31>; 1221*4882a593Smuzhiyun ti,autoidle-shift = <8>; 1222*4882a593Smuzhiyun reg = <0x0210>; 1223*4882a593Smuzhiyun ti,index-starts-at-one; 1224*4882a593Smuzhiyun ti,invert-autoidle-bit; 1225*4882a593Smuzhiyun }; 1226*4882a593Smuzhiyun 1227*4882a593Smuzhiyun apll_pcie_in_clk_mux: apll_pcie_in_clk_mux@4ae06118 { 1228*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1229*4882a593Smuzhiyun clocks = <&dpll_pcie_ref_m2ldo_ck>, <&pciesref_acs_clk_ck>; 1230*4882a593Smuzhiyun #clock-cells = <0>; 1231*4882a593Smuzhiyun reg = <0x021c 0x4>; 1232*4882a593Smuzhiyun ti,bit-shift = <7>; 1233*4882a593Smuzhiyun }; 1234*4882a593Smuzhiyun 1235*4882a593Smuzhiyun apll_pcie_ck: apll_pcie_ck@21c { 1236*4882a593Smuzhiyun #clock-cells = <0>; 1237*4882a593Smuzhiyun compatible = "ti,dra7-apll-clock"; 1238*4882a593Smuzhiyun clocks = <&apll_pcie_in_clk_mux>, <&dpll_pcie_ref_ck>; 1239*4882a593Smuzhiyun reg = <0x021c>, <0x0220>; 1240*4882a593Smuzhiyun }; 1241*4882a593Smuzhiyun 1242*4882a593Smuzhiyun optfclk_pciephy1_32khz: optfclk_pciephy1_32khz@4a0093b0 { 1243*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1244*4882a593Smuzhiyun clocks = <&sys_32k_ck>; 1245*4882a593Smuzhiyun #clock-cells = <0>; 1246*4882a593Smuzhiyun reg = <0x13b0>; 1247*4882a593Smuzhiyun ti,bit-shift = <8>; 1248*4882a593Smuzhiyun }; 1249*4882a593Smuzhiyun 1250*4882a593Smuzhiyun optfclk_pciephy2_32khz: optfclk_pciephy2_32khz@4a0093b8 { 1251*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1252*4882a593Smuzhiyun clocks = <&sys_32k_ck>; 1253*4882a593Smuzhiyun #clock-cells = <0>; 1254*4882a593Smuzhiyun reg = <0x13b8>; 1255*4882a593Smuzhiyun ti,bit-shift = <8>; 1256*4882a593Smuzhiyun }; 1257*4882a593Smuzhiyun 1258*4882a593Smuzhiyun optfclk_pciephy_div: optfclk_pciephy_div@4a00821c { 1259*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1260*4882a593Smuzhiyun clocks = <&apll_pcie_ck>; 1261*4882a593Smuzhiyun #clock-cells = <0>; 1262*4882a593Smuzhiyun reg = <0x021c>; 1263*4882a593Smuzhiyun ti,dividers = <2>, <1>; 1264*4882a593Smuzhiyun ti,bit-shift = <8>; 1265*4882a593Smuzhiyun ti,max-div = <2>; 1266*4882a593Smuzhiyun }; 1267*4882a593Smuzhiyun 1268*4882a593Smuzhiyun optfclk_pciephy1_clk: optfclk_pciephy1_clk@4a0093b0 { 1269*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1270*4882a593Smuzhiyun clocks = <&apll_pcie_ck>; 1271*4882a593Smuzhiyun #clock-cells = <0>; 1272*4882a593Smuzhiyun reg = <0x13b0>; 1273*4882a593Smuzhiyun ti,bit-shift = <9>; 1274*4882a593Smuzhiyun }; 1275*4882a593Smuzhiyun 1276*4882a593Smuzhiyun optfclk_pciephy2_clk: optfclk_pciephy2_clk@4a0093b8 { 1277*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1278*4882a593Smuzhiyun clocks = <&apll_pcie_ck>; 1279*4882a593Smuzhiyun #clock-cells = <0>; 1280*4882a593Smuzhiyun reg = <0x13b8>; 1281*4882a593Smuzhiyun ti,bit-shift = <9>; 1282*4882a593Smuzhiyun }; 1283*4882a593Smuzhiyun 1284*4882a593Smuzhiyun optfclk_pciephy1_div_clk: optfclk_pciephy1_div_clk@4a0093b0 { 1285*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1286*4882a593Smuzhiyun clocks = <&optfclk_pciephy_div>; 1287*4882a593Smuzhiyun #clock-cells = <0>; 1288*4882a593Smuzhiyun reg = <0x13b0>; 1289*4882a593Smuzhiyun ti,bit-shift = <10>; 1290*4882a593Smuzhiyun }; 1291*4882a593Smuzhiyun 1292*4882a593Smuzhiyun optfclk_pciephy2_div_clk: optfclk_pciephy2_div_clk@4a0093b8 { 1293*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1294*4882a593Smuzhiyun clocks = <&optfclk_pciephy_div>; 1295*4882a593Smuzhiyun #clock-cells = <0>; 1296*4882a593Smuzhiyun reg = <0x13b8>; 1297*4882a593Smuzhiyun ti,bit-shift = <10>; 1298*4882a593Smuzhiyun }; 1299*4882a593Smuzhiyun 1300*4882a593Smuzhiyun apll_pcie_clkvcoldo: apll_pcie_clkvcoldo { 1301*4882a593Smuzhiyun #clock-cells = <0>; 1302*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 1303*4882a593Smuzhiyun clocks = <&apll_pcie_ck>; 1304*4882a593Smuzhiyun clock-mult = <1>; 1305*4882a593Smuzhiyun clock-div = <1>; 1306*4882a593Smuzhiyun }; 1307*4882a593Smuzhiyun 1308*4882a593Smuzhiyun apll_pcie_clkvcoldo_div: apll_pcie_clkvcoldo_div { 1309*4882a593Smuzhiyun #clock-cells = <0>; 1310*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 1311*4882a593Smuzhiyun clocks = <&apll_pcie_ck>; 1312*4882a593Smuzhiyun clock-mult = <1>; 1313*4882a593Smuzhiyun clock-div = <1>; 1314*4882a593Smuzhiyun }; 1315*4882a593Smuzhiyun 1316*4882a593Smuzhiyun apll_pcie_m2_ck: apll_pcie_m2_ck { 1317*4882a593Smuzhiyun #clock-cells = <0>; 1318*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 1319*4882a593Smuzhiyun clocks = <&apll_pcie_ck>; 1320*4882a593Smuzhiyun clock-mult = <1>; 1321*4882a593Smuzhiyun clock-div = <1>; 1322*4882a593Smuzhiyun }; 1323*4882a593Smuzhiyun 1324*4882a593Smuzhiyun dpll_per_byp_mux: dpll_per_byp_mux@14c { 1325*4882a593Smuzhiyun #clock-cells = <0>; 1326*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1327*4882a593Smuzhiyun clocks = <&sys_clkin1>, <&per_dpll_hs_clk_div>; 1328*4882a593Smuzhiyun ti,bit-shift = <23>; 1329*4882a593Smuzhiyun reg = <0x014c>; 1330*4882a593Smuzhiyun }; 1331*4882a593Smuzhiyun 1332*4882a593Smuzhiyun dpll_per_ck: dpll_per_ck@140 { 1333*4882a593Smuzhiyun #clock-cells = <0>; 1334*4882a593Smuzhiyun compatible = "ti,omap4-dpll-clock"; 1335*4882a593Smuzhiyun clocks = <&sys_clkin1>, <&dpll_per_byp_mux>; 1336*4882a593Smuzhiyun reg = <0x0140>, <0x0144>, <0x014c>, <0x0148>; 1337*4882a593Smuzhiyun }; 1338*4882a593Smuzhiyun 1339*4882a593Smuzhiyun dpll_per_m2_ck: dpll_per_m2_ck@150 { 1340*4882a593Smuzhiyun #clock-cells = <0>; 1341*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1342*4882a593Smuzhiyun clocks = <&dpll_per_ck>; 1343*4882a593Smuzhiyun ti,max-div = <31>; 1344*4882a593Smuzhiyun ti,autoidle-shift = <8>; 1345*4882a593Smuzhiyun reg = <0x0150>; 1346*4882a593Smuzhiyun ti,index-starts-at-one; 1347*4882a593Smuzhiyun ti,invert-autoidle-bit; 1348*4882a593Smuzhiyun }; 1349*4882a593Smuzhiyun 1350*4882a593Smuzhiyun func_96m_aon_dclk_div: func_96m_aon_dclk_div { 1351*4882a593Smuzhiyun #clock-cells = <0>; 1352*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 1353*4882a593Smuzhiyun clocks = <&dpll_per_m2_ck>; 1354*4882a593Smuzhiyun clock-mult = <1>; 1355*4882a593Smuzhiyun clock-div = <1>; 1356*4882a593Smuzhiyun }; 1357*4882a593Smuzhiyun 1358*4882a593Smuzhiyun dpll_usb_byp_mux: dpll_usb_byp_mux@18c { 1359*4882a593Smuzhiyun #clock-cells = <0>; 1360*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1361*4882a593Smuzhiyun clocks = <&sys_clkin1>, <&usb_dpll_hs_clk_div>; 1362*4882a593Smuzhiyun ti,bit-shift = <23>; 1363*4882a593Smuzhiyun reg = <0x018c>; 1364*4882a593Smuzhiyun }; 1365*4882a593Smuzhiyun 1366*4882a593Smuzhiyun dpll_usb_ck: dpll_usb_ck@180 { 1367*4882a593Smuzhiyun #clock-cells = <0>; 1368*4882a593Smuzhiyun compatible = "ti,omap4-dpll-j-type-clock"; 1369*4882a593Smuzhiyun clocks = <&sys_clkin1>, <&dpll_usb_byp_mux>; 1370*4882a593Smuzhiyun reg = <0x0180>, <0x0184>, <0x018c>, <0x0188>; 1371*4882a593Smuzhiyun }; 1372*4882a593Smuzhiyun 1373*4882a593Smuzhiyun dpll_usb_m2_ck: dpll_usb_m2_ck@190 { 1374*4882a593Smuzhiyun #clock-cells = <0>; 1375*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1376*4882a593Smuzhiyun clocks = <&dpll_usb_ck>; 1377*4882a593Smuzhiyun ti,max-div = <127>; 1378*4882a593Smuzhiyun ti,autoidle-shift = <8>; 1379*4882a593Smuzhiyun reg = <0x0190>; 1380*4882a593Smuzhiyun ti,index-starts-at-one; 1381*4882a593Smuzhiyun ti,invert-autoidle-bit; 1382*4882a593Smuzhiyun }; 1383*4882a593Smuzhiyun 1384*4882a593Smuzhiyun dpll_pcie_ref_m2_ck: dpll_pcie_ref_m2_ck@210 { 1385*4882a593Smuzhiyun #clock-cells = <0>; 1386*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1387*4882a593Smuzhiyun clocks = <&dpll_pcie_ref_ck>; 1388*4882a593Smuzhiyun ti,max-div = <127>; 1389*4882a593Smuzhiyun ti,autoidle-shift = <8>; 1390*4882a593Smuzhiyun reg = <0x0210>; 1391*4882a593Smuzhiyun ti,index-starts-at-one; 1392*4882a593Smuzhiyun ti,invert-autoidle-bit; 1393*4882a593Smuzhiyun }; 1394*4882a593Smuzhiyun 1395*4882a593Smuzhiyun dpll_per_x2_ck: dpll_per_x2_ck { 1396*4882a593Smuzhiyun #clock-cells = <0>; 1397*4882a593Smuzhiyun compatible = "ti,omap4-dpll-x2-clock"; 1398*4882a593Smuzhiyun clocks = <&dpll_per_ck>; 1399*4882a593Smuzhiyun }; 1400*4882a593Smuzhiyun 1401*4882a593Smuzhiyun dpll_per_h11x2_ck: dpll_per_h11x2_ck@158 { 1402*4882a593Smuzhiyun #clock-cells = <0>; 1403*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1404*4882a593Smuzhiyun clocks = <&dpll_per_x2_ck>; 1405*4882a593Smuzhiyun ti,max-div = <63>; 1406*4882a593Smuzhiyun ti,autoidle-shift = <8>; 1407*4882a593Smuzhiyun reg = <0x0158>; 1408*4882a593Smuzhiyun ti,index-starts-at-one; 1409*4882a593Smuzhiyun ti,invert-autoidle-bit; 1410*4882a593Smuzhiyun }; 1411*4882a593Smuzhiyun 1412*4882a593Smuzhiyun dpll_per_h12x2_ck: dpll_per_h12x2_ck@15c { 1413*4882a593Smuzhiyun #clock-cells = <0>; 1414*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1415*4882a593Smuzhiyun clocks = <&dpll_per_x2_ck>; 1416*4882a593Smuzhiyun ti,max-div = <63>; 1417*4882a593Smuzhiyun ti,autoidle-shift = <8>; 1418*4882a593Smuzhiyun reg = <0x015c>; 1419*4882a593Smuzhiyun ti,index-starts-at-one; 1420*4882a593Smuzhiyun ti,invert-autoidle-bit; 1421*4882a593Smuzhiyun }; 1422*4882a593Smuzhiyun 1423*4882a593Smuzhiyun dpll_per_h13x2_ck: dpll_per_h13x2_ck@160 { 1424*4882a593Smuzhiyun #clock-cells = <0>; 1425*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1426*4882a593Smuzhiyun clocks = <&dpll_per_x2_ck>; 1427*4882a593Smuzhiyun ti,max-div = <63>; 1428*4882a593Smuzhiyun ti,autoidle-shift = <8>; 1429*4882a593Smuzhiyun reg = <0x0160>; 1430*4882a593Smuzhiyun ti,index-starts-at-one; 1431*4882a593Smuzhiyun ti,invert-autoidle-bit; 1432*4882a593Smuzhiyun }; 1433*4882a593Smuzhiyun 1434*4882a593Smuzhiyun dpll_per_h14x2_ck: dpll_per_h14x2_ck@164 { 1435*4882a593Smuzhiyun #clock-cells = <0>; 1436*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1437*4882a593Smuzhiyun clocks = <&dpll_per_x2_ck>; 1438*4882a593Smuzhiyun ti,max-div = <63>; 1439*4882a593Smuzhiyun ti,autoidle-shift = <8>; 1440*4882a593Smuzhiyun reg = <0x0164>; 1441*4882a593Smuzhiyun ti,index-starts-at-one; 1442*4882a593Smuzhiyun ti,invert-autoidle-bit; 1443*4882a593Smuzhiyun }; 1444*4882a593Smuzhiyun 1445*4882a593Smuzhiyun dpll_per_m2x2_ck: dpll_per_m2x2_ck@150 { 1446*4882a593Smuzhiyun #clock-cells = <0>; 1447*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1448*4882a593Smuzhiyun clocks = <&dpll_per_x2_ck>; 1449*4882a593Smuzhiyun ti,max-div = <31>; 1450*4882a593Smuzhiyun ti,autoidle-shift = <8>; 1451*4882a593Smuzhiyun reg = <0x0150>; 1452*4882a593Smuzhiyun ti,index-starts-at-one; 1453*4882a593Smuzhiyun ti,invert-autoidle-bit; 1454*4882a593Smuzhiyun }; 1455*4882a593Smuzhiyun 1456*4882a593Smuzhiyun dpll_usb_clkdcoldo: dpll_usb_clkdcoldo { 1457*4882a593Smuzhiyun #clock-cells = <0>; 1458*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 1459*4882a593Smuzhiyun clocks = <&dpll_usb_ck>; 1460*4882a593Smuzhiyun clock-mult = <1>; 1461*4882a593Smuzhiyun clock-div = <1>; 1462*4882a593Smuzhiyun }; 1463*4882a593Smuzhiyun 1464*4882a593Smuzhiyun func_128m_clk: func_128m_clk { 1465*4882a593Smuzhiyun #clock-cells = <0>; 1466*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 1467*4882a593Smuzhiyun clocks = <&dpll_per_h11x2_ck>; 1468*4882a593Smuzhiyun clock-mult = <1>; 1469*4882a593Smuzhiyun clock-div = <2>; 1470*4882a593Smuzhiyun }; 1471*4882a593Smuzhiyun 1472*4882a593Smuzhiyun func_12m_fclk: func_12m_fclk { 1473*4882a593Smuzhiyun #clock-cells = <0>; 1474*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 1475*4882a593Smuzhiyun clocks = <&dpll_per_m2x2_ck>; 1476*4882a593Smuzhiyun clock-mult = <1>; 1477*4882a593Smuzhiyun clock-div = <16>; 1478*4882a593Smuzhiyun }; 1479*4882a593Smuzhiyun 1480*4882a593Smuzhiyun func_24m_clk: func_24m_clk { 1481*4882a593Smuzhiyun #clock-cells = <0>; 1482*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 1483*4882a593Smuzhiyun clocks = <&dpll_per_m2_ck>; 1484*4882a593Smuzhiyun clock-mult = <1>; 1485*4882a593Smuzhiyun clock-div = <4>; 1486*4882a593Smuzhiyun }; 1487*4882a593Smuzhiyun 1488*4882a593Smuzhiyun func_48m_fclk: func_48m_fclk { 1489*4882a593Smuzhiyun #clock-cells = <0>; 1490*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 1491*4882a593Smuzhiyun clocks = <&dpll_per_m2x2_ck>; 1492*4882a593Smuzhiyun clock-mult = <1>; 1493*4882a593Smuzhiyun clock-div = <4>; 1494*4882a593Smuzhiyun }; 1495*4882a593Smuzhiyun 1496*4882a593Smuzhiyun func_96m_fclk: func_96m_fclk { 1497*4882a593Smuzhiyun #clock-cells = <0>; 1498*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 1499*4882a593Smuzhiyun clocks = <&dpll_per_m2x2_ck>; 1500*4882a593Smuzhiyun clock-mult = <1>; 1501*4882a593Smuzhiyun clock-div = <2>; 1502*4882a593Smuzhiyun }; 1503*4882a593Smuzhiyun 1504*4882a593Smuzhiyun l3init_60m_fclk: l3init_60m_fclk@104 { 1505*4882a593Smuzhiyun #clock-cells = <0>; 1506*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1507*4882a593Smuzhiyun clocks = <&dpll_usb_m2_ck>; 1508*4882a593Smuzhiyun reg = <0x0104>; 1509*4882a593Smuzhiyun ti,dividers = <1>, <8>; 1510*4882a593Smuzhiyun }; 1511*4882a593Smuzhiyun 1512*4882a593Smuzhiyun clkout2_clk: clkout2_clk@6b0 { 1513*4882a593Smuzhiyun #clock-cells = <0>; 1514*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1515*4882a593Smuzhiyun clocks = <&clkoutmux2_clk_mux>; 1516*4882a593Smuzhiyun ti,bit-shift = <8>; 1517*4882a593Smuzhiyun reg = <0x06b0>; 1518*4882a593Smuzhiyun }; 1519*4882a593Smuzhiyun 1520*4882a593Smuzhiyun l3init_960m_gfclk: l3init_960m_gfclk@6c0 { 1521*4882a593Smuzhiyun #clock-cells = <0>; 1522*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1523*4882a593Smuzhiyun clocks = <&dpll_usb_clkdcoldo>; 1524*4882a593Smuzhiyun ti,bit-shift = <8>; 1525*4882a593Smuzhiyun reg = <0x06c0>; 1526*4882a593Smuzhiyun }; 1527*4882a593Smuzhiyun 1528*4882a593Smuzhiyun dss_32khz_clk: dss_32khz_clk@1120 { 1529*4882a593Smuzhiyun #clock-cells = <0>; 1530*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1531*4882a593Smuzhiyun clocks = <&sys_32k_ck>; 1532*4882a593Smuzhiyun ti,bit-shift = <11>; 1533*4882a593Smuzhiyun reg = <0x1120>; 1534*4882a593Smuzhiyun }; 1535*4882a593Smuzhiyun 1536*4882a593Smuzhiyun dss_48mhz_clk: dss_48mhz_clk@1120 { 1537*4882a593Smuzhiyun #clock-cells = <0>; 1538*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1539*4882a593Smuzhiyun clocks = <&func_48m_fclk>; 1540*4882a593Smuzhiyun ti,bit-shift = <9>; 1541*4882a593Smuzhiyun reg = <0x1120>; 1542*4882a593Smuzhiyun }; 1543*4882a593Smuzhiyun 1544*4882a593Smuzhiyun dss_dss_clk: dss_dss_clk@1120 { 1545*4882a593Smuzhiyun #clock-cells = <0>; 1546*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1547*4882a593Smuzhiyun clocks = <&dpll_per_h12x2_ck>; 1548*4882a593Smuzhiyun ti,bit-shift = <8>; 1549*4882a593Smuzhiyun reg = <0x1120>; 1550*4882a593Smuzhiyun ti,set-rate-parent; 1551*4882a593Smuzhiyun }; 1552*4882a593Smuzhiyun 1553*4882a593Smuzhiyun dss_hdmi_clk: dss_hdmi_clk@1120 { 1554*4882a593Smuzhiyun #clock-cells = <0>; 1555*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1556*4882a593Smuzhiyun clocks = <&hdmi_dpll_clk_mux>; 1557*4882a593Smuzhiyun ti,bit-shift = <10>; 1558*4882a593Smuzhiyun reg = <0x1120>; 1559*4882a593Smuzhiyun }; 1560*4882a593Smuzhiyun 1561*4882a593Smuzhiyun dss_video1_clk: dss_video1_clk@1120 { 1562*4882a593Smuzhiyun #clock-cells = <0>; 1563*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1564*4882a593Smuzhiyun clocks = <&video1_dpll_clk_mux>; 1565*4882a593Smuzhiyun ti,bit-shift = <12>; 1566*4882a593Smuzhiyun reg = <0x1120>; 1567*4882a593Smuzhiyun }; 1568*4882a593Smuzhiyun 1569*4882a593Smuzhiyun dss_video2_clk: dss_video2_clk@1120 { 1570*4882a593Smuzhiyun #clock-cells = <0>; 1571*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1572*4882a593Smuzhiyun clocks = <&video2_dpll_clk_mux>; 1573*4882a593Smuzhiyun ti,bit-shift = <13>; 1574*4882a593Smuzhiyun reg = <0x1120>; 1575*4882a593Smuzhiyun }; 1576*4882a593Smuzhiyun 1577*4882a593Smuzhiyun gpio2_dbclk: gpio2_dbclk@1760 { 1578*4882a593Smuzhiyun #clock-cells = <0>; 1579*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1580*4882a593Smuzhiyun clocks = <&sys_32k_ck>; 1581*4882a593Smuzhiyun ti,bit-shift = <8>; 1582*4882a593Smuzhiyun reg = <0x1760>; 1583*4882a593Smuzhiyun }; 1584*4882a593Smuzhiyun 1585*4882a593Smuzhiyun gpio3_dbclk: gpio3_dbclk@1768 { 1586*4882a593Smuzhiyun #clock-cells = <0>; 1587*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1588*4882a593Smuzhiyun clocks = <&sys_32k_ck>; 1589*4882a593Smuzhiyun ti,bit-shift = <8>; 1590*4882a593Smuzhiyun reg = <0x1768>; 1591*4882a593Smuzhiyun }; 1592*4882a593Smuzhiyun 1593*4882a593Smuzhiyun gpio4_dbclk: gpio4_dbclk@1770 { 1594*4882a593Smuzhiyun #clock-cells = <0>; 1595*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1596*4882a593Smuzhiyun clocks = <&sys_32k_ck>; 1597*4882a593Smuzhiyun ti,bit-shift = <8>; 1598*4882a593Smuzhiyun reg = <0x1770>; 1599*4882a593Smuzhiyun }; 1600*4882a593Smuzhiyun 1601*4882a593Smuzhiyun gpio5_dbclk: gpio5_dbclk@1778 { 1602*4882a593Smuzhiyun #clock-cells = <0>; 1603*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1604*4882a593Smuzhiyun clocks = <&sys_32k_ck>; 1605*4882a593Smuzhiyun ti,bit-shift = <8>; 1606*4882a593Smuzhiyun reg = <0x1778>; 1607*4882a593Smuzhiyun }; 1608*4882a593Smuzhiyun 1609*4882a593Smuzhiyun gpio6_dbclk: gpio6_dbclk@1780 { 1610*4882a593Smuzhiyun #clock-cells = <0>; 1611*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1612*4882a593Smuzhiyun clocks = <&sys_32k_ck>; 1613*4882a593Smuzhiyun ti,bit-shift = <8>; 1614*4882a593Smuzhiyun reg = <0x1780>; 1615*4882a593Smuzhiyun }; 1616*4882a593Smuzhiyun 1617*4882a593Smuzhiyun gpio7_dbclk: gpio7_dbclk@1810 { 1618*4882a593Smuzhiyun #clock-cells = <0>; 1619*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1620*4882a593Smuzhiyun clocks = <&sys_32k_ck>; 1621*4882a593Smuzhiyun ti,bit-shift = <8>; 1622*4882a593Smuzhiyun reg = <0x1810>; 1623*4882a593Smuzhiyun }; 1624*4882a593Smuzhiyun 1625*4882a593Smuzhiyun gpio8_dbclk: gpio8_dbclk@1818 { 1626*4882a593Smuzhiyun #clock-cells = <0>; 1627*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1628*4882a593Smuzhiyun clocks = <&sys_32k_ck>; 1629*4882a593Smuzhiyun ti,bit-shift = <8>; 1630*4882a593Smuzhiyun reg = <0x1818>; 1631*4882a593Smuzhiyun }; 1632*4882a593Smuzhiyun 1633*4882a593Smuzhiyun mmc1_clk32k: mmc1_clk32k@1328 { 1634*4882a593Smuzhiyun #clock-cells = <0>; 1635*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1636*4882a593Smuzhiyun clocks = <&sys_32k_ck>; 1637*4882a593Smuzhiyun ti,bit-shift = <8>; 1638*4882a593Smuzhiyun reg = <0x1328>; 1639*4882a593Smuzhiyun }; 1640*4882a593Smuzhiyun 1641*4882a593Smuzhiyun mmc2_clk32k: mmc2_clk32k@1330 { 1642*4882a593Smuzhiyun #clock-cells = <0>; 1643*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1644*4882a593Smuzhiyun clocks = <&sys_32k_ck>; 1645*4882a593Smuzhiyun ti,bit-shift = <8>; 1646*4882a593Smuzhiyun reg = <0x1330>; 1647*4882a593Smuzhiyun }; 1648*4882a593Smuzhiyun 1649*4882a593Smuzhiyun mmc3_clk32k: mmc3_clk32k@1820 { 1650*4882a593Smuzhiyun #clock-cells = <0>; 1651*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1652*4882a593Smuzhiyun clocks = <&sys_32k_ck>; 1653*4882a593Smuzhiyun ti,bit-shift = <8>; 1654*4882a593Smuzhiyun reg = <0x1820>; 1655*4882a593Smuzhiyun }; 1656*4882a593Smuzhiyun 1657*4882a593Smuzhiyun mmc4_clk32k: mmc4_clk32k@1828 { 1658*4882a593Smuzhiyun #clock-cells = <0>; 1659*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1660*4882a593Smuzhiyun clocks = <&sys_32k_ck>; 1661*4882a593Smuzhiyun ti,bit-shift = <8>; 1662*4882a593Smuzhiyun reg = <0x1828>; 1663*4882a593Smuzhiyun }; 1664*4882a593Smuzhiyun 1665*4882a593Smuzhiyun sata_ref_clk: sata_ref_clk@1388 { 1666*4882a593Smuzhiyun #clock-cells = <0>; 1667*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1668*4882a593Smuzhiyun clocks = <&sys_clkin1>; 1669*4882a593Smuzhiyun ti,bit-shift = <8>; 1670*4882a593Smuzhiyun reg = <0x1388>; 1671*4882a593Smuzhiyun }; 1672*4882a593Smuzhiyun 1673*4882a593Smuzhiyun usb_otg_ss1_refclk960m: usb_otg_ss1_refclk960m@13f0 { 1674*4882a593Smuzhiyun #clock-cells = <0>; 1675*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1676*4882a593Smuzhiyun clocks = <&l3init_960m_gfclk>; 1677*4882a593Smuzhiyun ti,bit-shift = <8>; 1678*4882a593Smuzhiyun reg = <0x13f0>; 1679*4882a593Smuzhiyun }; 1680*4882a593Smuzhiyun 1681*4882a593Smuzhiyun usb_otg_ss2_refclk960m: usb_otg_ss2_refclk960m@1340 { 1682*4882a593Smuzhiyun #clock-cells = <0>; 1683*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1684*4882a593Smuzhiyun clocks = <&l3init_960m_gfclk>; 1685*4882a593Smuzhiyun ti,bit-shift = <8>; 1686*4882a593Smuzhiyun reg = <0x1340>; 1687*4882a593Smuzhiyun }; 1688*4882a593Smuzhiyun 1689*4882a593Smuzhiyun usb_phy1_always_on_clk32k: usb_phy1_always_on_clk32k@640 { 1690*4882a593Smuzhiyun #clock-cells = <0>; 1691*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1692*4882a593Smuzhiyun clocks = <&sys_32k_ck>; 1693*4882a593Smuzhiyun ti,bit-shift = <8>; 1694*4882a593Smuzhiyun reg = <0x0640>; 1695*4882a593Smuzhiyun }; 1696*4882a593Smuzhiyun 1697*4882a593Smuzhiyun usb_phy2_always_on_clk32k: usb_phy2_always_on_clk32k@688 { 1698*4882a593Smuzhiyun #clock-cells = <0>; 1699*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1700*4882a593Smuzhiyun clocks = <&sys_32k_ck>; 1701*4882a593Smuzhiyun ti,bit-shift = <8>; 1702*4882a593Smuzhiyun reg = <0x0688>; 1703*4882a593Smuzhiyun }; 1704*4882a593Smuzhiyun 1705*4882a593Smuzhiyun usb_phy3_always_on_clk32k: usb_phy3_always_on_clk32k@698 { 1706*4882a593Smuzhiyun #clock-cells = <0>; 1707*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1708*4882a593Smuzhiyun clocks = <&sys_32k_ck>; 1709*4882a593Smuzhiyun ti,bit-shift = <8>; 1710*4882a593Smuzhiyun reg = <0x0698>; 1711*4882a593Smuzhiyun }; 1712*4882a593Smuzhiyun 1713*4882a593Smuzhiyun atl_dpll_clk_mux: atl_dpll_clk_mux@c00 { 1714*4882a593Smuzhiyun #clock-cells = <0>; 1715*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1716*4882a593Smuzhiyun clocks = <&sys_32k_ck>, <&video1_clkin_ck>, <&video2_clkin_ck>, <&hdmi_clkin_ck>; 1717*4882a593Smuzhiyun ti,bit-shift = <24>; 1718*4882a593Smuzhiyun reg = <0x0c00>; 1719*4882a593Smuzhiyun }; 1720*4882a593Smuzhiyun 1721*4882a593Smuzhiyun atl_gfclk_mux: atl_gfclk_mux@c00 { 1722*4882a593Smuzhiyun #clock-cells = <0>; 1723*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1724*4882a593Smuzhiyun clocks = <&l3_iclk_div>, <&dpll_abe_m2_ck>, <&atl_dpll_clk_mux>; 1725*4882a593Smuzhiyun ti,bit-shift = <26>; 1726*4882a593Smuzhiyun reg = <0x0c00>; 1727*4882a593Smuzhiyun }; 1728*4882a593Smuzhiyun 1729*4882a593Smuzhiyun rmii_50mhz_clk_mux: rmii_50mhz_clk_mux@13d0 { 1730*4882a593Smuzhiyun #clock-cells = <0>; 1731*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1732*4882a593Smuzhiyun clocks = <&dpll_gmac_h11x2_ck>, <&rmii_clk_ck>; 1733*4882a593Smuzhiyun ti,bit-shift = <24>; 1734*4882a593Smuzhiyun reg = <0x13d0>; 1735*4882a593Smuzhiyun }; 1736*4882a593Smuzhiyun 1737*4882a593Smuzhiyun gmac_rft_clk_mux: gmac_rft_clk_mux@13d0 { 1738*4882a593Smuzhiyun #clock-cells = <0>; 1739*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1740*4882a593Smuzhiyun clocks = <&video1_clkin_ck>, <&video2_clkin_ck>, <&dpll_abe_m2_ck>, <&hdmi_clkin_ck>, <&l3_iclk_div>; 1741*4882a593Smuzhiyun ti,bit-shift = <25>; 1742*4882a593Smuzhiyun reg = <0x13d0>; 1743*4882a593Smuzhiyun }; 1744*4882a593Smuzhiyun 1745*4882a593Smuzhiyun gpu_core_gclk_mux: gpu_core_gclk_mux@1220 { 1746*4882a593Smuzhiyun #clock-cells = <0>; 1747*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1748*4882a593Smuzhiyun clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>, <&dpll_gpu_m2_ck>; 1749*4882a593Smuzhiyun ti,bit-shift = <24>; 1750*4882a593Smuzhiyun reg = <0x1220>; 1751*4882a593Smuzhiyun }; 1752*4882a593Smuzhiyun 1753*4882a593Smuzhiyun gpu_hyd_gclk_mux: gpu_hyd_gclk_mux@1220 { 1754*4882a593Smuzhiyun #clock-cells = <0>; 1755*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1756*4882a593Smuzhiyun clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>, <&dpll_gpu_m2_ck>; 1757*4882a593Smuzhiyun ti,bit-shift = <26>; 1758*4882a593Smuzhiyun reg = <0x1220>; 1759*4882a593Smuzhiyun }; 1760*4882a593Smuzhiyun 1761*4882a593Smuzhiyun l3instr_ts_gclk_div: l3instr_ts_gclk_div@e50 { 1762*4882a593Smuzhiyun #clock-cells = <0>; 1763*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1764*4882a593Smuzhiyun clocks = <&wkupaon_iclk_mux>; 1765*4882a593Smuzhiyun ti,bit-shift = <24>; 1766*4882a593Smuzhiyun reg = <0x0e50>; 1767*4882a593Smuzhiyun ti,dividers = <8>, <16>, <32>; 1768*4882a593Smuzhiyun }; 1769*4882a593Smuzhiyun 1770*4882a593Smuzhiyun mcasp2_ahclkr_mux: mcasp2_ahclkr_mux@1860 { 1771*4882a593Smuzhiyun #clock-cells = <0>; 1772*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1773*4882a593Smuzhiyun clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>; 1774*4882a593Smuzhiyun ti,bit-shift = <28>; 1775*4882a593Smuzhiyun reg = <0x1860>; 1776*4882a593Smuzhiyun }; 1777*4882a593Smuzhiyun 1778*4882a593Smuzhiyun mcasp2_ahclkx_mux: mcasp2_ahclkx_mux@1860 { 1779*4882a593Smuzhiyun #clock-cells = <0>; 1780*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1781*4882a593Smuzhiyun clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>; 1782*4882a593Smuzhiyun ti,bit-shift = <24>; 1783*4882a593Smuzhiyun reg = <0x1860>; 1784*4882a593Smuzhiyun }; 1785*4882a593Smuzhiyun 1786*4882a593Smuzhiyun mcasp2_aux_gfclk_mux: mcasp2_aux_gfclk_mux@1860 { 1787*4882a593Smuzhiyun #clock-cells = <0>; 1788*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1789*4882a593Smuzhiyun clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>; 1790*4882a593Smuzhiyun ti,bit-shift = <22>; 1791*4882a593Smuzhiyun reg = <0x1860>; 1792*4882a593Smuzhiyun }; 1793*4882a593Smuzhiyun 1794*4882a593Smuzhiyun mcasp3_ahclkx_mux: mcasp3_ahclkx_mux@1868 { 1795*4882a593Smuzhiyun #clock-cells = <0>; 1796*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1797*4882a593Smuzhiyun clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>; 1798*4882a593Smuzhiyun ti,bit-shift = <24>; 1799*4882a593Smuzhiyun reg = <0x1868>; 1800*4882a593Smuzhiyun }; 1801*4882a593Smuzhiyun 1802*4882a593Smuzhiyun mcasp3_aux_gfclk_mux: mcasp3_aux_gfclk_mux@1868 { 1803*4882a593Smuzhiyun #clock-cells = <0>; 1804*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1805*4882a593Smuzhiyun clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>; 1806*4882a593Smuzhiyun ti,bit-shift = <22>; 1807*4882a593Smuzhiyun reg = <0x1868>; 1808*4882a593Smuzhiyun }; 1809*4882a593Smuzhiyun 1810*4882a593Smuzhiyun mcasp4_ahclkx_mux: mcasp4_ahclkx_mux@1898 { 1811*4882a593Smuzhiyun #clock-cells = <0>; 1812*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1813*4882a593Smuzhiyun clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>; 1814*4882a593Smuzhiyun ti,bit-shift = <24>; 1815*4882a593Smuzhiyun reg = <0x1898>; 1816*4882a593Smuzhiyun }; 1817*4882a593Smuzhiyun 1818*4882a593Smuzhiyun mcasp4_aux_gfclk_mux: mcasp4_aux_gfclk_mux@1898 { 1819*4882a593Smuzhiyun #clock-cells = <0>; 1820*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1821*4882a593Smuzhiyun clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>; 1822*4882a593Smuzhiyun ti,bit-shift = <22>; 1823*4882a593Smuzhiyun reg = <0x1898>; 1824*4882a593Smuzhiyun }; 1825*4882a593Smuzhiyun 1826*4882a593Smuzhiyun mcasp5_ahclkx_mux: mcasp5_ahclkx_mux@1878 { 1827*4882a593Smuzhiyun #clock-cells = <0>; 1828*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1829*4882a593Smuzhiyun clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>; 1830*4882a593Smuzhiyun ti,bit-shift = <24>; 1831*4882a593Smuzhiyun reg = <0x1878>; 1832*4882a593Smuzhiyun }; 1833*4882a593Smuzhiyun 1834*4882a593Smuzhiyun mcasp5_aux_gfclk_mux: mcasp5_aux_gfclk_mux@1878 { 1835*4882a593Smuzhiyun #clock-cells = <0>; 1836*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1837*4882a593Smuzhiyun clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>; 1838*4882a593Smuzhiyun ti,bit-shift = <22>; 1839*4882a593Smuzhiyun reg = <0x1878>; 1840*4882a593Smuzhiyun }; 1841*4882a593Smuzhiyun 1842*4882a593Smuzhiyun mcasp6_ahclkx_mux: mcasp6_ahclkx_mux@1904 { 1843*4882a593Smuzhiyun #clock-cells = <0>; 1844*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1845*4882a593Smuzhiyun clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>; 1846*4882a593Smuzhiyun ti,bit-shift = <24>; 1847*4882a593Smuzhiyun reg = <0x1904>; 1848*4882a593Smuzhiyun }; 1849*4882a593Smuzhiyun 1850*4882a593Smuzhiyun mcasp6_aux_gfclk_mux: mcasp6_aux_gfclk_mux@1904 { 1851*4882a593Smuzhiyun #clock-cells = <0>; 1852*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1853*4882a593Smuzhiyun clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>; 1854*4882a593Smuzhiyun ti,bit-shift = <22>; 1855*4882a593Smuzhiyun reg = <0x1904>; 1856*4882a593Smuzhiyun }; 1857*4882a593Smuzhiyun 1858*4882a593Smuzhiyun mcasp7_ahclkx_mux: mcasp7_ahclkx_mux@1908 { 1859*4882a593Smuzhiyun #clock-cells = <0>; 1860*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1861*4882a593Smuzhiyun clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>; 1862*4882a593Smuzhiyun ti,bit-shift = <24>; 1863*4882a593Smuzhiyun reg = <0x1908>; 1864*4882a593Smuzhiyun }; 1865*4882a593Smuzhiyun 1866*4882a593Smuzhiyun mcasp7_aux_gfclk_mux: mcasp7_aux_gfclk_mux@1908 { 1867*4882a593Smuzhiyun #clock-cells = <0>; 1868*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1869*4882a593Smuzhiyun clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>; 1870*4882a593Smuzhiyun ti,bit-shift = <22>; 1871*4882a593Smuzhiyun reg = <0x1908>; 1872*4882a593Smuzhiyun }; 1873*4882a593Smuzhiyun 1874*4882a593Smuzhiyun mcasp8_ahclkx_mux: mcasp8_ahclkx_mux@1890 { 1875*4882a593Smuzhiyun #clock-cells = <0>; 1876*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1877*4882a593Smuzhiyun clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>; 1878*4882a593Smuzhiyun ti,bit-shift = <22>; 1879*4882a593Smuzhiyun reg = <0x1890>; 1880*4882a593Smuzhiyun }; 1881*4882a593Smuzhiyun 1882*4882a593Smuzhiyun mcasp8_aux_gfclk_mux: mcasp8_aux_gfclk_mux@1890 { 1883*4882a593Smuzhiyun #clock-cells = <0>; 1884*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1885*4882a593Smuzhiyun clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>; 1886*4882a593Smuzhiyun ti,bit-shift = <24>; 1887*4882a593Smuzhiyun reg = <0x1890>; 1888*4882a593Smuzhiyun }; 1889*4882a593Smuzhiyun 1890*4882a593Smuzhiyun mmc1_fclk_mux: mmc1_fclk_mux@1328 { 1891*4882a593Smuzhiyun #clock-cells = <0>; 1892*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1893*4882a593Smuzhiyun clocks = <&func_128m_clk>, <&dpll_per_m2x2_ck>; 1894*4882a593Smuzhiyun ti,bit-shift = <24>; 1895*4882a593Smuzhiyun reg = <0x1328>; 1896*4882a593Smuzhiyun }; 1897*4882a593Smuzhiyun 1898*4882a593Smuzhiyun mmc1_fclk_div: mmc1_fclk_div@1328 { 1899*4882a593Smuzhiyun #clock-cells = <0>; 1900*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1901*4882a593Smuzhiyun clocks = <&mmc1_fclk_mux>; 1902*4882a593Smuzhiyun ti,bit-shift = <25>; 1903*4882a593Smuzhiyun ti,max-div = <4>; 1904*4882a593Smuzhiyun reg = <0x1328>; 1905*4882a593Smuzhiyun ti,index-power-of-two; 1906*4882a593Smuzhiyun }; 1907*4882a593Smuzhiyun 1908*4882a593Smuzhiyun mmc2_fclk_mux: mmc2_fclk_mux@1330 { 1909*4882a593Smuzhiyun #clock-cells = <0>; 1910*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1911*4882a593Smuzhiyun clocks = <&func_128m_clk>, <&dpll_per_m2x2_ck>; 1912*4882a593Smuzhiyun ti,bit-shift = <24>; 1913*4882a593Smuzhiyun reg = <0x1330>; 1914*4882a593Smuzhiyun }; 1915*4882a593Smuzhiyun 1916*4882a593Smuzhiyun mmc2_fclk_div: mmc2_fclk_div@1330 { 1917*4882a593Smuzhiyun #clock-cells = <0>; 1918*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1919*4882a593Smuzhiyun clocks = <&mmc2_fclk_mux>; 1920*4882a593Smuzhiyun ti,bit-shift = <25>; 1921*4882a593Smuzhiyun ti,max-div = <4>; 1922*4882a593Smuzhiyun reg = <0x1330>; 1923*4882a593Smuzhiyun ti,index-power-of-two; 1924*4882a593Smuzhiyun }; 1925*4882a593Smuzhiyun 1926*4882a593Smuzhiyun mmc3_gfclk_mux: mmc3_gfclk_mux@1820 { 1927*4882a593Smuzhiyun #clock-cells = <0>; 1928*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1929*4882a593Smuzhiyun clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>; 1930*4882a593Smuzhiyun ti,bit-shift = <24>; 1931*4882a593Smuzhiyun reg = <0x1820>; 1932*4882a593Smuzhiyun }; 1933*4882a593Smuzhiyun 1934*4882a593Smuzhiyun mmc3_gfclk_div: mmc3_gfclk_div@1820 { 1935*4882a593Smuzhiyun #clock-cells = <0>; 1936*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1937*4882a593Smuzhiyun clocks = <&mmc3_gfclk_mux>; 1938*4882a593Smuzhiyun ti,bit-shift = <25>; 1939*4882a593Smuzhiyun ti,max-div = <4>; 1940*4882a593Smuzhiyun reg = <0x1820>; 1941*4882a593Smuzhiyun ti,index-power-of-two; 1942*4882a593Smuzhiyun }; 1943*4882a593Smuzhiyun 1944*4882a593Smuzhiyun mmc4_gfclk_mux: mmc4_gfclk_mux@1828 { 1945*4882a593Smuzhiyun #clock-cells = <0>; 1946*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1947*4882a593Smuzhiyun clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>; 1948*4882a593Smuzhiyun ti,bit-shift = <24>; 1949*4882a593Smuzhiyun reg = <0x1828>; 1950*4882a593Smuzhiyun }; 1951*4882a593Smuzhiyun 1952*4882a593Smuzhiyun mmc4_gfclk_div: mmc4_gfclk_div@1828 { 1953*4882a593Smuzhiyun #clock-cells = <0>; 1954*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1955*4882a593Smuzhiyun clocks = <&mmc4_gfclk_mux>; 1956*4882a593Smuzhiyun ti,bit-shift = <25>; 1957*4882a593Smuzhiyun ti,max-div = <4>; 1958*4882a593Smuzhiyun reg = <0x1828>; 1959*4882a593Smuzhiyun ti,index-power-of-two; 1960*4882a593Smuzhiyun }; 1961*4882a593Smuzhiyun 1962*4882a593Smuzhiyun qspi_gfclk_mux: qspi_gfclk_mux@1838 { 1963*4882a593Smuzhiyun #clock-cells = <0>; 1964*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1965*4882a593Smuzhiyun clocks = <&func_128m_clk>, <&dpll_per_h13x2_ck>; 1966*4882a593Smuzhiyun ti,bit-shift = <24>; 1967*4882a593Smuzhiyun reg = <0x1838>; 1968*4882a593Smuzhiyun }; 1969*4882a593Smuzhiyun 1970*4882a593Smuzhiyun qspi_gfclk_div: qspi_gfclk_div@1838 { 1971*4882a593Smuzhiyun #clock-cells = <0>; 1972*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1973*4882a593Smuzhiyun clocks = <&qspi_gfclk_mux>; 1974*4882a593Smuzhiyun ti,bit-shift = <25>; 1975*4882a593Smuzhiyun ti,max-div = <4>; 1976*4882a593Smuzhiyun reg = <0x1838>; 1977*4882a593Smuzhiyun ti,index-power-of-two; 1978*4882a593Smuzhiyun }; 1979*4882a593Smuzhiyun 1980*4882a593Smuzhiyun timer10_gfclk_mux: timer10_gfclk_mux@1728 { 1981*4882a593Smuzhiyun #clock-cells = <0>; 1982*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1983*4882a593Smuzhiyun clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>; 1984*4882a593Smuzhiyun ti,bit-shift = <24>; 1985*4882a593Smuzhiyun reg = <0x1728>; 1986*4882a593Smuzhiyun }; 1987*4882a593Smuzhiyun 1988*4882a593Smuzhiyun timer11_gfclk_mux: timer11_gfclk_mux@1730 { 1989*4882a593Smuzhiyun #clock-cells = <0>; 1990*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1991*4882a593Smuzhiyun clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>; 1992*4882a593Smuzhiyun ti,bit-shift = <24>; 1993*4882a593Smuzhiyun reg = <0x1730>; 1994*4882a593Smuzhiyun }; 1995*4882a593Smuzhiyun 1996*4882a593Smuzhiyun timer13_gfclk_mux: timer13_gfclk_mux@17c8 { 1997*4882a593Smuzhiyun #clock-cells = <0>; 1998*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1999*4882a593Smuzhiyun clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>; 2000*4882a593Smuzhiyun ti,bit-shift = <24>; 2001*4882a593Smuzhiyun reg = <0x17c8>; 2002*4882a593Smuzhiyun }; 2003*4882a593Smuzhiyun 2004*4882a593Smuzhiyun timer14_gfclk_mux: timer14_gfclk_mux@17d0 { 2005*4882a593Smuzhiyun #clock-cells = <0>; 2006*4882a593Smuzhiyun compatible = "ti,mux-clock"; 2007*4882a593Smuzhiyun clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>; 2008*4882a593Smuzhiyun ti,bit-shift = <24>; 2009*4882a593Smuzhiyun reg = <0x17d0>; 2010*4882a593Smuzhiyun }; 2011*4882a593Smuzhiyun 2012*4882a593Smuzhiyun timer15_gfclk_mux: timer15_gfclk_mux@17d8 { 2013*4882a593Smuzhiyun #clock-cells = <0>; 2014*4882a593Smuzhiyun compatible = "ti,mux-clock"; 2015*4882a593Smuzhiyun clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>; 2016*4882a593Smuzhiyun ti,bit-shift = <24>; 2017*4882a593Smuzhiyun reg = <0x17d8>; 2018*4882a593Smuzhiyun }; 2019*4882a593Smuzhiyun 2020*4882a593Smuzhiyun timer16_gfclk_mux: timer16_gfclk_mux@1830 { 2021*4882a593Smuzhiyun #clock-cells = <0>; 2022*4882a593Smuzhiyun compatible = "ti,mux-clock"; 2023*4882a593Smuzhiyun clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>; 2024*4882a593Smuzhiyun ti,bit-shift = <24>; 2025*4882a593Smuzhiyun reg = <0x1830>; 2026*4882a593Smuzhiyun }; 2027*4882a593Smuzhiyun 2028*4882a593Smuzhiyun timer2_gfclk_mux: timer2_gfclk_mux@1738 { 2029*4882a593Smuzhiyun #clock-cells = <0>; 2030*4882a593Smuzhiyun compatible = "ti,mux-clock"; 2031*4882a593Smuzhiyun clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>; 2032*4882a593Smuzhiyun ti,bit-shift = <24>; 2033*4882a593Smuzhiyun reg = <0x1738>; 2034*4882a593Smuzhiyun }; 2035*4882a593Smuzhiyun 2036*4882a593Smuzhiyun timer3_gfclk_mux: timer3_gfclk_mux@1740 { 2037*4882a593Smuzhiyun #clock-cells = <0>; 2038*4882a593Smuzhiyun compatible = "ti,mux-clock"; 2039*4882a593Smuzhiyun clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>; 2040*4882a593Smuzhiyun ti,bit-shift = <24>; 2041*4882a593Smuzhiyun reg = <0x1740>; 2042*4882a593Smuzhiyun }; 2043*4882a593Smuzhiyun 2044*4882a593Smuzhiyun timer4_gfclk_mux: timer4_gfclk_mux@1748 { 2045*4882a593Smuzhiyun #clock-cells = <0>; 2046*4882a593Smuzhiyun compatible = "ti,mux-clock"; 2047*4882a593Smuzhiyun clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>; 2048*4882a593Smuzhiyun ti,bit-shift = <24>; 2049*4882a593Smuzhiyun reg = <0x1748>; 2050*4882a593Smuzhiyun }; 2051*4882a593Smuzhiyun 2052*4882a593Smuzhiyun timer9_gfclk_mux: timer9_gfclk_mux@1750 { 2053*4882a593Smuzhiyun #clock-cells = <0>; 2054*4882a593Smuzhiyun compatible = "ti,mux-clock"; 2055*4882a593Smuzhiyun clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>; 2056*4882a593Smuzhiyun ti,bit-shift = <24>; 2057*4882a593Smuzhiyun reg = <0x1750>; 2058*4882a593Smuzhiyun }; 2059*4882a593Smuzhiyun 2060*4882a593Smuzhiyun uart1_gfclk_mux: uart1_gfclk_mux@1840 { 2061*4882a593Smuzhiyun #clock-cells = <0>; 2062*4882a593Smuzhiyun compatible = "ti,mux-clock"; 2063*4882a593Smuzhiyun clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>; 2064*4882a593Smuzhiyun ti,bit-shift = <24>; 2065*4882a593Smuzhiyun reg = <0x1840>; 2066*4882a593Smuzhiyun }; 2067*4882a593Smuzhiyun 2068*4882a593Smuzhiyun uart2_gfclk_mux: uart2_gfclk_mux@1848 { 2069*4882a593Smuzhiyun #clock-cells = <0>; 2070*4882a593Smuzhiyun compatible = "ti,mux-clock"; 2071*4882a593Smuzhiyun clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>; 2072*4882a593Smuzhiyun ti,bit-shift = <24>; 2073*4882a593Smuzhiyun reg = <0x1848>; 2074*4882a593Smuzhiyun }; 2075*4882a593Smuzhiyun 2076*4882a593Smuzhiyun uart3_gfclk_mux: uart3_gfclk_mux@1850 { 2077*4882a593Smuzhiyun #clock-cells = <0>; 2078*4882a593Smuzhiyun compatible = "ti,mux-clock"; 2079*4882a593Smuzhiyun clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>; 2080*4882a593Smuzhiyun ti,bit-shift = <24>; 2081*4882a593Smuzhiyun reg = <0x1850>; 2082*4882a593Smuzhiyun }; 2083*4882a593Smuzhiyun 2084*4882a593Smuzhiyun uart4_gfclk_mux: uart4_gfclk_mux@1858 { 2085*4882a593Smuzhiyun #clock-cells = <0>; 2086*4882a593Smuzhiyun compatible = "ti,mux-clock"; 2087*4882a593Smuzhiyun clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>; 2088*4882a593Smuzhiyun ti,bit-shift = <24>; 2089*4882a593Smuzhiyun reg = <0x1858>; 2090*4882a593Smuzhiyun }; 2091*4882a593Smuzhiyun 2092*4882a593Smuzhiyun uart5_gfclk_mux: uart5_gfclk_mux@1870 { 2093*4882a593Smuzhiyun #clock-cells = <0>; 2094*4882a593Smuzhiyun compatible = "ti,mux-clock"; 2095*4882a593Smuzhiyun clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>; 2096*4882a593Smuzhiyun ti,bit-shift = <24>; 2097*4882a593Smuzhiyun reg = <0x1870>; 2098*4882a593Smuzhiyun }; 2099*4882a593Smuzhiyun 2100*4882a593Smuzhiyun uart7_gfclk_mux: uart7_gfclk_mux@18d0 { 2101*4882a593Smuzhiyun #clock-cells = <0>; 2102*4882a593Smuzhiyun compatible = "ti,mux-clock"; 2103*4882a593Smuzhiyun clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>; 2104*4882a593Smuzhiyun ti,bit-shift = <24>; 2105*4882a593Smuzhiyun reg = <0x18d0>; 2106*4882a593Smuzhiyun }; 2107*4882a593Smuzhiyun 2108*4882a593Smuzhiyun uart8_gfclk_mux: uart8_gfclk_mux@18e0 { 2109*4882a593Smuzhiyun #clock-cells = <0>; 2110*4882a593Smuzhiyun compatible = "ti,mux-clock"; 2111*4882a593Smuzhiyun clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>; 2112*4882a593Smuzhiyun ti,bit-shift = <24>; 2113*4882a593Smuzhiyun reg = <0x18e0>; 2114*4882a593Smuzhiyun }; 2115*4882a593Smuzhiyun 2116*4882a593Smuzhiyun uart9_gfclk_mux: uart9_gfclk_mux@18e8 { 2117*4882a593Smuzhiyun #clock-cells = <0>; 2118*4882a593Smuzhiyun compatible = "ti,mux-clock"; 2119*4882a593Smuzhiyun clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>; 2120*4882a593Smuzhiyun ti,bit-shift = <24>; 2121*4882a593Smuzhiyun reg = <0x18e8>; 2122*4882a593Smuzhiyun }; 2123*4882a593Smuzhiyun 2124*4882a593Smuzhiyun vip1_gclk_mux: vip1_gclk_mux@1020 { 2125*4882a593Smuzhiyun #clock-cells = <0>; 2126*4882a593Smuzhiyun compatible = "ti,mux-clock"; 2127*4882a593Smuzhiyun clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>; 2128*4882a593Smuzhiyun ti,bit-shift = <24>; 2129*4882a593Smuzhiyun reg = <0x1020>; 2130*4882a593Smuzhiyun }; 2131*4882a593Smuzhiyun 2132*4882a593Smuzhiyun vip2_gclk_mux: vip2_gclk_mux@1028 { 2133*4882a593Smuzhiyun #clock-cells = <0>; 2134*4882a593Smuzhiyun compatible = "ti,mux-clock"; 2135*4882a593Smuzhiyun clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>; 2136*4882a593Smuzhiyun ti,bit-shift = <24>; 2137*4882a593Smuzhiyun reg = <0x1028>; 2138*4882a593Smuzhiyun }; 2139*4882a593Smuzhiyun 2140*4882a593Smuzhiyun vip3_gclk_mux: vip3_gclk_mux@1030 { 2141*4882a593Smuzhiyun #clock-cells = <0>; 2142*4882a593Smuzhiyun compatible = "ti,mux-clock"; 2143*4882a593Smuzhiyun clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>; 2144*4882a593Smuzhiyun ti,bit-shift = <24>; 2145*4882a593Smuzhiyun reg = <0x1030>; 2146*4882a593Smuzhiyun }; 2147*4882a593Smuzhiyun}; 2148*4882a593Smuzhiyun 2149*4882a593Smuzhiyun&cm_core_clockdomains { 2150*4882a593Smuzhiyun coreaon_clkdm: coreaon_clkdm { 2151*4882a593Smuzhiyun compatible = "ti,clockdomain"; 2152*4882a593Smuzhiyun clocks = <&dpll_usb_ck>; 2153*4882a593Smuzhiyun }; 2154*4882a593Smuzhiyun}; 2155*4882a593Smuzhiyun 2156*4882a593Smuzhiyun&scm_conf_clocks { 2157*4882a593Smuzhiyun dss_deshdcp_clk: dss_deshdcp_clk@558 { 2158*4882a593Smuzhiyun #clock-cells = <0>; 2159*4882a593Smuzhiyun compatible = "ti,gate-clock"; 2160*4882a593Smuzhiyun clocks = <&l3_iclk_div>; 2161*4882a593Smuzhiyun ti,bit-shift = <0>; 2162*4882a593Smuzhiyun reg = <0x558>; 2163*4882a593Smuzhiyun }; 2164*4882a593Smuzhiyun 2165*4882a593Smuzhiyun ehrpwm0_tbclk: ehrpwm0_tbclk@558 { 2166*4882a593Smuzhiyun #clock-cells = <0>; 2167*4882a593Smuzhiyun compatible = "ti,gate-clock"; 2168*4882a593Smuzhiyun clocks = <&l4_root_clk_div>; 2169*4882a593Smuzhiyun ti,bit-shift = <20>; 2170*4882a593Smuzhiyun reg = <0x0558>; 2171*4882a593Smuzhiyun }; 2172*4882a593Smuzhiyun 2173*4882a593Smuzhiyun ehrpwm1_tbclk: ehrpwm1_tbclk@558 { 2174*4882a593Smuzhiyun #clock-cells = <0>; 2175*4882a593Smuzhiyun compatible = "ti,gate-clock"; 2176*4882a593Smuzhiyun clocks = <&l4_root_clk_div>; 2177*4882a593Smuzhiyun ti,bit-shift = <21>; 2178*4882a593Smuzhiyun reg = <0x0558>; 2179*4882a593Smuzhiyun }; 2180*4882a593Smuzhiyun 2181*4882a593Smuzhiyun ehrpwm2_tbclk: ehrpwm2_tbclk@558 { 2182*4882a593Smuzhiyun #clock-cells = <0>; 2183*4882a593Smuzhiyun compatible = "ti,gate-clock"; 2184*4882a593Smuzhiyun clocks = <&l4_root_clk_div>; 2185*4882a593Smuzhiyun ti,bit-shift = <22>; 2186*4882a593Smuzhiyun reg = <0x0558>; 2187*4882a593Smuzhiyun }; 2188*4882a593Smuzhiyun 2189*4882a593Smuzhiyun sys_32k_ck: sys_32k_ck { 2190*4882a593Smuzhiyun #clock-cells = <0>; 2191*4882a593Smuzhiyun compatible = "ti,mux-clock"; 2192*4882a593Smuzhiyun clocks = <&sys_clk32_crystal_ck>, <&sys_clk32_pseudo_ck>, <&sys_clk32_pseudo_ck>, <&sys_clk32_pseudo_ck>; 2193*4882a593Smuzhiyun ti,bit-shift = <8>; 2194*4882a593Smuzhiyun reg = <0x6c4>; 2195*4882a593Smuzhiyun }; 2196*4882a593Smuzhiyun}; 2197