1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree Source for OMAP24xx clock data 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2014 Texas Instruments, Inc. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun&scm_clocks { 8*4882a593Smuzhiyun mcbsp1_mux_fck: mcbsp1_mux_fck@4 { 9*4882a593Smuzhiyun #clock-cells = <0>; 10*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 11*4882a593Smuzhiyun clocks = <&func_96m_ck>, <&mcbsp_clks>; 12*4882a593Smuzhiyun ti,bit-shift = <2>; 13*4882a593Smuzhiyun reg = <0x4>; 14*4882a593Smuzhiyun }; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun mcbsp1_fck: mcbsp1_fck { 17*4882a593Smuzhiyun #clock-cells = <0>; 18*4882a593Smuzhiyun compatible = "ti,composite-clock"; 19*4882a593Smuzhiyun clocks = <&mcbsp1_gate_fck>, <&mcbsp1_mux_fck>; 20*4882a593Smuzhiyun }; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun mcbsp2_mux_fck: mcbsp2_mux_fck@4 { 23*4882a593Smuzhiyun #clock-cells = <0>; 24*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 25*4882a593Smuzhiyun clocks = <&func_96m_ck>, <&mcbsp_clks>; 26*4882a593Smuzhiyun ti,bit-shift = <6>; 27*4882a593Smuzhiyun reg = <0x4>; 28*4882a593Smuzhiyun }; 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun mcbsp2_fck: mcbsp2_fck { 31*4882a593Smuzhiyun #clock-cells = <0>; 32*4882a593Smuzhiyun compatible = "ti,composite-clock"; 33*4882a593Smuzhiyun clocks = <&mcbsp2_gate_fck>, <&mcbsp2_mux_fck>; 34*4882a593Smuzhiyun }; 35*4882a593Smuzhiyun}; 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun&prcm_clocks { 38*4882a593Smuzhiyun func_32k_ck: func_32k_ck { 39*4882a593Smuzhiyun #clock-cells = <0>; 40*4882a593Smuzhiyun compatible = "fixed-clock"; 41*4882a593Smuzhiyun clock-frequency = <32768>; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun secure_32k_ck: secure_32k_ck { 45*4882a593Smuzhiyun #clock-cells = <0>; 46*4882a593Smuzhiyun compatible = "fixed-clock"; 47*4882a593Smuzhiyun clock-frequency = <32768>; 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun virt_12m_ck: virt_12m_ck { 51*4882a593Smuzhiyun #clock-cells = <0>; 52*4882a593Smuzhiyun compatible = "fixed-clock"; 53*4882a593Smuzhiyun clock-frequency = <12000000>; 54*4882a593Smuzhiyun }; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun virt_13m_ck: virt_13m_ck { 57*4882a593Smuzhiyun #clock-cells = <0>; 58*4882a593Smuzhiyun compatible = "fixed-clock"; 59*4882a593Smuzhiyun clock-frequency = <13000000>; 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun virt_19200000_ck: virt_19200000_ck { 63*4882a593Smuzhiyun #clock-cells = <0>; 64*4882a593Smuzhiyun compatible = "fixed-clock"; 65*4882a593Smuzhiyun clock-frequency = <19200000>; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun virt_26m_ck: virt_26m_ck { 69*4882a593Smuzhiyun #clock-cells = <0>; 70*4882a593Smuzhiyun compatible = "fixed-clock"; 71*4882a593Smuzhiyun clock-frequency = <26000000>; 72*4882a593Smuzhiyun }; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun aplls_clkin_ck: aplls_clkin_ck@540 { 75*4882a593Smuzhiyun #clock-cells = <0>; 76*4882a593Smuzhiyun compatible = "ti,mux-clock"; 77*4882a593Smuzhiyun clocks = <&virt_19200000_ck>, <&virt_26m_ck>, <&virt_13m_ck>, <&virt_12m_ck>; 78*4882a593Smuzhiyun ti,bit-shift = <23>; 79*4882a593Smuzhiyun reg = <0x0540>; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun aplls_clkin_x2_ck: aplls_clkin_x2_ck { 83*4882a593Smuzhiyun #clock-cells = <0>; 84*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 85*4882a593Smuzhiyun clocks = <&aplls_clkin_ck>; 86*4882a593Smuzhiyun clock-mult = <2>; 87*4882a593Smuzhiyun clock-div = <1>; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun osc_ck: osc_ck@60 { 91*4882a593Smuzhiyun #clock-cells = <0>; 92*4882a593Smuzhiyun compatible = "ti,mux-clock"; 93*4882a593Smuzhiyun clocks = <&aplls_clkin_ck>, <&aplls_clkin_x2_ck>; 94*4882a593Smuzhiyun ti,bit-shift = <6>; 95*4882a593Smuzhiyun reg = <0x0060>; 96*4882a593Smuzhiyun ti,index-starts-at-one; 97*4882a593Smuzhiyun }; 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun sys_ck: sys_ck@60 { 100*4882a593Smuzhiyun #clock-cells = <0>; 101*4882a593Smuzhiyun compatible = "ti,divider-clock"; 102*4882a593Smuzhiyun clocks = <&osc_ck>; 103*4882a593Smuzhiyun ti,bit-shift = <6>; 104*4882a593Smuzhiyun ti,max-div = <3>; 105*4882a593Smuzhiyun reg = <0x0060>; 106*4882a593Smuzhiyun ti,index-starts-at-one; 107*4882a593Smuzhiyun }; 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun alt_ck: alt_ck { 110*4882a593Smuzhiyun #clock-cells = <0>; 111*4882a593Smuzhiyun compatible = "fixed-clock"; 112*4882a593Smuzhiyun clock-frequency = <54000000>; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun mcbsp_clks: mcbsp_clks { 116*4882a593Smuzhiyun #clock-cells = <0>; 117*4882a593Smuzhiyun compatible = "fixed-clock"; 118*4882a593Smuzhiyun clock-frequency = <0x0>; 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun dpll_ck: dpll_ck@500 { 122*4882a593Smuzhiyun #clock-cells = <0>; 123*4882a593Smuzhiyun compatible = "ti,omap2-dpll-core-clock"; 124*4882a593Smuzhiyun clocks = <&sys_ck>, <&sys_ck>; 125*4882a593Smuzhiyun reg = <0x0500>, <0x0540>; 126*4882a593Smuzhiyun }; 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun apll96_ck: apll96_ck@500 { 129*4882a593Smuzhiyun #clock-cells = <0>; 130*4882a593Smuzhiyun compatible = "ti,omap2-apll-clock"; 131*4882a593Smuzhiyun clocks = <&sys_ck>; 132*4882a593Smuzhiyun ti,bit-shift = <2>; 133*4882a593Smuzhiyun ti,idlest-shift = <8>; 134*4882a593Smuzhiyun ti,clock-frequency = <96000000>; 135*4882a593Smuzhiyun reg = <0x0500>, <0x0530>, <0x0520>; 136*4882a593Smuzhiyun }; 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun apll54_ck: apll54_ck@500 { 139*4882a593Smuzhiyun #clock-cells = <0>; 140*4882a593Smuzhiyun compatible = "ti,omap2-apll-clock"; 141*4882a593Smuzhiyun clocks = <&sys_ck>; 142*4882a593Smuzhiyun ti,bit-shift = <6>; 143*4882a593Smuzhiyun ti,idlest-shift = <9>; 144*4882a593Smuzhiyun ti,clock-frequency = <54000000>; 145*4882a593Smuzhiyun reg = <0x0500>, <0x0530>, <0x0520>; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun func_54m_ck: func_54m_ck@540 { 149*4882a593Smuzhiyun #clock-cells = <0>; 150*4882a593Smuzhiyun compatible = "ti,mux-clock"; 151*4882a593Smuzhiyun clocks = <&apll54_ck>, <&alt_ck>; 152*4882a593Smuzhiyun ti,bit-shift = <5>; 153*4882a593Smuzhiyun reg = <0x0540>; 154*4882a593Smuzhiyun }; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun core_ck: core_ck { 157*4882a593Smuzhiyun #clock-cells = <0>; 158*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 159*4882a593Smuzhiyun clocks = <&dpll_ck>; 160*4882a593Smuzhiyun clock-mult = <1>; 161*4882a593Smuzhiyun clock-div = <1>; 162*4882a593Smuzhiyun }; 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun func_96m_ck: func_96m_ck@540 { 165*4882a593Smuzhiyun #clock-cells = <0>; 166*4882a593Smuzhiyun }; 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun apll96_d2_ck: apll96_d2_ck { 169*4882a593Smuzhiyun #clock-cells = <0>; 170*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 171*4882a593Smuzhiyun clocks = <&apll96_ck>; 172*4882a593Smuzhiyun clock-mult = <1>; 173*4882a593Smuzhiyun clock-div = <2>; 174*4882a593Smuzhiyun }; 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun func_48m_ck: func_48m_ck@540 { 177*4882a593Smuzhiyun #clock-cells = <0>; 178*4882a593Smuzhiyun compatible = "ti,mux-clock"; 179*4882a593Smuzhiyun clocks = <&apll96_d2_ck>, <&alt_ck>; 180*4882a593Smuzhiyun ti,bit-shift = <3>; 181*4882a593Smuzhiyun reg = <0x0540>; 182*4882a593Smuzhiyun }; 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun func_12m_ck: func_12m_ck { 185*4882a593Smuzhiyun #clock-cells = <0>; 186*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 187*4882a593Smuzhiyun clocks = <&func_48m_ck>; 188*4882a593Smuzhiyun clock-mult = <1>; 189*4882a593Smuzhiyun clock-div = <4>; 190*4882a593Smuzhiyun }; 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun sys_clkout_src_gate: sys_clkout_src_gate@70 { 193*4882a593Smuzhiyun #clock-cells = <0>; 194*4882a593Smuzhiyun compatible = "ti,composite-no-wait-gate-clock"; 195*4882a593Smuzhiyun clocks = <&core_ck>; 196*4882a593Smuzhiyun ti,bit-shift = <7>; 197*4882a593Smuzhiyun reg = <0x0070>; 198*4882a593Smuzhiyun }; 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun sys_clkout_src_mux: sys_clkout_src_mux@70 { 201*4882a593Smuzhiyun #clock-cells = <0>; 202*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 203*4882a593Smuzhiyun clocks = <&core_ck>, <&sys_ck>, <&func_96m_ck>, <&func_54m_ck>; 204*4882a593Smuzhiyun reg = <0x0070>; 205*4882a593Smuzhiyun }; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun sys_clkout_src: sys_clkout_src { 208*4882a593Smuzhiyun #clock-cells = <0>; 209*4882a593Smuzhiyun compatible = "ti,composite-clock"; 210*4882a593Smuzhiyun clocks = <&sys_clkout_src_gate>, <&sys_clkout_src_mux>; 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun sys_clkout: sys_clkout@70 { 214*4882a593Smuzhiyun #clock-cells = <0>; 215*4882a593Smuzhiyun compatible = "ti,divider-clock"; 216*4882a593Smuzhiyun clocks = <&sys_clkout_src>; 217*4882a593Smuzhiyun ti,bit-shift = <3>; 218*4882a593Smuzhiyun ti,max-div = <64>; 219*4882a593Smuzhiyun reg = <0x0070>; 220*4882a593Smuzhiyun ti,index-power-of-two; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun emul_ck: emul_ck@78 { 224*4882a593Smuzhiyun #clock-cells = <0>; 225*4882a593Smuzhiyun compatible = "ti,gate-clock"; 226*4882a593Smuzhiyun clocks = <&func_54m_ck>; 227*4882a593Smuzhiyun ti,bit-shift = <0>; 228*4882a593Smuzhiyun reg = <0x0078>; 229*4882a593Smuzhiyun }; 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun mpu_ck: mpu_ck@140 { 232*4882a593Smuzhiyun #clock-cells = <0>; 233*4882a593Smuzhiyun compatible = "ti,divider-clock"; 234*4882a593Smuzhiyun clocks = <&core_ck>; 235*4882a593Smuzhiyun ti,max-div = <31>; 236*4882a593Smuzhiyun reg = <0x0140>; 237*4882a593Smuzhiyun ti,index-starts-at-one; 238*4882a593Smuzhiyun }; 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun dsp_gate_fck: dsp_gate_fck@800 { 241*4882a593Smuzhiyun #clock-cells = <0>; 242*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 243*4882a593Smuzhiyun clocks = <&core_ck>; 244*4882a593Smuzhiyun ti,bit-shift = <0>; 245*4882a593Smuzhiyun reg = <0x0800>; 246*4882a593Smuzhiyun }; 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun dsp_div_fck: dsp_div_fck@840 { 249*4882a593Smuzhiyun #clock-cells = <0>; 250*4882a593Smuzhiyun compatible = "ti,composite-divider-clock"; 251*4882a593Smuzhiyun clocks = <&core_ck>; 252*4882a593Smuzhiyun reg = <0x0840>; 253*4882a593Smuzhiyun }; 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun dsp_fck: dsp_fck { 256*4882a593Smuzhiyun #clock-cells = <0>; 257*4882a593Smuzhiyun compatible = "ti,composite-clock"; 258*4882a593Smuzhiyun clocks = <&dsp_gate_fck>, <&dsp_div_fck>; 259*4882a593Smuzhiyun }; 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun core_l3_ck: core_l3_ck@240 { 262*4882a593Smuzhiyun #clock-cells = <0>; 263*4882a593Smuzhiyun compatible = "ti,divider-clock"; 264*4882a593Smuzhiyun clocks = <&core_ck>; 265*4882a593Smuzhiyun ti,max-div = <31>; 266*4882a593Smuzhiyun reg = <0x0240>; 267*4882a593Smuzhiyun ti,index-starts-at-one; 268*4882a593Smuzhiyun }; 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun gfx_3d_gate_fck: gfx_3d_gate_fck@300 { 271*4882a593Smuzhiyun #clock-cells = <0>; 272*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 273*4882a593Smuzhiyun clocks = <&core_l3_ck>; 274*4882a593Smuzhiyun ti,bit-shift = <2>; 275*4882a593Smuzhiyun reg = <0x0300>; 276*4882a593Smuzhiyun }; 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun gfx_3d_div_fck: gfx_3d_div_fck@340 { 279*4882a593Smuzhiyun #clock-cells = <0>; 280*4882a593Smuzhiyun compatible = "ti,composite-divider-clock"; 281*4882a593Smuzhiyun clocks = <&core_l3_ck>; 282*4882a593Smuzhiyun ti,max-div = <4>; 283*4882a593Smuzhiyun reg = <0x0340>; 284*4882a593Smuzhiyun ti,index-starts-at-one; 285*4882a593Smuzhiyun }; 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun gfx_3d_fck: gfx_3d_fck { 288*4882a593Smuzhiyun #clock-cells = <0>; 289*4882a593Smuzhiyun compatible = "ti,composite-clock"; 290*4882a593Smuzhiyun clocks = <&gfx_3d_gate_fck>, <&gfx_3d_div_fck>; 291*4882a593Smuzhiyun }; 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun gfx_2d_gate_fck: gfx_2d_gate_fck@300 { 294*4882a593Smuzhiyun #clock-cells = <0>; 295*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 296*4882a593Smuzhiyun clocks = <&core_l3_ck>; 297*4882a593Smuzhiyun ti,bit-shift = <1>; 298*4882a593Smuzhiyun reg = <0x0300>; 299*4882a593Smuzhiyun }; 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun gfx_2d_div_fck: gfx_2d_div_fck@340 { 302*4882a593Smuzhiyun #clock-cells = <0>; 303*4882a593Smuzhiyun compatible = "ti,composite-divider-clock"; 304*4882a593Smuzhiyun clocks = <&core_l3_ck>; 305*4882a593Smuzhiyun ti,max-div = <4>; 306*4882a593Smuzhiyun reg = <0x0340>; 307*4882a593Smuzhiyun ti,index-starts-at-one; 308*4882a593Smuzhiyun }; 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun gfx_2d_fck: gfx_2d_fck { 311*4882a593Smuzhiyun #clock-cells = <0>; 312*4882a593Smuzhiyun compatible = "ti,composite-clock"; 313*4882a593Smuzhiyun clocks = <&gfx_2d_gate_fck>, <&gfx_2d_div_fck>; 314*4882a593Smuzhiyun }; 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun gfx_ick: gfx_ick@310 { 317*4882a593Smuzhiyun #clock-cells = <0>; 318*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 319*4882a593Smuzhiyun clocks = <&core_l3_ck>; 320*4882a593Smuzhiyun ti,bit-shift = <0>; 321*4882a593Smuzhiyun reg = <0x0310>; 322*4882a593Smuzhiyun }; 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun l4_ck: l4_ck@240 { 325*4882a593Smuzhiyun #clock-cells = <0>; 326*4882a593Smuzhiyun compatible = "ti,divider-clock"; 327*4882a593Smuzhiyun clocks = <&core_l3_ck>; 328*4882a593Smuzhiyun ti,bit-shift = <5>; 329*4882a593Smuzhiyun ti,max-div = <3>; 330*4882a593Smuzhiyun reg = <0x0240>; 331*4882a593Smuzhiyun ti,index-starts-at-one; 332*4882a593Smuzhiyun }; 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun dss_ick: dss_ick@210 { 335*4882a593Smuzhiyun #clock-cells = <0>; 336*4882a593Smuzhiyun compatible = "ti,omap3-no-wait-interface-clock"; 337*4882a593Smuzhiyun clocks = <&l4_ck>; 338*4882a593Smuzhiyun ti,bit-shift = <0>; 339*4882a593Smuzhiyun reg = <0x0210>; 340*4882a593Smuzhiyun }; 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun dss1_gate_fck: dss1_gate_fck@200 { 343*4882a593Smuzhiyun #clock-cells = <0>; 344*4882a593Smuzhiyun compatible = "ti,composite-no-wait-gate-clock"; 345*4882a593Smuzhiyun clocks = <&core_ck>; 346*4882a593Smuzhiyun ti,bit-shift = <0>; 347*4882a593Smuzhiyun reg = <0x0200>; 348*4882a593Smuzhiyun }; 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun core_d2_ck: core_d2_ck { 351*4882a593Smuzhiyun #clock-cells = <0>; 352*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 353*4882a593Smuzhiyun clocks = <&core_ck>; 354*4882a593Smuzhiyun clock-mult = <1>; 355*4882a593Smuzhiyun clock-div = <2>; 356*4882a593Smuzhiyun }; 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun core_d3_ck: core_d3_ck { 359*4882a593Smuzhiyun #clock-cells = <0>; 360*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 361*4882a593Smuzhiyun clocks = <&core_ck>; 362*4882a593Smuzhiyun clock-mult = <1>; 363*4882a593Smuzhiyun clock-div = <3>; 364*4882a593Smuzhiyun }; 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun core_d4_ck: core_d4_ck { 367*4882a593Smuzhiyun #clock-cells = <0>; 368*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 369*4882a593Smuzhiyun clocks = <&core_ck>; 370*4882a593Smuzhiyun clock-mult = <1>; 371*4882a593Smuzhiyun clock-div = <4>; 372*4882a593Smuzhiyun }; 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun core_d5_ck: core_d5_ck { 375*4882a593Smuzhiyun #clock-cells = <0>; 376*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 377*4882a593Smuzhiyun clocks = <&core_ck>; 378*4882a593Smuzhiyun clock-mult = <1>; 379*4882a593Smuzhiyun clock-div = <5>; 380*4882a593Smuzhiyun }; 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun core_d6_ck: core_d6_ck { 383*4882a593Smuzhiyun #clock-cells = <0>; 384*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 385*4882a593Smuzhiyun clocks = <&core_ck>; 386*4882a593Smuzhiyun clock-mult = <1>; 387*4882a593Smuzhiyun clock-div = <6>; 388*4882a593Smuzhiyun }; 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun dummy_ck: dummy_ck { 391*4882a593Smuzhiyun #clock-cells = <0>; 392*4882a593Smuzhiyun compatible = "fixed-clock"; 393*4882a593Smuzhiyun clock-frequency = <0>; 394*4882a593Smuzhiyun }; 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun core_d8_ck: core_d8_ck { 397*4882a593Smuzhiyun #clock-cells = <0>; 398*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 399*4882a593Smuzhiyun clocks = <&core_ck>; 400*4882a593Smuzhiyun clock-mult = <1>; 401*4882a593Smuzhiyun clock-div = <8>; 402*4882a593Smuzhiyun }; 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun core_d9_ck: core_d9_ck { 405*4882a593Smuzhiyun #clock-cells = <0>; 406*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 407*4882a593Smuzhiyun clocks = <&core_ck>; 408*4882a593Smuzhiyun clock-mult = <1>; 409*4882a593Smuzhiyun clock-div = <9>; 410*4882a593Smuzhiyun }; 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun core_d12_ck: core_d12_ck { 413*4882a593Smuzhiyun #clock-cells = <0>; 414*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 415*4882a593Smuzhiyun clocks = <&core_ck>; 416*4882a593Smuzhiyun clock-mult = <1>; 417*4882a593Smuzhiyun clock-div = <12>; 418*4882a593Smuzhiyun }; 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun core_d16_ck: core_d16_ck { 421*4882a593Smuzhiyun #clock-cells = <0>; 422*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 423*4882a593Smuzhiyun clocks = <&core_ck>; 424*4882a593Smuzhiyun clock-mult = <1>; 425*4882a593Smuzhiyun clock-div = <16>; 426*4882a593Smuzhiyun }; 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun dss1_mux_fck: dss1_mux_fck@240 { 429*4882a593Smuzhiyun #clock-cells = <0>; 430*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 431*4882a593Smuzhiyun clocks = <&sys_ck>, <&core_ck>, <&core_d2_ck>, <&core_d3_ck>, <&core_d4_ck>, <&core_d5_ck>, <&core_d6_ck>, <&core_d8_ck>, <&core_d9_ck>, <&core_d12_ck>, <&core_d16_ck>; 432*4882a593Smuzhiyun ti,bit-shift = <8>; 433*4882a593Smuzhiyun reg = <0x0240>; 434*4882a593Smuzhiyun }; 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun dss1_fck: dss1_fck { 437*4882a593Smuzhiyun #clock-cells = <0>; 438*4882a593Smuzhiyun compatible = "ti,composite-clock"; 439*4882a593Smuzhiyun clocks = <&dss1_gate_fck>, <&dss1_mux_fck>; 440*4882a593Smuzhiyun }; 441*4882a593Smuzhiyun 442*4882a593Smuzhiyun dss2_gate_fck: dss2_gate_fck@200 { 443*4882a593Smuzhiyun #clock-cells = <0>; 444*4882a593Smuzhiyun compatible = "ti,composite-no-wait-gate-clock"; 445*4882a593Smuzhiyun clocks = <&func_48m_ck>; 446*4882a593Smuzhiyun ti,bit-shift = <1>; 447*4882a593Smuzhiyun reg = <0x0200>; 448*4882a593Smuzhiyun }; 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun dss2_mux_fck: dss2_mux_fck@240 { 451*4882a593Smuzhiyun #clock-cells = <0>; 452*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 453*4882a593Smuzhiyun clocks = <&sys_ck>, <&func_48m_ck>; 454*4882a593Smuzhiyun ti,bit-shift = <13>; 455*4882a593Smuzhiyun reg = <0x0240>; 456*4882a593Smuzhiyun }; 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun dss2_fck: dss2_fck { 459*4882a593Smuzhiyun #clock-cells = <0>; 460*4882a593Smuzhiyun compatible = "ti,composite-clock"; 461*4882a593Smuzhiyun clocks = <&dss2_gate_fck>, <&dss2_mux_fck>; 462*4882a593Smuzhiyun }; 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun dss_54m_fck: dss_54m_fck@200 { 465*4882a593Smuzhiyun #clock-cells = <0>; 466*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 467*4882a593Smuzhiyun clocks = <&func_54m_ck>; 468*4882a593Smuzhiyun ti,bit-shift = <2>; 469*4882a593Smuzhiyun reg = <0x0200>; 470*4882a593Smuzhiyun }; 471*4882a593Smuzhiyun 472*4882a593Smuzhiyun ssi_ssr_sst_gate_fck: ssi_ssr_sst_gate_fck@204 { 473*4882a593Smuzhiyun #clock-cells = <0>; 474*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 475*4882a593Smuzhiyun clocks = <&core_ck>; 476*4882a593Smuzhiyun ti,bit-shift = <1>; 477*4882a593Smuzhiyun reg = <0x0204>; 478*4882a593Smuzhiyun }; 479*4882a593Smuzhiyun 480*4882a593Smuzhiyun ssi_ssr_sst_div_fck: ssi_ssr_sst_div_fck@240 { 481*4882a593Smuzhiyun #clock-cells = <0>; 482*4882a593Smuzhiyun compatible = "ti,composite-divider-clock"; 483*4882a593Smuzhiyun clocks = <&core_ck>; 484*4882a593Smuzhiyun ti,bit-shift = <20>; 485*4882a593Smuzhiyun reg = <0x0240>; 486*4882a593Smuzhiyun }; 487*4882a593Smuzhiyun 488*4882a593Smuzhiyun ssi_ssr_sst_fck: ssi_ssr_sst_fck { 489*4882a593Smuzhiyun #clock-cells = <0>; 490*4882a593Smuzhiyun compatible = "ti,composite-clock"; 491*4882a593Smuzhiyun clocks = <&ssi_ssr_sst_gate_fck>, <&ssi_ssr_sst_div_fck>; 492*4882a593Smuzhiyun }; 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun usb_l4_gate_ick: usb_l4_gate_ick@214 { 495*4882a593Smuzhiyun #clock-cells = <0>; 496*4882a593Smuzhiyun compatible = "ti,composite-interface-clock"; 497*4882a593Smuzhiyun clocks = <&core_l3_ck>; 498*4882a593Smuzhiyun ti,bit-shift = <0>; 499*4882a593Smuzhiyun reg = <0x0214>; 500*4882a593Smuzhiyun }; 501*4882a593Smuzhiyun 502*4882a593Smuzhiyun usb_l4_div_ick: usb_l4_div_ick@240 { 503*4882a593Smuzhiyun #clock-cells = <0>; 504*4882a593Smuzhiyun compatible = "ti,composite-divider-clock"; 505*4882a593Smuzhiyun clocks = <&core_l3_ck>; 506*4882a593Smuzhiyun ti,bit-shift = <25>; 507*4882a593Smuzhiyun reg = <0x0240>; 508*4882a593Smuzhiyun ti,dividers = <0>, <1>, <2>, <0>, <4>; 509*4882a593Smuzhiyun }; 510*4882a593Smuzhiyun 511*4882a593Smuzhiyun usb_l4_ick: usb_l4_ick { 512*4882a593Smuzhiyun #clock-cells = <0>; 513*4882a593Smuzhiyun compatible = "ti,composite-clock"; 514*4882a593Smuzhiyun clocks = <&usb_l4_gate_ick>, <&usb_l4_div_ick>; 515*4882a593Smuzhiyun }; 516*4882a593Smuzhiyun 517*4882a593Smuzhiyun ssi_l4_ick: ssi_l4_ick@214 { 518*4882a593Smuzhiyun #clock-cells = <0>; 519*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 520*4882a593Smuzhiyun clocks = <&l4_ck>; 521*4882a593Smuzhiyun ti,bit-shift = <1>; 522*4882a593Smuzhiyun reg = <0x0214>; 523*4882a593Smuzhiyun }; 524*4882a593Smuzhiyun 525*4882a593Smuzhiyun gpt1_ick: gpt1_ick@410 { 526*4882a593Smuzhiyun #clock-cells = <0>; 527*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 528*4882a593Smuzhiyun clocks = <&sys_ck>; 529*4882a593Smuzhiyun ti,bit-shift = <0>; 530*4882a593Smuzhiyun reg = <0x0410>; 531*4882a593Smuzhiyun }; 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun gpt1_gate_fck: gpt1_gate_fck@400 { 534*4882a593Smuzhiyun #clock-cells = <0>; 535*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 536*4882a593Smuzhiyun clocks = <&func_32k_ck>; 537*4882a593Smuzhiyun ti,bit-shift = <0>; 538*4882a593Smuzhiyun reg = <0x0400>; 539*4882a593Smuzhiyun }; 540*4882a593Smuzhiyun 541*4882a593Smuzhiyun gpt1_mux_fck: gpt1_mux_fck@440 { 542*4882a593Smuzhiyun #clock-cells = <0>; 543*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 544*4882a593Smuzhiyun clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>; 545*4882a593Smuzhiyun reg = <0x0440>; 546*4882a593Smuzhiyun }; 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun gpt1_fck: gpt1_fck { 549*4882a593Smuzhiyun #clock-cells = <0>; 550*4882a593Smuzhiyun compatible = "ti,composite-clock"; 551*4882a593Smuzhiyun clocks = <&gpt1_gate_fck>, <&gpt1_mux_fck>; 552*4882a593Smuzhiyun }; 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun gpt2_ick: gpt2_ick@210 { 555*4882a593Smuzhiyun #clock-cells = <0>; 556*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 557*4882a593Smuzhiyun clocks = <&l4_ck>; 558*4882a593Smuzhiyun ti,bit-shift = <4>; 559*4882a593Smuzhiyun reg = <0x0210>; 560*4882a593Smuzhiyun }; 561*4882a593Smuzhiyun 562*4882a593Smuzhiyun gpt2_gate_fck: gpt2_gate_fck@200 { 563*4882a593Smuzhiyun #clock-cells = <0>; 564*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 565*4882a593Smuzhiyun clocks = <&func_32k_ck>; 566*4882a593Smuzhiyun ti,bit-shift = <4>; 567*4882a593Smuzhiyun reg = <0x0200>; 568*4882a593Smuzhiyun }; 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun gpt2_mux_fck: gpt2_mux_fck@244 { 571*4882a593Smuzhiyun #clock-cells = <0>; 572*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 573*4882a593Smuzhiyun clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>; 574*4882a593Smuzhiyun ti,bit-shift = <2>; 575*4882a593Smuzhiyun reg = <0x0244>; 576*4882a593Smuzhiyun }; 577*4882a593Smuzhiyun 578*4882a593Smuzhiyun gpt2_fck: gpt2_fck { 579*4882a593Smuzhiyun #clock-cells = <0>; 580*4882a593Smuzhiyun compatible = "ti,composite-clock"; 581*4882a593Smuzhiyun clocks = <&gpt2_gate_fck>, <&gpt2_mux_fck>; 582*4882a593Smuzhiyun }; 583*4882a593Smuzhiyun 584*4882a593Smuzhiyun gpt3_ick: gpt3_ick@210 { 585*4882a593Smuzhiyun #clock-cells = <0>; 586*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 587*4882a593Smuzhiyun clocks = <&l4_ck>; 588*4882a593Smuzhiyun ti,bit-shift = <5>; 589*4882a593Smuzhiyun reg = <0x0210>; 590*4882a593Smuzhiyun }; 591*4882a593Smuzhiyun 592*4882a593Smuzhiyun gpt3_gate_fck: gpt3_gate_fck@200 { 593*4882a593Smuzhiyun #clock-cells = <0>; 594*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 595*4882a593Smuzhiyun clocks = <&func_32k_ck>; 596*4882a593Smuzhiyun ti,bit-shift = <5>; 597*4882a593Smuzhiyun reg = <0x0200>; 598*4882a593Smuzhiyun }; 599*4882a593Smuzhiyun 600*4882a593Smuzhiyun gpt3_mux_fck: gpt3_mux_fck@244 { 601*4882a593Smuzhiyun #clock-cells = <0>; 602*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 603*4882a593Smuzhiyun clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>; 604*4882a593Smuzhiyun ti,bit-shift = <4>; 605*4882a593Smuzhiyun reg = <0x0244>; 606*4882a593Smuzhiyun }; 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun gpt3_fck: gpt3_fck { 609*4882a593Smuzhiyun #clock-cells = <0>; 610*4882a593Smuzhiyun compatible = "ti,composite-clock"; 611*4882a593Smuzhiyun clocks = <&gpt3_gate_fck>, <&gpt3_mux_fck>; 612*4882a593Smuzhiyun }; 613*4882a593Smuzhiyun 614*4882a593Smuzhiyun gpt4_ick: gpt4_ick@210 { 615*4882a593Smuzhiyun #clock-cells = <0>; 616*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 617*4882a593Smuzhiyun clocks = <&l4_ck>; 618*4882a593Smuzhiyun ti,bit-shift = <6>; 619*4882a593Smuzhiyun reg = <0x0210>; 620*4882a593Smuzhiyun }; 621*4882a593Smuzhiyun 622*4882a593Smuzhiyun gpt4_gate_fck: gpt4_gate_fck@200 { 623*4882a593Smuzhiyun #clock-cells = <0>; 624*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 625*4882a593Smuzhiyun clocks = <&func_32k_ck>; 626*4882a593Smuzhiyun ti,bit-shift = <6>; 627*4882a593Smuzhiyun reg = <0x0200>; 628*4882a593Smuzhiyun }; 629*4882a593Smuzhiyun 630*4882a593Smuzhiyun gpt4_mux_fck: gpt4_mux_fck@244 { 631*4882a593Smuzhiyun #clock-cells = <0>; 632*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 633*4882a593Smuzhiyun clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>; 634*4882a593Smuzhiyun ti,bit-shift = <6>; 635*4882a593Smuzhiyun reg = <0x0244>; 636*4882a593Smuzhiyun }; 637*4882a593Smuzhiyun 638*4882a593Smuzhiyun gpt4_fck: gpt4_fck { 639*4882a593Smuzhiyun #clock-cells = <0>; 640*4882a593Smuzhiyun compatible = "ti,composite-clock"; 641*4882a593Smuzhiyun clocks = <&gpt4_gate_fck>, <&gpt4_mux_fck>; 642*4882a593Smuzhiyun }; 643*4882a593Smuzhiyun 644*4882a593Smuzhiyun gpt5_ick: gpt5_ick@210 { 645*4882a593Smuzhiyun #clock-cells = <0>; 646*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 647*4882a593Smuzhiyun clocks = <&l4_ck>; 648*4882a593Smuzhiyun ti,bit-shift = <7>; 649*4882a593Smuzhiyun reg = <0x0210>; 650*4882a593Smuzhiyun }; 651*4882a593Smuzhiyun 652*4882a593Smuzhiyun gpt5_gate_fck: gpt5_gate_fck@200 { 653*4882a593Smuzhiyun #clock-cells = <0>; 654*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 655*4882a593Smuzhiyun clocks = <&func_32k_ck>; 656*4882a593Smuzhiyun ti,bit-shift = <7>; 657*4882a593Smuzhiyun reg = <0x0200>; 658*4882a593Smuzhiyun }; 659*4882a593Smuzhiyun 660*4882a593Smuzhiyun gpt5_mux_fck: gpt5_mux_fck@244 { 661*4882a593Smuzhiyun #clock-cells = <0>; 662*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 663*4882a593Smuzhiyun clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>; 664*4882a593Smuzhiyun ti,bit-shift = <8>; 665*4882a593Smuzhiyun reg = <0x0244>; 666*4882a593Smuzhiyun }; 667*4882a593Smuzhiyun 668*4882a593Smuzhiyun gpt5_fck: gpt5_fck { 669*4882a593Smuzhiyun #clock-cells = <0>; 670*4882a593Smuzhiyun compatible = "ti,composite-clock"; 671*4882a593Smuzhiyun clocks = <&gpt5_gate_fck>, <&gpt5_mux_fck>; 672*4882a593Smuzhiyun }; 673*4882a593Smuzhiyun 674*4882a593Smuzhiyun gpt6_ick: gpt6_ick@210 { 675*4882a593Smuzhiyun #clock-cells = <0>; 676*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 677*4882a593Smuzhiyun clocks = <&l4_ck>; 678*4882a593Smuzhiyun ti,bit-shift = <8>; 679*4882a593Smuzhiyun reg = <0x0210>; 680*4882a593Smuzhiyun }; 681*4882a593Smuzhiyun 682*4882a593Smuzhiyun gpt6_gate_fck: gpt6_gate_fck@200 { 683*4882a593Smuzhiyun #clock-cells = <0>; 684*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 685*4882a593Smuzhiyun clocks = <&func_32k_ck>; 686*4882a593Smuzhiyun ti,bit-shift = <8>; 687*4882a593Smuzhiyun reg = <0x0200>; 688*4882a593Smuzhiyun }; 689*4882a593Smuzhiyun 690*4882a593Smuzhiyun gpt6_mux_fck: gpt6_mux_fck@244 { 691*4882a593Smuzhiyun #clock-cells = <0>; 692*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 693*4882a593Smuzhiyun clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>; 694*4882a593Smuzhiyun ti,bit-shift = <10>; 695*4882a593Smuzhiyun reg = <0x0244>; 696*4882a593Smuzhiyun }; 697*4882a593Smuzhiyun 698*4882a593Smuzhiyun gpt6_fck: gpt6_fck { 699*4882a593Smuzhiyun #clock-cells = <0>; 700*4882a593Smuzhiyun compatible = "ti,composite-clock"; 701*4882a593Smuzhiyun clocks = <&gpt6_gate_fck>, <&gpt6_mux_fck>; 702*4882a593Smuzhiyun }; 703*4882a593Smuzhiyun 704*4882a593Smuzhiyun gpt7_ick: gpt7_ick@210 { 705*4882a593Smuzhiyun #clock-cells = <0>; 706*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 707*4882a593Smuzhiyun clocks = <&l4_ck>; 708*4882a593Smuzhiyun ti,bit-shift = <9>; 709*4882a593Smuzhiyun reg = <0x0210>; 710*4882a593Smuzhiyun }; 711*4882a593Smuzhiyun 712*4882a593Smuzhiyun gpt7_gate_fck: gpt7_gate_fck@200 { 713*4882a593Smuzhiyun #clock-cells = <0>; 714*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 715*4882a593Smuzhiyun clocks = <&func_32k_ck>; 716*4882a593Smuzhiyun ti,bit-shift = <9>; 717*4882a593Smuzhiyun reg = <0x0200>; 718*4882a593Smuzhiyun }; 719*4882a593Smuzhiyun 720*4882a593Smuzhiyun gpt7_mux_fck: gpt7_mux_fck@244 { 721*4882a593Smuzhiyun #clock-cells = <0>; 722*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 723*4882a593Smuzhiyun clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>; 724*4882a593Smuzhiyun ti,bit-shift = <12>; 725*4882a593Smuzhiyun reg = <0x0244>; 726*4882a593Smuzhiyun }; 727*4882a593Smuzhiyun 728*4882a593Smuzhiyun gpt7_fck: gpt7_fck { 729*4882a593Smuzhiyun #clock-cells = <0>; 730*4882a593Smuzhiyun compatible = "ti,composite-clock"; 731*4882a593Smuzhiyun clocks = <&gpt7_gate_fck>, <&gpt7_mux_fck>; 732*4882a593Smuzhiyun }; 733*4882a593Smuzhiyun 734*4882a593Smuzhiyun gpt8_ick: gpt8_ick@210 { 735*4882a593Smuzhiyun #clock-cells = <0>; 736*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 737*4882a593Smuzhiyun clocks = <&l4_ck>; 738*4882a593Smuzhiyun ti,bit-shift = <10>; 739*4882a593Smuzhiyun reg = <0x0210>; 740*4882a593Smuzhiyun }; 741*4882a593Smuzhiyun 742*4882a593Smuzhiyun gpt8_gate_fck: gpt8_gate_fck@200 { 743*4882a593Smuzhiyun #clock-cells = <0>; 744*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 745*4882a593Smuzhiyun clocks = <&func_32k_ck>; 746*4882a593Smuzhiyun ti,bit-shift = <10>; 747*4882a593Smuzhiyun reg = <0x0200>; 748*4882a593Smuzhiyun }; 749*4882a593Smuzhiyun 750*4882a593Smuzhiyun gpt8_mux_fck: gpt8_mux_fck@244 { 751*4882a593Smuzhiyun #clock-cells = <0>; 752*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 753*4882a593Smuzhiyun clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>; 754*4882a593Smuzhiyun ti,bit-shift = <14>; 755*4882a593Smuzhiyun reg = <0x0244>; 756*4882a593Smuzhiyun }; 757*4882a593Smuzhiyun 758*4882a593Smuzhiyun gpt8_fck: gpt8_fck { 759*4882a593Smuzhiyun #clock-cells = <0>; 760*4882a593Smuzhiyun compatible = "ti,composite-clock"; 761*4882a593Smuzhiyun clocks = <&gpt8_gate_fck>, <&gpt8_mux_fck>; 762*4882a593Smuzhiyun }; 763*4882a593Smuzhiyun 764*4882a593Smuzhiyun gpt9_ick: gpt9_ick@210 { 765*4882a593Smuzhiyun #clock-cells = <0>; 766*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 767*4882a593Smuzhiyun clocks = <&l4_ck>; 768*4882a593Smuzhiyun ti,bit-shift = <11>; 769*4882a593Smuzhiyun reg = <0x0210>; 770*4882a593Smuzhiyun }; 771*4882a593Smuzhiyun 772*4882a593Smuzhiyun gpt9_gate_fck: gpt9_gate_fck@200 { 773*4882a593Smuzhiyun #clock-cells = <0>; 774*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 775*4882a593Smuzhiyun clocks = <&func_32k_ck>; 776*4882a593Smuzhiyun ti,bit-shift = <11>; 777*4882a593Smuzhiyun reg = <0x0200>; 778*4882a593Smuzhiyun }; 779*4882a593Smuzhiyun 780*4882a593Smuzhiyun gpt9_mux_fck: gpt9_mux_fck@244 { 781*4882a593Smuzhiyun #clock-cells = <0>; 782*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 783*4882a593Smuzhiyun clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>; 784*4882a593Smuzhiyun ti,bit-shift = <16>; 785*4882a593Smuzhiyun reg = <0x0244>; 786*4882a593Smuzhiyun }; 787*4882a593Smuzhiyun 788*4882a593Smuzhiyun gpt9_fck: gpt9_fck { 789*4882a593Smuzhiyun #clock-cells = <0>; 790*4882a593Smuzhiyun compatible = "ti,composite-clock"; 791*4882a593Smuzhiyun clocks = <&gpt9_gate_fck>, <&gpt9_mux_fck>; 792*4882a593Smuzhiyun }; 793*4882a593Smuzhiyun 794*4882a593Smuzhiyun gpt10_ick: gpt10_ick@210 { 795*4882a593Smuzhiyun #clock-cells = <0>; 796*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 797*4882a593Smuzhiyun clocks = <&l4_ck>; 798*4882a593Smuzhiyun ti,bit-shift = <12>; 799*4882a593Smuzhiyun reg = <0x0210>; 800*4882a593Smuzhiyun }; 801*4882a593Smuzhiyun 802*4882a593Smuzhiyun gpt10_gate_fck: gpt10_gate_fck@200 { 803*4882a593Smuzhiyun #clock-cells = <0>; 804*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 805*4882a593Smuzhiyun clocks = <&func_32k_ck>; 806*4882a593Smuzhiyun ti,bit-shift = <12>; 807*4882a593Smuzhiyun reg = <0x0200>; 808*4882a593Smuzhiyun }; 809*4882a593Smuzhiyun 810*4882a593Smuzhiyun gpt10_mux_fck: gpt10_mux_fck@244 { 811*4882a593Smuzhiyun #clock-cells = <0>; 812*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 813*4882a593Smuzhiyun clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>; 814*4882a593Smuzhiyun ti,bit-shift = <18>; 815*4882a593Smuzhiyun reg = <0x0244>; 816*4882a593Smuzhiyun }; 817*4882a593Smuzhiyun 818*4882a593Smuzhiyun gpt10_fck: gpt10_fck { 819*4882a593Smuzhiyun #clock-cells = <0>; 820*4882a593Smuzhiyun compatible = "ti,composite-clock"; 821*4882a593Smuzhiyun clocks = <&gpt10_gate_fck>, <&gpt10_mux_fck>; 822*4882a593Smuzhiyun }; 823*4882a593Smuzhiyun 824*4882a593Smuzhiyun gpt11_ick: gpt11_ick@210 { 825*4882a593Smuzhiyun #clock-cells = <0>; 826*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 827*4882a593Smuzhiyun clocks = <&l4_ck>; 828*4882a593Smuzhiyun ti,bit-shift = <13>; 829*4882a593Smuzhiyun reg = <0x0210>; 830*4882a593Smuzhiyun }; 831*4882a593Smuzhiyun 832*4882a593Smuzhiyun gpt11_gate_fck: gpt11_gate_fck@200 { 833*4882a593Smuzhiyun #clock-cells = <0>; 834*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 835*4882a593Smuzhiyun clocks = <&func_32k_ck>; 836*4882a593Smuzhiyun ti,bit-shift = <13>; 837*4882a593Smuzhiyun reg = <0x0200>; 838*4882a593Smuzhiyun }; 839*4882a593Smuzhiyun 840*4882a593Smuzhiyun gpt11_mux_fck: gpt11_mux_fck@244 { 841*4882a593Smuzhiyun #clock-cells = <0>; 842*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 843*4882a593Smuzhiyun clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>; 844*4882a593Smuzhiyun ti,bit-shift = <20>; 845*4882a593Smuzhiyun reg = <0x0244>; 846*4882a593Smuzhiyun }; 847*4882a593Smuzhiyun 848*4882a593Smuzhiyun gpt11_fck: gpt11_fck { 849*4882a593Smuzhiyun #clock-cells = <0>; 850*4882a593Smuzhiyun compatible = "ti,composite-clock"; 851*4882a593Smuzhiyun clocks = <&gpt11_gate_fck>, <&gpt11_mux_fck>; 852*4882a593Smuzhiyun }; 853*4882a593Smuzhiyun 854*4882a593Smuzhiyun gpt12_ick: gpt12_ick@210 { 855*4882a593Smuzhiyun #clock-cells = <0>; 856*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 857*4882a593Smuzhiyun clocks = <&l4_ck>; 858*4882a593Smuzhiyun ti,bit-shift = <14>; 859*4882a593Smuzhiyun reg = <0x0210>; 860*4882a593Smuzhiyun }; 861*4882a593Smuzhiyun 862*4882a593Smuzhiyun gpt12_gate_fck: gpt12_gate_fck@200 { 863*4882a593Smuzhiyun #clock-cells = <0>; 864*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 865*4882a593Smuzhiyun clocks = <&func_32k_ck>; 866*4882a593Smuzhiyun ti,bit-shift = <14>; 867*4882a593Smuzhiyun reg = <0x0200>; 868*4882a593Smuzhiyun }; 869*4882a593Smuzhiyun 870*4882a593Smuzhiyun gpt12_mux_fck: gpt12_mux_fck@244 { 871*4882a593Smuzhiyun #clock-cells = <0>; 872*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 873*4882a593Smuzhiyun clocks = <&func_32k_ck>, <&sys_ck>, <&alt_ck>; 874*4882a593Smuzhiyun ti,bit-shift = <22>; 875*4882a593Smuzhiyun reg = <0x0244>; 876*4882a593Smuzhiyun }; 877*4882a593Smuzhiyun 878*4882a593Smuzhiyun gpt12_fck: gpt12_fck { 879*4882a593Smuzhiyun #clock-cells = <0>; 880*4882a593Smuzhiyun compatible = "ti,composite-clock"; 881*4882a593Smuzhiyun clocks = <&gpt12_gate_fck>, <&gpt12_mux_fck>; 882*4882a593Smuzhiyun }; 883*4882a593Smuzhiyun 884*4882a593Smuzhiyun mcbsp1_ick: mcbsp1_ick@210 { 885*4882a593Smuzhiyun #clock-cells = <0>; 886*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 887*4882a593Smuzhiyun clocks = <&l4_ck>; 888*4882a593Smuzhiyun ti,bit-shift = <15>; 889*4882a593Smuzhiyun reg = <0x0210>; 890*4882a593Smuzhiyun }; 891*4882a593Smuzhiyun 892*4882a593Smuzhiyun mcbsp1_gate_fck: mcbsp1_gate_fck@200 { 893*4882a593Smuzhiyun #clock-cells = <0>; 894*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 895*4882a593Smuzhiyun clocks = <&mcbsp_clks>; 896*4882a593Smuzhiyun ti,bit-shift = <15>; 897*4882a593Smuzhiyun reg = <0x0200>; 898*4882a593Smuzhiyun }; 899*4882a593Smuzhiyun 900*4882a593Smuzhiyun mcbsp2_ick: mcbsp2_ick@210 { 901*4882a593Smuzhiyun #clock-cells = <0>; 902*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 903*4882a593Smuzhiyun clocks = <&l4_ck>; 904*4882a593Smuzhiyun ti,bit-shift = <16>; 905*4882a593Smuzhiyun reg = <0x0210>; 906*4882a593Smuzhiyun }; 907*4882a593Smuzhiyun 908*4882a593Smuzhiyun mcbsp2_gate_fck: mcbsp2_gate_fck@200 { 909*4882a593Smuzhiyun #clock-cells = <0>; 910*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 911*4882a593Smuzhiyun clocks = <&mcbsp_clks>; 912*4882a593Smuzhiyun ti,bit-shift = <16>; 913*4882a593Smuzhiyun reg = <0x0200>; 914*4882a593Smuzhiyun }; 915*4882a593Smuzhiyun 916*4882a593Smuzhiyun mcspi1_ick: mcspi1_ick@210 { 917*4882a593Smuzhiyun #clock-cells = <0>; 918*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 919*4882a593Smuzhiyun clocks = <&l4_ck>; 920*4882a593Smuzhiyun ti,bit-shift = <17>; 921*4882a593Smuzhiyun reg = <0x0210>; 922*4882a593Smuzhiyun }; 923*4882a593Smuzhiyun 924*4882a593Smuzhiyun mcspi1_fck: mcspi1_fck@200 { 925*4882a593Smuzhiyun #clock-cells = <0>; 926*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 927*4882a593Smuzhiyun clocks = <&func_48m_ck>; 928*4882a593Smuzhiyun ti,bit-shift = <17>; 929*4882a593Smuzhiyun reg = <0x0200>; 930*4882a593Smuzhiyun }; 931*4882a593Smuzhiyun 932*4882a593Smuzhiyun mcspi2_ick: mcspi2_ick@210 { 933*4882a593Smuzhiyun #clock-cells = <0>; 934*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 935*4882a593Smuzhiyun clocks = <&l4_ck>; 936*4882a593Smuzhiyun ti,bit-shift = <18>; 937*4882a593Smuzhiyun reg = <0x0210>; 938*4882a593Smuzhiyun }; 939*4882a593Smuzhiyun 940*4882a593Smuzhiyun mcspi2_fck: mcspi2_fck@200 { 941*4882a593Smuzhiyun #clock-cells = <0>; 942*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 943*4882a593Smuzhiyun clocks = <&func_48m_ck>; 944*4882a593Smuzhiyun ti,bit-shift = <18>; 945*4882a593Smuzhiyun reg = <0x0200>; 946*4882a593Smuzhiyun }; 947*4882a593Smuzhiyun 948*4882a593Smuzhiyun uart1_ick: uart1_ick@210 { 949*4882a593Smuzhiyun #clock-cells = <0>; 950*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 951*4882a593Smuzhiyun clocks = <&l4_ck>; 952*4882a593Smuzhiyun ti,bit-shift = <21>; 953*4882a593Smuzhiyun reg = <0x0210>; 954*4882a593Smuzhiyun }; 955*4882a593Smuzhiyun 956*4882a593Smuzhiyun uart1_fck: uart1_fck@200 { 957*4882a593Smuzhiyun #clock-cells = <0>; 958*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 959*4882a593Smuzhiyun clocks = <&func_48m_ck>; 960*4882a593Smuzhiyun ti,bit-shift = <21>; 961*4882a593Smuzhiyun reg = <0x0200>; 962*4882a593Smuzhiyun }; 963*4882a593Smuzhiyun 964*4882a593Smuzhiyun uart2_ick: uart2_ick@210 { 965*4882a593Smuzhiyun #clock-cells = <0>; 966*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 967*4882a593Smuzhiyun clocks = <&l4_ck>; 968*4882a593Smuzhiyun ti,bit-shift = <22>; 969*4882a593Smuzhiyun reg = <0x0210>; 970*4882a593Smuzhiyun }; 971*4882a593Smuzhiyun 972*4882a593Smuzhiyun uart2_fck: uart2_fck@200 { 973*4882a593Smuzhiyun #clock-cells = <0>; 974*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 975*4882a593Smuzhiyun clocks = <&func_48m_ck>; 976*4882a593Smuzhiyun ti,bit-shift = <22>; 977*4882a593Smuzhiyun reg = <0x0200>; 978*4882a593Smuzhiyun }; 979*4882a593Smuzhiyun 980*4882a593Smuzhiyun uart3_ick: uart3_ick@214 { 981*4882a593Smuzhiyun #clock-cells = <0>; 982*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 983*4882a593Smuzhiyun clocks = <&l4_ck>; 984*4882a593Smuzhiyun ti,bit-shift = <2>; 985*4882a593Smuzhiyun reg = <0x0214>; 986*4882a593Smuzhiyun }; 987*4882a593Smuzhiyun 988*4882a593Smuzhiyun uart3_fck: uart3_fck@204 { 989*4882a593Smuzhiyun #clock-cells = <0>; 990*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 991*4882a593Smuzhiyun clocks = <&func_48m_ck>; 992*4882a593Smuzhiyun ti,bit-shift = <2>; 993*4882a593Smuzhiyun reg = <0x0204>; 994*4882a593Smuzhiyun }; 995*4882a593Smuzhiyun 996*4882a593Smuzhiyun gpios_ick: gpios_ick@410 { 997*4882a593Smuzhiyun #clock-cells = <0>; 998*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 999*4882a593Smuzhiyun clocks = <&sys_ck>; 1000*4882a593Smuzhiyun ti,bit-shift = <2>; 1001*4882a593Smuzhiyun reg = <0x0410>; 1002*4882a593Smuzhiyun }; 1003*4882a593Smuzhiyun 1004*4882a593Smuzhiyun gpios_fck: gpios_fck@400 { 1005*4882a593Smuzhiyun #clock-cells = <0>; 1006*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 1007*4882a593Smuzhiyun clocks = <&func_32k_ck>; 1008*4882a593Smuzhiyun ti,bit-shift = <2>; 1009*4882a593Smuzhiyun reg = <0x0400>; 1010*4882a593Smuzhiyun }; 1011*4882a593Smuzhiyun 1012*4882a593Smuzhiyun mpu_wdt_ick: mpu_wdt_ick@410 { 1013*4882a593Smuzhiyun #clock-cells = <0>; 1014*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1015*4882a593Smuzhiyun clocks = <&sys_ck>; 1016*4882a593Smuzhiyun ti,bit-shift = <3>; 1017*4882a593Smuzhiyun reg = <0x0410>; 1018*4882a593Smuzhiyun }; 1019*4882a593Smuzhiyun 1020*4882a593Smuzhiyun mpu_wdt_fck: mpu_wdt_fck@400 { 1021*4882a593Smuzhiyun #clock-cells = <0>; 1022*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 1023*4882a593Smuzhiyun clocks = <&func_32k_ck>; 1024*4882a593Smuzhiyun ti,bit-shift = <3>; 1025*4882a593Smuzhiyun reg = <0x0400>; 1026*4882a593Smuzhiyun }; 1027*4882a593Smuzhiyun 1028*4882a593Smuzhiyun sync_32k_ick: sync_32k_ick@410 { 1029*4882a593Smuzhiyun #clock-cells = <0>; 1030*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1031*4882a593Smuzhiyun clocks = <&sys_ck>; 1032*4882a593Smuzhiyun ti,bit-shift = <1>; 1033*4882a593Smuzhiyun reg = <0x0410>; 1034*4882a593Smuzhiyun }; 1035*4882a593Smuzhiyun 1036*4882a593Smuzhiyun wdt1_ick: wdt1_ick@410 { 1037*4882a593Smuzhiyun #clock-cells = <0>; 1038*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1039*4882a593Smuzhiyun clocks = <&sys_ck>; 1040*4882a593Smuzhiyun ti,bit-shift = <4>; 1041*4882a593Smuzhiyun reg = <0x0410>; 1042*4882a593Smuzhiyun }; 1043*4882a593Smuzhiyun 1044*4882a593Smuzhiyun omapctrl_ick: omapctrl_ick@410 { 1045*4882a593Smuzhiyun #clock-cells = <0>; 1046*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1047*4882a593Smuzhiyun clocks = <&sys_ck>; 1048*4882a593Smuzhiyun ti,bit-shift = <5>; 1049*4882a593Smuzhiyun reg = <0x0410>; 1050*4882a593Smuzhiyun }; 1051*4882a593Smuzhiyun 1052*4882a593Smuzhiyun cam_fck: cam_fck@200 { 1053*4882a593Smuzhiyun #clock-cells = <0>; 1054*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1055*4882a593Smuzhiyun clocks = <&func_96m_ck>; 1056*4882a593Smuzhiyun ti,bit-shift = <31>; 1057*4882a593Smuzhiyun reg = <0x0200>; 1058*4882a593Smuzhiyun }; 1059*4882a593Smuzhiyun 1060*4882a593Smuzhiyun cam_ick: cam_ick@210 { 1061*4882a593Smuzhiyun #clock-cells = <0>; 1062*4882a593Smuzhiyun compatible = "ti,omap3-no-wait-interface-clock"; 1063*4882a593Smuzhiyun clocks = <&l4_ck>; 1064*4882a593Smuzhiyun ti,bit-shift = <31>; 1065*4882a593Smuzhiyun reg = <0x0210>; 1066*4882a593Smuzhiyun }; 1067*4882a593Smuzhiyun 1068*4882a593Smuzhiyun mailboxes_ick: mailboxes_ick@210 { 1069*4882a593Smuzhiyun #clock-cells = <0>; 1070*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1071*4882a593Smuzhiyun clocks = <&l4_ck>; 1072*4882a593Smuzhiyun ti,bit-shift = <30>; 1073*4882a593Smuzhiyun reg = <0x0210>; 1074*4882a593Smuzhiyun }; 1075*4882a593Smuzhiyun 1076*4882a593Smuzhiyun wdt4_ick: wdt4_ick@210 { 1077*4882a593Smuzhiyun #clock-cells = <0>; 1078*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1079*4882a593Smuzhiyun clocks = <&l4_ck>; 1080*4882a593Smuzhiyun ti,bit-shift = <29>; 1081*4882a593Smuzhiyun reg = <0x0210>; 1082*4882a593Smuzhiyun }; 1083*4882a593Smuzhiyun 1084*4882a593Smuzhiyun wdt4_fck: wdt4_fck@200 { 1085*4882a593Smuzhiyun #clock-cells = <0>; 1086*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 1087*4882a593Smuzhiyun clocks = <&func_32k_ck>; 1088*4882a593Smuzhiyun ti,bit-shift = <29>; 1089*4882a593Smuzhiyun reg = <0x0200>; 1090*4882a593Smuzhiyun }; 1091*4882a593Smuzhiyun 1092*4882a593Smuzhiyun mspro_ick: mspro_ick@210 { 1093*4882a593Smuzhiyun #clock-cells = <0>; 1094*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1095*4882a593Smuzhiyun clocks = <&l4_ck>; 1096*4882a593Smuzhiyun ti,bit-shift = <27>; 1097*4882a593Smuzhiyun reg = <0x0210>; 1098*4882a593Smuzhiyun }; 1099*4882a593Smuzhiyun 1100*4882a593Smuzhiyun mspro_fck: mspro_fck@200 { 1101*4882a593Smuzhiyun #clock-cells = <0>; 1102*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 1103*4882a593Smuzhiyun clocks = <&func_96m_ck>; 1104*4882a593Smuzhiyun ti,bit-shift = <27>; 1105*4882a593Smuzhiyun reg = <0x0200>; 1106*4882a593Smuzhiyun }; 1107*4882a593Smuzhiyun 1108*4882a593Smuzhiyun fac_ick: fac_ick@210 { 1109*4882a593Smuzhiyun #clock-cells = <0>; 1110*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1111*4882a593Smuzhiyun clocks = <&l4_ck>; 1112*4882a593Smuzhiyun ti,bit-shift = <25>; 1113*4882a593Smuzhiyun reg = <0x0210>; 1114*4882a593Smuzhiyun }; 1115*4882a593Smuzhiyun 1116*4882a593Smuzhiyun fac_fck: fac_fck@200 { 1117*4882a593Smuzhiyun #clock-cells = <0>; 1118*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 1119*4882a593Smuzhiyun clocks = <&func_12m_ck>; 1120*4882a593Smuzhiyun ti,bit-shift = <25>; 1121*4882a593Smuzhiyun reg = <0x0200>; 1122*4882a593Smuzhiyun }; 1123*4882a593Smuzhiyun 1124*4882a593Smuzhiyun hdq_ick: hdq_ick@210 { 1125*4882a593Smuzhiyun #clock-cells = <0>; 1126*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1127*4882a593Smuzhiyun clocks = <&l4_ck>; 1128*4882a593Smuzhiyun ti,bit-shift = <23>; 1129*4882a593Smuzhiyun reg = <0x0210>; 1130*4882a593Smuzhiyun }; 1131*4882a593Smuzhiyun 1132*4882a593Smuzhiyun hdq_fck: hdq_fck@200 { 1133*4882a593Smuzhiyun #clock-cells = <0>; 1134*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 1135*4882a593Smuzhiyun clocks = <&func_12m_ck>; 1136*4882a593Smuzhiyun ti,bit-shift = <23>; 1137*4882a593Smuzhiyun reg = <0x0200>; 1138*4882a593Smuzhiyun }; 1139*4882a593Smuzhiyun 1140*4882a593Smuzhiyun i2c1_ick: i2c1_ick@210 { 1141*4882a593Smuzhiyun #clock-cells = <0>; 1142*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1143*4882a593Smuzhiyun clocks = <&l4_ck>; 1144*4882a593Smuzhiyun ti,bit-shift = <19>; 1145*4882a593Smuzhiyun reg = <0x0210>; 1146*4882a593Smuzhiyun }; 1147*4882a593Smuzhiyun 1148*4882a593Smuzhiyun i2c2_ick: i2c2_ick@210 { 1149*4882a593Smuzhiyun #clock-cells = <0>; 1150*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1151*4882a593Smuzhiyun clocks = <&l4_ck>; 1152*4882a593Smuzhiyun ti,bit-shift = <20>; 1153*4882a593Smuzhiyun reg = <0x0210>; 1154*4882a593Smuzhiyun }; 1155*4882a593Smuzhiyun 1156*4882a593Smuzhiyun gpmc_fck: gpmc_fck@238 { 1157*4882a593Smuzhiyun #clock-cells = <0>; 1158*4882a593Smuzhiyun compatible = "ti,fixed-factor-clock"; 1159*4882a593Smuzhiyun clocks = <&core_l3_ck>; 1160*4882a593Smuzhiyun ti,clock-div = <1>; 1161*4882a593Smuzhiyun ti,autoidle-shift = <1>; 1162*4882a593Smuzhiyun reg = <0x0238>; 1163*4882a593Smuzhiyun ti,clock-mult = <1>; 1164*4882a593Smuzhiyun }; 1165*4882a593Smuzhiyun 1166*4882a593Smuzhiyun sdma_fck: sdma_fck { 1167*4882a593Smuzhiyun #clock-cells = <0>; 1168*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 1169*4882a593Smuzhiyun clocks = <&core_l3_ck>; 1170*4882a593Smuzhiyun clock-mult = <1>; 1171*4882a593Smuzhiyun clock-div = <1>; 1172*4882a593Smuzhiyun }; 1173*4882a593Smuzhiyun 1174*4882a593Smuzhiyun sdma_ick: sdma_ick@238 { 1175*4882a593Smuzhiyun #clock-cells = <0>; 1176*4882a593Smuzhiyun compatible = "ti,fixed-factor-clock"; 1177*4882a593Smuzhiyun clocks = <&core_l3_ck>; 1178*4882a593Smuzhiyun ti,clock-div = <1>; 1179*4882a593Smuzhiyun ti,autoidle-shift = <0>; 1180*4882a593Smuzhiyun reg = <0x0238>; 1181*4882a593Smuzhiyun ti,clock-mult = <1>; 1182*4882a593Smuzhiyun }; 1183*4882a593Smuzhiyun 1184*4882a593Smuzhiyun sdrc_ick: sdrc_ick@238 { 1185*4882a593Smuzhiyun #clock-cells = <0>; 1186*4882a593Smuzhiyun compatible = "ti,fixed-factor-clock"; 1187*4882a593Smuzhiyun clocks = <&core_l3_ck>; 1188*4882a593Smuzhiyun ti,clock-div = <1>; 1189*4882a593Smuzhiyun ti,autoidle-shift = <2>; 1190*4882a593Smuzhiyun reg = <0x0238>; 1191*4882a593Smuzhiyun ti,clock-mult = <1>; 1192*4882a593Smuzhiyun }; 1193*4882a593Smuzhiyun 1194*4882a593Smuzhiyun des_ick: des_ick@21c { 1195*4882a593Smuzhiyun #clock-cells = <0>; 1196*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1197*4882a593Smuzhiyun clocks = <&l4_ck>; 1198*4882a593Smuzhiyun ti,bit-shift = <0>; 1199*4882a593Smuzhiyun reg = <0x021c>; 1200*4882a593Smuzhiyun }; 1201*4882a593Smuzhiyun 1202*4882a593Smuzhiyun sha_ick: sha_ick@21c { 1203*4882a593Smuzhiyun #clock-cells = <0>; 1204*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1205*4882a593Smuzhiyun clocks = <&l4_ck>; 1206*4882a593Smuzhiyun ti,bit-shift = <1>; 1207*4882a593Smuzhiyun reg = <0x021c>; 1208*4882a593Smuzhiyun }; 1209*4882a593Smuzhiyun 1210*4882a593Smuzhiyun rng_ick: rng_ick@21c { 1211*4882a593Smuzhiyun #clock-cells = <0>; 1212*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1213*4882a593Smuzhiyun clocks = <&l4_ck>; 1214*4882a593Smuzhiyun ti,bit-shift = <2>; 1215*4882a593Smuzhiyun reg = <0x021c>; 1216*4882a593Smuzhiyun }; 1217*4882a593Smuzhiyun 1218*4882a593Smuzhiyun aes_ick: aes_ick@21c { 1219*4882a593Smuzhiyun #clock-cells = <0>; 1220*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1221*4882a593Smuzhiyun clocks = <&l4_ck>; 1222*4882a593Smuzhiyun ti,bit-shift = <3>; 1223*4882a593Smuzhiyun reg = <0x021c>; 1224*4882a593Smuzhiyun }; 1225*4882a593Smuzhiyun 1226*4882a593Smuzhiyun pka_ick: pka_ick@21c { 1227*4882a593Smuzhiyun #clock-cells = <0>; 1228*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1229*4882a593Smuzhiyun clocks = <&l4_ck>; 1230*4882a593Smuzhiyun ti,bit-shift = <4>; 1231*4882a593Smuzhiyun reg = <0x021c>; 1232*4882a593Smuzhiyun }; 1233*4882a593Smuzhiyun 1234*4882a593Smuzhiyun usb_fck: usb_fck@204 { 1235*4882a593Smuzhiyun #clock-cells = <0>; 1236*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 1237*4882a593Smuzhiyun clocks = <&func_48m_ck>; 1238*4882a593Smuzhiyun ti,bit-shift = <0>; 1239*4882a593Smuzhiyun reg = <0x0204>; 1240*4882a593Smuzhiyun }; 1241*4882a593Smuzhiyun}; 1242