1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree Source for OMAP2430 clock data 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2014 Texas Instruments, Inc. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun&scm_clocks { 9*4882a593Smuzhiyun mcbsp3_mux_fck: mcbsp3_mux_fck@78 { 10*4882a593Smuzhiyun #clock-cells = <0>; 11*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 12*4882a593Smuzhiyun clocks = <&func_96m_ck>, <&mcbsp_clks>; 13*4882a593Smuzhiyun reg = <0x78>; 14*4882a593Smuzhiyun }; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun mcbsp3_fck: mcbsp3_fck { 17*4882a593Smuzhiyun #clock-cells = <0>; 18*4882a593Smuzhiyun compatible = "ti,composite-clock"; 19*4882a593Smuzhiyun clocks = <&mcbsp3_gate_fck>, <&mcbsp3_mux_fck>; 20*4882a593Smuzhiyun }; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun mcbsp4_mux_fck: mcbsp4_mux_fck@78 { 23*4882a593Smuzhiyun #clock-cells = <0>; 24*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 25*4882a593Smuzhiyun clocks = <&func_96m_ck>, <&mcbsp_clks>; 26*4882a593Smuzhiyun ti,bit-shift = <2>; 27*4882a593Smuzhiyun reg = <0x78>; 28*4882a593Smuzhiyun }; 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun mcbsp4_fck: mcbsp4_fck { 31*4882a593Smuzhiyun #clock-cells = <0>; 32*4882a593Smuzhiyun compatible = "ti,composite-clock"; 33*4882a593Smuzhiyun clocks = <&mcbsp4_gate_fck>, <&mcbsp4_mux_fck>; 34*4882a593Smuzhiyun }; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun mcbsp5_mux_fck: mcbsp5_mux_fck@78 { 37*4882a593Smuzhiyun #clock-cells = <0>; 38*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 39*4882a593Smuzhiyun clocks = <&func_96m_ck>, <&mcbsp_clks>; 40*4882a593Smuzhiyun ti,bit-shift = <4>; 41*4882a593Smuzhiyun reg = <0x78>; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun mcbsp5_fck: mcbsp5_fck { 45*4882a593Smuzhiyun #clock-cells = <0>; 46*4882a593Smuzhiyun compatible = "ti,composite-clock"; 47*4882a593Smuzhiyun clocks = <&mcbsp5_gate_fck>, <&mcbsp5_mux_fck>; 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun}; 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun&prcm_clocks { 52*4882a593Smuzhiyun iva2_1_gate_ick: iva2_1_gate_ick@800 { 53*4882a593Smuzhiyun #clock-cells = <0>; 54*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 55*4882a593Smuzhiyun clocks = <&dsp_fck>; 56*4882a593Smuzhiyun ti,bit-shift = <0>; 57*4882a593Smuzhiyun reg = <0x0800>; 58*4882a593Smuzhiyun }; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun iva2_1_div_ick: iva2_1_div_ick@840 { 61*4882a593Smuzhiyun #clock-cells = <0>; 62*4882a593Smuzhiyun compatible = "ti,composite-divider-clock"; 63*4882a593Smuzhiyun clocks = <&dsp_fck>; 64*4882a593Smuzhiyun ti,bit-shift = <5>; 65*4882a593Smuzhiyun ti,max-div = <3>; 66*4882a593Smuzhiyun reg = <0x0840>; 67*4882a593Smuzhiyun ti,index-starts-at-one; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun iva2_1_ick: iva2_1_ick { 71*4882a593Smuzhiyun #clock-cells = <0>; 72*4882a593Smuzhiyun compatible = "ti,composite-clock"; 73*4882a593Smuzhiyun clocks = <&iva2_1_gate_ick>, <&iva2_1_div_ick>; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun mdm_gate_ick: mdm_gate_ick@c10 { 77*4882a593Smuzhiyun #clock-cells = <0>; 78*4882a593Smuzhiyun compatible = "ti,composite-interface-clock"; 79*4882a593Smuzhiyun clocks = <&core_ck>; 80*4882a593Smuzhiyun ti,bit-shift = <0>; 81*4882a593Smuzhiyun reg = <0x0c10>; 82*4882a593Smuzhiyun }; 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun mdm_div_ick: mdm_div_ick@c40 { 85*4882a593Smuzhiyun #clock-cells = <0>; 86*4882a593Smuzhiyun compatible = "ti,composite-divider-clock"; 87*4882a593Smuzhiyun clocks = <&core_ck>; 88*4882a593Smuzhiyun reg = <0x0c40>; 89*4882a593Smuzhiyun ti,dividers = <0>, <1>, <0>, <0>, <4>, <0>, <6>, <0>, <0>, <9>; 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun mdm_ick: mdm_ick { 93*4882a593Smuzhiyun #clock-cells = <0>; 94*4882a593Smuzhiyun compatible = "ti,composite-clock"; 95*4882a593Smuzhiyun clocks = <&mdm_gate_ick>, <&mdm_div_ick>; 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun mdm_osc_ck: mdm_osc_ck@c00 { 99*4882a593Smuzhiyun #clock-cells = <0>; 100*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 101*4882a593Smuzhiyun clocks = <&osc_ck>; 102*4882a593Smuzhiyun ti,bit-shift = <1>; 103*4882a593Smuzhiyun reg = <0x0c00>; 104*4882a593Smuzhiyun }; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun mcbsp3_ick: mcbsp3_ick@214 { 107*4882a593Smuzhiyun #clock-cells = <0>; 108*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 109*4882a593Smuzhiyun clocks = <&l4_ck>; 110*4882a593Smuzhiyun ti,bit-shift = <3>; 111*4882a593Smuzhiyun reg = <0x0214>; 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun mcbsp3_gate_fck: mcbsp3_gate_fck@204 { 115*4882a593Smuzhiyun #clock-cells = <0>; 116*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 117*4882a593Smuzhiyun clocks = <&mcbsp_clks>; 118*4882a593Smuzhiyun ti,bit-shift = <3>; 119*4882a593Smuzhiyun reg = <0x0204>; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun mcbsp4_ick: mcbsp4_ick@214 { 123*4882a593Smuzhiyun #clock-cells = <0>; 124*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 125*4882a593Smuzhiyun clocks = <&l4_ck>; 126*4882a593Smuzhiyun ti,bit-shift = <4>; 127*4882a593Smuzhiyun reg = <0x0214>; 128*4882a593Smuzhiyun }; 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun mcbsp4_gate_fck: mcbsp4_gate_fck@204 { 131*4882a593Smuzhiyun #clock-cells = <0>; 132*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 133*4882a593Smuzhiyun clocks = <&mcbsp_clks>; 134*4882a593Smuzhiyun ti,bit-shift = <4>; 135*4882a593Smuzhiyun reg = <0x0204>; 136*4882a593Smuzhiyun }; 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun mcbsp5_ick: mcbsp5_ick@214 { 139*4882a593Smuzhiyun #clock-cells = <0>; 140*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 141*4882a593Smuzhiyun clocks = <&l4_ck>; 142*4882a593Smuzhiyun ti,bit-shift = <5>; 143*4882a593Smuzhiyun reg = <0x0214>; 144*4882a593Smuzhiyun }; 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun mcbsp5_gate_fck: mcbsp5_gate_fck@204 { 147*4882a593Smuzhiyun #clock-cells = <0>; 148*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 149*4882a593Smuzhiyun clocks = <&mcbsp_clks>; 150*4882a593Smuzhiyun ti,bit-shift = <5>; 151*4882a593Smuzhiyun reg = <0x0204>; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun mcspi3_ick: mcspi3_ick@214 { 155*4882a593Smuzhiyun #clock-cells = <0>; 156*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 157*4882a593Smuzhiyun clocks = <&l4_ck>; 158*4882a593Smuzhiyun ti,bit-shift = <9>; 159*4882a593Smuzhiyun reg = <0x0214>; 160*4882a593Smuzhiyun }; 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun mcspi3_fck: mcspi3_fck@204 { 163*4882a593Smuzhiyun #clock-cells = <0>; 164*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 165*4882a593Smuzhiyun clocks = <&func_48m_ck>; 166*4882a593Smuzhiyun ti,bit-shift = <9>; 167*4882a593Smuzhiyun reg = <0x0204>; 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun icr_ick: icr_ick@410 { 171*4882a593Smuzhiyun #clock-cells = <0>; 172*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 173*4882a593Smuzhiyun clocks = <&sys_ck>; 174*4882a593Smuzhiyun ti,bit-shift = <6>; 175*4882a593Smuzhiyun reg = <0x0410>; 176*4882a593Smuzhiyun }; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun i2chs1_fck: i2chs1_fck@204 { 179*4882a593Smuzhiyun #clock-cells = <0>; 180*4882a593Smuzhiyun compatible = "ti,omap2430-interface-clock"; 181*4882a593Smuzhiyun clocks = <&func_96m_ck>; 182*4882a593Smuzhiyun ti,bit-shift = <19>; 183*4882a593Smuzhiyun reg = <0x0204>; 184*4882a593Smuzhiyun }; 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun i2chs2_fck: i2chs2_fck@204 { 187*4882a593Smuzhiyun #clock-cells = <0>; 188*4882a593Smuzhiyun compatible = "ti,omap2430-interface-clock"; 189*4882a593Smuzhiyun clocks = <&func_96m_ck>; 190*4882a593Smuzhiyun ti,bit-shift = <20>; 191*4882a593Smuzhiyun reg = <0x0204>; 192*4882a593Smuzhiyun }; 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun usbhs_ick: usbhs_ick@214 { 195*4882a593Smuzhiyun #clock-cells = <0>; 196*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 197*4882a593Smuzhiyun clocks = <&core_l3_ck>; 198*4882a593Smuzhiyun ti,bit-shift = <6>; 199*4882a593Smuzhiyun reg = <0x0214>; 200*4882a593Smuzhiyun }; 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun mmchs1_ick: mmchs1_ick@214 { 203*4882a593Smuzhiyun #clock-cells = <0>; 204*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 205*4882a593Smuzhiyun clocks = <&l4_ck>; 206*4882a593Smuzhiyun ti,bit-shift = <7>; 207*4882a593Smuzhiyun reg = <0x0214>; 208*4882a593Smuzhiyun }; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun mmchs1_fck: mmchs1_fck@204 { 211*4882a593Smuzhiyun #clock-cells = <0>; 212*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 213*4882a593Smuzhiyun clocks = <&func_96m_ck>; 214*4882a593Smuzhiyun ti,bit-shift = <7>; 215*4882a593Smuzhiyun reg = <0x0204>; 216*4882a593Smuzhiyun }; 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun mmchs2_ick: mmchs2_ick@214 { 219*4882a593Smuzhiyun #clock-cells = <0>; 220*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 221*4882a593Smuzhiyun clocks = <&l4_ck>; 222*4882a593Smuzhiyun ti,bit-shift = <8>; 223*4882a593Smuzhiyun reg = <0x0214>; 224*4882a593Smuzhiyun }; 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun mmchs2_fck: mmchs2_fck@204 { 227*4882a593Smuzhiyun #clock-cells = <0>; 228*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 229*4882a593Smuzhiyun clocks = <&func_96m_ck>; 230*4882a593Smuzhiyun ti,bit-shift = <8>; 231*4882a593Smuzhiyun reg = <0x0204>; 232*4882a593Smuzhiyun }; 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun gpio5_ick: gpio5_ick@214 { 235*4882a593Smuzhiyun #clock-cells = <0>; 236*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 237*4882a593Smuzhiyun clocks = <&l4_ck>; 238*4882a593Smuzhiyun ti,bit-shift = <10>; 239*4882a593Smuzhiyun reg = <0x0214>; 240*4882a593Smuzhiyun }; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun gpio5_fck: gpio5_fck@204 { 243*4882a593Smuzhiyun #clock-cells = <0>; 244*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 245*4882a593Smuzhiyun clocks = <&func_32k_ck>; 246*4882a593Smuzhiyun ti,bit-shift = <10>; 247*4882a593Smuzhiyun reg = <0x0204>; 248*4882a593Smuzhiyun }; 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun mdm_intc_ick: mdm_intc_ick@214 { 251*4882a593Smuzhiyun #clock-cells = <0>; 252*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 253*4882a593Smuzhiyun clocks = <&l4_ck>; 254*4882a593Smuzhiyun ti,bit-shift = <11>; 255*4882a593Smuzhiyun reg = <0x0214>; 256*4882a593Smuzhiyun }; 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun mmchsdb1_fck: mmchsdb1_fck@204 { 259*4882a593Smuzhiyun #clock-cells = <0>; 260*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 261*4882a593Smuzhiyun clocks = <&func_32k_ck>; 262*4882a593Smuzhiyun ti,bit-shift = <16>; 263*4882a593Smuzhiyun reg = <0x0204>; 264*4882a593Smuzhiyun }; 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun mmchsdb2_fck: mmchsdb2_fck@204 { 267*4882a593Smuzhiyun #clock-cells = <0>; 268*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 269*4882a593Smuzhiyun clocks = <&func_32k_ck>; 270*4882a593Smuzhiyun ti,bit-shift = <17>; 271*4882a593Smuzhiyun reg = <0x0204>; 272*4882a593Smuzhiyun }; 273*4882a593Smuzhiyun}; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun&prcm_clockdomains { 276*4882a593Smuzhiyun gfx_clkdm: gfx_clkdm { 277*4882a593Smuzhiyun compatible = "ti,clockdomain"; 278*4882a593Smuzhiyun clocks = <&gfx_ick>; 279*4882a593Smuzhiyun }; 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun core_l3_clkdm: core_l3_clkdm { 282*4882a593Smuzhiyun compatible = "ti,clockdomain"; 283*4882a593Smuzhiyun clocks = <&cam_fck>, <&usb_fck>, <&usbhs_ick>; 284*4882a593Smuzhiyun }; 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun wkup_clkdm: wkup_clkdm { 287*4882a593Smuzhiyun compatible = "ti,clockdomain"; 288*4882a593Smuzhiyun clocks = <&dpll_ck>, <&emul_ck>, <&gpt1_ick>, <&gpios_ick>, 289*4882a593Smuzhiyun <&gpios_fck>, <&mpu_wdt_ick>, <&mpu_wdt_fck>, 290*4882a593Smuzhiyun <&sync_32k_ick>, <&wdt1_ick>, <&omapctrl_ick>, 291*4882a593Smuzhiyun <&icr_ick>; 292*4882a593Smuzhiyun }; 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun dss_clkdm: dss_clkdm { 295*4882a593Smuzhiyun compatible = "ti,clockdomain"; 296*4882a593Smuzhiyun clocks = <&dss_ick>, <&dss_54m_fck>; 297*4882a593Smuzhiyun }; 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun core_l4_clkdm: core_l4_clkdm { 300*4882a593Smuzhiyun compatible = "ti,clockdomain"; 301*4882a593Smuzhiyun clocks = <&ssi_l4_ick>, <&gpt2_ick>, <&gpt3_ick>, <&gpt4_ick>, 302*4882a593Smuzhiyun <&gpt5_ick>, <&gpt6_ick>, <&gpt7_ick>, <&gpt8_ick>, 303*4882a593Smuzhiyun <&gpt9_ick>, <&gpt10_ick>, <&gpt11_ick>, <&gpt12_ick>, 304*4882a593Smuzhiyun <&mcbsp1_ick>, <&mcbsp2_ick>, <&mcbsp3_ick>, 305*4882a593Smuzhiyun <&mcbsp4_ick>, <&mcbsp5_ick>, <&mcspi1_ick>, 306*4882a593Smuzhiyun <&mcspi1_fck>, <&mcspi2_ick>, <&mcspi2_fck>, 307*4882a593Smuzhiyun <&mcspi3_ick>, <&mcspi3_fck>, <&uart1_ick>, 308*4882a593Smuzhiyun <&uart1_fck>, <&uart2_ick>, <&uart2_fck>, <&uart3_ick>, 309*4882a593Smuzhiyun <&uart3_fck>, <&cam_ick>, <&mailboxes_ick>, 310*4882a593Smuzhiyun <&wdt4_ick>, <&wdt4_fck>, <&mspro_ick>, <&mspro_fck>, 311*4882a593Smuzhiyun <&fac_ick>, <&fac_fck>, <&hdq_ick>, <&hdq_fck>, 312*4882a593Smuzhiyun <&i2c1_ick>, <&i2chs1_fck>, <&i2c2_ick>, <&i2chs2_fck>, 313*4882a593Smuzhiyun <&des_ick>, <&sha_ick>, <&rng_ick>, <&aes_ick>, 314*4882a593Smuzhiyun <&pka_ick>, <&mmchs1_ick>, <&mmchs1_fck>, 315*4882a593Smuzhiyun <&mmchs2_ick>, <&mmchs2_fck>, <&gpio5_ick>, 316*4882a593Smuzhiyun <&gpio5_fck>, <&mdm_intc_ick>, <&mmchsdb1_fck>, 317*4882a593Smuzhiyun <&mmchsdb2_fck>; 318*4882a593Smuzhiyun }; 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun mdm_clkdm: mdm_clkdm { 321*4882a593Smuzhiyun compatible = "ti,clockdomain"; 322*4882a593Smuzhiyun clocks = <&mdm_osc_ck>; 323*4882a593Smuzhiyun }; 324*4882a593Smuzhiyun}; 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun&func_96m_ck { 327*4882a593Smuzhiyun compatible = "ti,mux-clock"; 328*4882a593Smuzhiyun clocks = <&apll96_ck>, <&alt_ck>; 329*4882a593Smuzhiyun ti,bit-shift = <4>; 330*4882a593Smuzhiyun reg = <0x0540>; 331*4882a593Smuzhiyun}; 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun&dsp_div_fck { 334*4882a593Smuzhiyun ti,max-div = <4>; 335*4882a593Smuzhiyun ti,index-starts-at-one; 336*4882a593Smuzhiyun}; 337*4882a593Smuzhiyun 338*4882a593Smuzhiyun&ssi_ssr_sst_div_fck { 339*4882a593Smuzhiyun ti,max-div = <5>; 340*4882a593Smuzhiyun ti,index-starts-at-one; 341*4882a593Smuzhiyun}; 342