1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree Source for AM43xx clock data 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2013 Texas Instruments, Inc. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun&scm_clocks { 8*4882a593Smuzhiyun sys_clkin_ck: sys_clkin_ck@40 { 9*4882a593Smuzhiyun #clock-cells = <0>; 10*4882a593Smuzhiyun compatible = "ti,mux-clock"; 11*4882a593Smuzhiyun clocks = <&sysboot_freq_sel_ck>, <&crystal_freq_sel_ck>; 12*4882a593Smuzhiyun ti,bit-shift = <31>; 13*4882a593Smuzhiyun reg = <0x0040>; 14*4882a593Smuzhiyun }; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun crystal_freq_sel_ck: crystal_freq_sel_ck@40 { 17*4882a593Smuzhiyun #clock-cells = <0>; 18*4882a593Smuzhiyun compatible = "ti,mux-clock"; 19*4882a593Smuzhiyun clocks = <&virt_19200000_ck>, <&virt_24000000_ck>, <&virt_25000000_ck>, <&virt_26000000_ck>; 20*4882a593Smuzhiyun ti,bit-shift = <29>; 21*4882a593Smuzhiyun reg = <0x0040>; 22*4882a593Smuzhiyun }; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun sysboot_freq_sel_ck: sysboot_freq_sel_ck@44e10040 { 25*4882a593Smuzhiyun #clock-cells = <0>; 26*4882a593Smuzhiyun compatible = "ti,mux-clock"; 27*4882a593Smuzhiyun clocks = <&virt_19200000_ck>, <&virt_24000000_ck>, <&virt_25000000_ck>, <&virt_26000000_ck>; 28*4882a593Smuzhiyun ti,bit-shift = <22>; 29*4882a593Smuzhiyun reg = <0x0040>; 30*4882a593Smuzhiyun }; 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun adc_tsc_fck: adc_tsc_fck { 33*4882a593Smuzhiyun #clock-cells = <0>; 34*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 35*4882a593Smuzhiyun clocks = <&sys_clkin_ck>; 36*4882a593Smuzhiyun clock-mult = <1>; 37*4882a593Smuzhiyun clock-div = <1>; 38*4882a593Smuzhiyun }; 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun dcan0_fck: dcan0_fck { 41*4882a593Smuzhiyun #clock-cells = <0>; 42*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 43*4882a593Smuzhiyun clocks = <&sys_clkin_ck>; 44*4882a593Smuzhiyun clock-mult = <1>; 45*4882a593Smuzhiyun clock-div = <1>; 46*4882a593Smuzhiyun }; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun dcan1_fck: dcan1_fck { 49*4882a593Smuzhiyun #clock-cells = <0>; 50*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 51*4882a593Smuzhiyun clocks = <&sys_clkin_ck>; 52*4882a593Smuzhiyun clock-mult = <1>; 53*4882a593Smuzhiyun clock-div = <1>; 54*4882a593Smuzhiyun }; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun mcasp0_fck: mcasp0_fck { 57*4882a593Smuzhiyun #clock-cells = <0>; 58*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 59*4882a593Smuzhiyun clocks = <&sys_clkin_ck>; 60*4882a593Smuzhiyun clock-mult = <1>; 61*4882a593Smuzhiyun clock-div = <1>; 62*4882a593Smuzhiyun }; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun mcasp1_fck: mcasp1_fck { 65*4882a593Smuzhiyun #clock-cells = <0>; 66*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 67*4882a593Smuzhiyun clocks = <&sys_clkin_ck>; 68*4882a593Smuzhiyun clock-mult = <1>; 69*4882a593Smuzhiyun clock-div = <1>; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun smartreflex0_fck: smartreflex0_fck { 73*4882a593Smuzhiyun #clock-cells = <0>; 74*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 75*4882a593Smuzhiyun clocks = <&sys_clkin_ck>; 76*4882a593Smuzhiyun clock-mult = <1>; 77*4882a593Smuzhiyun clock-div = <1>; 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun smartreflex1_fck: smartreflex1_fck { 81*4882a593Smuzhiyun #clock-cells = <0>; 82*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 83*4882a593Smuzhiyun clocks = <&sys_clkin_ck>; 84*4882a593Smuzhiyun clock-mult = <1>; 85*4882a593Smuzhiyun clock-div = <1>; 86*4882a593Smuzhiyun }; 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun sha0_fck: sha0_fck { 89*4882a593Smuzhiyun #clock-cells = <0>; 90*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 91*4882a593Smuzhiyun clocks = <&sys_clkin_ck>; 92*4882a593Smuzhiyun clock-mult = <1>; 93*4882a593Smuzhiyun clock-div = <1>; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun aes0_fck: aes0_fck { 97*4882a593Smuzhiyun #clock-cells = <0>; 98*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 99*4882a593Smuzhiyun clocks = <&sys_clkin_ck>; 100*4882a593Smuzhiyun clock-mult = <1>; 101*4882a593Smuzhiyun clock-div = <1>; 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun rng_fck: rng_fck { 105*4882a593Smuzhiyun #clock-cells = <0>; 106*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 107*4882a593Smuzhiyun clocks = <&sys_clkin_ck>; 108*4882a593Smuzhiyun clock-mult = <1>; 109*4882a593Smuzhiyun clock-div = <1>; 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun ehrpwm0_tbclk: ehrpwm0_tbclk@664 { 113*4882a593Smuzhiyun #clock-cells = <0>; 114*4882a593Smuzhiyun compatible = "ti,gate-clock"; 115*4882a593Smuzhiyun clocks = <&l4ls_gclk>; 116*4882a593Smuzhiyun ti,bit-shift = <0>; 117*4882a593Smuzhiyun reg = <0x0664>; 118*4882a593Smuzhiyun }; 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun ehrpwm1_tbclk: ehrpwm1_tbclk@664 { 121*4882a593Smuzhiyun #clock-cells = <0>; 122*4882a593Smuzhiyun compatible = "ti,gate-clock"; 123*4882a593Smuzhiyun clocks = <&l4ls_gclk>; 124*4882a593Smuzhiyun ti,bit-shift = <1>; 125*4882a593Smuzhiyun reg = <0x0664>; 126*4882a593Smuzhiyun }; 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun ehrpwm2_tbclk: ehrpwm2_tbclk@664 { 129*4882a593Smuzhiyun #clock-cells = <0>; 130*4882a593Smuzhiyun compatible = "ti,gate-clock"; 131*4882a593Smuzhiyun clocks = <&l4ls_gclk>; 132*4882a593Smuzhiyun ti,bit-shift = <2>; 133*4882a593Smuzhiyun reg = <0x0664>; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun ehrpwm3_tbclk: ehrpwm3_tbclk@664 { 137*4882a593Smuzhiyun #clock-cells = <0>; 138*4882a593Smuzhiyun compatible = "ti,gate-clock"; 139*4882a593Smuzhiyun clocks = <&l4ls_gclk>; 140*4882a593Smuzhiyun ti,bit-shift = <4>; 141*4882a593Smuzhiyun reg = <0x0664>; 142*4882a593Smuzhiyun }; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun ehrpwm4_tbclk: ehrpwm4_tbclk@664 { 145*4882a593Smuzhiyun #clock-cells = <0>; 146*4882a593Smuzhiyun compatible = "ti,gate-clock"; 147*4882a593Smuzhiyun clocks = <&l4ls_gclk>; 148*4882a593Smuzhiyun ti,bit-shift = <5>; 149*4882a593Smuzhiyun reg = <0x0664>; 150*4882a593Smuzhiyun }; 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun ehrpwm5_tbclk: ehrpwm5_tbclk@664 { 153*4882a593Smuzhiyun #clock-cells = <0>; 154*4882a593Smuzhiyun compatible = "ti,gate-clock"; 155*4882a593Smuzhiyun clocks = <&l4ls_gclk>; 156*4882a593Smuzhiyun ti,bit-shift = <6>; 157*4882a593Smuzhiyun reg = <0x0664>; 158*4882a593Smuzhiyun }; 159*4882a593Smuzhiyun}; 160*4882a593Smuzhiyun&prcm_clocks { 161*4882a593Smuzhiyun clk_32768_ck: clk_32768_ck { 162*4882a593Smuzhiyun #clock-cells = <0>; 163*4882a593Smuzhiyun compatible = "fixed-clock"; 164*4882a593Smuzhiyun clock-frequency = <32768>; 165*4882a593Smuzhiyun }; 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun clk_rc32k_ck: clk_rc32k_ck { 168*4882a593Smuzhiyun #clock-cells = <0>; 169*4882a593Smuzhiyun compatible = "fixed-clock"; 170*4882a593Smuzhiyun clock-frequency = <32768>; 171*4882a593Smuzhiyun }; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun virt_19200000_ck: virt_19200000_ck { 174*4882a593Smuzhiyun #clock-cells = <0>; 175*4882a593Smuzhiyun compatible = "fixed-clock"; 176*4882a593Smuzhiyun clock-frequency = <19200000>; 177*4882a593Smuzhiyun }; 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun virt_24000000_ck: virt_24000000_ck { 180*4882a593Smuzhiyun #clock-cells = <0>; 181*4882a593Smuzhiyun compatible = "fixed-clock"; 182*4882a593Smuzhiyun clock-frequency = <24000000>; 183*4882a593Smuzhiyun }; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun virt_25000000_ck: virt_25000000_ck { 186*4882a593Smuzhiyun #clock-cells = <0>; 187*4882a593Smuzhiyun compatible = "fixed-clock"; 188*4882a593Smuzhiyun clock-frequency = <25000000>; 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun virt_26000000_ck: virt_26000000_ck { 192*4882a593Smuzhiyun #clock-cells = <0>; 193*4882a593Smuzhiyun compatible = "fixed-clock"; 194*4882a593Smuzhiyun clock-frequency = <26000000>; 195*4882a593Smuzhiyun }; 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun tclkin_ck: tclkin_ck { 198*4882a593Smuzhiyun #clock-cells = <0>; 199*4882a593Smuzhiyun compatible = "fixed-clock"; 200*4882a593Smuzhiyun clock-frequency = <26000000>; 201*4882a593Smuzhiyun }; 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun dpll_core_ck: dpll_core_ck@2d20 { 204*4882a593Smuzhiyun #clock-cells = <0>; 205*4882a593Smuzhiyun compatible = "ti,am3-dpll-core-clock"; 206*4882a593Smuzhiyun clocks = <&sys_clkin_ck>, <&sys_clkin_ck>; 207*4882a593Smuzhiyun reg = <0x2d20>, <0x2d24>, <0x2d2c>; 208*4882a593Smuzhiyun }; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun dpll_core_x2_ck: dpll_core_x2_ck { 211*4882a593Smuzhiyun #clock-cells = <0>; 212*4882a593Smuzhiyun compatible = "ti,am3-dpll-x2-clock"; 213*4882a593Smuzhiyun clocks = <&dpll_core_ck>; 214*4882a593Smuzhiyun }; 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun dpll_core_m4_ck: dpll_core_m4_ck@2d38 { 217*4882a593Smuzhiyun #clock-cells = <0>; 218*4882a593Smuzhiyun compatible = "ti,divider-clock"; 219*4882a593Smuzhiyun clocks = <&dpll_core_x2_ck>; 220*4882a593Smuzhiyun ti,max-div = <31>; 221*4882a593Smuzhiyun ti,autoidle-shift = <8>; 222*4882a593Smuzhiyun reg = <0x2d38>; 223*4882a593Smuzhiyun ti,index-starts-at-one; 224*4882a593Smuzhiyun ti,invert-autoidle-bit; 225*4882a593Smuzhiyun }; 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun dpll_core_m5_ck: dpll_core_m5_ck@2d3c { 228*4882a593Smuzhiyun #clock-cells = <0>; 229*4882a593Smuzhiyun compatible = "ti,divider-clock"; 230*4882a593Smuzhiyun clocks = <&dpll_core_x2_ck>; 231*4882a593Smuzhiyun ti,max-div = <31>; 232*4882a593Smuzhiyun ti,autoidle-shift = <8>; 233*4882a593Smuzhiyun reg = <0x2d3c>; 234*4882a593Smuzhiyun ti,index-starts-at-one; 235*4882a593Smuzhiyun ti,invert-autoidle-bit; 236*4882a593Smuzhiyun }; 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun dpll_core_m6_ck: dpll_core_m6_ck@2d40 { 239*4882a593Smuzhiyun #clock-cells = <0>; 240*4882a593Smuzhiyun compatible = "ti,divider-clock"; 241*4882a593Smuzhiyun clocks = <&dpll_core_x2_ck>; 242*4882a593Smuzhiyun ti,max-div = <31>; 243*4882a593Smuzhiyun ti,autoidle-shift = <8>; 244*4882a593Smuzhiyun reg = <0x2d40>; 245*4882a593Smuzhiyun ti,index-starts-at-one; 246*4882a593Smuzhiyun ti,invert-autoidle-bit; 247*4882a593Smuzhiyun }; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun dpll_mpu_ck: dpll_mpu_ck@2d60 { 250*4882a593Smuzhiyun #clock-cells = <0>; 251*4882a593Smuzhiyun compatible = "ti,am3-dpll-clock"; 252*4882a593Smuzhiyun clocks = <&sys_clkin_ck>, <&sys_clkin_ck>; 253*4882a593Smuzhiyun reg = <0x2d60>, <0x2d64>, <0x2d6c>; 254*4882a593Smuzhiyun }; 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun dpll_mpu_m2_ck: dpll_mpu_m2_ck@2d70 { 257*4882a593Smuzhiyun #clock-cells = <0>; 258*4882a593Smuzhiyun compatible = "ti,divider-clock"; 259*4882a593Smuzhiyun clocks = <&dpll_mpu_ck>; 260*4882a593Smuzhiyun ti,max-div = <31>; 261*4882a593Smuzhiyun ti,autoidle-shift = <8>; 262*4882a593Smuzhiyun reg = <0x2d70>; 263*4882a593Smuzhiyun ti,index-starts-at-one; 264*4882a593Smuzhiyun ti,invert-autoidle-bit; 265*4882a593Smuzhiyun }; 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun mpu_periphclk: mpu_periphclk { 268*4882a593Smuzhiyun #clock-cells = <0>; 269*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 270*4882a593Smuzhiyun clocks = <&dpll_mpu_m2_ck>; 271*4882a593Smuzhiyun clock-mult = <1>; 272*4882a593Smuzhiyun clock-div = <2>; 273*4882a593Smuzhiyun }; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun dpll_ddr_ck: dpll_ddr_ck@2da0 { 276*4882a593Smuzhiyun #clock-cells = <0>; 277*4882a593Smuzhiyun compatible = "ti,am3-dpll-clock"; 278*4882a593Smuzhiyun clocks = <&sys_clkin_ck>, <&sys_clkin_ck>; 279*4882a593Smuzhiyun reg = <0x2da0>, <0x2da4>, <0x2dac>; 280*4882a593Smuzhiyun }; 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun dpll_ddr_m2_ck: dpll_ddr_m2_ck@2db0 { 283*4882a593Smuzhiyun #clock-cells = <0>; 284*4882a593Smuzhiyun compatible = "ti,divider-clock"; 285*4882a593Smuzhiyun clocks = <&dpll_ddr_ck>; 286*4882a593Smuzhiyun ti,max-div = <31>; 287*4882a593Smuzhiyun ti,autoidle-shift = <8>; 288*4882a593Smuzhiyun reg = <0x2db0>; 289*4882a593Smuzhiyun ti,index-starts-at-one; 290*4882a593Smuzhiyun ti,invert-autoidle-bit; 291*4882a593Smuzhiyun }; 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun dpll_disp_ck: dpll_disp_ck@2e20 { 294*4882a593Smuzhiyun #clock-cells = <0>; 295*4882a593Smuzhiyun compatible = "ti,am3-dpll-clock"; 296*4882a593Smuzhiyun clocks = <&sys_clkin_ck>, <&sys_clkin_ck>; 297*4882a593Smuzhiyun reg = <0x2e20>, <0x2e24>, <0x2e2c>; 298*4882a593Smuzhiyun }; 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun dpll_disp_m2_ck: dpll_disp_m2_ck@2e30 { 301*4882a593Smuzhiyun #clock-cells = <0>; 302*4882a593Smuzhiyun compatible = "ti,divider-clock"; 303*4882a593Smuzhiyun clocks = <&dpll_disp_ck>; 304*4882a593Smuzhiyun ti,max-div = <31>; 305*4882a593Smuzhiyun ti,autoidle-shift = <8>; 306*4882a593Smuzhiyun reg = <0x2e30>; 307*4882a593Smuzhiyun ti,index-starts-at-one; 308*4882a593Smuzhiyun ti,invert-autoidle-bit; 309*4882a593Smuzhiyun ti,set-rate-parent; 310*4882a593Smuzhiyun }; 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun dpll_per_ck: dpll_per_ck@2de0 { 313*4882a593Smuzhiyun #clock-cells = <0>; 314*4882a593Smuzhiyun compatible = "ti,am3-dpll-j-type-clock"; 315*4882a593Smuzhiyun clocks = <&sys_clkin_ck>, <&sys_clkin_ck>; 316*4882a593Smuzhiyun reg = <0x2de0>, <0x2de4>, <0x2dec>; 317*4882a593Smuzhiyun }; 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun dpll_per_m2_ck: dpll_per_m2_ck@2df0 { 320*4882a593Smuzhiyun #clock-cells = <0>; 321*4882a593Smuzhiyun compatible = "ti,divider-clock"; 322*4882a593Smuzhiyun clocks = <&dpll_per_ck>; 323*4882a593Smuzhiyun ti,max-div = <127>; 324*4882a593Smuzhiyun ti,autoidle-shift = <8>; 325*4882a593Smuzhiyun reg = <0x2df0>; 326*4882a593Smuzhiyun ti,index-starts-at-one; 327*4882a593Smuzhiyun ti,invert-autoidle-bit; 328*4882a593Smuzhiyun }; 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun dpll_per_m2_div4_wkupdm_ck: dpll_per_m2_div4_wkupdm_ck { 331*4882a593Smuzhiyun #clock-cells = <0>; 332*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 333*4882a593Smuzhiyun clocks = <&dpll_per_m2_ck>; 334*4882a593Smuzhiyun clock-mult = <1>; 335*4882a593Smuzhiyun clock-div = <4>; 336*4882a593Smuzhiyun }; 337*4882a593Smuzhiyun 338*4882a593Smuzhiyun dpll_per_m2_div4_ck: dpll_per_m2_div4_ck { 339*4882a593Smuzhiyun #clock-cells = <0>; 340*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 341*4882a593Smuzhiyun clocks = <&dpll_per_m2_ck>; 342*4882a593Smuzhiyun clock-mult = <1>; 343*4882a593Smuzhiyun clock-div = <4>; 344*4882a593Smuzhiyun }; 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun clk_24mhz: clk_24mhz { 347*4882a593Smuzhiyun #clock-cells = <0>; 348*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 349*4882a593Smuzhiyun clocks = <&dpll_per_m2_ck>; 350*4882a593Smuzhiyun clock-mult = <1>; 351*4882a593Smuzhiyun clock-div = <8>; 352*4882a593Smuzhiyun }; 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun clkdiv32k_ck: clkdiv32k_ck { 355*4882a593Smuzhiyun #clock-cells = <0>; 356*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 357*4882a593Smuzhiyun clocks = <&clk_24mhz>; 358*4882a593Smuzhiyun clock-mult = <1>; 359*4882a593Smuzhiyun clock-div = <732>; 360*4882a593Smuzhiyun }; 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun clkdiv32k_ick: clkdiv32k_ick@2a38 { 363*4882a593Smuzhiyun #clock-cells = <0>; 364*4882a593Smuzhiyun compatible = "ti,gate-clock"; 365*4882a593Smuzhiyun clocks = <&clkdiv32k_ck>; 366*4882a593Smuzhiyun ti,bit-shift = <8>; 367*4882a593Smuzhiyun reg = <0x2a38>; 368*4882a593Smuzhiyun }; 369*4882a593Smuzhiyun 370*4882a593Smuzhiyun sysclk_div: sysclk_div { 371*4882a593Smuzhiyun #clock-cells = <0>; 372*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 373*4882a593Smuzhiyun clocks = <&dpll_core_m4_ck>; 374*4882a593Smuzhiyun clock-mult = <1>; 375*4882a593Smuzhiyun clock-div = <1>; 376*4882a593Smuzhiyun }; 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun pruss_ocp_gclk: pruss_ocp_gclk@4248 { 379*4882a593Smuzhiyun #clock-cells = <0>; 380*4882a593Smuzhiyun compatible = "ti,mux-clock"; 381*4882a593Smuzhiyun clocks = <&sysclk_div>, <&dpll_disp_m2_ck>; 382*4882a593Smuzhiyun reg = <0x4248>; 383*4882a593Smuzhiyun }; 384*4882a593Smuzhiyun 385*4882a593Smuzhiyun clk_32k_tpm_ck: clk_32k_tpm_ck { 386*4882a593Smuzhiyun #clock-cells = <0>; 387*4882a593Smuzhiyun compatible = "fixed-clock"; 388*4882a593Smuzhiyun clock-frequency = <32768>; 389*4882a593Smuzhiyun }; 390*4882a593Smuzhiyun 391*4882a593Smuzhiyun timer1_fck: timer1_fck@4200 { 392*4882a593Smuzhiyun #clock-cells = <0>; 393*4882a593Smuzhiyun compatible = "ti,mux-clock"; 394*4882a593Smuzhiyun clocks = <&sys_clkin_ck>, <&clkdiv32k_ick>, <&tclkin_ck>, <&clk_rc32k_ck>, <&clk_32768_ck>, <&clk_32k_tpm_ck>; 395*4882a593Smuzhiyun reg = <0x4200>; 396*4882a593Smuzhiyun }; 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun timer2_fck: timer2_fck@4204 { 399*4882a593Smuzhiyun #clock-cells = <0>; 400*4882a593Smuzhiyun compatible = "ti,mux-clock"; 401*4882a593Smuzhiyun clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>; 402*4882a593Smuzhiyun reg = <0x4204>; 403*4882a593Smuzhiyun }; 404*4882a593Smuzhiyun 405*4882a593Smuzhiyun timer3_fck: timer3_fck@4208 { 406*4882a593Smuzhiyun #clock-cells = <0>; 407*4882a593Smuzhiyun compatible = "ti,mux-clock"; 408*4882a593Smuzhiyun clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>; 409*4882a593Smuzhiyun reg = <0x4208>; 410*4882a593Smuzhiyun }; 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun timer4_fck: timer4_fck@420c { 413*4882a593Smuzhiyun #clock-cells = <0>; 414*4882a593Smuzhiyun compatible = "ti,mux-clock"; 415*4882a593Smuzhiyun clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>; 416*4882a593Smuzhiyun reg = <0x420c>; 417*4882a593Smuzhiyun }; 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun timer5_fck: timer5_fck@4210 { 420*4882a593Smuzhiyun #clock-cells = <0>; 421*4882a593Smuzhiyun compatible = "ti,mux-clock"; 422*4882a593Smuzhiyun clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>; 423*4882a593Smuzhiyun reg = <0x4210>; 424*4882a593Smuzhiyun }; 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun timer6_fck: timer6_fck@4214 { 427*4882a593Smuzhiyun #clock-cells = <0>; 428*4882a593Smuzhiyun compatible = "ti,mux-clock"; 429*4882a593Smuzhiyun clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>; 430*4882a593Smuzhiyun reg = <0x4214>; 431*4882a593Smuzhiyun }; 432*4882a593Smuzhiyun 433*4882a593Smuzhiyun timer7_fck: timer7_fck@4218 { 434*4882a593Smuzhiyun #clock-cells = <0>; 435*4882a593Smuzhiyun compatible = "ti,mux-clock"; 436*4882a593Smuzhiyun clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>; 437*4882a593Smuzhiyun reg = <0x4218>; 438*4882a593Smuzhiyun }; 439*4882a593Smuzhiyun 440*4882a593Smuzhiyun wdt1_fck: wdt1_fck@422c { 441*4882a593Smuzhiyun #clock-cells = <0>; 442*4882a593Smuzhiyun compatible = "ti,mux-clock"; 443*4882a593Smuzhiyun clocks = <&clk_rc32k_ck>, <&clkdiv32k_ick>; 444*4882a593Smuzhiyun reg = <0x422c>; 445*4882a593Smuzhiyun }; 446*4882a593Smuzhiyun 447*4882a593Smuzhiyun l3_gclk: l3_gclk { 448*4882a593Smuzhiyun #clock-cells = <0>; 449*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 450*4882a593Smuzhiyun clocks = <&dpll_core_m4_ck>; 451*4882a593Smuzhiyun clock-mult = <1>; 452*4882a593Smuzhiyun clock-div = <1>; 453*4882a593Smuzhiyun }; 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun dpll_core_m4_div2_ck: dpll_core_m4_div2_ck { 456*4882a593Smuzhiyun #clock-cells = <0>; 457*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 458*4882a593Smuzhiyun clocks = <&sysclk_div>; 459*4882a593Smuzhiyun clock-mult = <1>; 460*4882a593Smuzhiyun clock-div = <2>; 461*4882a593Smuzhiyun }; 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun l4hs_gclk: l4hs_gclk { 464*4882a593Smuzhiyun #clock-cells = <0>; 465*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 466*4882a593Smuzhiyun clocks = <&dpll_core_m4_ck>; 467*4882a593Smuzhiyun clock-mult = <1>; 468*4882a593Smuzhiyun clock-div = <1>; 469*4882a593Smuzhiyun }; 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun l3s_gclk: l3s_gclk { 472*4882a593Smuzhiyun #clock-cells = <0>; 473*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 474*4882a593Smuzhiyun clocks = <&dpll_core_m4_div2_ck>; 475*4882a593Smuzhiyun clock-mult = <1>; 476*4882a593Smuzhiyun clock-div = <1>; 477*4882a593Smuzhiyun }; 478*4882a593Smuzhiyun 479*4882a593Smuzhiyun l4ls_gclk: l4ls_gclk { 480*4882a593Smuzhiyun #clock-cells = <0>; 481*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 482*4882a593Smuzhiyun clocks = <&dpll_core_m4_div2_ck>; 483*4882a593Smuzhiyun clock-mult = <1>; 484*4882a593Smuzhiyun clock-div = <1>; 485*4882a593Smuzhiyun }; 486*4882a593Smuzhiyun 487*4882a593Smuzhiyun cpsw_125mhz_gclk: cpsw_125mhz_gclk { 488*4882a593Smuzhiyun #clock-cells = <0>; 489*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 490*4882a593Smuzhiyun clocks = <&dpll_core_m5_ck>; 491*4882a593Smuzhiyun clock-mult = <1>; 492*4882a593Smuzhiyun clock-div = <2>; 493*4882a593Smuzhiyun }; 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun cpsw_cpts_rft_clk: cpsw_cpts_rft_clk@4238 { 496*4882a593Smuzhiyun #clock-cells = <0>; 497*4882a593Smuzhiyun compatible = "ti,mux-clock"; 498*4882a593Smuzhiyun clocks = <&sysclk_div>, <&dpll_core_m5_ck>, <&dpll_disp_m2_ck>; 499*4882a593Smuzhiyun reg = <0x4238>; 500*4882a593Smuzhiyun }; 501*4882a593Smuzhiyun 502*4882a593Smuzhiyun dpll_clksel_mac_clk: dpll_clksel_mac_clk@4234 { 503*4882a593Smuzhiyun #clock-cells = <0>; 504*4882a593Smuzhiyun compatible = "ti,divider-clock"; 505*4882a593Smuzhiyun clocks = <&dpll_core_m5_ck>; 506*4882a593Smuzhiyun reg = <0x4234>; 507*4882a593Smuzhiyun ti,bit-shift = <2>; 508*4882a593Smuzhiyun ti,dividers = <2>, <5>; 509*4882a593Smuzhiyun }; 510*4882a593Smuzhiyun 511*4882a593Smuzhiyun clk_32k_mosc_ck: clk_32k_mosc_ck { 512*4882a593Smuzhiyun #clock-cells = <0>; 513*4882a593Smuzhiyun compatible = "fixed-clock"; 514*4882a593Smuzhiyun clock-frequency = <32768>; 515*4882a593Smuzhiyun }; 516*4882a593Smuzhiyun 517*4882a593Smuzhiyun gpio0_dbclk_mux_ck: gpio0_dbclk_mux_ck@4240 { 518*4882a593Smuzhiyun #clock-cells = <0>; 519*4882a593Smuzhiyun compatible = "ti,mux-clock"; 520*4882a593Smuzhiyun clocks = <&clk_rc32k_ck>, <&clk_32768_ck>, <&clkdiv32k_ick>, <&clk_32k_mosc_ck>, <&clk_32k_tpm_ck>; 521*4882a593Smuzhiyun reg = <0x4240>; 522*4882a593Smuzhiyun }; 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun mmc_clk: mmc_clk { 525*4882a593Smuzhiyun #clock-cells = <0>; 526*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 527*4882a593Smuzhiyun clocks = <&dpll_per_m2_ck>; 528*4882a593Smuzhiyun clock-mult = <1>; 529*4882a593Smuzhiyun clock-div = <2>; 530*4882a593Smuzhiyun }; 531*4882a593Smuzhiyun 532*4882a593Smuzhiyun gfx_fclk_clksel_ck: gfx_fclk_clksel_ck@423c { 533*4882a593Smuzhiyun #clock-cells = <0>; 534*4882a593Smuzhiyun compatible = "ti,mux-clock"; 535*4882a593Smuzhiyun clocks = <&sysclk_div>, <&dpll_per_m2_ck>; 536*4882a593Smuzhiyun ti,bit-shift = <1>; 537*4882a593Smuzhiyun reg = <0x423c>; 538*4882a593Smuzhiyun }; 539*4882a593Smuzhiyun 540*4882a593Smuzhiyun gfx_fck_div_ck: gfx_fck_div_ck@423c { 541*4882a593Smuzhiyun #clock-cells = <0>; 542*4882a593Smuzhiyun compatible = "ti,divider-clock"; 543*4882a593Smuzhiyun clocks = <&gfx_fclk_clksel_ck>; 544*4882a593Smuzhiyun reg = <0x423c>; 545*4882a593Smuzhiyun ti,max-div = <2>; 546*4882a593Smuzhiyun }; 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun disp_clk: disp_clk@4244 { 549*4882a593Smuzhiyun #clock-cells = <0>; 550*4882a593Smuzhiyun compatible = "ti,mux-clock"; 551*4882a593Smuzhiyun clocks = <&dpll_disp_m2_ck>, <&dpll_core_m5_ck>, <&dpll_per_m2_ck>; 552*4882a593Smuzhiyun reg = <0x4244>; 553*4882a593Smuzhiyun ti,set-rate-parent; 554*4882a593Smuzhiyun }; 555*4882a593Smuzhiyun 556*4882a593Smuzhiyun dpll_extdev_ck: dpll_extdev_ck@2e60 { 557*4882a593Smuzhiyun #clock-cells = <0>; 558*4882a593Smuzhiyun compatible = "ti,am3-dpll-clock"; 559*4882a593Smuzhiyun clocks = <&sys_clkin_ck>, <&sys_clkin_ck>; 560*4882a593Smuzhiyun reg = <0x2e60>, <0x2e64>, <0x2e6c>; 561*4882a593Smuzhiyun }; 562*4882a593Smuzhiyun 563*4882a593Smuzhiyun dpll_extdev_m2_ck: dpll_extdev_m2_ck@2e70 { 564*4882a593Smuzhiyun #clock-cells = <0>; 565*4882a593Smuzhiyun compatible = "ti,divider-clock"; 566*4882a593Smuzhiyun clocks = <&dpll_extdev_ck>; 567*4882a593Smuzhiyun ti,max-div = <127>; 568*4882a593Smuzhiyun ti,autoidle-shift = <8>; 569*4882a593Smuzhiyun reg = <0x2e70>; 570*4882a593Smuzhiyun ti,index-starts-at-one; 571*4882a593Smuzhiyun ti,invert-autoidle-bit; 572*4882a593Smuzhiyun }; 573*4882a593Smuzhiyun 574*4882a593Smuzhiyun mux_synctimer32k_ck: mux_synctimer32k_ck@4230 { 575*4882a593Smuzhiyun #clock-cells = <0>; 576*4882a593Smuzhiyun compatible = "ti,mux-clock"; 577*4882a593Smuzhiyun clocks = <&clk_32768_ck>, <&clk_32k_tpm_ck>, <&clkdiv32k_ick>; 578*4882a593Smuzhiyun reg = <0x4230>; 579*4882a593Smuzhiyun }; 580*4882a593Smuzhiyun 581*4882a593Smuzhiyun timer8_fck: timer8_fck@421c { 582*4882a593Smuzhiyun #clock-cells = <0>; 583*4882a593Smuzhiyun compatible = "ti,mux-clock"; 584*4882a593Smuzhiyun clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>, <&clk_32k_tpm_ck>; 585*4882a593Smuzhiyun reg = <0x421c>; 586*4882a593Smuzhiyun }; 587*4882a593Smuzhiyun 588*4882a593Smuzhiyun timer9_fck: timer9_fck@4220 { 589*4882a593Smuzhiyun #clock-cells = <0>; 590*4882a593Smuzhiyun compatible = "ti,mux-clock"; 591*4882a593Smuzhiyun clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>, <&clk_32k_tpm_ck>; 592*4882a593Smuzhiyun reg = <0x4220>; 593*4882a593Smuzhiyun }; 594*4882a593Smuzhiyun 595*4882a593Smuzhiyun timer10_fck: timer10_fck@4224 { 596*4882a593Smuzhiyun #clock-cells = <0>; 597*4882a593Smuzhiyun compatible = "ti,mux-clock"; 598*4882a593Smuzhiyun clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>, <&clk_32k_tpm_ck>; 599*4882a593Smuzhiyun reg = <0x4224>; 600*4882a593Smuzhiyun }; 601*4882a593Smuzhiyun 602*4882a593Smuzhiyun timer11_fck: timer11_fck@4228 { 603*4882a593Smuzhiyun #clock-cells = <0>; 604*4882a593Smuzhiyun compatible = "ti,mux-clock"; 605*4882a593Smuzhiyun clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clkdiv32k_ick>, <&clk_32k_tpm_ck>; 606*4882a593Smuzhiyun reg = <0x4228>; 607*4882a593Smuzhiyun }; 608*4882a593Smuzhiyun 609*4882a593Smuzhiyun cpsw_50m_clkdiv: cpsw_50m_clkdiv { 610*4882a593Smuzhiyun #clock-cells = <0>; 611*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 612*4882a593Smuzhiyun clocks = <&dpll_core_m5_ck>; 613*4882a593Smuzhiyun clock-mult = <1>; 614*4882a593Smuzhiyun clock-div = <1>; 615*4882a593Smuzhiyun }; 616*4882a593Smuzhiyun 617*4882a593Smuzhiyun cpsw_5m_clkdiv: cpsw_5m_clkdiv { 618*4882a593Smuzhiyun #clock-cells = <0>; 619*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 620*4882a593Smuzhiyun clocks = <&cpsw_50m_clkdiv>; 621*4882a593Smuzhiyun clock-mult = <1>; 622*4882a593Smuzhiyun clock-div = <10>; 623*4882a593Smuzhiyun }; 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun dpll_ddr_x2_ck: dpll_ddr_x2_ck { 626*4882a593Smuzhiyun #clock-cells = <0>; 627*4882a593Smuzhiyun compatible = "ti,am3-dpll-x2-clock"; 628*4882a593Smuzhiyun clocks = <&dpll_ddr_ck>; 629*4882a593Smuzhiyun }; 630*4882a593Smuzhiyun 631*4882a593Smuzhiyun dpll_ddr_m4_ck: dpll_ddr_m4_ck@2db8 { 632*4882a593Smuzhiyun #clock-cells = <0>; 633*4882a593Smuzhiyun compatible = "ti,divider-clock"; 634*4882a593Smuzhiyun clocks = <&dpll_ddr_x2_ck>; 635*4882a593Smuzhiyun ti,max-div = <31>; 636*4882a593Smuzhiyun ti,autoidle-shift = <8>; 637*4882a593Smuzhiyun reg = <0x2db8>; 638*4882a593Smuzhiyun ti,index-starts-at-one; 639*4882a593Smuzhiyun ti,invert-autoidle-bit; 640*4882a593Smuzhiyun }; 641*4882a593Smuzhiyun 642*4882a593Smuzhiyun dpll_per_clkdcoldo: dpll_per_clkdcoldo@2e14 { 643*4882a593Smuzhiyun #clock-cells = <0>; 644*4882a593Smuzhiyun compatible = "ti,fixed-factor-clock"; 645*4882a593Smuzhiyun clocks = <&dpll_per_ck>; 646*4882a593Smuzhiyun ti,clock-mult = <1>; 647*4882a593Smuzhiyun ti,clock-div = <1>; 648*4882a593Smuzhiyun ti,autoidle-shift = <8>; 649*4882a593Smuzhiyun reg = <0x2e14>; 650*4882a593Smuzhiyun ti,invert-autoidle-bit; 651*4882a593Smuzhiyun }; 652*4882a593Smuzhiyun 653*4882a593Smuzhiyun dll_aging_clk_div: dll_aging_clk_div@4250 { 654*4882a593Smuzhiyun #clock-cells = <0>; 655*4882a593Smuzhiyun compatible = "ti,divider-clock"; 656*4882a593Smuzhiyun clocks = <&sys_clkin_ck>; 657*4882a593Smuzhiyun reg = <0x4250>; 658*4882a593Smuzhiyun ti,dividers = <8>, <16>, <32>; 659*4882a593Smuzhiyun }; 660*4882a593Smuzhiyun 661*4882a593Smuzhiyun div_core_25m_ck: div_core_25m_ck { 662*4882a593Smuzhiyun #clock-cells = <0>; 663*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 664*4882a593Smuzhiyun clocks = <&sysclk_div>; 665*4882a593Smuzhiyun clock-mult = <1>; 666*4882a593Smuzhiyun clock-div = <8>; 667*4882a593Smuzhiyun }; 668*4882a593Smuzhiyun 669*4882a593Smuzhiyun func_12m_clk: func_12m_clk { 670*4882a593Smuzhiyun #clock-cells = <0>; 671*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 672*4882a593Smuzhiyun clocks = <&dpll_per_m2_ck>; 673*4882a593Smuzhiyun clock-mult = <1>; 674*4882a593Smuzhiyun clock-div = <16>; 675*4882a593Smuzhiyun }; 676*4882a593Smuzhiyun 677*4882a593Smuzhiyun vtp_clk_div: vtp_clk_div { 678*4882a593Smuzhiyun #clock-cells = <0>; 679*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 680*4882a593Smuzhiyun clocks = <&sys_clkin_ck>; 681*4882a593Smuzhiyun clock-mult = <1>; 682*4882a593Smuzhiyun clock-div = <2>; 683*4882a593Smuzhiyun }; 684*4882a593Smuzhiyun 685*4882a593Smuzhiyun usbphy_32khz_clkmux: usbphy_32khz_clkmux@4260 { 686*4882a593Smuzhiyun #clock-cells = <0>; 687*4882a593Smuzhiyun compatible = "ti,mux-clock"; 688*4882a593Smuzhiyun clocks = <&clk_32768_ck>, <&clk_32k_tpm_ck>; 689*4882a593Smuzhiyun reg = <0x4260>; 690*4882a593Smuzhiyun }; 691*4882a593Smuzhiyun 692*4882a593Smuzhiyun usb_phy0_always_on_clk32k: usb_phy0_always_on_clk32k@2a40 { 693*4882a593Smuzhiyun #clock-cells = <0>; 694*4882a593Smuzhiyun compatible = "ti,gate-clock"; 695*4882a593Smuzhiyun clocks = <&usbphy_32khz_clkmux>; 696*4882a593Smuzhiyun ti,bit-shift = <8>; 697*4882a593Smuzhiyun reg = <0x2a40>; 698*4882a593Smuzhiyun }; 699*4882a593Smuzhiyun 700*4882a593Smuzhiyun usb_phy1_always_on_clk32k: usb_phy1_always_on_clk32k@2a48 { 701*4882a593Smuzhiyun #clock-cells = <0>; 702*4882a593Smuzhiyun compatible = "ti,gate-clock"; 703*4882a593Smuzhiyun clocks = <&usbphy_32khz_clkmux>; 704*4882a593Smuzhiyun ti,bit-shift = <8>; 705*4882a593Smuzhiyun reg = <0x2a48>; 706*4882a593Smuzhiyun }; 707*4882a593Smuzhiyun 708*4882a593Smuzhiyun clkout1_osc_div_ck: clkout1-osc-div-ck { 709*4882a593Smuzhiyun #clock-cells = <0>; 710*4882a593Smuzhiyun compatible = "ti,divider-clock"; 711*4882a593Smuzhiyun clocks = <&sys_clkin_ck>; 712*4882a593Smuzhiyun ti,bit-shift = <20>; 713*4882a593Smuzhiyun ti,max-div = <4>; 714*4882a593Smuzhiyun reg = <0x4100>; 715*4882a593Smuzhiyun }; 716*4882a593Smuzhiyun 717*4882a593Smuzhiyun clkout1_src2_mux_ck: clkout1-src2-mux-ck { 718*4882a593Smuzhiyun #clock-cells = <0>; 719*4882a593Smuzhiyun compatible = "ti,mux-clock"; 720*4882a593Smuzhiyun clocks = <&clk_rc32k_ck>, <&sysclk_div>, <&dpll_ddr_m2_ck>, 721*4882a593Smuzhiyun <&dpll_per_m2_ck>, <&dpll_disp_m2_ck>, 722*4882a593Smuzhiyun <&dpll_mpu_m2_ck>; 723*4882a593Smuzhiyun reg = <0x4100>; 724*4882a593Smuzhiyun }; 725*4882a593Smuzhiyun 726*4882a593Smuzhiyun clkout1_src2_pre_div_ck: clkout1-src2-pre-div-ck { 727*4882a593Smuzhiyun #clock-cells = <0>; 728*4882a593Smuzhiyun compatible = "ti,divider-clock"; 729*4882a593Smuzhiyun clocks = <&clkout1_src2_mux_ck>; 730*4882a593Smuzhiyun ti,bit-shift = <4>; 731*4882a593Smuzhiyun ti,max-div = <8>; 732*4882a593Smuzhiyun reg = <0x4100>; 733*4882a593Smuzhiyun }; 734*4882a593Smuzhiyun 735*4882a593Smuzhiyun clkout1_src2_post_div_ck: clkout1-src2-post-div-ck { 736*4882a593Smuzhiyun #clock-cells = <0>; 737*4882a593Smuzhiyun compatible = "ti,divider-clock"; 738*4882a593Smuzhiyun clocks = <&clkout1_src2_pre_div_ck>; 739*4882a593Smuzhiyun ti,bit-shift = <8>; 740*4882a593Smuzhiyun ti,max-div = <32>; 741*4882a593Smuzhiyun ti,index-power-of-two; 742*4882a593Smuzhiyun reg = <0x4100>; 743*4882a593Smuzhiyun }; 744*4882a593Smuzhiyun 745*4882a593Smuzhiyun clkout1_mux_ck: clkout1-mux-ck { 746*4882a593Smuzhiyun #clock-cells = <0>; 747*4882a593Smuzhiyun compatible = "ti,mux-clock"; 748*4882a593Smuzhiyun clocks = <&clkout1_osc_div_ck>, <&clk_rc32k_ck>, 749*4882a593Smuzhiyun <&clkout1_src2_post_div_ck>, <&dpll_extdev_m2_ck>; 750*4882a593Smuzhiyun ti,bit-shift = <16>; 751*4882a593Smuzhiyun reg = <0x4100>; 752*4882a593Smuzhiyun }; 753*4882a593Smuzhiyun 754*4882a593Smuzhiyun clkout1_ck: clkout1-ck { 755*4882a593Smuzhiyun #clock-cells = <0>; 756*4882a593Smuzhiyun compatible = "ti,gate-clock"; 757*4882a593Smuzhiyun clocks = <&clkout1_mux_ck>; 758*4882a593Smuzhiyun ti,bit-shift = <23>; 759*4882a593Smuzhiyun reg = <0x4100>; 760*4882a593Smuzhiyun }; 761*4882a593Smuzhiyun}; 762*4882a593Smuzhiyun 763*4882a593Smuzhiyun&prcm { 764*4882a593Smuzhiyun wkup_cm: wkup-cm@2800 { 765*4882a593Smuzhiyun compatible = "ti,omap4-cm"; 766*4882a593Smuzhiyun reg = <0x2800 0x400>; 767*4882a593Smuzhiyun #address-cells = <1>; 768*4882a593Smuzhiyun #size-cells = <1>; 769*4882a593Smuzhiyun ranges = <0 0x2800 0x400>; 770*4882a593Smuzhiyun 771*4882a593Smuzhiyun l3s_tsc_clkctrl: l3s-tsc-clkctrl@120 { 772*4882a593Smuzhiyun compatible = "ti,clkctrl"; 773*4882a593Smuzhiyun reg = <0x120 0x4>; 774*4882a593Smuzhiyun #clock-cells = <2>; 775*4882a593Smuzhiyun }; 776*4882a593Smuzhiyun 777*4882a593Smuzhiyun l4_wkup_aon_clkctrl: l4-wkup-aon-clkctrl@228 { 778*4882a593Smuzhiyun compatible = "ti,clkctrl"; 779*4882a593Smuzhiyun reg = <0x228 0xc>; 780*4882a593Smuzhiyun #clock-cells = <2>; 781*4882a593Smuzhiyun }; 782*4882a593Smuzhiyun 783*4882a593Smuzhiyun l4_wkup_clkctrl: l4-wkup-clkctrl@220 { 784*4882a593Smuzhiyun compatible = "ti,clkctrl"; 785*4882a593Smuzhiyun reg = <0x220 0x4>, <0x328 0x44>; 786*4882a593Smuzhiyun #clock-cells = <2>; 787*4882a593Smuzhiyun }; 788*4882a593Smuzhiyun 789*4882a593Smuzhiyun }; 790*4882a593Smuzhiyun 791*4882a593Smuzhiyun mpu_cm: mpu-cm@8300 { 792*4882a593Smuzhiyun compatible = "ti,omap4-cm"; 793*4882a593Smuzhiyun reg = <0x8300 0x100>; 794*4882a593Smuzhiyun #address-cells = <1>; 795*4882a593Smuzhiyun #size-cells = <1>; 796*4882a593Smuzhiyun ranges = <0 0x8300 0x100>; 797*4882a593Smuzhiyun 798*4882a593Smuzhiyun mpu_clkctrl: mpu-clkctrl@20 { 799*4882a593Smuzhiyun compatible = "ti,clkctrl"; 800*4882a593Smuzhiyun reg = <0x20 0x4>; 801*4882a593Smuzhiyun #clock-cells = <2>; 802*4882a593Smuzhiyun }; 803*4882a593Smuzhiyun }; 804*4882a593Smuzhiyun 805*4882a593Smuzhiyun gfx_l3_cm: gfx-l3-cm@8400 { 806*4882a593Smuzhiyun compatible = "ti,omap4-cm"; 807*4882a593Smuzhiyun reg = <0x8400 0x100>; 808*4882a593Smuzhiyun #address-cells = <1>; 809*4882a593Smuzhiyun #size-cells = <1>; 810*4882a593Smuzhiyun ranges = <0 0x8400 0x100>; 811*4882a593Smuzhiyun 812*4882a593Smuzhiyun gfx_l3_clkctrl: gfx-l3-clkctrl@20 { 813*4882a593Smuzhiyun compatible = "ti,clkctrl"; 814*4882a593Smuzhiyun reg = <0x20 0x4>; 815*4882a593Smuzhiyun #clock-cells = <2>; 816*4882a593Smuzhiyun }; 817*4882a593Smuzhiyun }; 818*4882a593Smuzhiyun 819*4882a593Smuzhiyun l4_rtc_cm: l4-rtc-cm@8500 { 820*4882a593Smuzhiyun compatible = "ti,omap4-cm"; 821*4882a593Smuzhiyun reg = <0x8500 0x100>; 822*4882a593Smuzhiyun #address-cells = <1>; 823*4882a593Smuzhiyun #size-cells = <1>; 824*4882a593Smuzhiyun ranges = <0 0x8500 0x100>; 825*4882a593Smuzhiyun 826*4882a593Smuzhiyun l4_rtc_clkctrl: l4-rtc-clkctrl@20 { 827*4882a593Smuzhiyun compatible = "ti,clkctrl"; 828*4882a593Smuzhiyun reg = <0x20 0x4>; 829*4882a593Smuzhiyun #clock-cells = <2>; 830*4882a593Smuzhiyun }; 831*4882a593Smuzhiyun }; 832*4882a593Smuzhiyun 833*4882a593Smuzhiyun per_cm: per-cm@8800 { 834*4882a593Smuzhiyun compatible = "ti,omap4-cm"; 835*4882a593Smuzhiyun reg = <0x8800 0xc00>; 836*4882a593Smuzhiyun #address-cells = <1>; 837*4882a593Smuzhiyun #size-cells = <1>; 838*4882a593Smuzhiyun ranges = <0 0x8800 0xc00>; 839*4882a593Smuzhiyun 840*4882a593Smuzhiyun l3_clkctrl: l3-clkctrl@20 { 841*4882a593Smuzhiyun compatible = "ti,clkctrl"; 842*4882a593Smuzhiyun reg = <0x20 0x3c>, <0x78 0x2c>; 843*4882a593Smuzhiyun #clock-cells = <2>; 844*4882a593Smuzhiyun }; 845*4882a593Smuzhiyun 846*4882a593Smuzhiyun l3s_clkctrl: l3s-clkctrl@68 { 847*4882a593Smuzhiyun compatible = "ti,clkctrl"; 848*4882a593Smuzhiyun reg = <0x68 0xc>, <0x220 0x4c>; 849*4882a593Smuzhiyun #clock-cells = <2>; 850*4882a593Smuzhiyun }; 851*4882a593Smuzhiyun 852*4882a593Smuzhiyun pruss_ocp_clkctrl: pruss-ocp-clkctrl@320 { 853*4882a593Smuzhiyun compatible = "ti,clkctrl"; 854*4882a593Smuzhiyun reg = <0x320 0x4>; 855*4882a593Smuzhiyun #clock-cells = <2>; 856*4882a593Smuzhiyun }; 857*4882a593Smuzhiyun 858*4882a593Smuzhiyun l4ls_clkctrl: l4ls-clkctrl@420 { 859*4882a593Smuzhiyun compatible = "ti,clkctrl"; 860*4882a593Smuzhiyun reg = <0x420 0x1a4>; 861*4882a593Smuzhiyun #clock-cells = <2>; 862*4882a593Smuzhiyun }; 863*4882a593Smuzhiyun 864*4882a593Smuzhiyun emif_clkctrl: emif-clkctrl@720 { 865*4882a593Smuzhiyun compatible = "ti,clkctrl"; 866*4882a593Smuzhiyun reg = <0x720 0x4>; 867*4882a593Smuzhiyun #clock-cells = <2>; 868*4882a593Smuzhiyun }; 869*4882a593Smuzhiyun 870*4882a593Smuzhiyun dss_clkctrl: dss-clkctrl@a20 { 871*4882a593Smuzhiyun compatible = "ti,clkctrl"; 872*4882a593Smuzhiyun reg = <0xa20 0x4>; 873*4882a593Smuzhiyun #clock-cells = <2>; 874*4882a593Smuzhiyun }; 875*4882a593Smuzhiyun 876*4882a593Smuzhiyun cpsw_125mhz_clkctrl: cpsw-125mhz-clkctrl@b20 { 877*4882a593Smuzhiyun compatible = "ti,clkctrl"; 878*4882a593Smuzhiyun reg = <0xb20 0x4>; 879*4882a593Smuzhiyun #clock-cells = <2>; 880*4882a593Smuzhiyun }; 881*4882a593Smuzhiyun 882*4882a593Smuzhiyun }; 883*4882a593Smuzhiyun}; 884