| /OK3568_Linux_fs/u-boot/board/freescale/corenet_ds/ |
| H A D | p4080ds_ddr.c | 103 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5, 135 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5, 167 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5, 199 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5, 231 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5, 263 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5, 295 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5, 327 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
|
| /OK3568_Linux_fs/u-boot/board/freescale/bsc9132qds/ |
| H A D | spl_minimal.c | 40 __raw_writel(CONFIG_SYS_DDR_TIMING_5_800, &ddr->timing_cfg_5); in sdram_init() 60 __raw_writel(CONFIG_SYS_DDR_TIMING_5_1333, &ddr->timing_cfg_5); in sdram_init()
|
| H A D | ddr.c | 39 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5, 66 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
|
| /OK3568_Linux_fs/u-boot/board/freescale/p1010rdb/ |
| H A D | ddr.c | 40 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5, 67 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
|
| /OK3568_Linux_fs/u-boot/drivers/ddr/fsl/ |
| H A D | arm_ddr_gen3.c | 109 ddr_out32(&ddr->timing_cfg_5, regs->timing_cfg_5); in fsl_ddr_set_memctl_regs()
|
| H A D | mpc85xx_ddr_gen3.c | 132 out_be32(&ddr->timing_cfg_5, regs->timing_cfg_5); in fsl_ddr_set_memctl_regs()
|
| H A D | fsl_ddr_gen4.c | 131 ddr_out32(&ddr->timing_cfg_5, regs->timing_cfg_5); in fsl_ddr_set_memctl_regs()
|
| H A D | ctrl_regs.c | 1938 ddr->timing_cfg_5 = (0 in set_timing_cfg_5() 1944 debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5); in set_timing_cfg_5()
|
| H A D | interactive.c | 649 CFG_REGS(timing_cfg_5), in print_fsl_memctl_config_regs() 739 CFG_REGS(timing_cfg_5), in fsl_ddr_regs_edit()
|
| /OK3568_Linux_fs/u-boot/board/freescale/p1_twr/ |
| H A D | ddr.c | 46 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5, in fixed_sdram()
|
| /OK3568_Linux_fs/u-boot/board/freescale/bsc9131rdb/ |
| H A D | spl_minimal.c | 47 __raw_writel(CONFIG_SYS_DDR_TIMING_5, &ddr->timing_cfg_5); in sdram_init()
|
| H A D | ddr.c | 40 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
|
| /OK3568_Linux_fs/u-boot/board/Arcturus/ucp1020/ |
| H A D | ddr.c | 106 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5, in fixed_sdram()
|
| /OK3568_Linux_fs/u-boot/include/ |
| H A D | fsl_immap.h | 52 u32 timing_cfg_5; /* SDRAM Timing Configuration 5 */ member
|
| H A D | fsl_ddr_sdram.h | 278 unsigned int timing_cfg_5; member
|
| /OK3568_Linux_fs/u-boot/board/freescale/ls1021aiot/ |
| H A D | ls1021aiot.c | 63 out_be32(&ddr->timing_cfg_5, DDR_TIMING_CFG_5); in ddrmc_init()
|
| /OK3568_Linux_fs/u-boot/board/freescale/p1_p2_rdb_pc/ |
| H A D | ddr.c | 238 .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5, in fixed_sdram()
|
| /OK3568_Linux_fs/u-boot/board/freescale/mpc8569mds/ |
| H A D | mpc8569mds.c | 253 out_be32(&ddr->timing_cfg_5, CONFIG_SYS_DDR_TIMING_5); in fixed_sdram()
|
| /OK3568_Linux_fs/u-boot/board/freescale/ls1021atwr/ |
| H A D | ls1021atwr.c | 157 out_be32(&ddr->timing_cfg_5, DDR_TIMING_CFG_5); in ddrmc_init()
|