xref: /OK3568_Linux_fs/u-boot/include/fsl_ddr_sdram.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2008-2014 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef FSL_DDR_MEMCTL_H
8*4882a593Smuzhiyun #define FSL_DDR_MEMCTL_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun  * Pick a basic DDR Technology.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun #include <ddr_spd.h>
14*4882a593Smuzhiyun #include <fsl_ddrc_version.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define SDRAM_TYPE_DDR1		2
17*4882a593Smuzhiyun #define SDRAM_TYPE_DDR2		3
18*4882a593Smuzhiyun #define SDRAM_TYPE_LPDDR1	6
19*4882a593Smuzhiyun #define SDRAM_TYPE_DDR3		7
20*4882a593Smuzhiyun #define SDRAM_TYPE_DDR4		5
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define DDR_BL4		4	/* burst length 4 */
23*4882a593Smuzhiyun #define DDR_BC4		DDR_BL4	/* burst chop for ddr3 */
24*4882a593Smuzhiyun #define DDR_OTF		6	/* on-the-fly BC4 and BL8 */
25*4882a593Smuzhiyun #define DDR_BL8		8	/* burst length 8 */
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define DDR3_RTT_OFF		0
28*4882a593Smuzhiyun #define DDR3_RTT_60_OHM		1 /* RTT_Nom = RZQ/4 */
29*4882a593Smuzhiyun #define DDR3_RTT_120_OHM	2 /* RTT_Nom = RZQ/2 */
30*4882a593Smuzhiyun #define DDR3_RTT_40_OHM		3 /* RTT_Nom = RZQ/6 */
31*4882a593Smuzhiyun #define DDR3_RTT_20_OHM		4 /* RTT_Nom = RZQ/12 */
32*4882a593Smuzhiyun #define DDR3_RTT_30_OHM		5 /* RTT_Nom = RZQ/8 */
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define DDR4_RTT_OFF		0
35*4882a593Smuzhiyun #define DDR4_RTT_60_OHM		1	/* RZQ/4 */
36*4882a593Smuzhiyun #define DDR4_RTT_120_OHM	2	/* RZQ/2 */
37*4882a593Smuzhiyun #define DDR4_RTT_40_OHM		3	/* RZQ/6 */
38*4882a593Smuzhiyun #define DDR4_RTT_240_OHM	4	/* RZQ/1 */
39*4882a593Smuzhiyun #define DDR4_RTT_48_OHM		5	/* RZQ/5 */
40*4882a593Smuzhiyun #define DDR4_RTT_80_OHM		6	/* RZQ/3 */
41*4882a593Smuzhiyun #define DDR4_RTT_34_OHM		7	/* RZQ/7 */
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define DDR2_RTT_OFF		0
44*4882a593Smuzhiyun #define DDR2_RTT_75_OHM		1
45*4882a593Smuzhiyun #define DDR2_RTT_150_OHM	2
46*4882a593Smuzhiyun #define DDR2_RTT_50_OHM		3
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR1)
49*4882a593Smuzhiyun #define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR	(1)
50*4882a593Smuzhiyun typedef ddr1_spd_eeprom_t generic_spd_eeprom_t;
51*4882a593Smuzhiyun #ifndef CONFIG_FSL_SDRAM_TYPE
52*4882a593Smuzhiyun #define CONFIG_FSL_SDRAM_TYPE	SDRAM_TYPE_DDR1
53*4882a593Smuzhiyun #endif
54*4882a593Smuzhiyun #elif defined(CONFIG_SYS_FSL_DDR2)
55*4882a593Smuzhiyun #define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR	(3)
56*4882a593Smuzhiyun typedef ddr2_spd_eeprom_t generic_spd_eeprom_t;
57*4882a593Smuzhiyun #ifndef CONFIG_FSL_SDRAM_TYPE
58*4882a593Smuzhiyun #define CONFIG_FSL_SDRAM_TYPE	SDRAM_TYPE_DDR2
59*4882a593Smuzhiyun #endif
60*4882a593Smuzhiyun #elif defined(CONFIG_SYS_FSL_DDR3)
61*4882a593Smuzhiyun typedef ddr3_spd_eeprom_t generic_spd_eeprom_t;
62*4882a593Smuzhiyun #ifndef CONFIG_FSL_SDRAM_TYPE
63*4882a593Smuzhiyun #define CONFIG_FSL_SDRAM_TYPE	SDRAM_TYPE_DDR3
64*4882a593Smuzhiyun #endif
65*4882a593Smuzhiyun #elif defined(CONFIG_SYS_FSL_DDR4)
66*4882a593Smuzhiyun #define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR	(3)	/* FIXME */
67*4882a593Smuzhiyun typedef struct ddr4_spd_eeprom_s generic_spd_eeprom_t;
68*4882a593Smuzhiyun #ifndef CONFIG_FSL_SDRAM_TYPE
69*4882a593Smuzhiyun #define CONFIG_FSL_SDRAM_TYPE	SDRAM_TYPE_DDR4
70*4882a593Smuzhiyun #endif
71*4882a593Smuzhiyun #endif	/* #if defined(CONFIG_SYS_FSL_DDR1) */
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define FSL_DDR_ODT_NEVER		0x0
74*4882a593Smuzhiyun #define FSL_DDR_ODT_CS			0x1
75*4882a593Smuzhiyun #define FSL_DDR_ODT_ALL_OTHER_CS	0x2
76*4882a593Smuzhiyun #define FSL_DDR_ODT_OTHER_DIMM		0x3
77*4882a593Smuzhiyun #define FSL_DDR_ODT_ALL			0x4
78*4882a593Smuzhiyun #define FSL_DDR_ODT_SAME_DIMM		0x5
79*4882a593Smuzhiyun #define FSL_DDR_ODT_CS_AND_OTHER_DIMM	0x6
80*4882a593Smuzhiyun #define FSL_DDR_ODT_OTHER_CS_ONSAMEDIMM	0x7
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /* define bank(chip select) interleaving mode */
83*4882a593Smuzhiyun #define FSL_DDR_CS0_CS1			0x40
84*4882a593Smuzhiyun #define FSL_DDR_CS2_CS3			0x20
85*4882a593Smuzhiyun #define FSL_DDR_CS0_CS1_AND_CS2_CS3	(FSL_DDR_CS0_CS1 | FSL_DDR_CS2_CS3)
86*4882a593Smuzhiyun #define FSL_DDR_CS0_CS1_CS2_CS3		(FSL_DDR_CS0_CS1_AND_CS2_CS3 | 0x04)
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /* define memory controller interleaving mode */
89*4882a593Smuzhiyun #define FSL_DDR_CACHE_LINE_INTERLEAVING	0x0
90*4882a593Smuzhiyun #define FSL_DDR_PAGE_INTERLEAVING	0x1
91*4882a593Smuzhiyun #define FSL_DDR_BANK_INTERLEAVING	0x2
92*4882a593Smuzhiyun #define FSL_DDR_SUPERBANK_INTERLEAVING	0x3
93*4882a593Smuzhiyun #define FSL_DDR_256B_INTERLEAVING	0x8
94*4882a593Smuzhiyun #define FSL_DDR_3WAY_1KB_INTERLEAVING	0xA
95*4882a593Smuzhiyun #define FSL_DDR_3WAY_4KB_INTERLEAVING	0xC
96*4882a593Smuzhiyun #define FSL_DDR_3WAY_8KB_INTERLEAVING	0xD
97*4882a593Smuzhiyun /* placeholder for 4-way interleaving */
98*4882a593Smuzhiyun #define FSL_DDR_4WAY_1KB_INTERLEAVING	0x1A
99*4882a593Smuzhiyun #define FSL_DDR_4WAY_4KB_INTERLEAVING	0x1C
100*4882a593Smuzhiyun #define FSL_DDR_4WAY_8KB_INTERLEAVING	0x1D
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define SDRAM_CS_CONFIG_EN		0x80000000
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* DDR_SDRAM_CFG - DDR SDRAM Control Configuration
105*4882a593Smuzhiyun  */
106*4882a593Smuzhiyun #define SDRAM_CFG_MEM_EN		0x80000000
107*4882a593Smuzhiyun #define SDRAM_CFG_SREN			0x40000000
108*4882a593Smuzhiyun #define SDRAM_CFG_ECC_EN		0x20000000
109*4882a593Smuzhiyun #define SDRAM_CFG_RD_EN			0x10000000
110*4882a593Smuzhiyun #define SDRAM_CFG_SDRAM_TYPE_DDR1	0x02000000
111*4882a593Smuzhiyun #define SDRAM_CFG_SDRAM_TYPE_DDR2	0x03000000
112*4882a593Smuzhiyun #define SDRAM_CFG_SDRAM_TYPE_MASK	0x07000000
113*4882a593Smuzhiyun #define SDRAM_CFG_SDRAM_TYPE_SHIFT	24
114*4882a593Smuzhiyun #define SDRAM_CFG_DYN_PWR		0x00200000
115*4882a593Smuzhiyun #define SDRAM_CFG_DBW_MASK		0x00180000
116*4882a593Smuzhiyun #define SDRAM_CFG_DBW_SHIFT		19
117*4882a593Smuzhiyun #define SDRAM_CFG_32_BE			0x00080000
118*4882a593Smuzhiyun #define SDRAM_CFG_16_BE			0x00100000
119*4882a593Smuzhiyun #define SDRAM_CFG_8_BE			0x00040000
120*4882a593Smuzhiyun #define SDRAM_CFG_NCAP			0x00020000
121*4882a593Smuzhiyun #define SDRAM_CFG_2T_EN			0x00008000
122*4882a593Smuzhiyun #define SDRAM_CFG_BI			0x00000001
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define SDRAM_CFG2_FRC_SR		0x80000000
125*4882a593Smuzhiyun #define SDRAM_CFG2_D_INIT		0x00000010
126*4882a593Smuzhiyun #define SDRAM_CFG2_AP_EN		0x00000020
127*4882a593Smuzhiyun #define SDRAM_CFG2_ODT_CFG_MASK		0x00600000
128*4882a593Smuzhiyun #define SDRAM_CFG2_ODT_NEVER		0
129*4882a593Smuzhiyun #define SDRAM_CFG2_ODT_ONLY_WRITE	1
130*4882a593Smuzhiyun #define SDRAM_CFG2_ODT_ONLY_READ	2
131*4882a593Smuzhiyun #define SDRAM_CFG2_ODT_ALWAYS		3
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define SDRAM_INTERVAL_BSTOPRE	0x3FFF
134*4882a593Smuzhiyun #define TIMING_CFG_2_CPO_MASK	0x0F800000
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR_VER) && \
137*4882a593Smuzhiyun 	(CONFIG_SYS_FSL_DDR_VER > FSL_DDR_VER_4_4)
138*4882a593Smuzhiyun #define RD_TO_PRE_MASK		0xf
139*4882a593Smuzhiyun #define RD_TO_PRE_SHIFT		13
140*4882a593Smuzhiyun #define WR_DATA_DELAY_MASK	0xf
141*4882a593Smuzhiyun #define WR_DATA_DELAY_SHIFT	9
142*4882a593Smuzhiyun #else
143*4882a593Smuzhiyun #define RD_TO_PRE_MASK		0x7
144*4882a593Smuzhiyun #define RD_TO_PRE_SHIFT		13
145*4882a593Smuzhiyun #define WR_DATA_DELAY_MASK	0x7
146*4882a593Smuzhiyun #define WR_DATA_DELAY_SHIFT	10
147*4882a593Smuzhiyun #endif
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /* DDR_EOR register */
150*4882a593Smuzhiyun #define DDR_EOR_RD_REOD_DIS	0x07000000
151*4882a593Smuzhiyun #define DDR_EOR_WD_REOD_DIS	0x00100000
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun /* DDR_MD_CNTL */
154*4882a593Smuzhiyun #define MD_CNTL_MD_EN		0x80000000
155*4882a593Smuzhiyun #define MD_CNTL_CS_SEL_CS0	0x00000000
156*4882a593Smuzhiyun #define MD_CNTL_CS_SEL_CS1	0x10000000
157*4882a593Smuzhiyun #define MD_CNTL_CS_SEL_CS2	0x20000000
158*4882a593Smuzhiyun #define MD_CNTL_CS_SEL_CS3	0x30000000
159*4882a593Smuzhiyun #define MD_CNTL_CS_SEL_CS0_CS1	0x40000000
160*4882a593Smuzhiyun #define MD_CNTL_CS_SEL_CS2_CS3	0x50000000
161*4882a593Smuzhiyun #define MD_CNTL_MD_SEL_MR	0x00000000
162*4882a593Smuzhiyun #define MD_CNTL_MD_SEL_EMR	0x01000000
163*4882a593Smuzhiyun #define MD_CNTL_MD_SEL_EMR2	0x02000000
164*4882a593Smuzhiyun #define MD_CNTL_MD_SEL_EMR3	0x03000000
165*4882a593Smuzhiyun #define MD_CNTL_SET_REF		0x00800000
166*4882a593Smuzhiyun #define MD_CNTL_SET_PRE		0x00400000
167*4882a593Smuzhiyun #define MD_CNTL_CKE_CNTL_LOW	0x00100000
168*4882a593Smuzhiyun #define MD_CNTL_CKE_CNTL_HIGH	0x00200000
169*4882a593Smuzhiyun #define MD_CNTL_WRCW		0x00080000
170*4882a593Smuzhiyun #define MD_CNTL_MD_VALUE(x)	(x & 0x0000FFFF)
171*4882a593Smuzhiyun #define MD_CNTL_CS_SEL(x)	(((x) & 0x7) << 28)
172*4882a593Smuzhiyun #define MD_CNTL_MD_SEL(x)	(((x) & 0xf) << 24)
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /* DDR_CDR1 */
175*4882a593Smuzhiyun #define DDR_CDR1_DHC_EN	0x80000000
176*4882a593Smuzhiyun #define DDR_CDR1_V0PT9_EN	0x40000000
177*4882a593Smuzhiyun #define DDR_CDR1_ODT_SHIFT	17
178*4882a593Smuzhiyun #define DDR_CDR1_ODT_MASK	0x6
179*4882a593Smuzhiyun #define DDR_CDR2_ODT_MASK	0x1
180*4882a593Smuzhiyun #define DDR_CDR1_ODT(x) ((x & DDR_CDR1_ODT_MASK) << DDR_CDR1_ODT_SHIFT)
181*4882a593Smuzhiyun #define DDR_CDR2_ODT(x) (x & DDR_CDR2_ODT_MASK)
182*4882a593Smuzhiyun #define DDR_CDR2_VREF_OVRD(x)	(0x00008080 | ((((x) - 37) & 0x3F) << 8))
183*4882a593Smuzhiyun #define DDR_CDR2_VREF_TRAIN_EN	0x00000080
184*4882a593Smuzhiyun #define DDR_CDR2_VREF_RANGE_2	0x00000040
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun /* DDR ERR_DISABLE */
187*4882a593Smuzhiyun #define DDR_ERR_DISABLE_APED	(1 << 8)  /* Address parity error disable */
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun /* Mode Registers */
190*4882a593Smuzhiyun #define DDR_MR5_CA_PARITY_LAT_4_CLK	0x1 /* for DDR4-1600/1866/2133 */
191*4882a593Smuzhiyun #define DDR_MR5_CA_PARITY_LAT_5_CLK	0x2 /* for DDR4-2400 */
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /* DEBUG_26 register */
194*4882a593Smuzhiyun #define DDR_CAS_TO_PRE_SUB_MASK  0x0000f000 /* CAS to preamble subtract value */
195*4882a593Smuzhiyun #define DDR_CAS_TO_PRE_SUB_SHIFT 12
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun /* DEBUG_29 register */
198*4882a593Smuzhiyun #define DDR_TX_BD_DIS	(1 << 10) /* Transmit Bit Deskew Disable */
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun #if (defined(CONFIG_SYS_FSL_DDR_VER) && \
202*4882a593Smuzhiyun 	(CONFIG_SYS_FSL_DDR_VER >= FSL_DDR_VER_4_7))
203*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR3L
204*4882a593Smuzhiyun #define DDR_CDR_ODT_OFF		0x0
205*4882a593Smuzhiyun #define DDR_CDR_ODT_120ohm	0x1
206*4882a593Smuzhiyun #define DDR_CDR_ODT_200ohm	0x2
207*4882a593Smuzhiyun #define DDR_CDR_ODT_75ohm	0x3
208*4882a593Smuzhiyun #define DDR_CDR_ODT_60ohm	0x5
209*4882a593Smuzhiyun #define DDR_CDR_ODT_46ohm	0x7
210*4882a593Smuzhiyun #elif defined(CONFIG_SYS_FSL_DDR4)
211*4882a593Smuzhiyun #define DDR_CDR_ODT_OFF		0x0
212*4882a593Smuzhiyun #define DDR_CDR_ODT_100ohm	0x1
213*4882a593Smuzhiyun #define DDR_CDR_ODT_120OHM	0x2
214*4882a593Smuzhiyun #define DDR_CDR_ODT_80ohm	0x3
215*4882a593Smuzhiyun #define DDR_CDR_ODT_60ohm	0x4
216*4882a593Smuzhiyun #define DDR_CDR_ODT_40ohm	0x5
217*4882a593Smuzhiyun #define DDR_CDR_ODT_50ohm	0x6
218*4882a593Smuzhiyun #define DDR_CDR_ODT_30ohm	0x7
219*4882a593Smuzhiyun #else
220*4882a593Smuzhiyun #define DDR_CDR_ODT_OFF		0x0
221*4882a593Smuzhiyun #define DDR_CDR_ODT_120ohm	0x1
222*4882a593Smuzhiyun #define DDR_CDR_ODT_180ohm	0x2
223*4882a593Smuzhiyun #define DDR_CDR_ODT_75ohm	0x3
224*4882a593Smuzhiyun #define DDR_CDR_ODT_110ohm	0x4
225*4882a593Smuzhiyun #define DDR_CDR_ODT_60hm	0x5
226*4882a593Smuzhiyun #define DDR_CDR_ODT_70ohm	0x6
227*4882a593Smuzhiyun #define DDR_CDR_ODT_47ohm	0x7
228*4882a593Smuzhiyun #endif /* DDR3L */
229*4882a593Smuzhiyun #else
230*4882a593Smuzhiyun #define DDR_CDR_ODT_75ohm	0x0
231*4882a593Smuzhiyun #define DDR_CDR_ODT_55ohm	0x1
232*4882a593Smuzhiyun #define DDR_CDR_ODT_60ohm	0x2
233*4882a593Smuzhiyun #define DDR_CDR_ODT_50ohm	0x3
234*4882a593Smuzhiyun #define DDR_CDR_ODT_150ohm	0x4
235*4882a593Smuzhiyun #define DDR_CDR_ODT_43ohm	0x5
236*4882a593Smuzhiyun #define DDR_CDR_ODT_120ohm	0x6
237*4882a593Smuzhiyun #endif
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun #define DDR_INIT_ADDR_EXT_UIA	(1 << 31)
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun /* Record of register values computed */
242*4882a593Smuzhiyun typedef struct fsl_ddr_cfg_regs_s {
243*4882a593Smuzhiyun 	struct {
244*4882a593Smuzhiyun 		unsigned int bnds;
245*4882a593Smuzhiyun 		unsigned int config;
246*4882a593Smuzhiyun 		unsigned int config_2;
247*4882a593Smuzhiyun 	} cs[CONFIG_CHIP_SELECTS_PER_CTRL];
248*4882a593Smuzhiyun 	unsigned int timing_cfg_3;
249*4882a593Smuzhiyun 	unsigned int timing_cfg_0;
250*4882a593Smuzhiyun 	unsigned int timing_cfg_1;
251*4882a593Smuzhiyun 	unsigned int timing_cfg_2;
252*4882a593Smuzhiyun 	unsigned int ddr_sdram_cfg;
253*4882a593Smuzhiyun 	unsigned int ddr_sdram_cfg_2;
254*4882a593Smuzhiyun 	unsigned int ddr_sdram_cfg_3;
255*4882a593Smuzhiyun 	unsigned int ddr_sdram_mode;
256*4882a593Smuzhiyun 	unsigned int ddr_sdram_mode_2;
257*4882a593Smuzhiyun 	unsigned int ddr_sdram_mode_3;
258*4882a593Smuzhiyun 	unsigned int ddr_sdram_mode_4;
259*4882a593Smuzhiyun 	unsigned int ddr_sdram_mode_5;
260*4882a593Smuzhiyun 	unsigned int ddr_sdram_mode_6;
261*4882a593Smuzhiyun 	unsigned int ddr_sdram_mode_7;
262*4882a593Smuzhiyun 	unsigned int ddr_sdram_mode_8;
263*4882a593Smuzhiyun 	unsigned int ddr_sdram_mode_9;
264*4882a593Smuzhiyun 	unsigned int ddr_sdram_mode_10;
265*4882a593Smuzhiyun 	unsigned int ddr_sdram_mode_11;
266*4882a593Smuzhiyun 	unsigned int ddr_sdram_mode_12;
267*4882a593Smuzhiyun 	unsigned int ddr_sdram_mode_13;
268*4882a593Smuzhiyun 	unsigned int ddr_sdram_mode_14;
269*4882a593Smuzhiyun 	unsigned int ddr_sdram_mode_15;
270*4882a593Smuzhiyun 	unsigned int ddr_sdram_mode_16;
271*4882a593Smuzhiyun 	unsigned int ddr_sdram_md_cntl;
272*4882a593Smuzhiyun 	unsigned int ddr_sdram_interval;
273*4882a593Smuzhiyun 	unsigned int ddr_data_init;
274*4882a593Smuzhiyun 	unsigned int ddr_sdram_clk_cntl;
275*4882a593Smuzhiyun 	unsigned int ddr_init_addr;
276*4882a593Smuzhiyun 	unsigned int ddr_init_ext_addr;
277*4882a593Smuzhiyun 	unsigned int timing_cfg_4;
278*4882a593Smuzhiyun 	unsigned int timing_cfg_5;
279*4882a593Smuzhiyun 	unsigned int timing_cfg_6;
280*4882a593Smuzhiyun 	unsigned int timing_cfg_7;
281*4882a593Smuzhiyun 	unsigned int timing_cfg_8;
282*4882a593Smuzhiyun 	unsigned int timing_cfg_9;
283*4882a593Smuzhiyun 	unsigned int ddr_zq_cntl;
284*4882a593Smuzhiyun 	unsigned int ddr_wrlvl_cntl;
285*4882a593Smuzhiyun 	unsigned int ddr_wrlvl_cntl_2;
286*4882a593Smuzhiyun 	unsigned int ddr_wrlvl_cntl_3;
287*4882a593Smuzhiyun 	unsigned int ddr_sr_cntr;
288*4882a593Smuzhiyun 	unsigned int ddr_sdram_rcw_1;
289*4882a593Smuzhiyun 	unsigned int ddr_sdram_rcw_2;
290*4882a593Smuzhiyun 	unsigned int ddr_sdram_rcw_3;
291*4882a593Smuzhiyun 	unsigned int ddr_sdram_rcw_4;
292*4882a593Smuzhiyun 	unsigned int ddr_sdram_rcw_5;
293*4882a593Smuzhiyun 	unsigned int ddr_sdram_rcw_6;
294*4882a593Smuzhiyun 	unsigned int dq_map_0;
295*4882a593Smuzhiyun 	unsigned int dq_map_1;
296*4882a593Smuzhiyun 	unsigned int dq_map_2;
297*4882a593Smuzhiyun 	unsigned int dq_map_3;
298*4882a593Smuzhiyun 	unsigned int ddr_eor;
299*4882a593Smuzhiyun 	unsigned int ddr_cdr1;
300*4882a593Smuzhiyun 	unsigned int ddr_cdr2;
301*4882a593Smuzhiyun 	unsigned int err_disable;
302*4882a593Smuzhiyun 	unsigned int err_int_en;
303*4882a593Smuzhiyun 	unsigned int debug[64];
304*4882a593Smuzhiyun } fsl_ddr_cfg_regs_t;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun typedef struct memctl_options_partial_s {
307*4882a593Smuzhiyun 	unsigned int all_dimms_ecc_capable;
308*4882a593Smuzhiyun 	unsigned int all_dimms_tckmax_ps;
309*4882a593Smuzhiyun 	unsigned int all_dimms_burst_lengths_bitmask;
310*4882a593Smuzhiyun 	unsigned int all_dimms_registered;
311*4882a593Smuzhiyun 	unsigned int all_dimms_unbuffered;
312*4882a593Smuzhiyun 	/*	unsigned int lowest_common_spd_caslat; */
313*4882a593Smuzhiyun 	unsigned int all_dimms_minimum_trcd_ps;
314*4882a593Smuzhiyun } memctl_options_partial_t;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun #define DDR_DATA_BUS_WIDTH_64 0
317*4882a593Smuzhiyun #define DDR_DATA_BUS_WIDTH_32 1
318*4882a593Smuzhiyun #define DDR_DATA_BUS_WIDTH_16 2
319*4882a593Smuzhiyun #define DDR_CSWL_CS0	0x04000001
320*4882a593Smuzhiyun /*
321*4882a593Smuzhiyun  * Generalized parameters for memory controller configuration,
322*4882a593Smuzhiyun  * might be a little specific to the FSL memory controller
323*4882a593Smuzhiyun  */
324*4882a593Smuzhiyun typedef struct memctl_options_s {
325*4882a593Smuzhiyun 	/*
326*4882a593Smuzhiyun 	 * Memory organization parameters
327*4882a593Smuzhiyun 	 *
328*4882a593Smuzhiyun 	 * if DIMM is present in the system
329*4882a593Smuzhiyun 	 * where DIMMs are with respect to chip select
330*4882a593Smuzhiyun 	 * where chip selects are with respect to memory boundaries
331*4882a593Smuzhiyun 	 */
332*4882a593Smuzhiyun 	unsigned int registered_dimm_en;    /* use registered DIMM support */
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	/* Options local to a Chip Select */
335*4882a593Smuzhiyun 	struct cs_local_opts_s {
336*4882a593Smuzhiyun 		unsigned int auto_precharge;
337*4882a593Smuzhiyun 		unsigned int odt_rd_cfg;
338*4882a593Smuzhiyun 		unsigned int odt_wr_cfg;
339*4882a593Smuzhiyun 		unsigned int odt_rtt_norm;
340*4882a593Smuzhiyun 		unsigned int odt_rtt_wr;
341*4882a593Smuzhiyun 	} cs_local_opts[CONFIG_CHIP_SELECTS_PER_CTRL];
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	/* Special configurations for chip select */
344*4882a593Smuzhiyun 	unsigned int memctl_interleaving;
345*4882a593Smuzhiyun 	unsigned int memctl_interleaving_mode;
346*4882a593Smuzhiyun 	unsigned int ba_intlv_ctl;
347*4882a593Smuzhiyun 	unsigned int addr_hash;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	/* Operational mode parameters */
350*4882a593Smuzhiyun 	unsigned int ecc_mode;	 /* Use ECC? */
351*4882a593Smuzhiyun 	/* Initialize ECC using memory controller? */
352*4882a593Smuzhiyun 	unsigned int ecc_init_using_memctl;
353*4882a593Smuzhiyun 	unsigned int dqs_config;	/* Use DQS? maybe only with DDR2? */
354*4882a593Smuzhiyun 	/* SREN - self-refresh during sleep */
355*4882a593Smuzhiyun 	unsigned int self_refresh_in_sleep;
356*4882a593Smuzhiyun 	/* SR_IE - Self-refresh interrupt enable */
357*4882a593Smuzhiyun 	unsigned int self_refresh_interrupt_en;
358*4882a593Smuzhiyun 	unsigned int dynamic_power;	/* DYN_PWR */
359*4882a593Smuzhiyun 	/* memory data width to use (16-bit, 32-bit, 64-bit) */
360*4882a593Smuzhiyun 	unsigned int data_bus_width;
361*4882a593Smuzhiyun 	unsigned int burst_length;	/* BL4, OTF and BL8 */
362*4882a593Smuzhiyun 	/* On-The-Fly Burst Chop enable */
363*4882a593Smuzhiyun 	unsigned int otf_burst_chop_en;
364*4882a593Smuzhiyun 	/* mirrior DIMMs for DDR3 */
365*4882a593Smuzhiyun 	unsigned int mirrored_dimm;
366*4882a593Smuzhiyun 	unsigned int quad_rank_present;
367*4882a593Smuzhiyun 	unsigned int ap_en;	/* address parity enable for RDIMM/DDR4-UDIMM */
368*4882a593Smuzhiyun 	unsigned int x4_en;	/* enable x4 devices */
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	/* Global Timing Parameters */
371*4882a593Smuzhiyun 	unsigned int cas_latency_override;
372*4882a593Smuzhiyun 	unsigned int cas_latency_override_value;
373*4882a593Smuzhiyun 	unsigned int use_derated_caslat;
374*4882a593Smuzhiyun 	unsigned int additive_latency_override;
375*4882a593Smuzhiyun 	unsigned int additive_latency_override_value;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	unsigned int clk_adjust;		/* */
378*4882a593Smuzhiyun 	unsigned int cpo_override;		/* override timing_cfg_2[CPO]*/
379*4882a593Smuzhiyun 	unsigned int cpo_sample;		/* optimize debug_29[24:31] */
380*4882a593Smuzhiyun 	unsigned int write_data_delay;		/* DQS adjust */
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	unsigned int cswl_override;
383*4882a593Smuzhiyun 	unsigned int wrlvl_override;
384*4882a593Smuzhiyun 	unsigned int wrlvl_sample;		/* Write leveling */
385*4882a593Smuzhiyun 	unsigned int wrlvl_start;
386*4882a593Smuzhiyun 	unsigned int wrlvl_ctl_2;
387*4882a593Smuzhiyun 	unsigned int wrlvl_ctl_3;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	unsigned int half_strength_driver_enable;
390*4882a593Smuzhiyun 	unsigned int twot_en;
391*4882a593Smuzhiyun 	unsigned int threet_en;
392*4882a593Smuzhiyun 	unsigned int bstopre;
393*4882a593Smuzhiyun 	unsigned int tfaw_window_four_activates_ps;	/* tFAW --  FOUR_ACT */
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	/* Rtt impedance */
396*4882a593Smuzhiyun 	unsigned int rtt_override;		/* rtt_override enable */
397*4882a593Smuzhiyun 	unsigned int rtt_override_value;	/* that is Rtt_Nom for DDR3 */
398*4882a593Smuzhiyun 	unsigned int rtt_wr_override_value;	/* this is Rtt_WR for DDR3 */
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	/* Automatic self refresh */
401*4882a593Smuzhiyun 	unsigned int auto_self_refresh_en;
402*4882a593Smuzhiyun 	unsigned int sr_it;
403*4882a593Smuzhiyun 	/* ZQ calibration */
404*4882a593Smuzhiyun 	unsigned int zq_en;
405*4882a593Smuzhiyun 	/* Write leveling */
406*4882a593Smuzhiyun 	unsigned int wrlvl_en;
407*4882a593Smuzhiyun 	/* RCW override for RDIMM */
408*4882a593Smuzhiyun 	unsigned int rcw_override;
409*4882a593Smuzhiyun 	unsigned int rcw_1;
410*4882a593Smuzhiyun 	unsigned int rcw_2;
411*4882a593Smuzhiyun 	/* control register 1 */
412*4882a593Smuzhiyun 	unsigned int ddr_cdr1;
413*4882a593Smuzhiyun 	unsigned int ddr_cdr2;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	unsigned int trwt_override;
416*4882a593Smuzhiyun 	unsigned int trwt;			/* read-to-write turnaround */
417*4882a593Smuzhiyun } memctl_options_t;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun phys_size_t fsl_ddr_sdram(void);
420*4882a593Smuzhiyun phys_size_t fsl_ddr_sdram_size(void);
421*4882a593Smuzhiyun phys_size_t fsl_other_ddr_sdram(unsigned long long base,
422*4882a593Smuzhiyun 				unsigned int first_ctrl,
423*4882a593Smuzhiyun 				unsigned int num_ctrls,
424*4882a593Smuzhiyun 				unsigned int dimm_slots_per_ctrl,
425*4882a593Smuzhiyun 				int (*board_need_reset)(void),
426*4882a593Smuzhiyun 				void (*board_reset)(void),
427*4882a593Smuzhiyun 				void (*board_de_reset)(void));
428*4882a593Smuzhiyun extern int fsl_use_spd(void);
429*4882a593Smuzhiyun void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
430*4882a593Smuzhiyun 			     unsigned int ctrl_num, int step);
431*4882a593Smuzhiyun u32 fsl_ddr_get_intl3r(void);
432*4882a593Smuzhiyun void print_ddr_info(unsigned int start_ctrl);
433*4882a593Smuzhiyun 
__board_assert_mem_reset(void)434*4882a593Smuzhiyun static void __board_assert_mem_reset(void)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
__board_deassert_mem_reset(void)438*4882a593Smuzhiyun static void __board_deassert_mem_reset(void)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun void board_assert_mem_reset(void)
443*4882a593Smuzhiyun 	__attribute__((weak, alias("__board_assert_mem_reset")));
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun void board_deassert_mem_reset(void)
446*4882a593Smuzhiyun 	__attribute__((weak, alias("__board_deassert_mem_reset")));
447*4882a593Smuzhiyun 
__board_need_mem_reset(void)448*4882a593Smuzhiyun static int __board_need_mem_reset(void)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun 	return 0;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun int board_need_mem_reset(void)
454*4882a593Smuzhiyun 	__attribute__((weak, alias("__board_need_mem_reset")));
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun #if defined(CONFIG_DEEP_SLEEP)
457*4882a593Smuzhiyun void board_mem_sleep_setup(void);
458*4882a593Smuzhiyun bool is_warm_boot(void);
459*4882a593Smuzhiyun int fsl_dp_resume(void);
460*4882a593Smuzhiyun #endif
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun /*
463*4882a593Smuzhiyun  * The 85xx boards have a common prototype for fixed_sdram so put the
464*4882a593Smuzhiyun  * declaration here.
465*4882a593Smuzhiyun  */
466*4882a593Smuzhiyun #ifdef CONFIG_MPC85xx
467*4882a593Smuzhiyun extern phys_size_t fixed_sdram(void);
468*4882a593Smuzhiyun #endif
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun #if defined(CONFIG_DDR_ECC)
471*4882a593Smuzhiyun extern void ddr_enable_ecc(unsigned int dram_size);
472*4882a593Smuzhiyun #endif
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun typedef struct fixed_ddr_parm{
476*4882a593Smuzhiyun 	int min_freq;
477*4882a593Smuzhiyun 	int max_freq;
478*4882a593Smuzhiyun 	fsl_ddr_cfg_regs_t *ddr_settings;
479*4882a593Smuzhiyun } fixed_ddr_parm_t;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun /**
482*4882a593Smuzhiyun  * fsl_initdram() - Set up the SDRAM
483*4882a593Smuzhiyun  *
484*4882a593Smuzhiyun  * @return 0 if OK, -ve on error
485*4882a593Smuzhiyun  */
486*4882a593Smuzhiyun int fsl_initdram(void);
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun #endif
489