xref: /OK3568_Linux_fs/u-boot/board/freescale/bsc9132qds/ddr.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2013 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/mmu.h>
9*4882a593Smuzhiyun #include <asm/immap_85xx.h>
10*4882a593Smuzhiyun #include <asm/processor.h>
11*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
12*4882a593Smuzhiyun #include <fsl_ddr_dimm_params.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <asm/fsl_law.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #ifndef CONFIG_SYS_DDR_RAW_TIMING
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun fsl_ddr_cfg_regs_t ddr_cfg_regs_800 = {
21*4882a593Smuzhiyun 	.cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
22*4882a593Smuzhiyun 	.cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
23*4882a593Smuzhiyun 	.cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
24*4882a593Smuzhiyun 	.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3_800,
25*4882a593Smuzhiyun 	.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0_800,
26*4882a593Smuzhiyun 	.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_800,
27*4882a593Smuzhiyun 	.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_800,
28*4882a593Smuzhiyun 	.ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
29*4882a593Smuzhiyun 	.ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
30*4882a593Smuzhiyun 	.ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1_800,
31*4882a593Smuzhiyun 	.ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2_800,
32*4882a593Smuzhiyun 	.ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
33*4882a593Smuzhiyun 	.ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL_800,
34*4882a593Smuzhiyun 	.ddr_data_init = CONFIG_MEM_INIT_VALUE,
35*4882a593Smuzhiyun 	.ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL_800,
36*4882a593Smuzhiyun 	.ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
37*4882a593Smuzhiyun 	.ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
38*4882a593Smuzhiyun 	.timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
39*4882a593Smuzhiyun 	.timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
40*4882a593Smuzhiyun 	.ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
41*4882a593Smuzhiyun 	.ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL_800,
42*4882a593Smuzhiyun 	.ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
43*4882a593Smuzhiyun 	.ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
44*4882a593Smuzhiyun 	.ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun fsl_ddr_cfg_regs_t ddr_cfg_regs_1333 = {
48*4882a593Smuzhiyun 	.cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
49*4882a593Smuzhiyun 	.cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
50*4882a593Smuzhiyun 	.cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
51*4882a593Smuzhiyun 	.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3_1333,
52*4882a593Smuzhiyun 	.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0_1333,
53*4882a593Smuzhiyun 	.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_1333,
54*4882a593Smuzhiyun 	.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_1333,
55*4882a593Smuzhiyun 	.ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
56*4882a593Smuzhiyun 	.ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
57*4882a593Smuzhiyun 	.ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1_1333,
58*4882a593Smuzhiyun 	.ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2_1333,
59*4882a593Smuzhiyun 	.ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
60*4882a593Smuzhiyun 	.ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL_1333,
61*4882a593Smuzhiyun 	.ddr_data_init = CONFIG_MEM_INIT_VALUE,
62*4882a593Smuzhiyun 	.ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL_1333,
63*4882a593Smuzhiyun 	.ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
64*4882a593Smuzhiyun 	.ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
65*4882a593Smuzhiyun 	.timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
66*4882a593Smuzhiyun 	.timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
67*4882a593Smuzhiyun 	.ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
68*4882a593Smuzhiyun 	.ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL_1333,
69*4882a593Smuzhiyun 	.ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
70*4882a593Smuzhiyun 	.ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
71*4882a593Smuzhiyun 	.ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun fixed_ddr_parm_t fixed_ddr_parm_0[] = {
76*4882a593Smuzhiyun 	{750, 850, &ddr_cfg_regs_800},
77*4882a593Smuzhiyun 	{1060, 1333, &ddr_cfg_regs_1333},
78*4882a593Smuzhiyun 	{0, 0, NULL}
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun /*
82*4882a593Smuzhiyun  * Fixed sdram init -- doesn't use serial presence detect.
83*4882a593Smuzhiyun  */
fixed_sdram(void)84*4882a593Smuzhiyun phys_size_t fixed_sdram(void)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	int i;
87*4882a593Smuzhiyun 	char buf[32];
88*4882a593Smuzhiyun 	fsl_ddr_cfg_regs_t ddr_cfg_regs;
89*4882a593Smuzhiyun 	phys_size_t ddr_size;
90*4882a593Smuzhiyun 	ulong ddr_freq, ddr_freq_mhz;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	ddr_freq = get_ddr_freq(0);
93*4882a593Smuzhiyun 	ddr_freq_mhz = ddr_freq / 1000000;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	printf("Configuring DDR for %s MT/s data rate\n",
96*4882a593Smuzhiyun 				strmhz(buf, ddr_freq));
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	for (i = 0; fixed_ddr_parm_0[i].max_freq > 0; i++) {
99*4882a593Smuzhiyun 		if ((ddr_freq_mhz > fixed_ddr_parm_0[i].min_freq) &&
100*4882a593Smuzhiyun 		   (ddr_freq_mhz <= fixed_ddr_parm_0[i].max_freq)) {
101*4882a593Smuzhiyun 			memcpy(&ddr_cfg_regs, fixed_ddr_parm_0[i].ddr_settings,
102*4882a593Smuzhiyun 							sizeof(ddr_cfg_regs));
103*4882a593Smuzhiyun 			break;
104*4882a593Smuzhiyun 		}
105*4882a593Smuzhiyun 	}
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	if (fixed_ddr_parm_0[i].max_freq == 0)
108*4882a593Smuzhiyun 		panic("Unsupported DDR data rate %s MT/s data rate\n",
109*4882a593Smuzhiyun 					strmhz(buf, ddr_freq));
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	ddr_size = (phys_size_t) CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
112*4882a593Smuzhiyun 	fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 0, 0);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE, ddr_size,
115*4882a593Smuzhiyun 					LAW_TRGT_IF_DDR_1) < 0) {
116*4882a593Smuzhiyun 		printf("ERROR setting Local Access Windows for DDR\n");
117*4882a593Smuzhiyun 		return 0;
118*4882a593Smuzhiyun 	}
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	return ddr_size;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #else /* CONFIG_SYS_DDR_RAW_TIMING */
124*4882a593Smuzhiyun /* Micron MT41J512M8_187E */
125*4882a593Smuzhiyun dimm_params_t ddr_raw_timing = {
126*4882a593Smuzhiyun 	.n_ranks = 1,
127*4882a593Smuzhiyun 	.rank_density = 1073741824u,
128*4882a593Smuzhiyun 	.capacity = 1073741824u,
129*4882a593Smuzhiyun 	.primary_sdram_width = 32,
130*4882a593Smuzhiyun 	.ec_sdram_width = 0,
131*4882a593Smuzhiyun 	.registered_dimm = 0,
132*4882a593Smuzhiyun 	.mirrored_dimm = 0,
133*4882a593Smuzhiyun 	.n_row_addr = 15,
134*4882a593Smuzhiyun 	.n_col_addr = 10,
135*4882a593Smuzhiyun 	.n_banks_per_sdram_device = 8,
136*4882a593Smuzhiyun 	.edc_config = 0,
137*4882a593Smuzhiyun 	.burst_lengths_bitmask = 0x0c,
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	.tckmin_x_ps = 1870,
140*4882a593Smuzhiyun 	.caslat_x = 0x1e << 4,	/* 5,6,7,8 */
141*4882a593Smuzhiyun 	.taa_ps = 13125,
142*4882a593Smuzhiyun 	.twr_ps = 15000,
143*4882a593Smuzhiyun 	.trcd_ps = 13125,
144*4882a593Smuzhiyun 	.trrd_ps = 7500,
145*4882a593Smuzhiyun 	.trp_ps = 13125,
146*4882a593Smuzhiyun 	.tras_ps = 37500,
147*4882a593Smuzhiyun 	.trc_ps = 50625,
148*4882a593Smuzhiyun 	.trfc_ps = 160000,
149*4882a593Smuzhiyun 	.twtr_ps = 7500,
150*4882a593Smuzhiyun 	.trtp_ps = 7500,
151*4882a593Smuzhiyun 	.refresh_rate_ps = 7800000,
152*4882a593Smuzhiyun 	.tfaw_ps = 37500,
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun 
fsl_ddr_get_dimm_params(dimm_params_t * pdimm,unsigned int controller_number,unsigned int dimm_number)155*4882a593Smuzhiyun int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
156*4882a593Smuzhiyun 		unsigned int controller_number,
157*4882a593Smuzhiyun 		unsigned int dimm_number)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	const char dimm_model[] = "Fixed DDR on board";
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	if ((controller_number == 0) && (dimm_number == 0)) {
162*4882a593Smuzhiyun 		memcpy(pdimm, &ddr_raw_timing, sizeof(dimm_params_t));
163*4882a593Smuzhiyun 		memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
164*4882a593Smuzhiyun 		memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1);
165*4882a593Smuzhiyun 	}
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	return 0;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)170*4882a593Smuzhiyun void fsl_ddr_board_options(memctl_options_t *popts,
171*4882a593Smuzhiyun 				dimm_params_t *pdimm,
172*4882a593Smuzhiyun 				unsigned int ctrl_num)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	int i;
175*4882a593Smuzhiyun 	popts->clk_adjust = 6;
176*4882a593Smuzhiyun 	popts->cpo_override = 0x1f;
177*4882a593Smuzhiyun 	popts->write_data_delay = 2;
178*4882a593Smuzhiyun 	popts->half_strength_driver_enable = 1;
179*4882a593Smuzhiyun 	/* Write leveling override */
180*4882a593Smuzhiyun 	popts->wrlvl_en = 1;
181*4882a593Smuzhiyun 	popts->wrlvl_override = 1;
182*4882a593Smuzhiyun 	popts->wrlvl_sample = 0xf;
183*4882a593Smuzhiyun 	popts->wrlvl_start = 0x8;
184*4882a593Smuzhiyun 	popts->trwt_override = 1;
185*4882a593Smuzhiyun 	popts->trwt = 0;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
188*4882a593Smuzhiyun 		popts->cs_local_opts[i].odt_rd_cfg = FSL_DDR_ODT_NEVER;
189*4882a593Smuzhiyun 		popts->cs_local_opts[i].odt_wr_cfg = FSL_DDR_ODT_CS;
190*4882a593Smuzhiyun 	}
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun #endif /* CONFIG_SYS_DDR_RAW_TIMING */
194