xref: /OK3568_Linux_fs/u-boot/board/freescale/p1_p2_rdb_pc/ddr.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2010-2011 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/mmu.h>
9*4882a593Smuzhiyun #include <asm/immap_85xx.h>
10*4882a593Smuzhiyun #include <asm/processor.h>
11*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
12*4882a593Smuzhiyun #include <fsl_ddr_dimm_params.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <asm/fsl_law.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #ifdef CONFIG_SYS_DDR_RAW_TIMING
17*4882a593Smuzhiyun #if	defined(CONFIG_P1020RDB_PROTO) || \
18*4882a593Smuzhiyun 	defined(CONFIG_TARGET_P1021RDB) || \
19*4882a593Smuzhiyun 	defined(CONFIG_TARGET_P1020UTM)
20*4882a593Smuzhiyun /* Micron MT41J256M8_187E */
21*4882a593Smuzhiyun dimm_params_t ddr_raw_timing = {
22*4882a593Smuzhiyun 	.n_ranks = 1,
23*4882a593Smuzhiyun 	.rank_density = 1073741824u,
24*4882a593Smuzhiyun 	.capacity = 1073741824u,
25*4882a593Smuzhiyun 	.primary_sdram_width = 32,
26*4882a593Smuzhiyun 	.ec_sdram_width = 0,
27*4882a593Smuzhiyun 	.registered_dimm = 0,
28*4882a593Smuzhiyun 	.mirrored_dimm = 0,
29*4882a593Smuzhiyun 	.n_row_addr = 15,
30*4882a593Smuzhiyun 	.n_col_addr = 10,
31*4882a593Smuzhiyun 	.n_banks_per_sdram_device = 8,
32*4882a593Smuzhiyun 	.edc_config = 0,
33*4882a593Smuzhiyun 	.burst_lengths_bitmask = 0x0c,
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	.tckmin_x_ps = 1870,
36*4882a593Smuzhiyun 	.caslat_x = 0x1e << 4,	/* 5,6,7,8 */
37*4882a593Smuzhiyun 	.taa_ps = 13125,
38*4882a593Smuzhiyun 	.twr_ps = 15000,
39*4882a593Smuzhiyun 	.trcd_ps = 13125,
40*4882a593Smuzhiyun 	.trrd_ps = 7500,
41*4882a593Smuzhiyun 	.trp_ps = 13125,
42*4882a593Smuzhiyun 	.tras_ps = 37500,
43*4882a593Smuzhiyun 	.trc_ps = 50625,
44*4882a593Smuzhiyun 	.trfc_ps = 160000,
45*4882a593Smuzhiyun 	.twtr_ps = 7500,
46*4882a593Smuzhiyun 	.trtp_ps = 7500,
47*4882a593Smuzhiyun 	.refresh_rate_ps = 7800000,
48*4882a593Smuzhiyun 	.tfaw_ps = 37500,
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_P2020RDB)
51*4882a593Smuzhiyun /* Micron MT41J128M16_15E */
52*4882a593Smuzhiyun dimm_params_t ddr_raw_timing = {
53*4882a593Smuzhiyun 	.n_ranks = 1,
54*4882a593Smuzhiyun 	.rank_density = 1073741824u,
55*4882a593Smuzhiyun 	.capacity = 1073741824u,
56*4882a593Smuzhiyun 	.primary_sdram_width = 64,
57*4882a593Smuzhiyun 	.ec_sdram_width = 0,
58*4882a593Smuzhiyun 	.registered_dimm = 0,
59*4882a593Smuzhiyun 	.mirrored_dimm = 0,
60*4882a593Smuzhiyun 	.n_row_addr = 14,
61*4882a593Smuzhiyun 	.n_col_addr = 10,
62*4882a593Smuzhiyun 	.n_banks_per_sdram_device = 8,
63*4882a593Smuzhiyun 	.edc_config = 0,
64*4882a593Smuzhiyun 	.burst_lengths_bitmask = 0x0c,
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	.tckmin_x_ps = 1500,
67*4882a593Smuzhiyun 	.caslat_x = 0x7e << 4,	/* 5,6,7,8,9,10 */
68*4882a593Smuzhiyun 	.taa_ps = 13500,
69*4882a593Smuzhiyun 	.twr_ps = 15000,
70*4882a593Smuzhiyun 	.trcd_ps = 13500,
71*4882a593Smuzhiyun 	.trrd_ps = 6000,
72*4882a593Smuzhiyun 	.trp_ps = 13500,
73*4882a593Smuzhiyun 	.tras_ps = 36000,
74*4882a593Smuzhiyun 	.trc_ps = 49500,
75*4882a593Smuzhiyun 	.trfc_ps = 160000,
76*4882a593Smuzhiyun 	.twtr_ps = 7500,
77*4882a593Smuzhiyun 	.trtp_ps = 7500,
78*4882a593Smuzhiyun 	.refresh_rate_ps = 7800000,
79*4882a593Smuzhiyun 	.tfaw_ps = 30000,
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun #elif (defined(CONFIG_TARGET_P1020MBG) || defined(CONFIG_TARGET_P1020RDB_PD))
82*4882a593Smuzhiyun /* Micron MT41J512M8_187E */
83*4882a593Smuzhiyun dimm_params_t ddr_raw_timing = {
84*4882a593Smuzhiyun 	.n_ranks = 2,
85*4882a593Smuzhiyun 	.rank_density = 1073741824u,
86*4882a593Smuzhiyun 	.capacity = 2147483648u,
87*4882a593Smuzhiyun 	.primary_sdram_width = 32,
88*4882a593Smuzhiyun 	.ec_sdram_width = 0,
89*4882a593Smuzhiyun 	.registered_dimm = 0,
90*4882a593Smuzhiyun 	.mirrored_dimm = 0,
91*4882a593Smuzhiyun 	.n_row_addr = 15,
92*4882a593Smuzhiyun 	.n_col_addr = 10,
93*4882a593Smuzhiyun 	.n_banks_per_sdram_device = 8,
94*4882a593Smuzhiyun 	.edc_config = 0,
95*4882a593Smuzhiyun 	.burst_lengths_bitmask = 0x0c,
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	.tckmin_x_ps = 1870,
98*4882a593Smuzhiyun 	.caslat_x = 0x1e << 4,	/* 5,6,7,8 */
99*4882a593Smuzhiyun 	.taa_ps = 13125,
100*4882a593Smuzhiyun 	.twr_ps = 15000,
101*4882a593Smuzhiyun 	.trcd_ps = 13125,
102*4882a593Smuzhiyun 	.trrd_ps = 7500,
103*4882a593Smuzhiyun 	.trp_ps = 13125,
104*4882a593Smuzhiyun 	.tras_ps = 37500,
105*4882a593Smuzhiyun 	.trc_ps = 50625,
106*4882a593Smuzhiyun 	.trfc_ps = 160000,
107*4882a593Smuzhiyun 	.twtr_ps = 7500,
108*4882a593Smuzhiyun 	.trtp_ps = 7500,
109*4882a593Smuzhiyun 	.refresh_rate_ps = 7800000,
110*4882a593Smuzhiyun 	.tfaw_ps = 37500,
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_P1020RDB_PC)
113*4882a593Smuzhiyun /*
114*4882a593Smuzhiyun  * Samsung K4B2G0846C-HCF8
115*4882a593Smuzhiyun  * The following timing are for "downshift"
116*4882a593Smuzhiyun  * i.e. to use CL9 part as CL7
117*4882a593Smuzhiyun  * otherwise, tAA, tRCD, tRP will be 13500ps
118*4882a593Smuzhiyun  * and tRC will be 49500ps
119*4882a593Smuzhiyun  */
120*4882a593Smuzhiyun dimm_params_t ddr_raw_timing = {
121*4882a593Smuzhiyun 	.n_ranks = 1,
122*4882a593Smuzhiyun 	.rank_density = 1073741824u,
123*4882a593Smuzhiyun 	.capacity = 1073741824u,
124*4882a593Smuzhiyun 	.primary_sdram_width = 32,
125*4882a593Smuzhiyun 	.ec_sdram_width = 0,
126*4882a593Smuzhiyun 	.registered_dimm = 0,
127*4882a593Smuzhiyun 	.mirrored_dimm = 0,
128*4882a593Smuzhiyun 	.n_row_addr = 15,
129*4882a593Smuzhiyun 	.n_col_addr = 10,
130*4882a593Smuzhiyun 	.n_banks_per_sdram_device = 8,
131*4882a593Smuzhiyun 	.edc_config = 0,
132*4882a593Smuzhiyun 	.burst_lengths_bitmask = 0x0c,
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	.tckmin_x_ps = 1875,
135*4882a593Smuzhiyun 	.caslat_x = 0x1e << 4,	/* 5,6,7,8 */
136*4882a593Smuzhiyun 	.taa_ps = 13125,
137*4882a593Smuzhiyun 	.twr_ps = 15000,
138*4882a593Smuzhiyun 	.trcd_ps = 13125,
139*4882a593Smuzhiyun 	.trrd_ps = 7500,
140*4882a593Smuzhiyun 	.trp_ps = 13125,
141*4882a593Smuzhiyun 	.tras_ps = 37500,
142*4882a593Smuzhiyun 	.trc_ps = 50625,
143*4882a593Smuzhiyun 	.trfc_ps = 160000,
144*4882a593Smuzhiyun 	.twtr_ps = 7500,
145*4882a593Smuzhiyun 	.trtp_ps = 7500,
146*4882a593Smuzhiyun 	.refresh_rate_ps = 7800000,
147*4882a593Smuzhiyun 	.tfaw_ps = 37500,
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun #elif	defined(CONFIG_TARGET_P1024RDB) || \
150*4882a593Smuzhiyun 	defined(CONFIG_TARGET_P1025RDB)
151*4882a593Smuzhiyun /*
152*4882a593Smuzhiyun  * Samsung K4B2G0846C-HCH9
153*4882a593Smuzhiyun  * The following timing are for "downshift"
154*4882a593Smuzhiyun  * i.e. to use CL9 part as CL7
155*4882a593Smuzhiyun  * otherwise, tAA, tRCD, tRP will be 13500ps
156*4882a593Smuzhiyun  * and tRC will be 49500ps
157*4882a593Smuzhiyun  */
158*4882a593Smuzhiyun dimm_params_t ddr_raw_timing = {
159*4882a593Smuzhiyun 	.n_ranks = 1,
160*4882a593Smuzhiyun 	.rank_density = 1073741824u,
161*4882a593Smuzhiyun 	.capacity = 1073741824u,
162*4882a593Smuzhiyun 	.primary_sdram_width = 32,
163*4882a593Smuzhiyun 	.ec_sdram_width = 0,
164*4882a593Smuzhiyun 	.registered_dimm = 0,
165*4882a593Smuzhiyun 	.mirrored_dimm = 0,
166*4882a593Smuzhiyun 	.n_row_addr = 15,
167*4882a593Smuzhiyun 	.n_col_addr = 10,
168*4882a593Smuzhiyun 	.n_banks_per_sdram_device = 8,
169*4882a593Smuzhiyun 	.edc_config = 0,
170*4882a593Smuzhiyun 	.burst_lengths_bitmask = 0x0c,
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	.tckmin_x_ps = 1500,
173*4882a593Smuzhiyun 	.caslat_x = 0x3e << 4,	/* 5,6,7,8,9 */
174*4882a593Smuzhiyun 	.taa_ps = 13125,
175*4882a593Smuzhiyun 	.twr_ps = 15000,
176*4882a593Smuzhiyun 	.trcd_ps = 13125,
177*4882a593Smuzhiyun 	.trrd_ps = 6000,
178*4882a593Smuzhiyun 	.trp_ps = 13125,
179*4882a593Smuzhiyun 	.tras_ps = 36000,
180*4882a593Smuzhiyun 	.trc_ps = 49125,
181*4882a593Smuzhiyun 	.trfc_ps = 160000,
182*4882a593Smuzhiyun 	.twtr_ps = 7500,
183*4882a593Smuzhiyun 	.trtp_ps = 7500,
184*4882a593Smuzhiyun 	.refresh_rate_ps = 7800000,
185*4882a593Smuzhiyun 	.tfaw_ps = 30000,
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun #else
188*4882a593Smuzhiyun #error Missing raw timing data for this board
189*4882a593Smuzhiyun #endif
190*4882a593Smuzhiyun 
fsl_ddr_get_dimm_params(dimm_params_t * pdimm,unsigned int controller_number,unsigned int dimm_number)191*4882a593Smuzhiyun int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
192*4882a593Smuzhiyun 		unsigned int controller_number,
193*4882a593Smuzhiyun 		unsigned int dimm_number)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	const char dimm_model[] = "Fixed DDR on board";
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	if ((controller_number == 0) && (dimm_number == 0)) {
198*4882a593Smuzhiyun 		memcpy(pdimm, &ddr_raw_timing, sizeof(dimm_params_t));
199*4882a593Smuzhiyun 		memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
200*4882a593Smuzhiyun 		memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1);
201*4882a593Smuzhiyun 	}
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	return 0;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun #endif /* CONFIG_SYS_DDR_RAW_TIMING */
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun #ifdef CONFIG_SYS_DDR_CS0_BNDS
208*4882a593Smuzhiyun /* Fixed sdram init -- doesn't use serial presence detect. */
fixed_sdram(void)209*4882a593Smuzhiyun phys_size_t fixed_sdram(void)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	sys_info_t sysinfo;
212*4882a593Smuzhiyun 	char buf[32];
213*4882a593Smuzhiyun 	size_t ddr_size;
214*4882a593Smuzhiyun 	fsl_ddr_cfg_regs_t ddr_cfg_regs = {
215*4882a593Smuzhiyun 		.cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
216*4882a593Smuzhiyun 		.cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
217*4882a593Smuzhiyun 		.cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
218*4882a593Smuzhiyun #if CONFIG_CHIP_SELECTS_PER_CTRL > 1
219*4882a593Smuzhiyun 		.cs[1].bnds = CONFIG_SYS_DDR_CS1_BNDS,
220*4882a593Smuzhiyun 		.cs[1].config = CONFIG_SYS_DDR_CS1_CONFIG,
221*4882a593Smuzhiyun 		.cs[1].config_2 = CONFIG_SYS_DDR_CS1_CONFIG_2,
222*4882a593Smuzhiyun #endif
223*4882a593Smuzhiyun 		.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3,
224*4882a593Smuzhiyun 		.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0,
225*4882a593Smuzhiyun 		.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1,
226*4882a593Smuzhiyun 		.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2,
227*4882a593Smuzhiyun 		.ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
228*4882a593Smuzhiyun 		.ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
229*4882a593Smuzhiyun 		.ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1,
230*4882a593Smuzhiyun 		.ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2,
231*4882a593Smuzhiyun 		.ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
232*4882a593Smuzhiyun 		.ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL,
233*4882a593Smuzhiyun 		.ddr_data_init = CONFIG_SYS_DDR_DATA_INIT,
234*4882a593Smuzhiyun 		.ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL,
235*4882a593Smuzhiyun 		.ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
236*4882a593Smuzhiyun 		.ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
237*4882a593Smuzhiyun 		.timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
238*4882a593Smuzhiyun 		.timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
239*4882a593Smuzhiyun 		.ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
240*4882a593Smuzhiyun 		.ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL,
241*4882a593Smuzhiyun 		.ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
242*4882a593Smuzhiyun 		.ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
243*4882a593Smuzhiyun 		.ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
244*4882a593Smuzhiyun 	};
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	get_sys_info(&sysinfo);
247*4882a593Smuzhiyun 	printf("Configuring DDR for %s MT/s data rate\n",
248*4882a593Smuzhiyun 			strmhz(buf, sysinfo.freq_ddrbus));
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	ddr_size = CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 0, 0);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
255*4882a593Smuzhiyun 				ddr_size, LAW_TRGT_IF_DDR_1) < 0) {
256*4882a593Smuzhiyun 		printf("ERROR setting Local Access Windows for DDR\n");
257*4882a593Smuzhiyun 		return 0;
258*4882a593Smuzhiyun 	};
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	return ddr_size;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun #endif
263*4882a593Smuzhiyun 
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)264*4882a593Smuzhiyun void fsl_ddr_board_options(memctl_options_t *popts,
265*4882a593Smuzhiyun 				dimm_params_t *pdimm,
266*4882a593Smuzhiyun 				unsigned int ctrl_num)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	int i;
269*4882a593Smuzhiyun 	popts->clk_adjust = 6;
270*4882a593Smuzhiyun 	popts->cpo_override = 0x1f;
271*4882a593Smuzhiyun 	popts->write_data_delay = 2;
272*4882a593Smuzhiyun 	popts->half_strength_driver_enable = 1;
273*4882a593Smuzhiyun 	/* Write leveling override */
274*4882a593Smuzhiyun 	popts->wrlvl_en = 1;
275*4882a593Smuzhiyun 	popts->wrlvl_override = 1;
276*4882a593Smuzhiyun 	popts->wrlvl_sample = 0xf;
277*4882a593Smuzhiyun 	popts->wrlvl_start = 0x8;
278*4882a593Smuzhiyun 	popts->trwt_override = 1;
279*4882a593Smuzhiyun 	popts->trwt = 0;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	if (pdimm->primary_sdram_width == 64)
282*4882a593Smuzhiyun 		popts->data_bus_width = 0;
283*4882a593Smuzhiyun 	else if (pdimm->primary_sdram_width == 32)
284*4882a593Smuzhiyun 		popts->data_bus_width = 1;
285*4882a593Smuzhiyun 	else
286*4882a593Smuzhiyun 		printf("Error in DDR bus width configuration!\n");
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
289*4882a593Smuzhiyun 		popts->cs_local_opts[i].odt_rd_cfg = FSL_DDR_ODT_NEVER;
290*4882a593Smuzhiyun 		popts->cs_local_opts[i].odt_wr_cfg = FSL_DDR_ODT_CS;
291*4882a593Smuzhiyun 	}
292*4882a593Smuzhiyun }
293