1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2013-2015 Arcturus Networks, Inc.
3*4882a593Smuzhiyun * http://www.arcturusnetworks.com/products/ucp1020/
4*4882a593Smuzhiyun * based on board/freescale/p1_p2_rdb_pc/spl.c
5*4882a593Smuzhiyun * original copyright follows:
6*4882a593Smuzhiyun * Copyright 2013 Freescale Semiconductor, Inc.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <asm/mmu.h>
13*4882a593Smuzhiyun #include <asm/immap_85xx.h>
14*4882a593Smuzhiyun #include <asm/processor.h>
15*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
16*4882a593Smuzhiyun #include <fsl_ddr_dimm_params.h>
17*4882a593Smuzhiyun #include <asm/io.h>
18*4882a593Smuzhiyun #include <asm/fsl_law.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #ifdef CONFIG_SYS_DDR_RAW_TIMING
21*4882a593Smuzhiyun #if defined(CONFIG_UCP1020) || defined(CONFIG_UCP1020T1)
22*4882a593Smuzhiyun /*
23*4882a593Smuzhiyun * Micron MT41J128M16HA-15E
24*4882a593Smuzhiyun * */
25*4882a593Smuzhiyun dimm_params_t ddr_raw_timing = {
26*4882a593Smuzhiyun .n_ranks = 1,
27*4882a593Smuzhiyun .rank_density = 536870912u,
28*4882a593Smuzhiyun .capacity = 536870912u,
29*4882a593Smuzhiyun .primary_sdram_width = 32,
30*4882a593Smuzhiyun .ec_sdram_width = 8,
31*4882a593Smuzhiyun .registered_dimm = 0,
32*4882a593Smuzhiyun .mirrored_dimm = 0,
33*4882a593Smuzhiyun .n_row_addr = 14,
34*4882a593Smuzhiyun .n_col_addr = 10,
35*4882a593Smuzhiyun .n_banks_per_sdram_device = 8,
36*4882a593Smuzhiyun .edc_config = 2,
37*4882a593Smuzhiyun .burst_lengths_bitmask = 0x0c,
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun .tckmin_x_ps = 1650,
40*4882a593Smuzhiyun .caslat_x = 0x7e << 4, /* 5,6,7,8,9,10 */
41*4882a593Smuzhiyun .taa_ps = 14050,
42*4882a593Smuzhiyun .twr_ps = 15000,
43*4882a593Smuzhiyun .trcd_ps = 13500,
44*4882a593Smuzhiyun .trrd_ps = 75000,
45*4882a593Smuzhiyun .trp_ps = 13500,
46*4882a593Smuzhiyun .tras_ps = 40000,
47*4882a593Smuzhiyun .trc_ps = 49500,
48*4882a593Smuzhiyun .trfc_ps = 160000,
49*4882a593Smuzhiyun .twtr_ps = 75000,
50*4882a593Smuzhiyun .trtp_ps = 75000,
51*4882a593Smuzhiyun .refresh_rate_ps = 7800000,
52*4882a593Smuzhiyun .tfaw_ps = 30000,
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #else
56*4882a593Smuzhiyun #error Missing raw timing data for this board
57*4882a593Smuzhiyun #endif
58*4882a593Smuzhiyun
fsl_ddr_get_dimm_params(dimm_params_t * pdimm,unsigned int controller_number,unsigned int dimm_number)59*4882a593Smuzhiyun int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
60*4882a593Smuzhiyun unsigned int controller_number,
61*4882a593Smuzhiyun unsigned int dimm_number)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun const char dimm_model[] = "Fixed DDR on board";
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun if ((controller_number == 0) && (dimm_number == 0)) {
66*4882a593Smuzhiyun memcpy(pdimm, &ddr_raw_timing, sizeof(dimm_params_t));
67*4882a593Smuzhiyun memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
68*4882a593Smuzhiyun memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun return 0;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun #endif /* CONFIG_SYS_DDR_RAW_TIMING */
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #ifdef CONFIG_SYS_DDR_CS0_BNDS
76*4882a593Smuzhiyun /* Fixed sdram init -- doesn't use serial presence detect. */
fixed_sdram(void)77*4882a593Smuzhiyun phys_size_t fixed_sdram(void)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun sys_info_t sysinfo;
80*4882a593Smuzhiyun char buf[32];
81*4882a593Smuzhiyun size_t ddr_size;
82*4882a593Smuzhiyun fsl_ddr_cfg_regs_t ddr_cfg_regs = {
83*4882a593Smuzhiyun .cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
84*4882a593Smuzhiyun .cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
85*4882a593Smuzhiyun .cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
86*4882a593Smuzhiyun #if CONFIG_CHIP_SELECTS_PER_CTRL > 1
87*4882a593Smuzhiyun .cs[1].bnds = CONFIG_SYS_DDR_CS1_BNDS,
88*4882a593Smuzhiyun .cs[1].config = CONFIG_SYS_DDR_CS1_CONFIG,
89*4882a593Smuzhiyun .cs[1].config_2 = CONFIG_SYS_DDR_CS1_CONFIG_2,
90*4882a593Smuzhiyun #endif
91*4882a593Smuzhiyun .timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3,
92*4882a593Smuzhiyun .timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0,
93*4882a593Smuzhiyun .timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1,
94*4882a593Smuzhiyun .timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2,
95*4882a593Smuzhiyun .ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
96*4882a593Smuzhiyun .ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
97*4882a593Smuzhiyun .ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1,
98*4882a593Smuzhiyun .ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2,
99*4882a593Smuzhiyun .ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
100*4882a593Smuzhiyun .ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL,
101*4882a593Smuzhiyun .ddr_data_init = CONFIG_SYS_DDR_DATA_INIT,
102*4882a593Smuzhiyun .ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL,
103*4882a593Smuzhiyun .ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
104*4882a593Smuzhiyun .ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
105*4882a593Smuzhiyun .timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
106*4882a593Smuzhiyun .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
107*4882a593Smuzhiyun .ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
108*4882a593Smuzhiyun .ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL,
109*4882a593Smuzhiyun .ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
110*4882a593Smuzhiyun .ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
111*4882a593Smuzhiyun .ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun get_sys_info(&sysinfo);
115*4882a593Smuzhiyun printf("Configuring DDR for %s MT/s data rate\n",
116*4882a593Smuzhiyun strmhz(buf, sysinfo.freq_ddrbus));
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun ddr_size = CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 0, 0);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
123*4882a593Smuzhiyun ddr_size, LAW_TRGT_IF_DDR_1) < 0) {
124*4882a593Smuzhiyun printf("ERROR setting Local Access Windows for DDR\n");
125*4882a593Smuzhiyun return 0;
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun return ddr_size;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun #endif
131*4882a593Smuzhiyun
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)132*4882a593Smuzhiyun void fsl_ddr_board_options(memctl_options_t *popts,
133*4882a593Smuzhiyun dimm_params_t *pdimm,
134*4882a593Smuzhiyun unsigned int ctrl_num)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun int i;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun popts->clk_adjust = 6;
139*4882a593Smuzhiyun popts->cpo_override = 0x1f;
140*4882a593Smuzhiyun popts->write_data_delay = 2;
141*4882a593Smuzhiyun popts->half_strength_driver_enable = 1;
142*4882a593Smuzhiyun /* Write leveling override */
143*4882a593Smuzhiyun popts->wrlvl_en = 1;
144*4882a593Smuzhiyun popts->wrlvl_override = 1;
145*4882a593Smuzhiyun popts->wrlvl_sample = 0xf;
146*4882a593Smuzhiyun popts->wrlvl_start = 0x8;
147*4882a593Smuzhiyun popts->trwt_override = 1;
148*4882a593Smuzhiyun popts->trwt = 0;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun if (pdimm->primary_sdram_width == 64)
151*4882a593Smuzhiyun popts->data_bus_width = 0;
152*4882a593Smuzhiyun else if (pdimm->primary_sdram_width == 32)
153*4882a593Smuzhiyun popts->data_bus_width = 1;
154*4882a593Smuzhiyun else
155*4882a593Smuzhiyun printf("Error in DDR bus width configuration!\n");
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
158*4882a593Smuzhiyun popts->cs_local_opts[i].odt_rd_cfg = FSL_DDR_ODT_NEVER;
159*4882a593Smuzhiyun popts->cs_local_opts[i].odt_wr_cfg = FSL_DDR_ODT_CS;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun }
162