xref: /OK3568_Linux_fs/u-boot/drivers/ddr/fsl/ctrl_regs.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2008-2014 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun /*
8*4882a593Smuzhiyun  * Generic driver for Freescale DDR/DDR2/DDR3/DDR4 memory controller.
9*4882a593Smuzhiyun  * Based on code from spd_sdram.c
10*4882a593Smuzhiyun  * Author: James Yang [at freescale.com]
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <common.h>
14*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
15*4882a593Smuzhiyun #include <fsl_errata.h>
16*4882a593Smuzhiyun #include <fsl_ddr.h>
17*4882a593Smuzhiyun #include <fsl_immap.h>
18*4882a593Smuzhiyun #include <asm/io.h>
19*4882a593Smuzhiyun #if defined(CONFIG_FSL_LSCH2) || defined(CONFIG_FSL_LSCH3) || \
20*4882a593Smuzhiyun 	defined(CONFIG_ARM)
21*4882a593Smuzhiyun #include <asm/arch/clock.h>
22*4882a593Smuzhiyun #endif
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun  * Determine Rtt value.
26*4882a593Smuzhiyun  *
27*4882a593Smuzhiyun  * This should likely be either board or controller specific.
28*4882a593Smuzhiyun  *
29*4882a593Smuzhiyun  * Rtt(nominal) - DDR2:
30*4882a593Smuzhiyun  *	0 = Rtt disabled
31*4882a593Smuzhiyun  *	1 = 75 ohm
32*4882a593Smuzhiyun  *	2 = 150 ohm
33*4882a593Smuzhiyun  *	3 = 50 ohm
34*4882a593Smuzhiyun  * Rtt(nominal) - DDR3:
35*4882a593Smuzhiyun  *	0 = Rtt disabled
36*4882a593Smuzhiyun  *	1 = 60 ohm
37*4882a593Smuzhiyun  *	2 = 120 ohm
38*4882a593Smuzhiyun  *	3 = 40 ohm
39*4882a593Smuzhiyun  *	4 = 20 ohm
40*4882a593Smuzhiyun  *	5 = 30 ohm
41*4882a593Smuzhiyun  *
42*4882a593Smuzhiyun  * FIXME: Apparently 8641 needs a value of 2
43*4882a593Smuzhiyun  * FIXME: Old code seys if 667 MHz or higher, use 3 on 8572
44*4882a593Smuzhiyun  *
45*4882a593Smuzhiyun  * FIXME: There was some effort down this line earlier:
46*4882a593Smuzhiyun  *
47*4882a593Smuzhiyun  *	unsigned int i;
48*4882a593Smuzhiyun  *	for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL/2; i++) {
49*4882a593Smuzhiyun  *		if (popts->dimmslot[i].num_valid_cs
50*4882a593Smuzhiyun  *		    && (popts->cs_local_opts[2*i].odt_rd_cfg
51*4882a593Smuzhiyun  *			|| popts->cs_local_opts[2*i].odt_wr_cfg)) {
52*4882a593Smuzhiyun  *			rtt = 2;
53*4882a593Smuzhiyun  *			break;
54*4882a593Smuzhiyun  *		}
55*4882a593Smuzhiyun  *	}
56*4882a593Smuzhiyun  */
fsl_ddr_get_rtt(void)57*4882a593Smuzhiyun static inline int fsl_ddr_get_rtt(void)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun 	int rtt;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR1)
62*4882a593Smuzhiyun 	rtt = 0;
63*4882a593Smuzhiyun #elif defined(CONFIG_SYS_FSL_DDR2)
64*4882a593Smuzhiyun 	rtt = 3;
65*4882a593Smuzhiyun #else
66*4882a593Smuzhiyun 	rtt = 0;
67*4882a593Smuzhiyun #endif
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	return rtt;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4
73*4882a593Smuzhiyun /*
74*4882a593Smuzhiyun  * compute CAS write latency according to DDR4 spec
75*4882a593Smuzhiyun  * CWL = 9 for <= 1600MT/s
76*4882a593Smuzhiyun  *       10 for <= 1866MT/s
77*4882a593Smuzhiyun  *       11 for <= 2133MT/s
78*4882a593Smuzhiyun  *       12 for <= 2400MT/s
79*4882a593Smuzhiyun  *       14 for <= 2667MT/s
80*4882a593Smuzhiyun  *       16 for <= 2933MT/s
81*4882a593Smuzhiyun  *       18 for higher
82*4882a593Smuzhiyun  */
compute_cas_write_latency(const unsigned int ctrl_num)83*4882a593Smuzhiyun static inline unsigned int compute_cas_write_latency(
84*4882a593Smuzhiyun 				const unsigned int ctrl_num)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	unsigned int cwl;
87*4882a593Smuzhiyun 	const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
88*4882a593Smuzhiyun 	if (mclk_ps >= 1250)
89*4882a593Smuzhiyun 		cwl = 9;
90*4882a593Smuzhiyun 	else if (mclk_ps >= 1070)
91*4882a593Smuzhiyun 		cwl = 10;
92*4882a593Smuzhiyun 	else if (mclk_ps >= 935)
93*4882a593Smuzhiyun 		cwl = 11;
94*4882a593Smuzhiyun 	else if (mclk_ps >= 833)
95*4882a593Smuzhiyun 		cwl = 12;
96*4882a593Smuzhiyun 	else if (mclk_ps >= 750)
97*4882a593Smuzhiyun 		cwl = 14;
98*4882a593Smuzhiyun 	else if (mclk_ps >= 681)
99*4882a593Smuzhiyun 		cwl = 16;
100*4882a593Smuzhiyun 	else
101*4882a593Smuzhiyun 		cwl = 18;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	return cwl;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun #else
106*4882a593Smuzhiyun /*
107*4882a593Smuzhiyun  * compute the CAS write latency according to DDR3 spec
108*4882a593Smuzhiyun  * CWL = 5 if tCK >= 2.5ns
109*4882a593Smuzhiyun  *       6 if 2.5ns > tCK >= 1.875ns
110*4882a593Smuzhiyun  *       7 if 1.875ns > tCK >= 1.5ns
111*4882a593Smuzhiyun  *       8 if 1.5ns > tCK >= 1.25ns
112*4882a593Smuzhiyun  *       9 if 1.25ns > tCK >= 1.07ns
113*4882a593Smuzhiyun  *       10 if 1.07ns > tCK >= 0.935ns
114*4882a593Smuzhiyun  *       11 if 0.935ns > tCK >= 0.833ns
115*4882a593Smuzhiyun  *       12 if 0.833ns > tCK >= 0.75ns
116*4882a593Smuzhiyun  */
compute_cas_write_latency(const unsigned int ctrl_num)117*4882a593Smuzhiyun static inline unsigned int compute_cas_write_latency(
118*4882a593Smuzhiyun 				const unsigned int ctrl_num)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	unsigned int cwl;
121*4882a593Smuzhiyun 	const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	if (mclk_ps >= 2500)
124*4882a593Smuzhiyun 		cwl = 5;
125*4882a593Smuzhiyun 	else if (mclk_ps >= 1875)
126*4882a593Smuzhiyun 		cwl = 6;
127*4882a593Smuzhiyun 	else if (mclk_ps >= 1500)
128*4882a593Smuzhiyun 		cwl = 7;
129*4882a593Smuzhiyun 	else if (mclk_ps >= 1250)
130*4882a593Smuzhiyun 		cwl = 8;
131*4882a593Smuzhiyun 	else if (mclk_ps >= 1070)
132*4882a593Smuzhiyun 		cwl = 9;
133*4882a593Smuzhiyun 	else if (mclk_ps >= 935)
134*4882a593Smuzhiyun 		cwl = 10;
135*4882a593Smuzhiyun 	else if (mclk_ps >= 833)
136*4882a593Smuzhiyun 		cwl = 11;
137*4882a593Smuzhiyun 	else if (mclk_ps >= 750)
138*4882a593Smuzhiyun 		cwl = 12;
139*4882a593Smuzhiyun 	else {
140*4882a593Smuzhiyun 		cwl = 12;
141*4882a593Smuzhiyun 		printf("Warning: CWL is out of range\n");
142*4882a593Smuzhiyun 	}
143*4882a593Smuzhiyun 	return cwl;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun #endif
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun /* Chip Select Configuration (CSn_CONFIG) */
set_csn_config(int dimm_number,int i,fsl_ddr_cfg_regs_t * ddr,const memctl_options_t * popts,const dimm_params_t * dimm_params)148*4882a593Smuzhiyun static void set_csn_config(int dimm_number, int i, fsl_ddr_cfg_regs_t *ddr,
149*4882a593Smuzhiyun 			       const memctl_options_t *popts,
150*4882a593Smuzhiyun 			       const dimm_params_t *dimm_params)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	unsigned int cs_n_en = 0; /* Chip Select enable */
153*4882a593Smuzhiyun 	unsigned int intlv_en = 0; /* Memory controller interleave enable */
154*4882a593Smuzhiyun 	unsigned int intlv_ctl = 0; /* Interleaving control */
155*4882a593Smuzhiyun 	unsigned int ap_n_en = 0; /* Chip select n auto-precharge enable */
156*4882a593Smuzhiyun 	unsigned int odt_rd_cfg = 0; /* ODT for reads configuration */
157*4882a593Smuzhiyun 	unsigned int odt_wr_cfg = 0; /* ODT for writes configuration */
158*4882a593Smuzhiyun 	unsigned int ba_bits_cs_n = 0; /* Num of bank bits for SDRAM on CSn */
159*4882a593Smuzhiyun 	unsigned int row_bits_cs_n = 0; /* Num of row bits for SDRAM on CSn */
160*4882a593Smuzhiyun 	unsigned int col_bits_cs_n = 0; /* Num of ocl bits for SDRAM on CSn */
161*4882a593Smuzhiyun 	int go_config = 0;
162*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4
163*4882a593Smuzhiyun 	unsigned int bg_bits_cs_n = 0; /* Num of bank group bits */
164*4882a593Smuzhiyun #else
165*4882a593Smuzhiyun 	unsigned int n_banks_per_sdram_device;
166*4882a593Smuzhiyun #endif
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	/* Compute CS_CONFIG only for existing ranks of each DIMM.  */
169*4882a593Smuzhiyun 	switch (i) {
170*4882a593Smuzhiyun 	case 0:
171*4882a593Smuzhiyun 		if (dimm_params[dimm_number].n_ranks > 0) {
172*4882a593Smuzhiyun 			go_config = 1;
173*4882a593Smuzhiyun 			/* These fields only available in CS0_CONFIG */
174*4882a593Smuzhiyun 			if (!popts->memctl_interleaving)
175*4882a593Smuzhiyun 				break;
176*4882a593Smuzhiyun 			switch (popts->memctl_interleaving_mode) {
177*4882a593Smuzhiyun 			case FSL_DDR_256B_INTERLEAVING:
178*4882a593Smuzhiyun 			case FSL_DDR_CACHE_LINE_INTERLEAVING:
179*4882a593Smuzhiyun 			case FSL_DDR_PAGE_INTERLEAVING:
180*4882a593Smuzhiyun 			case FSL_DDR_BANK_INTERLEAVING:
181*4882a593Smuzhiyun 			case FSL_DDR_SUPERBANK_INTERLEAVING:
182*4882a593Smuzhiyun 				intlv_en = popts->memctl_interleaving;
183*4882a593Smuzhiyun 				intlv_ctl = popts->memctl_interleaving_mode;
184*4882a593Smuzhiyun 				break;
185*4882a593Smuzhiyun 			default:
186*4882a593Smuzhiyun 				break;
187*4882a593Smuzhiyun 			}
188*4882a593Smuzhiyun 		}
189*4882a593Smuzhiyun 		break;
190*4882a593Smuzhiyun 	case 1:
191*4882a593Smuzhiyun 		if ((dimm_number == 0 && dimm_params[0].n_ranks > 1) || \
192*4882a593Smuzhiyun 		    (dimm_number == 1 && dimm_params[1].n_ranks > 0))
193*4882a593Smuzhiyun 			go_config = 1;
194*4882a593Smuzhiyun 		break;
195*4882a593Smuzhiyun 	case 2:
196*4882a593Smuzhiyun 		if ((dimm_number == 0 && dimm_params[0].n_ranks > 2) || \
197*4882a593Smuzhiyun 		   (dimm_number >= 1 && dimm_params[dimm_number].n_ranks > 0))
198*4882a593Smuzhiyun 			go_config = 1;
199*4882a593Smuzhiyun 		break;
200*4882a593Smuzhiyun 	case 3:
201*4882a593Smuzhiyun 		if ((dimm_number == 0 && dimm_params[0].n_ranks > 3) || \
202*4882a593Smuzhiyun 		    (dimm_number == 1 && dimm_params[1].n_ranks > 1) || \
203*4882a593Smuzhiyun 		    (dimm_number == 3 && dimm_params[3].n_ranks > 0))
204*4882a593Smuzhiyun 			go_config = 1;
205*4882a593Smuzhiyun 		break;
206*4882a593Smuzhiyun 	default:
207*4882a593Smuzhiyun 		break;
208*4882a593Smuzhiyun 	}
209*4882a593Smuzhiyun 	if (go_config) {
210*4882a593Smuzhiyun 		cs_n_en = 1;
211*4882a593Smuzhiyun 		ap_n_en = popts->cs_local_opts[i].auto_precharge;
212*4882a593Smuzhiyun 		odt_rd_cfg = popts->cs_local_opts[i].odt_rd_cfg;
213*4882a593Smuzhiyun 		odt_wr_cfg = popts->cs_local_opts[i].odt_wr_cfg;
214*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4
215*4882a593Smuzhiyun 		ba_bits_cs_n = dimm_params[dimm_number].bank_addr_bits;
216*4882a593Smuzhiyun 		bg_bits_cs_n = dimm_params[dimm_number].bank_group_bits;
217*4882a593Smuzhiyun #else
218*4882a593Smuzhiyun 		n_banks_per_sdram_device
219*4882a593Smuzhiyun 			= dimm_params[dimm_number].n_banks_per_sdram_device;
220*4882a593Smuzhiyun 		ba_bits_cs_n = __ilog2(n_banks_per_sdram_device) - 2;
221*4882a593Smuzhiyun #endif
222*4882a593Smuzhiyun 		row_bits_cs_n = dimm_params[dimm_number].n_row_addr - 12;
223*4882a593Smuzhiyun 		col_bits_cs_n = dimm_params[dimm_number].n_col_addr - 8;
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun 	ddr->cs[i].config = (0
226*4882a593Smuzhiyun 		| ((cs_n_en & 0x1) << 31)
227*4882a593Smuzhiyun 		| ((intlv_en & 0x3) << 29)
228*4882a593Smuzhiyun 		| ((intlv_ctl & 0xf) << 24)
229*4882a593Smuzhiyun 		| ((ap_n_en & 0x1) << 23)
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 		/* XXX: some implementation only have 1 bit starting at left */
232*4882a593Smuzhiyun 		| ((odt_rd_cfg & 0x7) << 20)
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 		/* XXX: Some implementation only have 1 bit starting at left */
235*4882a593Smuzhiyun 		| ((odt_wr_cfg & 0x7) << 16)
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 		| ((ba_bits_cs_n & 0x3) << 14)
238*4882a593Smuzhiyun 		| ((row_bits_cs_n & 0x7) << 8)
239*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4
240*4882a593Smuzhiyun 		| ((bg_bits_cs_n & 0x3) << 4)
241*4882a593Smuzhiyun #endif
242*4882a593Smuzhiyun 		| ((col_bits_cs_n & 0x7) << 0)
243*4882a593Smuzhiyun 		);
244*4882a593Smuzhiyun 	debug("FSLDDR: cs[%d]_config = 0x%08x\n", i,ddr->cs[i].config);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun /* Chip Select Configuration 2 (CSn_CONFIG_2) */
248*4882a593Smuzhiyun /* FIXME: 8572 */
set_csn_config_2(int i,fsl_ddr_cfg_regs_t * ddr)249*4882a593Smuzhiyun static void set_csn_config_2(int i, fsl_ddr_cfg_regs_t *ddr)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	unsigned int pasr_cfg = 0;	/* Partial array self refresh config */
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	ddr->cs[i].config_2 = ((pasr_cfg & 7) << 24);
254*4882a593Smuzhiyun 	debug("FSLDDR: cs[%d]_config_2 = 0x%08x\n", i, ddr->cs[i].config_2);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun /* -3E = 667 CL5, -25 = CL6 800, -25E = CL5 800 */
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun #if !defined(CONFIG_SYS_FSL_DDR1)
260*4882a593Smuzhiyun /*
261*4882a593Smuzhiyun  * Check DIMM configuration, return 2 if quad-rank or two dual-rank
262*4882a593Smuzhiyun  * Return 1 if other two slots configuration. Return 0 if single slot.
263*4882a593Smuzhiyun  */
avoid_odt_overlap(const dimm_params_t * dimm_params)264*4882a593Smuzhiyun static inline int avoid_odt_overlap(const dimm_params_t *dimm_params)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun #if CONFIG_DIMM_SLOTS_PER_CTLR == 1
267*4882a593Smuzhiyun 	if (dimm_params[0].n_ranks == 4)
268*4882a593Smuzhiyun 		return 2;
269*4882a593Smuzhiyun #endif
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun #if CONFIG_DIMM_SLOTS_PER_CTLR == 2
272*4882a593Smuzhiyun 	if ((dimm_params[0].n_ranks == 2) &&
273*4882a593Smuzhiyun 		(dimm_params[1].n_ranks == 2))
274*4882a593Smuzhiyun 		return 2;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun #ifdef CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
277*4882a593Smuzhiyun 	if (dimm_params[0].n_ranks == 4)
278*4882a593Smuzhiyun 		return 2;
279*4882a593Smuzhiyun #endif
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	if ((dimm_params[0].n_ranks != 0) &&
282*4882a593Smuzhiyun 	    (dimm_params[2].n_ranks != 0))
283*4882a593Smuzhiyun 		return 1;
284*4882a593Smuzhiyun #endif
285*4882a593Smuzhiyun 	return 0;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun /*
289*4882a593Smuzhiyun  * DDR SDRAM Timing Configuration 0 (TIMING_CFG_0)
290*4882a593Smuzhiyun  *
291*4882a593Smuzhiyun  * Avoid writing for DDR I.  The new PQ38 DDR controller
292*4882a593Smuzhiyun  * dreams up non-zero default values to be backwards compatible.
293*4882a593Smuzhiyun  */
set_timing_cfg_0(const unsigned int ctrl_num,fsl_ddr_cfg_regs_t * ddr,const memctl_options_t * popts,const dimm_params_t * dimm_params)294*4882a593Smuzhiyun static void set_timing_cfg_0(const unsigned int ctrl_num,
295*4882a593Smuzhiyun 				fsl_ddr_cfg_regs_t *ddr,
296*4882a593Smuzhiyun 				const memctl_options_t *popts,
297*4882a593Smuzhiyun 				const dimm_params_t *dimm_params)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	unsigned char trwt_mclk = 0;   /* Read-to-write turnaround */
300*4882a593Smuzhiyun 	unsigned char twrt_mclk = 0;   /* Write-to-read turnaround */
301*4882a593Smuzhiyun 	/* 7.5 ns on -3E; 0 means WL - CL + BL/2 + 1 */
302*4882a593Smuzhiyun 	unsigned char trrt_mclk = 0;   /* Read-to-read turnaround */
303*4882a593Smuzhiyun 	unsigned char twwt_mclk = 0;   /* Write-to-write turnaround */
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	/* Active powerdown exit timing (tXARD and tXARDS). */
306*4882a593Smuzhiyun 	unsigned char act_pd_exit_mclk;
307*4882a593Smuzhiyun 	/* Precharge powerdown exit timing (tXP). */
308*4882a593Smuzhiyun 	unsigned char pre_pd_exit_mclk;
309*4882a593Smuzhiyun 	/* ODT powerdown exit timing (tAXPD). */
310*4882a593Smuzhiyun 	unsigned char taxpd_mclk = 0;
311*4882a593Smuzhiyun 	/* Mode register set cycle time (tMRD). */
312*4882a593Smuzhiyun 	unsigned char tmrd_mclk;
313*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR4) || defined(CONFIG_SYS_FSL_DDR3)
314*4882a593Smuzhiyun 	const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
315*4882a593Smuzhiyun #endif
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4
318*4882a593Smuzhiyun 	/* tXP=max(4nCK, 6ns) */
319*4882a593Smuzhiyun 	int txp = max((int)mclk_ps * 4, 6000); /* unit=ps */
320*4882a593Smuzhiyun 	unsigned int data_rate = get_ddr_freq(ctrl_num);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	/* for faster clock, need more time for data setup */
323*4882a593Smuzhiyun 	trwt_mclk = (data_rate/1000000 > 1900) ? 3 : 2;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	/*
326*4882a593Smuzhiyun 	 * for single quad-rank DIMM and two-slot DIMMs
327*4882a593Smuzhiyun 	 * to avoid ODT overlap
328*4882a593Smuzhiyun 	 */
329*4882a593Smuzhiyun 	switch (avoid_odt_overlap(dimm_params)) {
330*4882a593Smuzhiyun 	case 2:
331*4882a593Smuzhiyun 		twrt_mclk = 2;
332*4882a593Smuzhiyun 		twwt_mclk = 2;
333*4882a593Smuzhiyun 		trrt_mclk = 2;
334*4882a593Smuzhiyun 		break;
335*4882a593Smuzhiyun 	default:
336*4882a593Smuzhiyun 		twrt_mclk = 1;
337*4882a593Smuzhiyun 		twwt_mclk = 1;
338*4882a593Smuzhiyun 		trrt_mclk = 0;
339*4882a593Smuzhiyun 		break;
340*4882a593Smuzhiyun 	}
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	act_pd_exit_mclk = picos_to_mclk(ctrl_num, txp);
343*4882a593Smuzhiyun 	pre_pd_exit_mclk = act_pd_exit_mclk;
344*4882a593Smuzhiyun 	/*
345*4882a593Smuzhiyun 	 * MRS_CYC = max(tMRD, tMOD)
346*4882a593Smuzhiyun 	 * tMRD = 8nCK, tMOD = max(24nCK, 15ns)
347*4882a593Smuzhiyun 	 */
348*4882a593Smuzhiyun 	tmrd_mclk = max(24U, picos_to_mclk(ctrl_num, 15000));
349*4882a593Smuzhiyun #elif defined(CONFIG_SYS_FSL_DDR3)
350*4882a593Smuzhiyun 	unsigned int data_rate = get_ddr_freq(ctrl_num);
351*4882a593Smuzhiyun 	int txp;
352*4882a593Smuzhiyun 	unsigned int ip_rev;
353*4882a593Smuzhiyun 	int odt_overlap;
354*4882a593Smuzhiyun 	/*
355*4882a593Smuzhiyun 	 * (tXARD and tXARDS). Empirical?
356*4882a593Smuzhiyun 	 * The DDR3 spec has not tXARD,
357*4882a593Smuzhiyun 	 * we use the tXP instead of it.
358*4882a593Smuzhiyun 	 * tXP=max(3nCK, 7.5ns) for DDR3-800, 1066
359*4882a593Smuzhiyun 	 *     max(3nCK, 6ns) for DDR3-1333, 1600, 1866, 2133
360*4882a593Smuzhiyun 	 * spec has not the tAXPD, we use
361*4882a593Smuzhiyun 	 * tAXPD=1, need design to confirm.
362*4882a593Smuzhiyun 	 */
363*4882a593Smuzhiyun 	txp = max((int)mclk_ps * 3, (mclk_ps > 1540 ? 7500 : 6000));
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	ip_rev = fsl_ddr_get_version(ctrl_num);
366*4882a593Smuzhiyun 	if (ip_rev >= 0x40700) {
367*4882a593Smuzhiyun 		/*
368*4882a593Smuzhiyun 		 * MRS_CYC = max(tMRD, tMOD)
369*4882a593Smuzhiyun 		 * tMRD = 4nCK (8nCK for RDIMM)
370*4882a593Smuzhiyun 		 * tMOD = max(12nCK, 15ns)
371*4882a593Smuzhiyun 		 */
372*4882a593Smuzhiyun 		tmrd_mclk = max((unsigned int)12,
373*4882a593Smuzhiyun 				picos_to_mclk(ctrl_num, 15000));
374*4882a593Smuzhiyun 	} else {
375*4882a593Smuzhiyun 		/*
376*4882a593Smuzhiyun 		 * MRS_CYC = tMRD
377*4882a593Smuzhiyun 		 * tMRD = 4nCK (8nCK for RDIMM)
378*4882a593Smuzhiyun 		 */
379*4882a593Smuzhiyun 		if (popts->registered_dimm_en)
380*4882a593Smuzhiyun 			tmrd_mclk = 8;
381*4882a593Smuzhiyun 		else
382*4882a593Smuzhiyun 			tmrd_mclk = 4;
383*4882a593Smuzhiyun 	}
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	/* set the turnaround time */
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	/*
388*4882a593Smuzhiyun 	 * for single quad-rank DIMM and two-slot DIMMs
389*4882a593Smuzhiyun 	 * to avoid ODT overlap
390*4882a593Smuzhiyun 	 */
391*4882a593Smuzhiyun 	odt_overlap = avoid_odt_overlap(dimm_params);
392*4882a593Smuzhiyun 	switch (odt_overlap) {
393*4882a593Smuzhiyun 	case 2:
394*4882a593Smuzhiyun 		twwt_mclk = 2;
395*4882a593Smuzhiyun 		trrt_mclk = 1;
396*4882a593Smuzhiyun 		break;
397*4882a593Smuzhiyun 	case 1:
398*4882a593Smuzhiyun 		twwt_mclk = 1;
399*4882a593Smuzhiyun 		trrt_mclk = 0;
400*4882a593Smuzhiyun 		break;
401*4882a593Smuzhiyun 	default:
402*4882a593Smuzhiyun 		break;
403*4882a593Smuzhiyun 	}
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	/* for faster clock, need more time for data setup */
406*4882a593Smuzhiyun 	trwt_mclk = (data_rate/1000000 > 1800) ? 2 : 1;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	if ((data_rate/1000000 > 1150) || (popts->memctl_interleaving))
409*4882a593Smuzhiyun 		twrt_mclk = 1;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	if (popts->dynamic_power == 0) {	/* powerdown is not used */
412*4882a593Smuzhiyun 		act_pd_exit_mclk = 1;
413*4882a593Smuzhiyun 		pre_pd_exit_mclk = 1;
414*4882a593Smuzhiyun 		taxpd_mclk = 1;
415*4882a593Smuzhiyun 	} else {
416*4882a593Smuzhiyun 		/* act_pd_exit_mclk = tXARD, see above */
417*4882a593Smuzhiyun 		act_pd_exit_mclk = picos_to_mclk(ctrl_num, txp);
418*4882a593Smuzhiyun 		/* Mode register MR0[A12] is '1' - fast exit */
419*4882a593Smuzhiyun 		pre_pd_exit_mclk = act_pd_exit_mclk;
420*4882a593Smuzhiyun 		taxpd_mclk = 1;
421*4882a593Smuzhiyun 	}
422*4882a593Smuzhiyun #else /* CONFIG_SYS_FSL_DDR2 */
423*4882a593Smuzhiyun 	/*
424*4882a593Smuzhiyun 	 * (tXARD and tXARDS). Empirical?
425*4882a593Smuzhiyun 	 * tXARD = 2 for DDR2
426*4882a593Smuzhiyun 	 * tXP=2
427*4882a593Smuzhiyun 	 * tAXPD=8
428*4882a593Smuzhiyun 	 */
429*4882a593Smuzhiyun 	act_pd_exit_mclk = 2;
430*4882a593Smuzhiyun 	pre_pd_exit_mclk = 2;
431*4882a593Smuzhiyun 	taxpd_mclk = 8;
432*4882a593Smuzhiyun 	tmrd_mclk = 2;
433*4882a593Smuzhiyun #endif
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	if (popts->trwt_override)
436*4882a593Smuzhiyun 		trwt_mclk = popts->trwt;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	ddr->timing_cfg_0 = (0
439*4882a593Smuzhiyun 		| ((trwt_mclk & 0x3) << 30)	/* RWT */
440*4882a593Smuzhiyun 		| ((twrt_mclk & 0x3) << 28)	/* WRT */
441*4882a593Smuzhiyun 		| ((trrt_mclk & 0x3) << 26)	/* RRT */
442*4882a593Smuzhiyun 		| ((twwt_mclk & 0x3) << 24)	/* WWT */
443*4882a593Smuzhiyun 		| ((act_pd_exit_mclk & 0xf) << 20)  /* ACT_PD_EXIT */
444*4882a593Smuzhiyun 		| ((pre_pd_exit_mclk & 0xF) << 16)  /* PRE_PD_EXIT */
445*4882a593Smuzhiyun 		| ((taxpd_mclk & 0xf) << 8)	/* ODT_PD_EXIT */
446*4882a593Smuzhiyun 		| ((tmrd_mclk & 0x1f) << 0)	/* MRS_CYC */
447*4882a593Smuzhiyun 		);
448*4882a593Smuzhiyun 	debug("FSLDDR: timing_cfg_0 = 0x%08x\n", ddr->timing_cfg_0);
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun #endif	/* !defined(CONFIG_SYS_FSL_DDR1) */
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun /* DDR SDRAM Timing Configuration 3 (TIMING_CFG_3) */
set_timing_cfg_3(const unsigned int ctrl_num,fsl_ddr_cfg_regs_t * ddr,const memctl_options_t * popts,const common_timing_params_t * common_dimm,unsigned int cas_latency,unsigned int additive_latency)453*4882a593Smuzhiyun static void set_timing_cfg_3(const unsigned int ctrl_num,
454*4882a593Smuzhiyun 			     fsl_ddr_cfg_regs_t *ddr,
455*4882a593Smuzhiyun 			     const memctl_options_t *popts,
456*4882a593Smuzhiyun 			     const common_timing_params_t *common_dimm,
457*4882a593Smuzhiyun 			     unsigned int cas_latency,
458*4882a593Smuzhiyun 			     unsigned int additive_latency)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	/* Extended precharge to activate interval (tRP) */
461*4882a593Smuzhiyun 	unsigned int ext_pretoact = 0;
462*4882a593Smuzhiyun 	/* Extended Activate to precharge interval (tRAS) */
463*4882a593Smuzhiyun 	unsigned int ext_acttopre = 0;
464*4882a593Smuzhiyun 	/* Extended activate to read/write interval (tRCD) */
465*4882a593Smuzhiyun 	unsigned int ext_acttorw = 0;
466*4882a593Smuzhiyun 	/* Extended refresh recovery time (tRFC) */
467*4882a593Smuzhiyun 	unsigned int ext_refrec;
468*4882a593Smuzhiyun 	/* Extended MCAS latency from READ cmd */
469*4882a593Smuzhiyun 	unsigned int ext_caslat = 0;
470*4882a593Smuzhiyun 	/* Extended additive latency */
471*4882a593Smuzhiyun 	unsigned int ext_add_lat = 0;
472*4882a593Smuzhiyun 	/* Extended last data to precharge interval (tWR) */
473*4882a593Smuzhiyun 	unsigned int ext_wrrec = 0;
474*4882a593Smuzhiyun 	/* Control Adjust */
475*4882a593Smuzhiyun 	unsigned int cntl_adj = 0;
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	ext_pretoact = picos_to_mclk(ctrl_num, common_dimm->trp_ps) >> 4;
478*4882a593Smuzhiyun 	ext_acttopre = picos_to_mclk(ctrl_num, common_dimm->tras_ps) >> 4;
479*4882a593Smuzhiyun 	ext_acttorw = picos_to_mclk(ctrl_num, common_dimm->trcd_ps) >> 4;
480*4882a593Smuzhiyun 	ext_caslat = (2 * cas_latency - 1) >> 4;
481*4882a593Smuzhiyun 	ext_add_lat = additive_latency >> 4;
482*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4
483*4882a593Smuzhiyun 	ext_refrec = (picos_to_mclk(ctrl_num, common_dimm->trfc1_ps) - 8) >> 4;
484*4882a593Smuzhiyun #else
485*4882a593Smuzhiyun 	ext_refrec = (picos_to_mclk(ctrl_num, common_dimm->trfc_ps) - 8) >> 4;
486*4882a593Smuzhiyun 	/* ext_wrrec only deals with 16 clock and above, or 14 with OTF */
487*4882a593Smuzhiyun #endif
488*4882a593Smuzhiyun 	ext_wrrec = (picos_to_mclk(ctrl_num, common_dimm->twr_ps) +
489*4882a593Smuzhiyun 		(popts->otf_burst_chop_en ? 2 : 0)) >> 4;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	ddr->timing_cfg_3 = (0
492*4882a593Smuzhiyun 		| ((ext_pretoact & 0x1) << 28)
493*4882a593Smuzhiyun 		| ((ext_acttopre & 0x3) << 24)
494*4882a593Smuzhiyun 		| ((ext_acttorw & 0x1) << 22)
495*4882a593Smuzhiyun 		| ((ext_refrec & 0x1F) << 16)
496*4882a593Smuzhiyun 		| ((ext_caslat & 0x3) << 12)
497*4882a593Smuzhiyun 		| ((ext_add_lat & 0x1) << 10)
498*4882a593Smuzhiyun 		| ((ext_wrrec & 0x1) << 8)
499*4882a593Smuzhiyun 		| ((cntl_adj & 0x7) << 0)
500*4882a593Smuzhiyun 		);
501*4882a593Smuzhiyun 	debug("FSLDDR: timing_cfg_3 = 0x%08x\n", ddr->timing_cfg_3);
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun /* DDR SDRAM Timing Configuration 1 (TIMING_CFG_1) */
set_timing_cfg_1(const unsigned int ctrl_num,fsl_ddr_cfg_regs_t * ddr,const memctl_options_t * popts,const common_timing_params_t * common_dimm,unsigned int cas_latency)505*4882a593Smuzhiyun static void set_timing_cfg_1(const unsigned int ctrl_num,
506*4882a593Smuzhiyun 			     fsl_ddr_cfg_regs_t *ddr,
507*4882a593Smuzhiyun 			     const memctl_options_t *popts,
508*4882a593Smuzhiyun 			     const common_timing_params_t *common_dimm,
509*4882a593Smuzhiyun 			     unsigned int cas_latency)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun 	/* Precharge-to-activate interval (tRP) */
512*4882a593Smuzhiyun 	unsigned char pretoact_mclk;
513*4882a593Smuzhiyun 	/* Activate to precharge interval (tRAS) */
514*4882a593Smuzhiyun 	unsigned char acttopre_mclk;
515*4882a593Smuzhiyun 	/*  Activate to read/write interval (tRCD) */
516*4882a593Smuzhiyun 	unsigned char acttorw_mclk;
517*4882a593Smuzhiyun 	/* CASLAT */
518*4882a593Smuzhiyun 	unsigned char caslat_ctrl;
519*4882a593Smuzhiyun 	/*  Refresh recovery time (tRFC) ; trfc_low */
520*4882a593Smuzhiyun 	unsigned char refrec_ctrl;
521*4882a593Smuzhiyun 	/* Last data to precharge minimum interval (tWR) */
522*4882a593Smuzhiyun 	unsigned char wrrec_mclk;
523*4882a593Smuzhiyun 	/* Activate-to-activate interval (tRRD) */
524*4882a593Smuzhiyun 	unsigned char acttoact_mclk;
525*4882a593Smuzhiyun 	/* Last write data pair to read command issue interval (tWTR) */
526*4882a593Smuzhiyun 	unsigned char wrtord_mclk;
527*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4
528*4882a593Smuzhiyun 	/* DDR4 supports 10, 12, 14, 16, 18, 20, 24 */
529*4882a593Smuzhiyun 	static const u8 wrrec_table[] = {
530*4882a593Smuzhiyun 		10, 10, 10, 10, 10,
531*4882a593Smuzhiyun 		10, 10, 10, 10, 10,
532*4882a593Smuzhiyun 		12, 12, 14, 14, 16,
533*4882a593Smuzhiyun 		16, 18, 18, 20, 20,
534*4882a593Smuzhiyun 		24, 24, 24, 24};
535*4882a593Smuzhiyun #else
536*4882a593Smuzhiyun 	/* DDR_SDRAM_MODE doesn't support 9,11,13,15 */
537*4882a593Smuzhiyun 	static const u8 wrrec_table[] = {
538*4882a593Smuzhiyun 		1, 2, 3, 4, 5, 6, 7, 8, 10, 10, 12, 12, 14, 14, 0, 0};
539*4882a593Smuzhiyun #endif
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	pretoact_mclk = picos_to_mclk(ctrl_num, common_dimm->trp_ps);
542*4882a593Smuzhiyun 	acttopre_mclk = picos_to_mclk(ctrl_num, common_dimm->tras_ps);
543*4882a593Smuzhiyun 	acttorw_mclk = picos_to_mclk(ctrl_num, common_dimm->trcd_ps);
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	/*
546*4882a593Smuzhiyun 	 * Translate CAS Latency to a DDR controller field value:
547*4882a593Smuzhiyun 	 *
548*4882a593Smuzhiyun 	 *      CAS Lat DDR I   DDR II  Ctrl
549*4882a593Smuzhiyun 	 *      Clocks  SPD Bit SPD Bit Value
550*4882a593Smuzhiyun 	 *      ------- ------- ------- -----
551*4882a593Smuzhiyun 	 *      1.0     0               0001
552*4882a593Smuzhiyun 	 *      1.5     1               0010
553*4882a593Smuzhiyun 	 *      2.0     2       2       0011
554*4882a593Smuzhiyun 	 *      2.5     3               0100
555*4882a593Smuzhiyun 	 *      3.0     4       3       0101
556*4882a593Smuzhiyun 	 *      3.5     5               0110
557*4882a593Smuzhiyun 	 *      4.0             4       0111
558*4882a593Smuzhiyun 	 *      4.5                     1000
559*4882a593Smuzhiyun 	 *      5.0             5       1001
560*4882a593Smuzhiyun 	 */
561*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR1)
562*4882a593Smuzhiyun 	caslat_ctrl = (cas_latency + 1) & 0x07;
563*4882a593Smuzhiyun #elif defined(CONFIG_SYS_FSL_DDR2)
564*4882a593Smuzhiyun 	caslat_ctrl = 2 * cas_latency - 1;
565*4882a593Smuzhiyun #else
566*4882a593Smuzhiyun 	/*
567*4882a593Smuzhiyun 	 * if the CAS latency more than 8 cycle,
568*4882a593Smuzhiyun 	 * we need set extend bit for it at
569*4882a593Smuzhiyun 	 * TIMING_CFG_3[EXT_CASLAT]
570*4882a593Smuzhiyun 	 */
571*4882a593Smuzhiyun 	if (fsl_ddr_get_version(ctrl_num) <= 0x40400)
572*4882a593Smuzhiyun 		caslat_ctrl = 2 * cas_latency - 1;
573*4882a593Smuzhiyun 	else
574*4882a593Smuzhiyun 		caslat_ctrl = (cas_latency - 1) << 1;
575*4882a593Smuzhiyun #endif
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4
578*4882a593Smuzhiyun 	refrec_ctrl = picos_to_mclk(ctrl_num, common_dimm->trfc1_ps) - 8;
579*4882a593Smuzhiyun 	wrrec_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
580*4882a593Smuzhiyun 	acttoact_mclk = max(picos_to_mclk(ctrl_num, common_dimm->trrds_ps), 4U);
581*4882a593Smuzhiyun 	wrtord_mclk = max(2U, picos_to_mclk(ctrl_num, 2500));
582*4882a593Smuzhiyun 	if ((wrrec_mclk < 1) || (wrrec_mclk > 24))
583*4882a593Smuzhiyun 		printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
584*4882a593Smuzhiyun 	else
585*4882a593Smuzhiyun 		wrrec_mclk = wrrec_table[wrrec_mclk - 1];
586*4882a593Smuzhiyun #else
587*4882a593Smuzhiyun 	refrec_ctrl = picos_to_mclk(ctrl_num, common_dimm->trfc_ps) - 8;
588*4882a593Smuzhiyun 	wrrec_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
589*4882a593Smuzhiyun 	acttoact_mclk = picos_to_mclk(ctrl_num, common_dimm->trrd_ps);
590*4882a593Smuzhiyun 	wrtord_mclk = picos_to_mclk(ctrl_num, common_dimm->twtr_ps);
591*4882a593Smuzhiyun 	if ((wrrec_mclk < 1) || (wrrec_mclk > 16))
592*4882a593Smuzhiyun 		printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
593*4882a593Smuzhiyun 	else
594*4882a593Smuzhiyun 		wrrec_mclk = wrrec_table[wrrec_mclk - 1];
595*4882a593Smuzhiyun #endif
596*4882a593Smuzhiyun 	if (popts->otf_burst_chop_en)
597*4882a593Smuzhiyun 		wrrec_mclk += 2;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	/*
600*4882a593Smuzhiyun 	 * JEDEC has min requirement for tRRD
601*4882a593Smuzhiyun 	 */
602*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR3)
603*4882a593Smuzhiyun 	if (acttoact_mclk < 4)
604*4882a593Smuzhiyun 		acttoact_mclk = 4;
605*4882a593Smuzhiyun #endif
606*4882a593Smuzhiyun 	/*
607*4882a593Smuzhiyun 	 * JEDEC has some min requirements for tWTR
608*4882a593Smuzhiyun 	 */
609*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR2)
610*4882a593Smuzhiyun 	if (wrtord_mclk < 2)
611*4882a593Smuzhiyun 		wrtord_mclk = 2;
612*4882a593Smuzhiyun #elif defined(CONFIG_SYS_FSL_DDR3)
613*4882a593Smuzhiyun 	if (wrtord_mclk < 4)
614*4882a593Smuzhiyun 		wrtord_mclk = 4;
615*4882a593Smuzhiyun #endif
616*4882a593Smuzhiyun 	if (popts->otf_burst_chop_en)
617*4882a593Smuzhiyun 		wrtord_mclk += 2;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	ddr->timing_cfg_1 = (0
620*4882a593Smuzhiyun 		| ((pretoact_mclk & 0x0F) << 28)
621*4882a593Smuzhiyun 		| ((acttopre_mclk & 0x0F) << 24)
622*4882a593Smuzhiyun 		| ((acttorw_mclk & 0xF) << 20)
623*4882a593Smuzhiyun 		| ((caslat_ctrl & 0xF) << 16)
624*4882a593Smuzhiyun 		| ((refrec_ctrl & 0xF) << 12)
625*4882a593Smuzhiyun 		| ((wrrec_mclk & 0x0F) << 8)
626*4882a593Smuzhiyun 		| ((acttoact_mclk & 0x0F) << 4)
627*4882a593Smuzhiyun 		| ((wrtord_mclk & 0x0F) << 0)
628*4882a593Smuzhiyun 		);
629*4882a593Smuzhiyun 	debug("FSLDDR: timing_cfg_1 = 0x%08x\n", ddr->timing_cfg_1);
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun /* DDR SDRAM Timing Configuration 2 (TIMING_CFG_2) */
set_timing_cfg_2(const unsigned int ctrl_num,fsl_ddr_cfg_regs_t * ddr,const memctl_options_t * popts,const common_timing_params_t * common_dimm,unsigned int cas_latency,unsigned int additive_latency)633*4882a593Smuzhiyun static void set_timing_cfg_2(const unsigned int ctrl_num,
634*4882a593Smuzhiyun 			     fsl_ddr_cfg_regs_t *ddr,
635*4882a593Smuzhiyun 			     const memctl_options_t *popts,
636*4882a593Smuzhiyun 			     const common_timing_params_t *common_dimm,
637*4882a593Smuzhiyun 			     unsigned int cas_latency,
638*4882a593Smuzhiyun 			     unsigned int additive_latency)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun 	/* Additive latency */
641*4882a593Smuzhiyun 	unsigned char add_lat_mclk;
642*4882a593Smuzhiyun 	/* CAS-to-preamble override */
643*4882a593Smuzhiyun 	unsigned short cpo;
644*4882a593Smuzhiyun 	/* Write latency */
645*4882a593Smuzhiyun 	unsigned char wr_lat;
646*4882a593Smuzhiyun 	/*  Read to precharge (tRTP) */
647*4882a593Smuzhiyun 	unsigned char rd_to_pre;
648*4882a593Smuzhiyun 	/* Write command to write data strobe timing adjustment */
649*4882a593Smuzhiyun 	unsigned char wr_data_delay;
650*4882a593Smuzhiyun 	/* Minimum CKE pulse width (tCKE) */
651*4882a593Smuzhiyun 	unsigned char cke_pls;
652*4882a593Smuzhiyun 	/* Window for four activates (tFAW) */
653*4882a593Smuzhiyun 	unsigned short four_act;
654*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR3
655*4882a593Smuzhiyun 	const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
656*4882a593Smuzhiyun #endif
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	/* FIXME add check that this must be less than acttorw_mclk */
659*4882a593Smuzhiyun 	add_lat_mclk = additive_latency;
660*4882a593Smuzhiyun 	cpo = popts->cpo_override;
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR1)
663*4882a593Smuzhiyun 	/*
664*4882a593Smuzhiyun 	 * This is a lie.  It should really be 1, but if it is
665*4882a593Smuzhiyun 	 * set to 1, bits overlap into the old controller's
666*4882a593Smuzhiyun 	 * otherwise unused ACSM field.  If we leave it 0, then
667*4882a593Smuzhiyun 	 * the HW will magically treat it as 1 for DDR 1.  Oh Yea.
668*4882a593Smuzhiyun 	 */
669*4882a593Smuzhiyun 	wr_lat = 0;
670*4882a593Smuzhiyun #elif defined(CONFIG_SYS_FSL_DDR2)
671*4882a593Smuzhiyun 	wr_lat = cas_latency - 1;
672*4882a593Smuzhiyun #else
673*4882a593Smuzhiyun 	wr_lat = compute_cas_write_latency(ctrl_num);
674*4882a593Smuzhiyun #endif
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4
677*4882a593Smuzhiyun 	rd_to_pre = picos_to_mclk(ctrl_num, 7500);
678*4882a593Smuzhiyun #else
679*4882a593Smuzhiyun 	rd_to_pre = picos_to_mclk(ctrl_num, common_dimm->trtp_ps);
680*4882a593Smuzhiyun #endif
681*4882a593Smuzhiyun 	/*
682*4882a593Smuzhiyun 	 * JEDEC has some min requirements for tRTP
683*4882a593Smuzhiyun 	 */
684*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR2)
685*4882a593Smuzhiyun 	if (rd_to_pre  < 2)
686*4882a593Smuzhiyun 		rd_to_pre  = 2;
687*4882a593Smuzhiyun #elif defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
688*4882a593Smuzhiyun 	if (rd_to_pre < 4)
689*4882a593Smuzhiyun 		rd_to_pre = 4;
690*4882a593Smuzhiyun #endif
691*4882a593Smuzhiyun 	if (popts->otf_burst_chop_en)
692*4882a593Smuzhiyun 		rd_to_pre += 2; /* according to UM */
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	wr_data_delay = popts->write_data_delay;
695*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4
696*4882a593Smuzhiyun 	cpo = 0;
697*4882a593Smuzhiyun 	cke_pls = max(3U, picos_to_mclk(ctrl_num, 5000));
698*4882a593Smuzhiyun #elif defined(CONFIG_SYS_FSL_DDR3)
699*4882a593Smuzhiyun 	/*
700*4882a593Smuzhiyun 	 * cke pulse = max(3nCK, 7.5ns) for DDR3-800
701*4882a593Smuzhiyun 	 *             max(3nCK, 5.625ns) for DDR3-1066, 1333
702*4882a593Smuzhiyun 	 *             max(3nCK, 5ns) for DDR3-1600, 1866, 2133
703*4882a593Smuzhiyun 	 */
704*4882a593Smuzhiyun 	cke_pls = max(3U, picos_to_mclk(ctrl_num, mclk_ps > 1870 ? 7500 :
705*4882a593Smuzhiyun 					(mclk_ps > 1245 ? 5625 : 5000)));
706*4882a593Smuzhiyun #else
707*4882a593Smuzhiyun 	cke_pls = FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR;
708*4882a593Smuzhiyun #endif
709*4882a593Smuzhiyun 	four_act = picos_to_mclk(ctrl_num,
710*4882a593Smuzhiyun 				 popts->tfaw_window_four_activates_ps);
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	ddr->timing_cfg_2 = (0
713*4882a593Smuzhiyun 		| ((add_lat_mclk & 0xf) << 28)
714*4882a593Smuzhiyun 		| ((cpo & 0x1f) << 23)
715*4882a593Smuzhiyun 		| ((wr_lat & 0xf) << 19)
716*4882a593Smuzhiyun 		| (((wr_lat & 0x10) >> 4) << 18)
717*4882a593Smuzhiyun 		| ((rd_to_pre & RD_TO_PRE_MASK) << RD_TO_PRE_SHIFT)
718*4882a593Smuzhiyun 		| ((wr_data_delay & WR_DATA_DELAY_MASK) << WR_DATA_DELAY_SHIFT)
719*4882a593Smuzhiyun 		| ((cke_pls & 0x7) << 6)
720*4882a593Smuzhiyun 		| ((four_act & 0x3f) << 0)
721*4882a593Smuzhiyun 		);
722*4882a593Smuzhiyun 	debug("FSLDDR: timing_cfg_2 = 0x%08x\n", ddr->timing_cfg_2);
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun /* DDR SDRAM Register Control Word */
set_ddr_sdram_rcw(fsl_ddr_cfg_regs_t * ddr,const memctl_options_t * popts,const common_timing_params_t * common_dimm)726*4882a593Smuzhiyun static void set_ddr_sdram_rcw(fsl_ddr_cfg_regs_t *ddr,
727*4882a593Smuzhiyun 			       const memctl_options_t *popts,
728*4882a593Smuzhiyun 			       const common_timing_params_t *common_dimm)
729*4882a593Smuzhiyun {
730*4882a593Smuzhiyun 	if (common_dimm->all_dimms_registered &&
731*4882a593Smuzhiyun 	    !common_dimm->all_dimms_unbuffered)	{
732*4882a593Smuzhiyun 		if (popts->rcw_override) {
733*4882a593Smuzhiyun 			ddr->ddr_sdram_rcw_1 = popts->rcw_1;
734*4882a593Smuzhiyun 			ddr->ddr_sdram_rcw_2 = popts->rcw_2;
735*4882a593Smuzhiyun 		} else {
736*4882a593Smuzhiyun 			ddr->ddr_sdram_rcw_1 =
737*4882a593Smuzhiyun 				common_dimm->rcw[0] << 28 | \
738*4882a593Smuzhiyun 				common_dimm->rcw[1] << 24 | \
739*4882a593Smuzhiyun 				common_dimm->rcw[2] << 20 | \
740*4882a593Smuzhiyun 				common_dimm->rcw[3] << 16 | \
741*4882a593Smuzhiyun 				common_dimm->rcw[4] << 12 | \
742*4882a593Smuzhiyun 				common_dimm->rcw[5] << 8 | \
743*4882a593Smuzhiyun 				common_dimm->rcw[6] << 4 | \
744*4882a593Smuzhiyun 				common_dimm->rcw[7];
745*4882a593Smuzhiyun 			ddr->ddr_sdram_rcw_2 =
746*4882a593Smuzhiyun 				common_dimm->rcw[8] << 28 | \
747*4882a593Smuzhiyun 				common_dimm->rcw[9] << 24 | \
748*4882a593Smuzhiyun 				common_dimm->rcw[10] << 20 | \
749*4882a593Smuzhiyun 				common_dimm->rcw[11] << 16 | \
750*4882a593Smuzhiyun 				common_dimm->rcw[12] << 12 | \
751*4882a593Smuzhiyun 				common_dimm->rcw[13] << 8 | \
752*4882a593Smuzhiyun 				common_dimm->rcw[14] << 4 | \
753*4882a593Smuzhiyun 				common_dimm->rcw[15];
754*4882a593Smuzhiyun 		}
755*4882a593Smuzhiyun 		debug("FSLDDR: ddr_sdram_rcw_1 = 0x%08x\n", ddr->ddr_sdram_rcw_1);
756*4882a593Smuzhiyun 		debug("FSLDDR: ddr_sdram_rcw_2 = 0x%08x\n", ddr->ddr_sdram_rcw_2);
757*4882a593Smuzhiyun 	}
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun /* DDR SDRAM control configuration (DDR_SDRAM_CFG) */
set_ddr_sdram_cfg(fsl_ddr_cfg_regs_t * ddr,const memctl_options_t * popts,const common_timing_params_t * common_dimm)761*4882a593Smuzhiyun static void set_ddr_sdram_cfg(fsl_ddr_cfg_regs_t *ddr,
762*4882a593Smuzhiyun 			       const memctl_options_t *popts,
763*4882a593Smuzhiyun 			       const common_timing_params_t *common_dimm)
764*4882a593Smuzhiyun {
765*4882a593Smuzhiyun 	unsigned int mem_en;		/* DDR SDRAM interface logic enable */
766*4882a593Smuzhiyun 	unsigned int sren;		/* Self refresh enable (during sleep) */
767*4882a593Smuzhiyun 	unsigned int ecc_en;		/* ECC enable. */
768*4882a593Smuzhiyun 	unsigned int rd_en;		/* Registered DIMM enable */
769*4882a593Smuzhiyun 	unsigned int sdram_type;	/* Type of SDRAM */
770*4882a593Smuzhiyun 	unsigned int dyn_pwr;		/* Dynamic power management mode */
771*4882a593Smuzhiyun 	unsigned int dbw;		/* DRAM dta bus width */
772*4882a593Smuzhiyun 	unsigned int eight_be = 0;	/* 8-beat burst enable, DDR2 is zero */
773*4882a593Smuzhiyun 	unsigned int ncap = 0;		/* Non-concurrent auto-precharge */
774*4882a593Smuzhiyun 	unsigned int threet_en;		/* Enable 3T timing */
775*4882a593Smuzhiyun 	unsigned int twot_en;		/* Enable 2T timing */
776*4882a593Smuzhiyun 	unsigned int ba_intlv_ctl;	/* Bank (CS) interleaving control */
777*4882a593Smuzhiyun 	unsigned int x32_en = 0;	/* x32 enable */
778*4882a593Smuzhiyun 	unsigned int pchb8 = 0;		/* precharge bit 8 enable */
779*4882a593Smuzhiyun 	unsigned int hse;		/* Global half strength override */
780*4882a593Smuzhiyun 	unsigned int acc_ecc_en = 0;	/* Accumulated ECC enable */
781*4882a593Smuzhiyun 	unsigned int mem_halt = 0;	/* memory controller halt */
782*4882a593Smuzhiyun 	unsigned int bi = 0;		/* Bypass initialization */
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	mem_en = 1;
785*4882a593Smuzhiyun 	sren = popts->self_refresh_in_sleep;
786*4882a593Smuzhiyun 	if (common_dimm->all_dimms_ecc_capable) {
787*4882a593Smuzhiyun 		/* Allow setting of ECC only if all DIMMs are ECC. */
788*4882a593Smuzhiyun 		ecc_en = popts->ecc_mode;
789*4882a593Smuzhiyun 	} else {
790*4882a593Smuzhiyun 		ecc_en = 0;
791*4882a593Smuzhiyun 	}
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	if (common_dimm->all_dimms_registered &&
794*4882a593Smuzhiyun 	    !common_dimm->all_dimms_unbuffered)	{
795*4882a593Smuzhiyun 		rd_en = 1;
796*4882a593Smuzhiyun 		twot_en = 0;
797*4882a593Smuzhiyun 	} else {
798*4882a593Smuzhiyun 		rd_en = 0;
799*4882a593Smuzhiyun 		twot_en = popts->twot_en;
800*4882a593Smuzhiyun 	}
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	sdram_type = CONFIG_FSL_SDRAM_TYPE;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	dyn_pwr = popts->dynamic_power;
805*4882a593Smuzhiyun 	dbw = popts->data_bus_width;
806*4882a593Smuzhiyun 	/* 8-beat burst enable DDR-III case
807*4882a593Smuzhiyun 	 * we must clear it when use the on-the-fly mode,
808*4882a593Smuzhiyun 	 * must set it when use the 32-bits bus mode.
809*4882a593Smuzhiyun 	 */
810*4882a593Smuzhiyun 	if ((sdram_type == SDRAM_TYPE_DDR3) ||
811*4882a593Smuzhiyun 	    (sdram_type == SDRAM_TYPE_DDR4)) {
812*4882a593Smuzhiyun 		if (popts->burst_length == DDR_BL8)
813*4882a593Smuzhiyun 			eight_be = 1;
814*4882a593Smuzhiyun 		if (popts->burst_length == DDR_OTF)
815*4882a593Smuzhiyun 			eight_be = 0;
816*4882a593Smuzhiyun 		if (dbw == 0x1)
817*4882a593Smuzhiyun 			eight_be = 1;
818*4882a593Smuzhiyun 	}
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	threet_en = popts->threet_en;
821*4882a593Smuzhiyun 	ba_intlv_ctl = popts->ba_intlv_ctl;
822*4882a593Smuzhiyun 	hse = popts->half_strength_driver_enable;
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	/* set when ddr bus width < 64 */
825*4882a593Smuzhiyun 	acc_ecc_en = (dbw != 0 && ecc_en == 1) ? 1 : 0;
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	ddr->ddr_sdram_cfg = (0
828*4882a593Smuzhiyun 			| ((mem_en & 0x1) << 31)
829*4882a593Smuzhiyun 			| ((sren & 0x1) << 30)
830*4882a593Smuzhiyun 			| ((ecc_en & 0x1) << 29)
831*4882a593Smuzhiyun 			| ((rd_en & 0x1) << 28)
832*4882a593Smuzhiyun 			| ((sdram_type & 0x7) << 24)
833*4882a593Smuzhiyun 			| ((dyn_pwr & 0x1) << 21)
834*4882a593Smuzhiyun 			| ((dbw & 0x3) << 19)
835*4882a593Smuzhiyun 			| ((eight_be & 0x1) << 18)
836*4882a593Smuzhiyun 			| ((ncap & 0x1) << 17)
837*4882a593Smuzhiyun 			| ((threet_en & 0x1) << 16)
838*4882a593Smuzhiyun 			| ((twot_en & 0x1) << 15)
839*4882a593Smuzhiyun 			| ((ba_intlv_ctl & 0x7F) << 8)
840*4882a593Smuzhiyun 			| ((x32_en & 0x1) << 5)
841*4882a593Smuzhiyun 			| ((pchb8 & 0x1) << 4)
842*4882a593Smuzhiyun 			| ((hse & 0x1) << 3)
843*4882a593Smuzhiyun 			| ((acc_ecc_en & 0x1) << 2)
844*4882a593Smuzhiyun 			| ((mem_halt & 0x1) << 1)
845*4882a593Smuzhiyun 			| ((bi & 0x1) << 0)
846*4882a593Smuzhiyun 			);
847*4882a593Smuzhiyun 	debug("FSLDDR: ddr_sdram_cfg = 0x%08x\n", ddr->ddr_sdram_cfg);
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun /* DDR SDRAM control configuration 2 (DDR_SDRAM_CFG_2) */
set_ddr_sdram_cfg_2(const unsigned int ctrl_num,fsl_ddr_cfg_regs_t * ddr,const memctl_options_t * popts,const unsigned int unq_mrs_en)851*4882a593Smuzhiyun static void set_ddr_sdram_cfg_2(const unsigned int ctrl_num,
852*4882a593Smuzhiyun 			       fsl_ddr_cfg_regs_t *ddr,
853*4882a593Smuzhiyun 			       const memctl_options_t *popts,
854*4882a593Smuzhiyun 			       const unsigned int unq_mrs_en)
855*4882a593Smuzhiyun {
856*4882a593Smuzhiyun 	unsigned int frc_sr = 0;	/* Force self refresh */
857*4882a593Smuzhiyun 	unsigned int sr_ie = 0;		/* Self-refresh interrupt enable */
858*4882a593Smuzhiyun 	unsigned int odt_cfg = 0;	/* ODT configuration */
859*4882a593Smuzhiyun 	unsigned int num_pr;		/* Number of posted refreshes */
860*4882a593Smuzhiyun 	unsigned int slow = 0;		/* DDR will be run less than 1250 */
861*4882a593Smuzhiyun 	unsigned int x4_en = 0;		/* x4 DRAM enable */
862*4882a593Smuzhiyun 	unsigned int obc_cfg;		/* On-The-Fly Burst Chop Cfg */
863*4882a593Smuzhiyun 	unsigned int ap_en;		/* Address Parity Enable */
864*4882a593Smuzhiyun 	unsigned int d_init;		/* DRAM data initialization */
865*4882a593Smuzhiyun 	unsigned int rcw_en = 0;	/* Register Control Word Enable */
866*4882a593Smuzhiyun 	unsigned int md_en = 0;		/* Mirrored DIMM Enable */
867*4882a593Smuzhiyun 	unsigned int qd_en = 0;		/* quad-rank DIMM Enable */
868*4882a593Smuzhiyun 	int i;
869*4882a593Smuzhiyun #ifndef CONFIG_SYS_FSL_DDR4
870*4882a593Smuzhiyun 	unsigned int dll_rst_dis = 1;	/* DLL reset disable */
871*4882a593Smuzhiyun 	unsigned int dqs_cfg;		/* DQS configuration */
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	dqs_cfg = popts->dqs_config;
874*4882a593Smuzhiyun #endif
875*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
876*4882a593Smuzhiyun 		if (popts->cs_local_opts[i].odt_rd_cfg
877*4882a593Smuzhiyun 			|| popts->cs_local_opts[i].odt_wr_cfg) {
878*4882a593Smuzhiyun 			odt_cfg = SDRAM_CFG2_ODT_ONLY_READ;
879*4882a593Smuzhiyun 			break;
880*4882a593Smuzhiyun 		}
881*4882a593Smuzhiyun 	}
882*4882a593Smuzhiyun 	sr_ie = popts->self_refresh_interrupt_en;
883*4882a593Smuzhiyun 	num_pr = 1;	/* Make this configurable */
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	/*
886*4882a593Smuzhiyun 	 * 8572 manual says
887*4882a593Smuzhiyun 	 *     {TIMING_CFG_1[PRETOACT]
888*4882a593Smuzhiyun 	 *      + [DDR_SDRAM_CFG_2[NUM_PR]
889*4882a593Smuzhiyun 	 *        * ({EXT_REFREC || REFREC} + 8 + 2)]}
890*4882a593Smuzhiyun 	 *      << DDR_SDRAM_INTERVAL[REFINT]
891*4882a593Smuzhiyun 	 */
892*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
893*4882a593Smuzhiyun 	obc_cfg = popts->otf_burst_chop_en;
894*4882a593Smuzhiyun #else
895*4882a593Smuzhiyun 	obc_cfg = 0;
896*4882a593Smuzhiyun #endif
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun #if (CONFIG_SYS_FSL_DDR_VER >= FSL_DDR_VER_4_7)
899*4882a593Smuzhiyun 	slow = get_ddr_freq(ctrl_num) < 1249000000;
900*4882a593Smuzhiyun #endif
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	if (popts->registered_dimm_en)
903*4882a593Smuzhiyun 		rcw_en = 1;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	/* DDR4 can have address parity for UDIMM and discrete */
906*4882a593Smuzhiyun 	if ((CONFIG_FSL_SDRAM_TYPE != SDRAM_TYPE_DDR4) &&
907*4882a593Smuzhiyun 	    (!popts->registered_dimm_en)) {
908*4882a593Smuzhiyun 		ap_en = 0;
909*4882a593Smuzhiyun 	} else {
910*4882a593Smuzhiyun 		ap_en = popts->ap_en;
911*4882a593Smuzhiyun 	}
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	x4_en = popts->x4_en ? 1 : 0;
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
916*4882a593Smuzhiyun 	/* Use the DDR controller to auto initialize memory. */
917*4882a593Smuzhiyun 	d_init = popts->ecc_init_using_memctl;
918*4882a593Smuzhiyun 	ddr->ddr_data_init = CONFIG_MEM_INIT_VALUE;
919*4882a593Smuzhiyun 	debug("DDR: ddr_data_init = 0x%08x\n", ddr->ddr_data_init);
920*4882a593Smuzhiyun #else
921*4882a593Smuzhiyun 	/* Memory will be initialized via DMA, or not at all. */
922*4882a593Smuzhiyun 	d_init = 0;
923*4882a593Smuzhiyun #endif
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
926*4882a593Smuzhiyun 	md_en = popts->mirrored_dimm;
927*4882a593Smuzhiyun #endif
928*4882a593Smuzhiyun 	qd_en = popts->quad_rank_present ? 1 : 0;
929*4882a593Smuzhiyun 	ddr->ddr_sdram_cfg_2 = (0
930*4882a593Smuzhiyun 		| ((frc_sr & 0x1) << 31)
931*4882a593Smuzhiyun 		| ((sr_ie & 0x1) << 30)
932*4882a593Smuzhiyun #ifndef CONFIG_SYS_FSL_DDR4
933*4882a593Smuzhiyun 		| ((dll_rst_dis & 0x1) << 29)
934*4882a593Smuzhiyun 		| ((dqs_cfg & 0x3) << 26)
935*4882a593Smuzhiyun #endif
936*4882a593Smuzhiyun 		| ((odt_cfg & 0x3) << 21)
937*4882a593Smuzhiyun 		| ((num_pr & 0xf) << 12)
938*4882a593Smuzhiyun 		| ((slow & 1) << 11)
939*4882a593Smuzhiyun 		| (x4_en << 10)
940*4882a593Smuzhiyun 		| (qd_en << 9)
941*4882a593Smuzhiyun 		| (unq_mrs_en << 8)
942*4882a593Smuzhiyun 		| ((obc_cfg & 0x1) << 6)
943*4882a593Smuzhiyun 		| ((ap_en & 0x1) << 5)
944*4882a593Smuzhiyun 		| ((d_init & 0x1) << 4)
945*4882a593Smuzhiyun 		| ((rcw_en & 0x1) << 2)
946*4882a593Smuzhiyun 		| ((md_en & 0x1) << 0)
947*4882a593Smuzhiyun 		);
948*4882a593Smuzhiyun 	debug("FSLDDR: ddr_sdram_cfg_2 = 0x%08x\n", ddr->ddr_sdram_cfg_2);
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4
952*4882a593Smuzhiyun /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
set_ddr_sdram_mode_2(const unsigned int ctrl_num,fsl_ddr_cfg_regs_t * ddr,const memctl_options_t * popts,const common_timing_params_t * common_dimm,const unsigned int unq_mrs_en)953*4882a593Smuzhiyun static void set_ddr_sdram_mode_2(const unsigned int ctrl_num,
954*4882a593Smuzhiyun 				fsl_ddr_cfg_regs_t *ddr,
955*4882a593Smuzhiyun 				const memctl_options_t *popts,
956*4882a593Smuzhiyun 				const common_timing_params_t *common_dimm,
957*4882a593Smuzhiyun 				const unsigned int unq_mrs_en)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun 	unsigned short esdmode2 = 0;	/* Extended SDRAM mode 2 */
960*4882a593Smuzhiyun 	unsigned short esdmode3 = 0;	/* Extended SDRAM mode 3 */
961*4882a593Smuzhiyun 	int i;
962*4882a593Smuzhiyun 	unsigned int wr_crc = 0;	/* Disable */
963*4882a593Smuzhiyun 	unsigned int rtt_wr = 0;	/* Rtt_WR - dynamic ODT off */
964*4882a593Smuzhiyun 	unsigned int srt = 0;	/* self-refresh temerature, normal range */
965*4882a593Smuzhiyun 	unsigned int cwl = compute_cas_write_latency(ctrl_num) - 9;
966*4882a593Smuzhiyun 	unsigned int mpr = 0;	/* serial */
967*4882a593Smuzhiyun 	unsigned int wc_lat;
968*4882a593Smuzhiyun 	const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	if (popts->rtt_override)
971*4882a593Smuzhiyun 		rtt_wr = popts->rtt_wr_override_value;
972*4882a593Smuzhiyun 	else
973*4882a593Smuzhiyun 		rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	if (common_dimm->extended_op_srt)
976*4882a593Smuzhiyun 		srt = common_dimm->extended_op_srt;
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	esdmode2 = (0
979*4882a593Smuzhiyun 		| ((wr_crc & 0x1) << 12)
980*4882a593Smuzhiyun 		| ((rtt_wr & 0x3) << 9)
981*4882a593Smuzhiyun 		| ((srt & 0x3) << 6)
982*4882a593Smuzhiyun 		| ((cwl & 0x7) << 3));
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	if (mclk_ps >= 1250)
985*4882a593Smuzhiyun 		wc_lat = 0;
986*4882a593Smuzhiyun 	else if (mclk_ps >= 833)
987*4882a593Smuzhiyun 		wc_lat = 1;
988*4882a593Smuzhiyun 	else
989*4882a593Smuzhiyun 		wc_lat = 2;
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	esdmode3 = (0
992*4882a593Smuzhiyun 		| ((mpr & 0x3) << 11)
993*4882a593Smuzhiyun 		| ((wc_lat & 0x3) << 9));
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	ddr->ddr_sdram_mode_2 = (0
996*4882a593Smuzhiyun 				 | ((esdmode2 & 0xFFFF) << 16)
997*4882a593Smuzhiyun 				 | ((esdmode3 & 0xFFFF) << 0)
998*4882a593Smuzhiyun 				 );
999*4882a593Smuzhiyun 	debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	if (unq_mrs_en) {	/* unique mode registers are supported */
1002*4882a593Smuzhiyun 		for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
1003*4882a593Smuzhiyun 			if (popts->rtt_override)
1004*4882a593Smuzhiyun 				rtt_wr = popts->rtt_wr_override_value;
1005*4882a593Smuzhiyun 			else
1006*4882a593Smuzhiyun 				rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 			esdmode2 &= 0xF9FF;	/* clear bit 10, 9 */
1009*4882a593Smuzhiyun 			esdmode2 |= (rtt_wr & 0x3) << 9;
1010*4882a593Smuzhiyun 			switch (i) {
1011*4882a593Smuzhiyun 			case 1:
1012*4882a593Smuzhiyun 				ddr->ddr_sdram_mode_4 = (0
1013*4882a593Smuzhiyun 					| ((esdmode2 & 0xFFFF) << 16)
1014*4882a593Smuzhiyun 					| ((esdmode3 & 0xFFFF) << 0)
1015*4882a593Smuzhiyun 					);
1016*4882a593Smuzhiyun 				break;
1017*4882a593Smuzhiyun 			case 2:
1018*4882a593Smuzhiyun 				ddr->ddr_sdram_mode_6 = (0
1019*4882a593Smuzhiyun 					| ((esdmode2 & 0xFFFF) << 16)
1020*4882a593Smuzhiyun 					| ((esdmode3 & 0xFFFF) << 0)
1021*4882a593Smuzhiyun 					);
1022*4882a593Smuzhiyun 				break;
1023*4882a593Smuzhiyun 			case 3:
1024*4882a593Smuzhiyun 				ddr->ddr_sdram_mode_8 = (0
1025*4882a593Smuzhiyun 					| ((esdmode2 & 0xFFFF) << 16)
1026*4882a593Smuzhiyun 					| ((esdmode3 & 0xFFFF) << 0)
1027*4882a593Smuzhiyun 					);
1028*4882a593Smuzhiyun 				break;
1029*4882a593Smuzhiyun 			}
1030*4882a593Smuzhiyun 		}
1031*4882a593Smuzhiyun 		debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
1032*4882a593Smuzhiyun 		      ddr->ddr_sdram_mode_4);
1033*4882a593Smuzhiyun 		debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
1034*4882a593Smuzhiyun 		      ddr->ddr_sdram_mode_6);
1035*4882a593Smuzhiyun 		debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
1036*4882a593Smuzhiyun 		      ddr->ddr_sdram_mode_8);
1037*4882a593Smuzhiyun 	}
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun #elif defined(CONFIG_SYS_FSL_DDR3)
1040*4882a593Smuzhiyun /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
set_ddr_sdram_mode_2(const unsigned int ctrl_num,fsl_ddr_cfg_regs_t * ddr,const memctl_options_t * popts,const common_timing_params_t * common_dimm,const unsigned int unq_mrs_en)1041*4882a593Smuzhiyun static void set_ddr_sdram_mode_2(const unsigned int ctrl_num,
1042*4882a593Smuzhiyun 				fsl_ddr_cfg_regs_t *ddr,
1043*4882a593Smuzhiyun 				const memctl_options_t *popts,
1044*4882a593Smuzhiyun 				const common_timing_params_t *common_dimm,
1045*4882a593Smuzhiyun 				const unsigned int unq_mrs_en)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun 	unsigned short esdmode2 = 0;	/* Extended SDRAM mode 2 */
1048*4882a593Smuzhiyun 	unsigned short esdmode3 = 0;	/* Extended SDRAM mode 3 */
1049*4882a593Smuzhiyun 	int i;
1050*4882a593Smuzhiyun 	unsigned int rtt_wr = 0;	/* Rtt_WR - dynamic ODT off */
1051*4882a593Smuzhiyun 	unsigned int srt = 0;	/* self-refresh temerature, normal range */
1052*4882a593Smuzhiyun 	unsigned int asr = 0;	/* auto self-refresh disable */
1053*4882a593Smuzhiyun 	unsigned int cwl = compute_cas_write_latency(ctrl_num) - 5;
1054*4882a593Smuzhiyun 	unsigned int pasr = 0;	/* partial array self refresh disable */
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	if (popts->rtt_override)
1057*4882a593Smuzhiyun 		rtt_wr = popts->rtt_wr_override_value;
1058*4882a593Smuzhiyun 	else
1059*4882a593Smuzhiyun 		rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	if (common_dimm->extended_op_srt)
1062*4882a593Smuzhiyun 		srt = common_dimm->extended_op_srt;
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	esdmode2 = (0
1065*4882a593Smuzhiyun 		| ((rtt_wr & 0x3) << 9)
1066*4882a593Smuzhiyun 		| ((srt & 0x1) << 7)
1067*4882a593Smuzhiyun 		| ((asr & 0x1) << 6)
1068*4882a593Smuzhiyun 		| ((cwl & 0x7) << 3)
1069*4882a593Smuzhiyun 		| ((pasr & 0x7) << 0));
1070*4882a593Smuzhiyun 	ddr->ddr_sdram_mode_2 = (0
1071*4882a593Smuzhiyun 				 | ((esdmode2 & 0xFFFF) << 16)
1072*4882a593Smuzhiyun 				 | ((esdmode3 & 0xFFFF) << 0)
1073*4882a593Smuzhiyun 				 );
1074*4882a593Smuzhiyun 	debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	if (unq_mrs_en) {	/* unique mode registers are supported */
1077*4882a593Smuzhiyun 		for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
1078*4882a593Smuzhiyun 			if (popts->rtt_override)
1079*4882a593Smuzhiyun 				rtt_wr = popts->rtt_wr_override_value;
1080*4882a593Smuzhiyun 			else
1081*4882a593Smuzhiyun 				rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 			esdmode2 &= 0xF9FF;	/* clear bit 10, 9 */
1084*4882a593Smuzhiyun 			esdmode2 |= (rtt_wr & 0x3) << 9;
1085*4882a593Smuzhiyun 			switch (i) {
1086*4882a593Smuzhiyun 			case 1:
1087*4882a593Smuzhiyun 				ddr->ddr_sdram_mode_4 = (0
1088*4882a593Smuzhiyun 					| ((esdmode2 & 0xFFFF) << 16)
1089*4882a593Smuzhiyun 					| ((esdmode3 & 0xFFFF) << 0)
1090*4882a593Smuzhiyun 					);
1091*4882a593Smuzhiyun 				break;
1092*4882a593Smuzhiyun 			case 2:
1093*4882a593Smuzhiyun 				ddr->ddr_sdram_mode_6 = (0
1094*4882a593Smuzhiyun 					| ((esdmode2 & 0xFFFF) << 16)
1095*4882a593Smuzhiyun 					| ((esdmode3 & 0xFFFF) << 0)
1096*4882a593Smuzhiyun 					);
1097*4882a593Smuzhiyun 				break;
1098*4882a593Smuzhiyun 			case 3:
1099*4882a593Smuzhiyun 				ddr->ddr_sdram_mode_8 = (0
1100*4882a593Smuzhiyun 					| ((esdmode2 & 0xFFFF) << 16)
1101*4882a593Smuzhiyun 					| ((esdmode3 & 0xFFFF) << 0)
1102*4882a593Smuzhiyun 					);
1103*4882a593Smuzhiyun 				break;
1104*4882a593Smuzhiyun 			}
1105*4882a593Smuzhiyun 		}
1106*4882a593Smuzhiyun 		debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
1107*4882a593Smuzhiyun 			ddr->ddr_sdram_mode_4);
1108*4882a593Smuzhiyun 		debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
1109*4882a593Smuzhiyun 			ddr->ddr_sdram_mode_6);
1110*4882a593Smuzhiyun 		debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
1111*4882a593Smuzhiyun 			ddr->ddr_sdram_mode_8);
1112*4882a593Smuzhiyun 	}
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun #else /* for DDR2 and DDR1 */
1116*4882a593Smuzhiyun /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
set_ddr_sdram_mode_2(const unsigned int ctrl_num,fsl_ddr_cfg_regs_t * ddr,const memctl_options_t * popts,const common_timing_params_t * common_dimm,const unsigned int unq_mrs_en)1117*4882a593Smuzhiyun static void set_ddr_sdram_mode_2(const unsigned int ctrl_num,
1118*4882a593Smuzhiyun 				fsl_ddr_cfg_regs_t *ddr,
1119*4882a593Smuzhiyun 				const memctl_options_t *popts,
1120*4882a593Smuzhiyun 				const common_timing_params_t *common_dimm,
1121*4882a593Smuzhiyun 				const unsigned int unq_mrs_en)
1122*4882a593Smuzhiyun {
1123*4882a593Smuzhiyun 	unsigned short esdmode2 = 0;	/* Extended SDRAM mode 2 */
1124*4882a593Smuzhiyun 	unsigned short esdmode3 = 0;	/* Extended SDRAM mode 3 */
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	ddr->ddr_sdram_mode_2 = (0
1127*4882a593Smuzhiyun 				 | ((esdmode2 & 0xFFFF) << 16)
1128*4882a593Smuzhiyun 				 | ((esdmode3 & 0xFFFF) << 0)
1129*4882a593Smuzhiyun 				 );
1130*4882a593Smuzhiyun 	debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun #endif
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4
1135*4882a593Smuzhiyun /* DDR SDRAM Mode configuration 9 (DDR_SDRAM_MODE_9) */
set_ddr_sdram_mode_9(fsl_ddr_cfg_regs_t * ddr,const memctl_options_t * popts,const common_timing_params_t * common_dimm,const unsigned int unq_mrs_en)1136*4882a593Smuzhiyun static void set_ddr_sdram_mode_9(fsl_ddr_cfg_regs_t *ddr,
1137*4882a593Smuzhiyun 				const memctl_options_t *popts,
1138*4882a593Smuzhiyun 				const common_timing_params_t *common_dimm,
1139*4882a593Smuzhiyun 				const unsigned int unq_mrs_en)
1140*4882a593Smuzhiyun {
1141*4882a593Smuzhiyun 	int i;
1142*4882a593Smuzhiyun 	unsigned short esdmode4 = 0;	/* Extended SDRAM mode 4 */
1143*4882a593Smuzhiyun 	unsigned short esdmode5;	/* Extended SDRAM mode 5 */
1144*4882a593Smuzhiyun 	int rtt_park = 0;
1145*4882a593Smuzhiyun 	bool four_cs = false;
1146*4882a593Smuzhiyun 	const unsigned int mclk_ps = get_memory_clk_period_ps(0);
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun #if CONFIG_CHIP_SELECTS_PER_CTRL == 4
1149*4882a593Smuzhiyun 	if ((ddr->cs[0].config & SDRAM_CS_CONFIG_EN) &&
1150*4882a593Smuzhiyun 	    (ddr->cs[1].config & SDRAM_CS_CONFIG_EN) &&
1151*4882a593Smuzhiyun 	    (ddr->cs[2].config & SDRAM_CS_CONFIG_EN) &&
1152*4882a593Smuzhiyun 	    (ddr->cs[3].config & SDRAM_CS_CONFIG_EN))
1153*4882a593Smuzhiyun 		four_cs = true;
1154*4882a593Smuzhiyun #endif
1155*4882a593Smuzhiyun 	if (ddr->cs[0].config & SDRAM_CS_CONFIG_EN) {
1156*4882a593Smuzhiyun 		esdmode5 = 0x00000500;	/* Data mask enable, RTT_PARK CS0 */
1157*4882a593Smuzhiyun 		rtt_park = four_cs ? 0 : 1;
1158*4882a593Smuzhiyun 	} else {
1159*4882a593Smuzhiyun 		esdmode5 = 0x00000400;	/* Data mask enabled */
1160*4882a593Smuzhiyun 	}
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	/* set command/address parity latency */
1163*4882a593Smuzhiyun 	if (ddr->ddr_sdram_cfg_2 & SDRAM_CFG2_AP_EN) {
1164*4882a593Smuzhiyun 		if (mclk_ps >= 935) {
1165*4882a593Smuzhiyun 			/* for DDR4-1600/1866/2133 */
1166*4882a593Smuzhiyun 			esdmode5 |= DDR_MR5_CA_PARITY_LAT_4_CLK;
1167*4882a593Smuzhiyun 		} else if (mclk_ps >= 833) {
1168*4882a593Smuzhiyun 			/* for DDR4-2400 */
1169*4882a593Smuzhiyun 			esdmode5 |= DDR_MR5_CA_PARITY_LAT_5_CLK;
1170*4882a593Smuzhiyun 		} else {
1171*4882a593Smuzhiyun 			printf("parity: mclk_ps = %d not supported\n", mclk_ps);
1172*4882a593Smuzhiyun 		}
1173*4882a593Smuzhiyun 	}
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	ddr->ddr_sdram_mode_9 = (0
1176*4882a593Smuzhiyun 				 | ((esdmode4 & 0xffff) << 16)
1177*4882a593Smuzhiyun 				 | ((esdmode5 & 0xffff) << 0)
1178*4882a593Smuzhiyun 				);
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	/* Normally only the first enabled CS use 0x500, others use 0x400
1181*4882a593Smuzhiyun 	 * But when four chip-selects are all enabled, all mode registers
1182*4882a593Smuzhiyun 	 * need 0x500 to park.
1183*4882a593Smuzhiyun 	 */
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	debug("FSLDDR: ddr_sdram_mode_9) = 0x%08x\n", ddr->ddr_sdram_mode_9);
1186*4882a593Smuzhiyun 	if (unq_mrs_en) {	/* unique mode registers are supported */
1187*4882a593Smuzhiyun 		for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
1188*4882a593Smuzhiyun 			if (!rtt_park &&
1189*4882a593Smuzhiyun 			    (ddr->cs[i].config & SDRAM_CS_CONFIG_EN)) {
1190*4882a593Smuzhiyun 				esdmode5 |= 0x00000500;	/* RTT_PARK */
1191*4882a593Smuzhiyun 				rtt_park = four_cs ? 0 : 1;
1192*4882a593Smuzhiyun 			} else {
1193*4882a593Smuzhiyun 				esdmode5 = 0x00000400;
1194*4882a593Smuzhiyun 			}
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 			if (ddr->ddr_sdram_cfg_2 & SDRAM_CFG2_AP_EN) {
1197*4882a593Smuzhiyun 				if (mclk_ps >= 935) {
1198*4882a593Smuzhiyun 					/* for DDR4-1600/1866/2133 */
1199*4882a593Smuzhiyun 					esdmode5 |= DDR_MR5_CA_PARITY_LAT_4_CLK;
1200*4882a593Smuzhiyun 				} else if (mclk_ps >= 833) {
1201*4882a593Smuzhiyun 					/* for DDR4-2400 */
1202*4882a593Smuzhiyun 					esdmode5 |= DDR_MR5_CA_PARITY_LAT_5_CLK;
1203*4882a593Smuzhiyun 				} else {
1204*4882a593Smuzhiyun 					printf("parity: mclk_ps = %d not supported\n",
1205*4882a593Smuzhiyun 					       mclk_ps);
1206*4882a593Smuzhiyun 				}
1207*4882a593Smuzhiyun 			}
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 			switch (i) {
1210*4882a593Smuzhiyun 			case 1:
1211*4882a593Smuzhiyun 				ddr->ddr_sdram_mode_11 = (0
1212*4882a593Smuzhiyun 					| ((esdmode4 & 0xFFFF) << 16)
1213*4882a593Smuzhiyun 					| ((esdmode5 & 0xFFFF) << 0)
1214*4882a593Smuzhiyun 					);
1215*4882a593Smuzhiyun 				break;
1216*4882a593Smuzhiyun 			case 2:
1217*4882a593Smuzhiyun 				ddr->ddr_sdram_mode_13 = (0
1218*4882a593Smuzhiyun 					| ((esdmode4 & 0xFFFF) << 16)
1219*4882a593Smuzhiyun 					| ((esdmode5 & 0xFFFF) << 0)
1220*4882a593Smuzhiyun 					);
1221*4882a593Smuzhiyun 				break;
1222*4882a593Smuzhiyun 			case 3:
1223*4882a593Smuzhiyun 				ddr->ddr_sdram_mode_15 = (0
1224*4882a593Smuzhiyun 					| ((esdmode4 & 0xFFFF) << 16)
1225*4882a593Smuzhiyun 					| ((esdmode5 & 0xFFFF) << 0)
1226*4882a593Smuzhiyun 					);
1227*4882a593Smuzhiyun 				break;
1228*4882a593Smuzhiyun 			}
1229*4882a593Smuzhiyun 		}
1230*4882a593Smuzhiyun 		debug("FSLDDR: ddr_sdram_mode_11 = 0x%08x\n",
1231*4882a593Smuzhiyun 		      ddr->ddr_sdram_mode_11);
1232*4882a593Smuzhiyun 		debug("FSLDDR: ddr_sdram_mode_13 = 0x%08x\n",
1233*4882a593Smuzhiyun 		      ddr->ddr_sdram_mode_13);
1234*4882a593Smuzhiyun 		debug("FSLDDR: ddr_sdram_mode_15 = 0x%08x\n",
1235*4882a593Smuzhiyun 		      ddr->ddr_sdram_mode_15);
1236*4882a593Smuzhiyun 	}
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun /* DDR SDRAM Mode configuration 10 (DDR_SDRAM_MODE_10) */
set_ddr_sdram_mode_10(const unsigned int ctrl_num,fsl_ddr_cfg_regs_t * ddr,const memctl_options_t * popts,const common_timing_params_t * common_dimm,const unsigned int unq_mrs_en)1240*4882a593Smuzhiyun static void set_ddr_sdram_mode_10(const unsigned int ctrl_num,
1241*4882a593Smuzhiyun 				fsl_ddr_cfg_regs_t *ddr,
1242*4882a593Smuzhiyun 				const memctl_options_t *popts,
1243*4882a593Smuzhiyun 				const common_timing_params_t *common_dimm,
1244*4882a593Smuzhiyun 				const unsigned int unq_mrs_en)
1245*4882a593Smuzhiyun {
1246*4882a593Smuzhiyun 	int i;
1247*4882a593Smuzhiyun 	unsigned short esdmode6 = 0;	/* Extended SDRAM mode 6 */
1248*4882a593Smuzhiyun 	unsigned short esdmode7 = 0;	/* Extended SDRAM mode 7 */
1249*4882a593Smuzhiyun 	unsigned int tccdl_min = picos_to_mclk(ctrl_num, common_dimm->tccdl_ps);
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	esdmode6 = ((tccdl_min - 4) & 0x7) << 10;
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	if (popts->ddr_cdr2 & DDR_CDR2_VREF_RANGE_2)
1254*4882a593Smuzhiyun 		esdmode6 |= 1 << 6;	/* Range 2 */
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 	ddr->ddr_sdram_mode_10 = (0
1257*4882a593Smuzhiyun 				 | ((esdmode6 & 0xffff) << 16)
1258*4882a593Smuzhiyun 				 | ((esdmode7 & 0xffff) << 0)
1259*4882a593Smuzhiyun 				);
1260*4882a593Smuzhiyun 	debug("FSLDDR: ddr_sdram_mode_10) = 0x%08x\n", ddr->ddr_sdram_mode_10);
1261*4882a593Smuzhiyun 	if (unq_mrs_en) {	/* unique mode registers are supported */
1262*4882a593Smuzhiyun 		for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
1263*4882a593Smuzhiyun 			switch (i) {
1264*4882a593Smuzhiyun 			case 1:
1265*4882a593Smuzhiyun 				ddr->ddr_sdram_mode_12 = (0
1266*4882a593Smuzhiyun 					| ((esdmode6 & 0xFFFF) << 16)
1267*4882a593Smuzhiyun 					| ((esdmode7 & 0xFFFF) << 0)
1268*4882a593Smuzhiyun 					);
1269*4882a593Smuzhiyun 				break;
1270*4882a593Smuzhiyun 			case 2:
1271*4882a593Smuzhiyun 				ddr->ddr_sdram_mode_14 = (0
1272*4882a593Smuzhiyun 					| ((esdmode6 & 0xFFFF) << 16)
1273*4882a593Smuzhiyun 					| ((esdmode7 & 0xFFFF) << 0)
1274*4882a593Smuzhiyun 					);
1275*4882a593Smuzhiyun 				break;
1276*4882a593Smuzhiyun 			case 3:
1277*4882a593Smuzhiyun 				ddr->ddr_sdram_mode_16 = (0
1278*4882a593Smuzhiyun 					| ((esdmode6 & 0xFFFF) << 16)
1279*4882a593Smuzhiyun 					| ((esdmode7 & 0xFFFF) << 0)
1280*4882a593Smuzhiyun 					);
1281*4882a593Smuzhiyun 				break;
1282*4882a593Smuzhiyun 			}
1283*4882a593Smuzhiyun 		}
1284*4882a593Smuzhiyun 		debug("FSLDDR: ddr_sdram_mode_12 = 0x%08x\n",
1285*4882a593Smuzhiyun 		      ddr->ddr_sdram_mode_12);
1286*4882a593Smuzhiyun 		debug("FSLDDR: ddr_sdram_mode_14 = 0x%08x\n",
1287*4882a593Smuzhiyun 		      ddr->ddr_sdram_mode_14);
1288*4882a593Smuzhiyun 		debug("FSLDDR: ddr_sdram_mode_16 = 0x%08x\n",
1289*4882a593Smuzhiyun 		      ddr->ddr_sdram_mode_16);
1290*4882a593Smuzhiyun 	}
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun #endif
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun /* DDR SDRAM Interval Configuration (DDR_SDRAM_INTERVAL) */
set_ddr_sdram_interval(const unsigned int ctrl_num,fsl_ddr_cfg_regs_t * ddr,const memctl_options_t * popts,const common_timing_params_t * common_dimm)1296*4882a593Smuzhiyun static void set_ddr_sdram_interval(const unsigned int ctrl_num,
1297*4882a593Smuzhiyun 				fsl_ddr_cfg_regs_t *ddr,
1298*4882a593Smuzhiyun 				const memctl_options_t *popts,
1299*4882a593Smuzhiyun 				const common_timing_params_t *common_dimm)
1300*4882a593Smuzhiyun {
1301*4882a593Smuzhiyun 	unsigned int refint;	/* Refresh interval */
1302*4882a593Smuzhiyun 	unsigned int bstopre;	/* Precharge interval */
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun 	refint = picos_to_mclk(ctrl_num, common_dimm->refresh_rate_ps);
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun 	bstopre = popts->bstopre;
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	/* refint field used 0x3FFF in earlier controllers */
1309*4882a593Smuzhiyun 	ddr->ddr_sdram_interval = (0
1310*4882a593Smuzhiyun 				   | ((refint & 0xFFFF) << 16)
1311*4882a593Smuzhiyun 				   | ((bstopre & 0x3FFF) << 0)
1312*4882a593Smuzhiyun 				   );
1313*4882a593Smuzhiyun 	debug("FSLDDR: ddr_sdram_interval = 0x%08x\n", ddr->ddr_sdram_interval);
1314*4882a593Smuzhiyun }
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4
1317*4882a593Smuzhiyun /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
set_ddr_sdram_mode(const unsigned int ctrl_num,fsl_ddr_cfg_regs_t * ddr,const memctl_options_t * popts,const common_timing_params_t * common_dimm,unsigned int cas_latency,unsigned int additive_latency,const unsigned int unq_mrs_en)1318*4882a593Smuzhiyun static void set_ddr_sdram_mode(const unsigned int ctrl_num,
1319*4882a593Smuzhiyun 			       fsl_ddr_cfg_regs_t *ddr,
1320*4882a593Smuzhiyun 			       const memctl_options_t *popts,
1321*4882a593Smuzhiyun 			       const common_timing_params_t *common_dimm,
1322*4882a593Smuzhiyun 			       unsigned int cas_latency,
1323*4882a593Smuzhiyun 			       unsigned int additive_latency,
1324*4882a593Smuzhiyun 			       const unsigned int unq_mrs_en)
1325*4882a593Smuzhiyun {
1326*4882a593Smuzhiyun 	int i;
1327*4882a593Smuzhiyun 	unsigned short esdmode;		/* Extended SDRAM mode */
1328*4882a593Smuzhiyun 	unsigned short sdmode;		/* SDRAM mode */
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	/* Mode Register - MR1 */
1331*4882a593Smuzhiyun 	unsigned int qoff = 0;		/* Output buffer enable 0=yes, 1=no */
1332*4882a593Smuzhiyun 	unsigned int tdqs_en = 0;	/* TDQS Enable: 0=no, 1=yes */
1333*4882a593Smuzhiyun 	unsigned int rtt;
1334*4882a593Smuzhiyun 	unsigned int wrlvl_en = 0;	/* Write level enable: 0=no, 1=yes */
1335*4882a593Smuzhiyun 	unsigned int al = 0;		/* Posted CAS# additive latency (AL) */
1336*4882a593Smuzhiyun 	unsigned int dic = 0;		/* Output driver impedance, 40ohm */
1337*4882a593Smuzhiyun 	unsigned int dll_en = 1;	/* DLL Enable  1=Enable (Normal),
1338*4882a593Smuzhiyun 						       0=Disable (Test/Debug) */
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	/* Mode Register - MR0 */
1341*4882a593Smuzhiyun 	unsigned int wr = 0;	/* Write Recovery */
1342*4882a593Smuzhiyun 	unsigned int dll_rst;	/* DLL Reset */
1343*4882a593Smuzhiyun 	unsigned int mode;	/* Normal=0 or Test=1 */
1344*4882a593Smuzhiyun 	unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
1345*4882a593Smuzhiyun 	/* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
1346*4882a593Smuzhiyun 	unsigned int bt;
1347*4882a593Smuzhiyun 	unsigned int bl;	/* BL: Burst Length */
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	unsigned int wr_mclk;
1350*4882a593Smuzhiyun 	/* DDR4 support WR 10, 12, 14, 16, 18, 20, 24 */
1351*4882a593Smuzhiyun 	static const u8 wr_table[] = {
1352*4882a593Smuzhiyun 		0, 1, 1, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 6, 6};
1353*4882a593Smuzhiyun 	/* DDR4 support CAS 9, 10, 11, 12, 13, 14, 15, 16, 18, 20, 22, 24 */
1354*4882a593Smuzhiyun 	static const u8 cas_latency_table[] = {
1355*4882a593Smuzhiyun 		0, 1, 2, 3, 4, 5, 6, 7, 8, 8,
1356*4882a593Smuzhiyun 		9, 9, 10, 10, 11, 11};
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	if (popts->rtt_override)
1359*4882a593Smuzhiyun 		rtt = popts->rtt_override_value;
1360*4882a593Smuzhiyun 	else
1361*4882a593Smuzhiyun 		rtt = popts->cs_local_opts[0].odt_rtt_norm;
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 	if (additive_latency == (cas_latency - 1))
1364*4882a593Smuzhiyun 		al = 1;
1365*4882a593Smuzhiyun 	if (additive_latency == (cas_latency - 2))
1366*4882a593Smuzhiyun 		al = 2;
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 	if (popts->quad_rank_present)
1369*4882a593Smuzhiyun 		dic = 1;	/* output driver impedance 240/7 ohm */
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	/*
1372*4882a593Smuzhiyun 	 * The esdmode value will also be used for writing
1373*4882a593Smuzhiyun 	 * MR1 during write leveling for DDR3, although the
1374*4882a593Smuzhiyun 	 * bits specifically related to the write leveling
1375*4882a593Smuzhiyun 	 * scheme will be handled automatically by the DDR
1376*4882a593Smuzhiyun 	 * controller. so we set the wrlvl_en = 0 here.
1377*4882a593Smuzhiyun 	 */
1378*4882a593Smuzhiyun 	esdmode = (0
1379*4882a593Smuzhiyun 		| ((qoff & 0x1) << 12)
1380*4882a593Smuzhiyun 		| ((tdqs_en & 0x1) << 11)
1381*4882a593Smuzhiyun 		| ((rtt & 0x7) << 8)
1382*4882a593Smuzhiyun 		| ((wrlvl_en & 0x1) << 7)
1383*4882a593Smuzhiyun 		| ((al & 0x3) << 3)
1384*4882a593Smuzhiyun 		| ((dic & 0x3) << 1)   /* DIC field is split */
1385*4882a593Smuzhiyun 		| ((dll_en & 0x1) << 0)
1386*4882a593Smuzhiyun 		);
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 	/*
1389*4882a593Smuzhiyun 	 * DLL control for precharge PD
1390*4882a593Smuzhiyun 	 * 0=slow exit DLL off (tXPDLL)
1391*4882a593Smuzhiyun 	 * 1=fast exit DLL on (tXP)
1392*4882a593Smuzhiyun 	 */
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	wr_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
1395*4882a593Smuzhiyun 	if (wr_mclk <= 24) {
1396*4882a593Smuzhiyun 		wr = wr_table[wr_mclk - 10];
1397*4882a593Smuzhiyun 	} else {
1398*4882a593Smuzhiyun 		printf("Error: unsupported write recovery for mode register wr_mclk = %d\n",
1399*4882a593Smuzhiyun 		       wr_mclk);
1400*4882a593Smuzhiyun 	}
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 	dll_rst = 0;	/* dll no reset */
1403*4882a593Smuzhiyun 	mode = 0;	/* normal mode */
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun 	/* look up table to get the cas latency bits */
1406*4882a593Smuzhiyun 	if (cas_latency >= 9 && cas_latency <= 24)
1407*4882a593Smuzhiyun 		caslat = cas_latency_table[cas_latency - 9];
1408*4882a593Smuzhiyun 	else
1409*4882a593Smuzhiyun 		printf("Error: unsupported cas latency for mode register\n");
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	bt = 0;	/* Nibble sequential */
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	switch (popts->burst_length) {
1414*4882a593Smuzhiyun 	case DDR_BL8:
1415*4882a593Smuzhiyun 		bl = 0;
1416*4882a593Smuzhiyun 		break;
1417*4882a593Smuzhiyun 	case DDR_OTF:
1418*4882a593Smuzhiyun 		bl = 1;
1419*4882a593Smuzhiyun 		break;
1420*4882a593Smuzhiyun 	case DDR_BC4:
1421*4882a593Smuzhiyun 		bl = 2;
1422*4882a593Smuzhiyun 		break;
1423*4882a593Smuzhiyun 	default:
1424*4882a593Smuzhiyun 		printf("Error: invalid burst length of %u specified. ",
1425*4882a593Smuzhiyun 		       popts->burst_length);
1426*4882a593Smuzhiyun 		puts("Defaulting to on-the-fly BC4 or BL8 beats.\n");
1427*4882a593Smuzhiyun 		bl = 1;
1428*4882a593Smuzhiyun 		break;
1429*4882a593Smuzhiyun 	}
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun 	sdmode = (0
1432*4882a593Smuzhiyun 		  | ((wr & 0x7) << 9)
1433*4882a593Smuzhiyun 		  | ((dll_rst & 0x1) << 8)
1434*4882a593Smuzhiyun 		  | ((mode & 0x1) << 7)
1435*4882a593Smuzhiyun 		  | (((caslat >> 1) & 0x7) << 4)
1436*4882a593Smuzhiyun 		  | ((bt & 0x1) << 3)
1437*4882a593Smuzhiyun 		  | ((caslat & 1) << 2)
1438*4882a593Smuzhiyun 		  | ((bl & 0x3) << 0)
1439*4882a593Smuzhiyun 		  );
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	ddr->ddr_sdram_mode = (0
1442*4882a593Smuzhiyun 			       | ((esdmode & 0xFFFF) << 16)
1443*4882a593Smuzhiyun 			       | ((sdmode & 0xFFFF) << 0)
1444*4882a593Smuzhiyun 			       );
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 	if (unq_mrs_en) {	/* unique mode registers are supported */
1449*4882a593Smuzhiyun 		for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
1450*4882a593Smuzhiyun 			if (popts->rtt_override)
1451*4882a593Smuzhiyun 				rtt = popts->rtt_override_value;
1452*4882a593Smuzhiyun 			else
1453*4882a593Smuzhiyun 				rtt = popts->cs_local_opts[i].odt_rtt_norm;
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 			esdmode &= 0xF8FF;	/* clear bit 10,9,8 for rtt */
1456*4882a593Smuzhiyun 			esdmode |= (rtt & 0x7) << 8;
1457*4882a593Smuzhiyun 			switch (i) {
1458*4882a593Smuzhiyun 			case 1:
1459*4882a593Smuzhiyun 				ddr->ddr_sdram_mode_3 = (0
1460*4882a593Smuzhiyun 				       | ((esdmode & 0xFFFF) << 16)
1461*4882a593Smuzhiyun 				       | ((sdmode & 0xFFFF) << 0)
1462*4882a593Smuzhiyun 				       );
1463*4882a593Smuzhiyun 				break;
1464*4882a593Smuzhiyun 			case 2:
1465*4882a593Smuzhiyun 				ddr->ddr_sdram_mode_5 = (0
1466*4882a593Smuzhiyun 				       | ((esdmode & 0xFFFF) << 16)
1467*4882a593Smuzhiyun 				       | ((sdmode & 0xFFFF) << 0)
1468*4882a593Smuzhiyun 				       );
1469*4882a593Smuzhiyun 				break;
1470*4882a593Smuzhiyun 			case 3:
1471*4882a593Smuzhiyun 				ddr->ddr_sdram_mode_7 = (0
1472*4882a593Smuzhiyun 				       | ((esdmode & 0xFFFF) << 16)
1473*4882a593Smuzhiyun 				       | ((sdmode & 0xFFFF) << 0)
1474*4882a593Smuzhiyun 				       );
1475*4882a593Smuzhiyun 				break;
1476*4882a593Smuzhiyun 			}
1477*4882a593Smuzhiyun 		}
1478*4882a593Smuzhiyun 		debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
1479*4882a593Smuzhiyun 		      ddr->ddr_sdram_mode_3);
1480*4882a593Smuzhiyun 		debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
1481*4882a593Smuzhiyun 		      ddr->ddr_sdram_mode_5);
1482*4882a593Smuzhiyun 		debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
1483*4882a593Smuzhiyun 		      ddr->ddr_sdram_mode_5);
1484*4882a593Smuzhiyun 	}
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun #elif defined(CONFIG_SYS_FSL_DDR3)
1488*4882a593Smuzhiyun /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
set_ddr_sdram_mode(const unsigned int ctrl_num,fsl_ddr_cfg_regs_t * ddr,const memctl_options_t * popts,const common_timing_params_t * common_dimm,unsigned int cas_latency,unsigned int additive_latency,const unsigned int unq_mrs_en)1489*4882a593Smuzhiyun static void set_ddr_sdram_mode(const unsigned int ctrl_num,
1490*4882a593Smuzhiyun 			       fsl_ddr_cfg_regs_t *ddr,
1491*4882a593Smuzhiyun 			       const memctl_options_t *popts,
1492*4882a593Smuzhiyun 			       const common_timing_params_t *common_dimm,
1493*4882a593Smuzhiyun 			       unsigned int cas_latency,
1494*4882a593Smuzhiyun 			       unsigned int additive_latency,
1495*4882a593Smuzhiyun 			       const unsigned int unq_mrs_en)
1496*4882a593Smuzhiyun {
1497*4882a593Smuzhiyun 	int i;
1498*4882a593Smuzhiyun 	unsigned short esdmode;		/* Extended SDRAM mode */
1499*4882a593Smuzhiyun 	unsigned short sdmode;		/* SDRAM mode */
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun 	/* Mode Register - MR1 */
1502*4882a593Smuzhiyun 	unsigned int qoff = 0;		/* Output buffer enable 0=yes, 1=no */
1503*4882a593Smuzhiyun 	unsigned int tdqs_en = 0;	/* TDQS Enable: 0=no, 1=yes */
1504*4882a593Smuzhiyun 	unsigned int rtt;
1505*4882a593Smuzhiyun 	unsigned int wrlvl_en = 0;	/* Write level enable: 0=no, 1=yes */
1506*4882a593Smuzhiyun 	unsigned int al = 0;		/* Posted CAS# additive latency (AL) */
1507*4882a593Smuzhiyun 	unsigned int dic = 0;		/* Output driver impedance, 40ohm */
1508*4882a593Smuzhiyun 	unsigned int dll_en = 0;	/* DLL Enable  0=Enable (Normal),
1509*4882a593Smuzhiyun 						       1=Disable (Test/Debug) */
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	/* Mode Register - MR0 */
1512*4882a593Smuzhiyun 	unsigned int dll_on;	/* DLL control for precharge PD, 0=off, 1=on */
1513*4882a593Smuzhiyun 	unsigned int wr = 0;	/* Write Recovery */
1514*4882a593Smuzhiyun 	unsigned int dll_rst;	/* DLL Reset */
1515*4882a593Smuzhiyun 	unsigned int mode;	/* Normal=0 or Test=1 */
1516*4882a593Smuzhiyun 	unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
1517*4882a593Smuzhiyun 	/* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
1518*4882a593Smuzhiyun 	unsigned int bt;
1519*4882a593Smuzhiyun 	unsigned int bl;	/* BL: Burst Length */
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 	unsigned int wr_mclk;
1522*4882a593Smuzhiyun 	/*
1523*4882a593Smuzhiyun 	 * DDR_SDRAM_MODE doesn't support 9,11,13,15
1524*4882a593Smuzhiyun 	 * Please refer JEDEC Standard No. 79-3E for Mode Register MR0
1525*4882a593Smuzhiyun 	 * for this table
1526*4882a593Smuzhiyun 	 */
1527*4882a593Smuzhiyun 	static const u8 wr_table[] = {1, 2, 3, 4, 5, 5, 6, 6, 7, 7, 0, 0};
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 	if (popts->rtt_override)
1530*4882a593Smuzhiyun 		rtt = popts->rtt_override_value;
1531*4882a593Smuzhiyun 	else
1532*4882a593Smuzhiyun 		rtt = popts->cs_local_opts[0].odt_rtt_norm;
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 	if (additive_latency == (cas_latency - 1))
1535*4882a593Smuzhiyun 		al = 1;
1536*4882a593Smuzhiyun 	if (additive_latency == (cas_latency - 2))
1537*4882a593Smuzhiyun 		al = 2;
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 	if (popts->quad_rank_present)
1540*4882a593Smuzhiyun 		dic = 1;	/* output driver impedance 240/7 ohm */
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun 	/*
1543*4882a593Smuzhiyun 	 * The esdmode value will also be used for writing
1544*4882a593Smuzhiyun 	 * MR1 during write leveling for DDR3, although the
1545*4882a593Smuzhiyun 	 * bits specifically related to the write leveling
1546*4882a593Smuzhiyun 	 * scheme will be handled automatically by the DDR
1547*4882a593Smuzhiyun 	 * controller. so we set the wrlvl_en = 0 here.
1548*4882a593Smuzhiyun 	 */
1549*4882a593Smuzhiyun 	esdmode = (0
1550*4882a593Smuzhiyun 		| ((qoff & 0x1) << 12)
1551*4882a593Smuzhiyun 		| ((tdqs_en & 0x1) << 11)
1552*4882a593Smuzhiyun 		| ((rtt & 0x4) << 7)   /* rtt field is split */
1553*4882a593Smuzhiyun 		| ((wrlvl_en & 0x1) << 7)
1554*4882a593Smuzhiyun 		| ((rtt & 0x2) << 5)   /* rtt field is split */
1555*4882a593Smuzhiyun 		| ((dic & 0x2) << 4)   /* DIC field is split */
1556*4882a593Smuzhiyun 		| ((al & 0x3) << 3)
1557*4882a593Smuzhiyun 		| ((rtt & 0x1) << 2)  /* rtt field is split */
1558*4882a593Smuzhiyun 		| ((dic & 0x1) << 1)   /* DIC field is split */
1559*4882a593Smuzhiyun 		| ((dll_en & 0x1) << 0)
1560*4882a593Smuzhiyun 		);
1561*4882a593Smuzhiyun 
1562*4882a593Smuzhiyun 	/*
1563*4882a593Smuzhiyun 	 * DLL control for precharge PD
1564*4882a593Smuzhiyun 	 * 0=slow exit DLL off (tXPDLL)
1565*4882a593Smuzhiyun 	 * 1=fast exit DLL on (tXP)
1566*4882a593Smuzhiyun 	 */
1567*4882a593Smuzhiyun 	dll_on = 1;
1568*4882a593Smuzhiyun 
1569*4882a593Smuzhiyun 	wr_mclk = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
1570*4882a593Smuzhiyun 	if (wr_mclk <= 16) {
1571*4882a593Smuzhiyun 		wr = wr_table[wr_mclk - 5];
1572*4882a593Smuzhiyun 	} else {
1573*4882a593Smuzhiyun 		printf("Error: unsupported write recovery for mode register "
1574*4882a593Smuzhiyun 		       "wr_mclk = %d\n", wr_mclk);
1575*4882a593Smuzhiyun 	}
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	dll_rst = 0;	/* dll no reset */
1578*4882a593Smuzhiyun 	mode = 0;	/* normal mode */
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun 	/* look up table to get the cas latency bits */
1581*4882a593Smuzhiyun 	if (cas_latency >= 5 && cas_latency <= 16) {
1582*4882a593Smuzhiyun 		unsigned char cas_latency_table[] = {
1583*4882a593Smuzhiyun 			0x2,	/* 5 clocks */
1584*4882a593Smuzhiyun 			0x4,	/* 6 clocks */
1585*4882a593Smuzhiyun 			0x6,	/* 7 clocks */
1586*4882a593Smuzhiyun 			0x8,	/* 8 clocks */
1587*4882a593Smuzhiyun 			0xa,	/* 9 clocks */
1588*4882a593Smuzhiyun 			0xc,	/* 10 clocks */
1589*4882a593Smuzhiyun 			0xe,	/* 11 clocks */
1590*4882a593Smuzhiyun 			0x1,	/* 12 clocks */
1591*4882a593Smuzhiyun 			0x3,	/* 13 clocks */
1592*4882a593Smuzhiyun 			0x5,	/* 14 clocks */
1593*4882a593Smuzhiyun 			0x7,	/* 15 clocks */
1594*4882a593Smuzhiyun 			0x9,	/* 16 clocks */
1595*4882a593Smuzhiyun 		};
1596*4882a593Smuzhiyun 		caslat = cas_latency_table[cas_latency - 5];
1597*4882a593Smuzhiyun 	} else {
1598*4882a593Smuzhiyun 		printf("Error: unsupported cas latency for mode register\n");
1599*4882a593Smuzhiyun 	}
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun 	bt = 0;	/* Nibble sequential */
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun 	switch (popts->burst_length) {
1604*4882a593Smuzhiyun 	case DDR_BL8:
1605*4882a593Smuzhiyun 		bl = 0;
1606*4882a593Smuzhiyun 		break;
1607*4882a593Smuzhiyun 	case DDR_OTF:
1608*4882a593Smuzhiyun 		bl = 1;
1609*4882a593Smuzhiyun 		break;
1610*4882a593Smuzhiyun 	case DDR_BC4:
1611*4882a593Smuzhiyun 		bl = 2;
1612*4882a593Smuzhiyun 		break;
1613*4882a593Smuzhiyun 	default:
1614*4882a593Smuzhiyun 		printf("Error: invalid burst length of %u specified. "
1615*4882a593Smuzhiyun 			" Defaulting to on-the-fly BC4 or BL8 beats.\n",
1616*4882a593Smuzhiyun 			popts->burst_length);
1617*4882a593Smuzhiyun 		bl = 1;
1618*4882a593Smuzhiyun 		break;
1619*4882a593Smuzhiyun 	}
1620*4882a593Smuzhiyun 
1621*4882a593Smuzhiyun 	sdmode = (0
1622*4882a593Smuzhiyun 		  | ((dll_on & 0x1) << 12)
1623*4882a593Smuzhiyun 		  | ((wr & 0x7) << 9)
1624*4882a593Smuzhiyun 		  | ((dll_rst & 0x1) << 8)
1625*4882a593Smuzhiyun 		  | ((mode & 0x1) << 7)
1626*4882a593Smuzhiyun 		  | (((caslat >> 1) & 0x7) << 4)
1627*4882a593Smuzhiyun 		  | ((bt & 0x1) << 3)
1628*4882a593Smuzhiyun 		  | ((caslat & 1) << 2)
1629*4882a593Smuzhiyun 		  | ((bl & 0x3) << 0)
1630*4882a593Smuzhiyun 		  );
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 	ddr->ddr_sdram_mode = (0
1633*4882a593Smuzhiyun 			       | ((esdmode & 0xFFFF) << 16)
1634*4882a593Smuzhiyun 			       | ((sdmode & 0xFFFF) << 0)
1635*4882a593Smuzhiyun 			       );
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 	debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
1638*4882a593Smuzhiyun 
1639*4882a593Smuzhiyun 	if (unq_mrs_en) {	/* unique mode registers are supported */
1640*4882a593Smuzhiyun 		for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
1641*4882a593Smuzhiyun 			if (popts->rtt_override)
1642*4882a593Smuzhiyun 				rtt = popts->rtt_override_value;
1643*4882a593Smuzhiyun 			else
1644*4882a593Smuzhiyun 				rtt = popts->cs_local_opts[i].odt_rtt_norm;
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun 			esdmode &= 0xFDBB;	/* clear bit 9,6,2 */
1647*4882a593Smuzhiyun 			esdmode |= (0
1648*4882a593Smuzhiyun 				| ((rtt & 0x4) << 7)   /* rtt field is split */
1649*4882a593Smuzhiyun 				| ((rtt & 0x2) << 5)   /* rtt field is split */
1650*4882a593Smuzhiyun 				| ((rtt & 0x1) << 2)  /* rtt field is split */
1651*4882a593Smuzhiyun 				);
1652*4882a593Smuzhiyun 			switch (i) {
1653*4882a593Smuzhiyun 			case 1:
1654*4882a593Smuzhiyun 				ddr->ddr_sdram_mode_3 = (0
1655*4882a593Smuzhiyun 				       | ((esdmode & 0xFFFF) << 16)
1656*4882a593Smuzhiyun 				       | ((sdmode & 0xFFFF) << 0)
1657*4882a593Smuzhiyun 				       );
1658*4882a593Smuzhiyun 				break;
1659*4882a593Smuzhiyun 			case 2:
1660*4882a593Smuzhiyun 				ddr->ddr_sdram_mode_5 = (0
1661*4882a593Smuzhiyun 				       | ((esdmode & 0xFFFF) << 16)
1662*4882a593Smuzhiyun 				       | ((sdmode & 0xFFFF) << 0)
1663*4882a593Smuzhiyun 				       );
1664*4882a593Smuzhiyun 				break;
1665*4882a593Smuzhiyun 			case 3:
1666*4882a593Smuzhiyun 				ddr->ddr_sdram_mode_7 = (0
1667*4882a593Smuzhiyun 				       | ((esdmode & 0xFFFF) << 16)
1668*4882a593Smuzhiyun 				       | ((sdmode & 0xFFFF) << 0)
1669*4882a593Smuzhiyun 				       );
1670*4882a593Smuzhiyun 				break;
1671*4882a593Smuzhiyun 			}
1672*4882a593Smuzhiyun 		}
1673*4882a593Smuzhiyun 		debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
1674*4882a593Smuzhiyun 			ddr->ddr_sdram_mode_3);
1675*4882a593Smuzhiyun 		debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
1676*4882a593Smuzhiyun 			ddr->ddr_sdram_mode_5);
1677*4882a593Smuzhiyun 		debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
1678*4882a593Smuzhiyun 			ddr->ddr_sdram_mode_5);
1679*4882a593Smuzhiyun 	}
1680*4882a593Smuzhiyun }
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun #else /* !CONFIG_SYS_FSL_DDR3 */
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
set_ddr_sdram_mode(const unsigned int ctrl_num,fsl_ddr_cfg_regs_t * ddr,const memctl_options_t * popts,const common_timing_params_t * common_dimm,unsigned int cas_latency,unsigned int additive_latency,const unsigned int unq_mrs_en)1685*4882a593Smuzhiyun static void set_ddr_sdram_mode(const unsigned int ctrl_num,
1686*4882a593Smuzhiyun 			       fsl_ddr_cfg_regs_t *ddr,
1687*4882a593Smuzhiyun 			       const memctl_options_t *popts,
1688*4882a593Smuzhiyun 			       const common_timing_params_t *common_dimm,
1689*4882a593Smuzhiyun 			       unsigned int cas_latency,
1690*4882a593Smuzhiyun 			       unsigned int additive_latency,
1691*4882a593Smuzhiyun 			       const unsigned int unq_mrs_en)
1692*4882a593Smuzhiyun {
1693*4882a593Smuzhiyun 	unsigned short esdmode;		/* Extended SDRAM mode */
1694*4882a593Smuzhiyun 	unsigned short sdmode;		/* SDRAM mode */
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun 	/*
1697*4882a593Smuzhiyun 	 * FIXME: This ought to be pre-calculated in a
1698*4882a593Smuzhiyun 	 * technology-specific routine,
1699*4882a593Smuzhiyun 	 * e.g. compute_DDR2_mode_register(), and then the
1700*4882a593Smuzhiyun 	 * sdmode and esdmode passed in as part of common_dimm.
1701*4882a593Smuzhiyun 	 */
1702*4882a593Smuzhiyun 
1703*4882a593Smuzhiyun 	/* Extended Mode Register */
1704*4882a593Smuzhiyun 	unsigned int mrs = 0;		/* Mode Register Set */
1705*4882a593Smuzhiyun 	unsigned int outputs = 0;	/* 0=Enabled, 1=Disabled */
1706*4882a593Smuzhiyun 	unsigned int rdqs_en = 0;	/* RDQS Enable: 0=no, 1=yes */
1707*4882a593Smuzhiyun 	unsigned int dqs_en = 0;	/* DQS# Enable: 0=enable, 1=disable */
1708*4882a593Smuzhiyun 	unsigned int ocd = 0;		/* 0x0=OCD not supported,
1709*4882a593Smuzhiyun 					   0x7=OCD default state */
1710*4882a593Smuzhiyun 	unsigned int rtt;
1711*4882a593Smuzhiyun 	unsigned int al;		/* Posted CAS# additive latency (AL) */
1712*4882a593Smuzhiyun 	unsigned int ods = 0;		/* Output Drive Strength:
1713*4882a593Smuzhiyun 						0 = Full strength (18ohm)
1714*4882a593Smuzhiyun 						1 = Reduced strength (4ohm) */
1715*4882a593Smuzhiyun 	unsigned int dll_en = 0;	/* DLL Enable  0=Enable (Normal),
1716*4882a593Smuzhiyun 						       1=Disable (Test/Debug) */
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun 	/* Mode Register (MR) */
1719*4882a593Smuzhiyun 	unsigned int mr;	/* Mode Register Definition */
1720*4882a593Smuzhiyun 	unsigned int pd;	/* Power-Down Mode */
1721*4882a593Smuzhiyun 	unsigned int wr;	/* Write Recovery */
1722*4882a593Smuzhiyun 	unsigned int dll_res;	/* DLL Reset */
1723*4882a593Smuzhiyun 	unsigned int mode;	/* Normal=0 or Test=1 */
1724*4882a593Smuzhiyun 	unsigned int caslat = 0;/* CAS# latency */
1725*4882a593Smuzhiyun 	/* BT: Burst Type (0=Sequential, 1=Interleaved) */
1726*4882a593Smuzhiyun 	unsigned int bt;
1727*4882a593Smuzhiyun 	unsigned int bl;	/* BL: Burst Length */
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun 	dqs_en = !popts->dqs_config;
1730*4882a593Smuzhiyun 	rtt = fsl_ddr_get_rtt();
1731*4882a593Smuzhiyun 
1732*4882a593Smuzhiyun 	al = additive_latency;
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 	esdmode = (0
1735*4882a593Smuzhiyun 		| ((mrs & 0x3) << 14)
1736*4882a593Smuzhiyun 		| ((outputs & 0x1) << 12)
1737*4882a593Smuzhiyun 		| ((rdqs_en & 0x1) << 11)
1738*4882a593Smuzhiyun 		| ((dqs_en & 0x1) << 10)
1739*4882a593Smuzhiyun 		| ((ocd & 0x7) << 7)
1740*4882a593Smuzhiyun 		| ((rtt & 0x2) << 5)   /* rtt field is split */
1741*4882a593Smuzhiyun 		| ((al & 0x7) << 3)
1742*4882a593Smuzhiyun 		| ((rtt & 0x1) << 2)   /* rtt field is split */
1743*4882a593Smuzhiyun 		| ((ods & 0x1) << 1)
1744*4882a593Smuzhiyun 		| ((dll_en & 0x1) << 0)
1745*4882a593Smuzhiyun 		);
1746*4882a593Smuzhiyun 
1747*4882a593Smuzhiyun 	mr = 0;		 /* FIXME: CHECKME */
1748*4882a593Smuzhiyun 
1749*4882a593Smuzhiyun 	/*
1750*4882a593Smuzhiyun 	 * 0 = Fast Exit (Normal)
1751*4882a593Smuzhiyun 	 * 1 = Slow Exit (Low Power)
1752*4882a593Smuzhiyun 	 */
1753*4882a593Smuzhiyun 	pd = 0;
1754*4882a593Smuzhiyun 
1755*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR1)
1756*4882a593Smuzhiyun 	wr = 0;       /* Historical */
1757*4882a593Smuzhiyun #elif defined(CONFIG_SYS_FSL_DDR2)
1758*4882a593Smuzhiyun 	wr = picos_to_mclk(ctrl_num, common_dimm->twr_ps);
1759*4882a593Smuzhiyun #endif
1760*4882a593Smuzhiyun 	dll_res = 0;
1761*4882a593Smuzhiyun 	mode = 0;
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR1)
1764*4882a593Smuzhiyun 	if (1 <= cas_latency && cas_latency <= 4) {
1765*4882a593Smuzhiyun 		unsigned char mode_caslat_table[4] = {
1766*4882a593Smuzhiyun 			0x5,	/* 1.5 clocks */
1767*4882a593Smuzhiyun 			0x2,	/* 2.0 clocks */
1768*4882a593Smuzhiyun 			0x6,	/* 2.5 clocks */
1769*4882a593Smuzhiyun 			0x3	/* 3.0 clocks */
1770*4882a593Smuzhiyun 		};
1771*4882a593Smuzhiyun 		caslat = mode_caslat_table[cas_latency - 1];
1772*4882a593Smuzhiyun 	} else {
1773*4882a593Smuzhiyun 		printf("Warning: unknown cas_latency %d\n", cas_latency);
1774*4882a593Smuzhiyun 	}
1775*4882a593Smuzhiyun #elif defined(CONFIG_SYS_FSL_DDR2)
1776*4882a593Smuzhiyun 	caslat = cas_latency;
1777*4882a593Smuzhiyun #endif
1778*4882a593Smuzhiyun 	bt = 0;
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun 	switch (popts->burst_length) {
1781*4882a593Smuzhiyun 	case DDR_BL4:
1782*4882a593Smuzhiyun 		bl = 2;
1783*4882a593Smuzhiyun 		break;
1784*4882a593Smuzhiyun 	case DDR_BL8:
1785*4882a593Smuzhiyun 		bl = 3;
1786*4882a593Smuzhiyun 		break;
1787*4882a593Smuzhiyun 	default:
1788*4882a593Smuzhiyun 		printf("Error: invalid burst length of %u specified. "
1789*4882a593Smuzhiyun 			" Defaulting to 4 beats.\n",
1790*4882a593Smuzhiyun 			popts->burst_length);
1791*4882a593Smuzhiyun 		bl = 2;
1792*4882a593Smuzhiyun 		break;
1793*4882a593Smuzhiyun 	}
1794*4882a593Smuzhiyun 
1795*4882a593Smuzhiyun 	sdmode = (0
1796*4882a593Smuzhiyun 		  | ((mr & 0x3) << 14)
1797*4882a593Smuzhiyun 		  | ((pd & 0x1) << 12)
1798*4882a593Smuzhiyun 		  | ((wr & 0x7) << 9)
1799*4882a593Smuzhiyun 		  | ((dll_res & 0x1) << 8)
1800*4882a593Smuzhiyun 		  | ((mode & 0x1) << 7)
1801*4882a593Smuzhiyun 		  | ((caslat & 0x7) << 4)
1802*4882a593Smuzhiyun 		  | ((bt & 0x1) << 3)
1803*4882a593Smuzhiyun 		  | ((bl & 0x7) << 0)
1804*4882a593Smuzhiyun 		  );
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun 	ddr->ddr_sdram_mode = (0
1807*4882a593Smuzhiyun 			       | ((esdmode & 0xFFFF) << 16)
1808*4882a593Smuzhiyun 			       | ((sdmode & 0xFFFF) << 0)
1809*4882a593Smuzhiyun 			       );
1810*4882a593Smuzhiyun 	debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
1811*4882a593Smuzhiyun }
1812*4882a593Smuzhiyun #endif
1813*4882a593Smuzhiyun 
1814*4882a593Smuzhiyun /* DDR SDRAM Data Initialization (DDR_DATA_INIT) */
set_ddr_data_init(fsl_ddr_cfg_regs_t * ddr)1815*4882a593Smuzhiyun static void set_ddr_data_init(fsl_ddr_cfg_regs_t *ddr)
1816*4882a593Smuzhiyun {
1817*4882a593Smuzhiyun 	unsigned int init_value;	/* Initialization value */
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun #ifdef CONFIG_MEM_INIT_VALUE
1820*4882a593Smuzhiyun 	init_value = CONFIG_MEM_INIT_VALUE;
1821*4882a593Smuzhiyun #else
1822*4882a593Smuzhiyun 	init_value = 0xDEADBEEF;
1823*4882a593Smuzhiyun #endif
1824*4882a593Smuzhiyun 	ddr->ddr_data_init = init_value;
1825*4882a593Smuzhiyun }
1826*4882a593Smuzhiyun 
1827*4882a593Smuzhiyun /*
1828*4882a593Smuzhiyun  * DDR SDRAM Clock Control (DDR_SDRAM_CLK_CNTL)
1829*4882a593Smuzhiyun  * The old controller on the 8540/60 doesn't have this register.
1830*4882a593Smuzhiyun  * Hope it's OK to set it (to 0) anyway.
1831*4882a593Smuzhiyun  */
set_ddr_sdram_clk_cntl(fsl_ddr_cfg_regs_t * ddr,const memctl_options_t * popts)1832*4882a593Smuzhiyun static void set_ddr_sdram_clk_cntl(fsl_ddr_cfg_regs_t *ddr,
1833*4882a593Smuzhiyun 					 const memctl_options_t *popts)
1834*4882a593Smuzhiyun {
1835*4882a593Smuzhiyun 	unsigned int clk_adjust;	/* Clock adjust */
1836*4882a593Smuzhiyun 	unsigned int ss_en = 0;		/* Source synchronous enable */
1837*4882a593Smuzhiyun 
1838*4882a593Smuzhiyun #if defined(CONFIG_ARCH_MPC8541) || defined(CONFIG_ARCH_MPC8555)
1839*4882a593Smuzhiyun 	/* Per FSL Application Note: AN2805 */
1840*4882a593Smuzhiyun 	ss_en = 1;
1841*4882a593Smuzhiyun #endif
1842*4882a593Smuzhiyun 	if (fsl_ddr_get_version(0) >= 0x40701) {
1843*4882a593Smuzhiyun 		/* clk_adjust in 5-bits on T-series and LS-series */
1844*4882a593Smuzhiyun 		clk_adjust = (popts->clk_adjust & 0x1F) << 22;
1845*4882a593Smuzhiyun 	} else {
1846*4882a593Smuzhiyun 		/* clk_adjust in 4-bits on earlier MPC85xx and P-series */
1847*4882a593Smuzhiyun 		clk_adjust = (popts->clk_adjust & 0xF) << 23;
1848*4882a593Smuzhiyun 	}
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 	ddr->ddr_sdram_clk_cntl = (0
1851*4882a593Smuzhiyun 				   | ((ss_en & 0x1) << 31)
1852*4882a593Smuzhiyun 				   | clk_adjust
1853*4882a593Smuzhiyun 				   );
1854*4882a593Smuzhiyun 	debug("FSLDDR: clk_cntl = 0x%08x\n", ddr->ddr_sdram_clk_cntl);
1855*4882a593Smuzhiyun }
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun /* DDR Initialization Address (DDR_INIT_ADDR) */
set_ddr_init_addr(fsl_ddr_cfg_regs_t * ddr)1858*4882a593Smuzhiyun static void set_ddr_init_addr(fsl_ddr_cfg_regs_t *ddr)
1859*4882a593Smuzhiyun {
1860*4882a593Smuzhiyun 	unsigned int init_addr = 0;	/* Initialization address */
1861*4882a593Smuzhiyun 
1862*4882a593Smuzhiyun 	ddr->ddr_init_addr = init_addr;
1863*4882a593Smuzhiyun }
1864*4882a593Smuzhiyun 
1865*4882a593Smuzhiyun /* DDR Initialization Address (DDR_INIT_EXT_ADDR) */
set_ddr_init_ext_addr(fsl_ddr_cfg_regs_t * ddr)1866*4882a593Smuzhiyun static void set_ddr_init_ext_addr(fsl_ddr_cfg_regs_t *ddr)
1867*4882a593Smuzhiyun {
1868*4882a593Smuzhiyun 	unsigned int uia = 0;	/* Use initialization address */
1869*4882a593Smuzhiyun 	unsigned int init_ext_addr = 0;	/* Initialization address */
1870*4882a593Smuzhiyun 
1871*4882a593Smuzhiyun 	ddr->ddr_init_ext_addr = (0
1872*4882a593Smuzhiyun 				  | ((uia & 0x1) << 31)
1873*4882a593Smuzhiyun 				  | (init_ext_addr & 0xF)
1874*4882a593Smuzhiyun 				  );
1875*4882a593Smuzhiyun }
1876*4882a593Smuzhiyun 
1877*4882a593Smuzhiyun /* DDR SDRAM Timing Configuration 4 (TIMING_CFG_4) */
set_timing_cfg_4(fsl_ddr_cfg_regs_t * ddr,const memctl_options_t * popts)1878*4882a593Smuzhiyun static void set_timing_cfg_4(fsl_ddr_cfg_regs_t *ddr,
1879*4882a593Smuzhiyun 				const memctl_options_t *popts)
1880*4882a593Smuzhiyun {
1881*4882a593Smuzhiyun 	unsigned int rwt = 0; /* Read-to-write turnaround for same CS */
1882*4882a593Smuzhiyun 	unsigned int wrt = 0; /* Write-to-read turnaround for same CS */
1883*4882a593Smuzhiyun 	unsigned int rrt = 0; /* Read-to-read turnaround for same CS */
1884*4882a593Smuzhiyun 	unsigned int wwt = 0; /* Write-to-write turnaround for same CS */
1885*4882a593Smuzhiyun 	unsigned int trwt_mclk = 0;	/* ext_rwt */
1886*4882a593Smuzhiyun 	unsigned int dll_lock = 0; /* DDR SDRAM DLL Lock Time */
1887*4882a593Smuzhiyun 
1888*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
1889*4882a593Smuzhiyun 	if (popts->burst_length == DDR_BL8) {
1890*4882a593Smuzhiyun 		/* We set BL/2 for fixed BL8 */
1891*4882a593Smuzhiyun 		rrt = 0;	/* BL/2 clocks */
1892*4882a593Smuzhiyun 		wwt = 0;	/* BL/2 clocks */
1893*4882a593Smuzhiyun 	} else {
1894*4882a593Smuzhiyun 		/* We need to set BL/2 + 2 to BC4 and OTF */
1895*4882a593Smuzhiyun 		rrt = 2;	/* BL/2 + 2 clocks */
1896*4882a593Smuzhiyun 		wwt = 2;	/* BL/2 + 2 clocks */
1897*4882a593Smuzhiyun 	}
1898*4882a593Smuzhiyun #endif
1899*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4
1900*4882a593Smuzhiyun 	dll_lock = 2;	/* tDLLK = 1024 clocks */
1901*4882a593Smuzhiyun #elif defined(CONFIG_SYS_FSL_DDR3)
1902*4882a593Smuzhiyun 	dll_lock = 1;	/* tDLLK = 512 clocks from spec */
1903*4882a593Smuzhiyun #endif
1904*4882a593Smuzhiyun 
1905*4882a593Smuzhiyun 	if (popts->trwt_override)
1906*4882a593Smuzhiyun 		trwt_mclk = popts->trwt;
1907*4882a593Smuzhiyun 
1908*4882a593Smuzhiyun 	ddr->timing_cfg_4 = (0
1909*4882a593Smuzhiyun 			     | ((rwt & 0xf) << 28)
1910*4882a593Smuzhiyun 			     | ((wrt & 0xf) << 24)
1911*4882a593Smuzhiyun 			     | ((rrt & 0xf) << 20)
1912*4882a593Smuzhiyun 			     | ((wwt & 0xf) << 16)
1913*4882a593Smuzhiyun 			     | ((trwt_mclk & 0xc) << 12)
1914*4882a593Smuzhiyun 			     | (dll_lock & 0x3)
1915*4882a593Smuzhiyun 			     );
1916*4882a593Smuzhiyun 	debug("FSLDDR: timing_cfg_4 = 0x%08x\n", ddr->timing_cfg_4);
1917*4882a593Smuzhiyun }
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun /* DDR SDRAM Timing Configuration 5 (TIMING_CFG_5) */
set_timing_cfg_5(fsl_ddr_cfg_regs_t * ddr,unsigned int cas_latency)1920*4882a593Smuzhiyun static void set_timing_cfg_5(fsl_ddr_cfg_regs_t *ddr, unsigned int cas_latency)
1921*4882a593Smuzhiyun {
1922*4882a593Smuzhiyun 	unsigned int rodt_on = 0;	/* Read to ODT on */
1923*4882a593Smuzhiyun 	unsigned int rodt_off = 0;	/* Read to ODT off */
1924*4882a593Smuzhiyun 	unsigned int wodt_on = 0;	/* Write to ODT on */
1925*4882a593Smuzhiyun 	unsigned int wodt_off = 0;	/* Write to ODT off */
1926*4882a593Smuzhiyun 
1927*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
1928*4882a593Smuzhiyun 	unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
1929*4882a593Smuzhiyun 			      ((ddr->timing_cfg_2 & 0x00040000) >> 14);
1930*4882a593Smuzhiyun 	/* rodt_on = timing_cfg_1[caslat] - timing_cfg_2[wrlat] + 1 */
1931*4882a593Smuzhiyun 	if (cas_latency >= wr_lat)
1932*4882a593Smuzhiyun 		rodt_on = cas_latency - wr_lat + 1;
1933*4882a593Smuzhiyun 	rodt_off = 4;	/*  4 clocks */
1934*4882a593Smuzhiyun 	wodt_on = 1;	/*  1 clocks */
1935*4882a593Smuzhiyun 	wodt_off = 4;	/*  4 clocks */
1936*4882a593Smuzhiyun #endif
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun 	ddr->timing_cfg_5 = (0
1939*4882a593Smuzhiyun 			     | ((rodt_on & 0x1f) << 24)
1940*4882a593Smuzhiyun 			     | ((rodt_off & 0x7) << 20)
1941*4882a593Smuzhiyun 			     | ((wodt_on & 0x1f) << 12)
1942*4882a593Smuzhiyun 			     | ((wodt_off & 0x7) << 8)
1943*4882a593Smuzhiyun 			     );
1944*4882a593Smuzhiyun 	debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5);
1945*4882a593Smuzhiyun }
1946*4882a593Smuzhiyun 
1947*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4
set_timing_cfg_6(fsl_ddr_cfg_regs_t * ddr)1948*4882a593Smuzhiyun static void set_timing_cfg_6(fsl_ddr_cfg_regs_t *ddr)
1949*4882a593Smuzhiyun {
1950*4882a593Smuzhiyun 	unsigned int hs_caslat = 0;
1951*4882a593Smuzhiyun 	unsigned int hs_wrlat = 0;
1952*4882a593Smuzhiyun 	unsigned int hs_wrrec = 0;
1953*4882a593Smuzhiyun 	unsigned int hs_clkadj = 0;
1954*4882a593Smuzhiyun 	unsigned int hs_wrlvl_start = 0;
1955*4882a593Smuzhiyun 
1956*4882a593Smuzhiyun 	ddr->timing_cfg_6 = (0
1957*4882a593Smuzhiyun 			     | ((hs_caslat & 0x1f) << 24)
1958*4882a593Smuzhiyun 			     | ((hs_wrlat & 0x1f) << 19)
1959*4882a593Smuzhiyun 			     | ((hs_wrrec & 0x1f) << 12)
1960*4882a593Smuzhiyun 			     | ((hs_clkadj & 0x1f) << 6)
1961*4882a593Smuzhiyun 			     | ((hs_wrlvl_start & 0x1f) << 0)
1962*4882a593Smuzhiyun 			    );
1963*4882a593Smuzhiyun 	debug("FSLDDR: timing_cfg_6 = 0x%08x\n", ddr->timing_cfg_6);
1964*4882a593Smuzhiyun }
1965*4882a593Smuzhiyun 
set_timing_cfg_7(const unsigned int ctrl_num,fsl_ddr_cfg_regs_t * ddr,const common_timing_params_t * common_dimm)1966*4882a593Smuzhiyun static void set_timing_cfg_7(const unsigned int ctrl_num,
1967*4882a593Smuzhiyun 			     fsl_ddr_cfg_regs_t *ddr,
1968*4882a593Smuzhiyun 			     const common_timing_params_t *common_dimm)
1969*4882a593Smuzhiyun {
1970*4882a593Smuzhiyun 	unsigned int txpr, tcksre, tcksrx;
1971*4882a593Smuzhiyun 	unsigned int cke_rst, cksre, cksrx, par_lat = 0, cs_to_cmd;
1972*4882a593Smuzhiyun 	const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
1973*4882a593Smuzhiyun 
1974*4882a593Smuzhiyun 	txpr = max(5U, picos_to_mclk(ctrl_num, common_dimm->trfc1_ps + 10000));
1975*4882a593Smuzhiyun 	tcksre = max(5U, picos_to_mclk(ctrl_num, 10000));
1976*4882a593Smuzhiyun 	tcksrx = max(5U, picos_to_mclk(ctrl_num, 10000));
1977*4882a593Smuzhiyun 
1978*4882a593Smuzhiyun 	if (ddr->ddr_sdram_cfg_2 & SDRAM_CFG2_AP_EN) {
1979*4882a593Smuzhiyun 		if (mclk_ps >= 935) {
1980*4882a593Smuzhiyun 			/* parity latency 4 clocks in case of 1600/1866/2133 */
1981*4882a593Smuzhiyun 			par_lat = 4;
1982*4882a593Smuzhiyun 		} else if (mclk_ps >= 833) {
1983*4882a593Smuzhiyun 			/* parity latency 5 clocks for DDR4-2400 */
1984*4882a593Smuzhiyun 			par_lat = 5;
1985*4882a593Smuzhiyun 		} else {
1986*4882a593Smuzhiyun 			printf("parity: mclk_ps = %d not supported\n", mclk_ps);
1987*4882a593Smuzhiyun 		}
1988*4882a593Smuzhiyun 	}
1989*4882a593Smuzhiyun 
1990*4882a593Smuzhiyun 	cs_to_cmd = 0;
1991*4882a593Smuzhiyun 
1992*4882a593Smuzhiyun 	if (txpr <= 200)
1993*4882a593Smuzhiyun 		cke_rst = 0;
1994*4882a593Smuzhiyun 	else if (txpr <= 256)
1995*4882a593Smuzhiyun 		cke_rst = 1;
1996*4882a593Smuzhiyun 	else if (txpr <= 512)
1997*4882a593Smuzhiyun 		cke_rst = 2;
1998*4882a593Smuzhiyun 	else
1999*4882a593Smuzhiyun 		cke_rst = 3;
2000*4882a593Smuzhiyun 
2001*4882a593Smuzhiyun 	if (tcksre <= 19)
2002*4882a593Smuzhiyun 		cksre = tcksre - 5;
2003*4882a593Smuzhiyun 	else
2004*4882a593Smuzhiyun 		cksre = 15;
2005*4882a593Smuzhiyun 
2006*4882a593Smuzhiyun 	if (tcksrx <= 19)
2007*4882a593Smuzhiyun 		cksrx = tcksrx - 5;
2008*4882a593Smuzhiyun 	else
2009*4882a593Smuzhiyun 		cksrx = 15;
2010*4882a593Smuzhiyun 
2011*4882a593Smuzhiyun 	ddr->timing_cfg_7 = (0
2012*4882a593Smuzhiyun 			     | ((cke_rst & 0x3) << 28)
2013*4882a593Smuzhiyun 			     | ((cksre & 0xf) << 24)
2014*4882a593Smuzhiyun 			     | ((cksrx & 0xf) << 20)
2015*4882a593Smuzhiyun 			     | ((par_lat & 0xf) << 16)
2016*4882a593Smuzhiyun 			     | ((cs_to_cmd & 0xf) << 4)
2017*4882a593Smuzhiyun 			    );
2018*4882a593Smuzhiyun 	debug("FSLDDR: timing_cfg_7 = 0x%08x\n", ddr->timing_cfg_7);
2019*4882a593Smuzhiyun }
2020*4882a593Smuzhiyun 
set_timing_cfg_8(const unsigned int ctrl_num,fsl_ddr_cfg_regs_t * ddr,const memctl_options_t * popts,const common_timing_params_t * common_dimm,unsigned int cas_latency)2021*4882a593Smuzhiyun static void set_timing_cfg_8(const unsigned int ctrl_num,
2022*4882a593Smuzhiyun 			     fsl_ddr_cfg_regs_t *ddr,
2023*4882a593Smuzhiyun 			     const memctl_options_t *popts,
2024*4882a593Smuzhiyun 			     const common_timing_params_t *common_dimm,
2025*4882a593Smuzhiyun 			     unsigned int cas_latency)
2026*4882a593Smuzhiyun {
2027*4882a593Smuzhiyun 	unsigned int rwt_bg, wrt_bg, rrt_bg, wwt_bg;
2028*4882a593Smuzhiyun 	unsigned int acttoact_bg, wrtord_bg, pre_all_rec;
2029*4882a593Smuzhiyun 	unsigned int tccdl = picos_to_mclk(ctrl_num, common_dimm->tccdl_ps);
2030*4882a593Smuzhiyun 	unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
2031*4882a593Smuzhiyun 			      ((ddr->timing_cfg_2 & 0x00040000) >> 14);
2032*4882a593Smuzhiyun 
2033*4882a593Smuzhiyun 	rwt_bg = cas_latency + 2 + 4 - wr_lat;
2034*4882a593Smuzhiyun 	if (rwt_bg < tccdl)
2035*4882a593Smuzhiyun 		rwt_bg = tccdl - rwt_bg;
2036*4882a593Smuzhiyun 	else
2037*4882a593Smuzhiyun 		rwt_bg = 0;
2038*4882a593Smuzhiyun 
2039*4882a593Smuzhiyun 	wrt_bg = wr_lat + 4 + 1 - cas_latency;
2040*4882a593Smuzhiyun 	if (wrt_bg < tccdl)
2041*4882a593Smuzhiyun 		wrt_bg = tccdl - wrt_bg;
2042*4882a593Smuzhiyun 	else
2043*4882a593Smuzhiyun 		wrt_bg = 0;
2044*4882a593Smuzhiyun 
2045*4882a593Smuzhiyun 	if (popts->burst_length == DDR_BL8) {
2046*4882a593Smuzhiyun 		rrt_bg = tccdl - 4;
2047*4882a593Smuzhiyun 		wwt_bg = tccdl - 4;
2048*4882a593Smuzhiyun 	} else {
2049*4882a593Smuzhiyun 		rrt_bg = tccdl - 2;
2050*4882a593Smuzhiyun 		wwt_bg = tccdl - 2;
2051*4882a593Smuzhiyun 	}
2052*4882a593Smuzhiyun 
2053*4882a593Smuzhiyun 	acttoact_bg = picos_to_mclk(ctrl_num, common_dimm->trrdl_ps);
2054*4882a593Smuzhiyun 	wrtord_bg = max(4U, picos_to_mclk(ctrl_num, 7500));
2055*4882a593Smuzhiyun 	if (popts->otf_burst_chop_en)
2056*4882a593Smuzhiyun 		wrtord_bg += 2;
2057*4882a593Smuzhiyun 
2058*4882a593Smuzhiyun 	pre_all_rec = 0;
2059*4882a593Smuzhiyun 
2060*4882a593Smuzhiyun 	ddr->timing_cfg_8 = (0
2061*4882a593Smuzhiyun 			     | ((rwt_bg & 0xf) << 28)
2062*4882a593Smuzhiyun 			     | ((wrt_bg & 0xf) << 24)
2063*4882a593Smuzhiyun 			     | ((rrt_bg & 0xf) << 20)
2064*4882a593Smuzhiyun 			     | ((wwt_bg & 0xf) << 16)
2065*4882a593Smuzhiyun 			     | ((acttoact_bg & 0xf) << 12)
2066*4882a593Smuzhiyun 			     | ((wrtord_bg & 0xf) << 8)
2067*4882a593Smuzhiyun 			     | ((pre_all_rec & 0x1f) << 0)
2068*4882a593Smuzhiyun 			    );
2069*4882a593Smuzhiyun 
2070*4882a593Smuzhiyun 	debug("FSLDDR: timing_cfg_8 = 0x%08x\n", ddr->timing_cfg_8);
2071*4882a593Smuzhiyun }
2072*4882a593Smuzhiyun 
set_timing_cfg_9(fsl_ddr_cfg_regs_t * ddr)2073*4882a593Smuzhiyun static void set_timing_cfg_9(fsl_ddr_cfg_regs_t *ddr)
2074*4882a593Smuzhiyun {
2075*4882a593Smuzhiyun 	ddr->timing_cfg_9 = 0;
2076*4882a593Smuzhiyun 	debug("FSLDDR: timing_cfg_9 = 0x%08x\n", ddr->timing_cfg_9);
2077*4882a593Smuzhiyun }
2078*4882a593Smuzhiyun 
2079*4882a593Smuzhiyun /* This function needs to be called after set_ddr_sdram_cfg() is called */
set_ddr_dq_mapping(fsl_ddr_cfg_regs_t * ddr,const dimm_params_t * dimm_params)2080*4882a593Smuzhiyun static void set_ddr_dq_mapping(fsl_ddr_cfg_regs_t *ddr,
2081*4882a593Smuzhiyun 			       const dimm_params_t *dimm_params)
2082*4882a593Smuzhiyun {
2083*4882a593Smuzhiyun 	unsigned int acc_ecc_en = (ddr->ddr_sdram_cfg >> 2) & 0x1;
2084*4882a593Smuzhiyun 	int i;
2085*4882a593Smuzhiyun 
2086*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_DIMM_SLOTS_PER_CTLR; i++) {
2087*4882a593Smuzhiyun 		if (dimm_params[i].n_ranks)
2088*4882a593Smuzhiyun 			break;
2089*4882a593Smuzhiyun 	}
2090*4882a593Smuzhiyun 	if (i >= CONFIG_DIMM_SLOTS_PER_CTLR) {
2091*4882a593Smuzhiyun 		puts("DDR error: no DIMM found!\n");
2092*4882a593Smuzhiyun 		return;
2093*4882a593Smuzhiyun 	}
2094*4882a593Smuzhiyun 
2095*4882a593Smuzhiyun 	ddr->dq_map_0 = ((dimm_params[i].dq_mapping[0] & 0x3F) << 26) |
2096*4882a593Smuzhiyun 			((dimm_params[i].dq_mapping[1] & 0x3F) << 20) |
2097*4882a593Smuzhiyun 			((dimm_params[i].dq_mapping[2] & 0x3F) << 14) |
2098*4882a593Smuzhiyun 			((dimm_params[i].dq_mapping[3] & 0x3F) << 8) |
2099*4882a593Smuzhiyun 			((dimm_params[i].dq_mapping[4] & 0x3F) << 2);
2100*4882a593Smuzhiyun 
2101*4882a593Smuzhiyun 	ddr->dq_map_1 = ((dimm_params[i].dq_mapping[5] & 0x3F) << 26) |
2102*4882a593Smuzhiyun 			((dimm_params[i].dq_mapping[6] & 0x3F) << 20) |
2103*4882a593Smuzhiyun 			((dimm_params[i].dq_mapping[7] & 0x3F) << 14) |
2104*4882a593Smuzhiyun 			((dimm_params[i].dq_mapping[10] & 0x3F) << 8) |
2105*4882a593Smuzhiyun 			((dimm_params[i].dq_mapping[11] & 0x3F) << 2);
2106*4882a593Smuzhiyun 
2107*4882a593Smuzhiyun 	ddr->dq_map_2 = ((dimm_params[i].dq_mapping[12] & 0x3F) << 26) |
2108*4882a593Smuzhiyun 			((dimm_params[i].dq_mapping[13] & 0x3F) << 20) |
2109*4882a593Smuzhiyun 			((dimm_params[i].dq_mapping[14] & 0x3F) << 14) |
2110*4882a593Smuzhiyun 			((dimm_params[i].dq_mapping[15] & 0x3F) << 8) |
2111*4882a593Smuzhiyun 			((dimm_params[i].dq_mapping[16] & 0x3F) << 2);
2112*4882a593Smuzhiyun 
2113*4882a593Smuzhiyun 	/* dq_map for ECC[4:7] is set to 0 if accumulated ECC is enabled */
2114*4882a593Smuzhiyun 	ddr->dq_map_3 = ((dimm_params[i].dq_mapping[17] & 0x3F) << 26) |
2115*4882a593Smuzhiyun 			((dimm_params[i].dq_mapping[8] & 0x3F) << 20) |
2116*4882a593Smuzhiyun 			(acc_ecc_en ? 0 :
2117*4882a593Smuzhiyun 			 (dimm_params[i].dq_mapping[9] & 0x3F) << 14) |
2118*4882a593Smuzhiyun 			dimm_params[i].dq_mapping_ors;
2119*4882a593Smuzhiyun 
2120*4882a593Smuzhiyun 	debug("FSLDDR: dq_map_0 = 0x%08x\n", ddr->dq_map_0);
2121*4882a593Smuzhiyun 	debug("FSLDDR: dq_map_1 = 0x%08x\n", ddr->dq_map_1);
2122*4882a593Smuzhiyun 	debug("FSLDDR: dq_map_2 = 0x%08x\n", ddr->dq_map_2);
2123*4882a593Smuzhiyun 	debug("FSLDDR: dq_map_3 = 0x%08x\n", ddr->dq_map_3);
2124*4882a593Smuzhiyun }
set_ddr_sdram_cfg_3(fsl_ddr_cfg_regs_t * ddr,const memctl_options_t * popts)2125*4882a593Smuzhiyun static void set_ddr_sdram_cfg_3(fsl_ddr_cfg_regs_t *ddr,
2126*4882a593Smuzhiyun 			       const memctl_options_t *popts)
2127*4882a593Smuzhiyun {
2128*4882a593Smuzhiyun 	int rd_pre;
2129*4882a593Smuzhiyun 
2130*4882a593Smuzhiyun 	rd_pre = popts->quad_rank_present ? 1 : 0;
2131*4882a593Smuzhiyun 
2132*4882a593Smuzhiyun 	ddr->ddr_sdram_cfg_3 = (rd_pre & 0x1) << 16;
2133*4882a593Smuzhiyun 
2134*4882a593Smuzhiyun 	debug("FSLDDR: ddr_sdram_cfg_3 = 0x%08x\n", ddr->ddr_sdram_cfg_3);
2135*4882a593Smuzhiyun }
2136*4882a593Smuzhiyun #endif	/* CONFIG_SYS_FSL_DDR4 */
2137*4882a593Smuzhiyun 
2138*4882a593Smuzhiyun /* DDR ZQ Calibration Control (DDR_ZQ_CNTL) */
set_ddr_zq_cntl(fsl_ddr_cfg_regs_t * ddr,unsigned int zq_en)2139*4882a593Smuzhiyun static void set_ddr_zq_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int zq_en)
2140*4882a593Smuzhiyun {
2141*4882a593Smuzhiyun 	unsigned int zqinit = 0;/* POR ZQ Calibration Time (tZQinit) */
2142*4882a593Smuzhiyun 	/* Normal Operation Full Calibration Time (tZQoper) */
2143*4882a593Smuzhiyun 	unsigned int zqoper = 0;
2144*4882a593Smuzhiyun 	/* Normal Operation Short Calibration Time (tZQCS) */
2145*4882a593Smuzhiyun 	unsigned int zqcs = 0;
2146*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4
2147*4882a593Smuzhiyun 	unsigned int zqcs_init;
2148*4882a593Smuzhiyun #endif
2149*4882a593Smuzhiyun 
2150*4882a593Smuzhiyun 	if (zq_en) {
2151*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4
2152*4882a593Smuzhiyun 		zqinit = 10;	/* 1024 clocks */
2153*4882a593Smuzhiyun 		zqoper = 9;	/* 512 clocks */
2154*4882a593Smuzhiyun 		zqcs = 7;	/* 128 clocks */
2155*4882a593Smuzhiyun 		zqcs_init = 5;	/* 1024 refresh sequences */
2156*4882a593Smuzhiyun #else
2157*4882a593Smuzhiyun 		zqinit = 9;	/* 512 clocks */
2158*4882a593Smuzhiyun 		zqoper = 8;	/* 256 clocks */
2159*4882a593Smuzhiyun 		zqcs = 6;	/* 64 clocks */
2160*4882a593Smuzhiyun #endif
2161*4882a593Smuzhiyun 	}
2162*4882a593Smuzhiyun 
2163*4882a593Smuzhiyun 	ddr->ddr_zq_cntl = (0
2164*4882a593Smuzhiyun 			    | ((zq_en & 0x1) << 31)
2165*4882a593Smuzhiyun 			    | ((zqinit & 0xF) << 24)
2166*4882a593Smuzhiyun 			    | ((zqoper & 0xF) << 16)
2167*4882a593Smuzhiyun 			    | ((zqcs & 0xF) << 8)
2168*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4
2169*4882a593Smuzhiyun 			    | ((zqcs_init & 0xF) << 0)
2170*4882a593Smuzhiyun #endif
2171*4882a593Smuzhiyun 			    );
2172*4882a593Smuzhiyun 	debug("FSLDDR: zq_cntl = 0x%08x\n", ddr->ddr_zq_cntl);
2173*4882a593Smuzhiyun }
2174*4882a593Smuzhiyun 
2175*4882a593Smuzhiyun /* DDR Write Leveling Control (DDR_WRLVL_CNTL) */
set_ddr_wrlvl_cntl(fsl_ddr_cfg_regs_t * ddr,unsigned int wrlvl_en,const memctl_options_t * popts)2176*4882a593Smuzhiyun static void set_ddr_wrlvl_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int wrlvl_en,
2177*4882a593Smuzhiyun 				const memctl_options_t *popts)
2178*4882a593Smuzhiyun {
2179*4882a593Smuzhiyun 	/*
2180*4882a593Smuzhiyun 	 * First DQS pulse rising edge after margining mode
2181*4882a593Smuzhiyun 	 * is programmed (tWL_MRD)
2182*4882a593Smuzhiyun 	 */
2183*4882a593Smuzhiyun 	unsigned int wrlvl_mrd = 0;
2184*4882a593Smuzhiyun 	/* ODT delay after margining mode is programmed (tWL_ODTEN) */
2185*4882a593Smuzhiyun 	unsigned int wrlvl_odten = 0;
2186*4882a593Smuzhiyun 	/* DQS/DQS_ delay after margining mode is programmed (tWL_DQSEN) */
2187*4882a593Smuzhiyun 	unsigned int wrlvl_dqsen = 0;
2188*4882a593Smuzhiyun 	/* WRLVL_SMPL: Write leveling sample time */
2189*4882a593Smuzhiyun 	unsigned int wrlvl_smpl = 0;
2190*4882a593Smuzhiyun 	/* WRLVL_WLR: Write leveling repeition time */
2191*4882a593Smuzhiyun 	unsigned int wrlvl_wlr = 0;
2192*4882a593Smuzhiyun 	/* WRLVL_START: Write leveling start time */
2193*4882a593Smuzhiyun 	unsigned int wrlvl_start = 0;
2194*4882a593Smuzhiyun 
2195*4882a593Smuzhiyun 	/* suggest enable write leveling for DDR3 due to fly-by topology */
2196*4882a593Smuzhiyun 	if (wrlvl_en) {
2197*4882a593Smuzhiyun 		/* tWL_MRD min = 40 nCK, we set it 64 */
2198*4882a593Smuzhiyun 		wrlvl_mrd = 0x6;
2199*4882a593Smuzhiyun 		/* tWL_ODTEN 128 */
2200*4882a593Smuzhiyun 		wrlvl_odten = 0x7;
2201*4882a593Smuzhiyun 		/* tWL_DQSEN min = 25 nCK, we set it 32 */
2202*4882a593Smuzhiyun 		wrlvl_dqsen = 0x5;
2203*4882a593Smuzhiyun 		/*
2204*4882a593Smuzhiyun 		 * Write leveling sample time at least need 6 clocks
2205*4882a593Smuzhiyun 		 * higher than tWLO to allow enough time for progagation
2206*4882a593Smuzhiyun 		 * delay and sampling the prime data bits.
2207*4882a593Smuzhiyun 		 */
2208*4882a593Smuzhiyun 		wrlvl_smpl = 0xf;
2209*4882a593Smuzhiyun 		/*
2210*4882a593Smuzhiyun 		 * Write leveling repetition time
2211*4882a593Smuzhiyun 		 * at least tWLO + 6 clocks clocks
2212*4882a593Smuzhiyun 		 * we set it 64
2213*4882a593Smuzhiyun 		 */
2214*4882a593Smuzhiyun 		wrlvl_wlr = 0x6;
2215*4882a593Smuzhiyun 		/*
2216*4882a593Smuzhiyun 		 * Write leveling start time
2217*4882a593Smuzhiyun 		 * The value use for the DQS_ADJUST for the first sample
2218*4882a593Smuzhiyun 		 * when write leveling is enabled. It probably needs to be
2219*4882a593Smuzhiyun 		 * overridden per platform.
2220*4882a593Smuzhiyun 		 */
2221*4882a593Smuzhiyun 		wrlvl_start = 0x8;
2222*4882a593Smuzhiyun 		/*
2223*4882a593Smuzhiyun 		 * Override the write leveling sample and start time
2224*4882a593Smuzhiyun 		 * according to specific board
2225*4882a593Smuzhiyun 		 */
2226*4882a593Smuzhiyun 		if (popts->wrlvl_override) {
2227*4882a593Smuzhiyun 			wrlvl_smpl = popts->wrlvl_sample;
2228*4882a593Smuzhiyun 			wrlvl_start = popts->wrlvl_start;
2229*4882a593Smuzhiyun 		}
2230*4882a593Smuzhiyun 	}
2231*4882a593Smuzhiyun 
2232*4882a593Smuzhiyun 	ddr->ddr_wrlvl_cntl = (0
2233*4882a593Smuzhiyun 			       | ((wrlvl_en & 0x1) << 31)
2234*4882a593Smuzhiyun 			       | ((wrlvl_mrd & 0x7) << 24)
2235*4882a593Smuzhiyun 			       | ((wrlvl_odten & 0x7) << 20)
2236*4882a593Smuzhiyun 			       | ((wrlvl_dqsen & 0x7) << 16)
2237*4882a593Smuzhiyun 			       | ((wrlvl_smpl & 0xf) << 12)
2238*4882a593Smuzhiyun 			       | ((wrlvl_wlr & 0x7) << 8)
2239*4882a593Smuzhiyun 			       | ((wrlvl_start & 0x1F) << 0)
2240*4882a593Smuzhiyun 			       );
2241*4882a593Smuzhiyun 	debug("FSLDDR: wrlvl_cntl = 0x%08x\n", ddr->ddr_wrlvl_cntl);
2242*4882a593Smuzhiyun 	ddr->ddr_wrlvl_cntl_2 = popts->wrlvl_ctl_2;
2243*4882a593Smuzhiyun 	debug("FSLDDR: wrlvl_cntl_2 = 0x%08x\n", ddr->ddr_wrlvl_cntl_2);
2244*4882a593Smuzhiyun 	ddr->ddr_wrlvl_cntl_3 = popts->wrlvl_ctl_3;
2245*4882a593Smuzhiyun 	debug("FSLDDR: wrlvl_cntl_3 = 0x%08x\n", ddr->ddr_wrlvl_cntl_3);
2246*4882a593Smuzhiyun 
2247*4882a593Smuzhiyun }
2248*4882a593Smuzhiyun 
2249*4882a593Smuzhiyun /* DDR Self Refresh Counter (DDR_SR_CNTR) */
set_ddr_sr_cntr(fsl_ddr_cfg_regs_t * ddr,unsigned int sr_it)2250*4882a593Smuzhiyun static void set_ddr_sr_cntr(fsl_ddr_cfg_regs_t *ddr, unsigned int sr_it)
2251*4882a593Smuzhiyun {
2252*4882a593Smuzhiyun 	/* Self Refresh Idle Threshold */
2253*4882a593Smuzhiyun 	ddr->ddr_sr_cntr = (sr_it & 0xF) << 16;
2254*4882a593Smuzhiyun }
2255*4882a593Smuzhiyun 
set_ddr_eor(fsl_ddr_cfg_regs_t * ddr,const memctl_options_t * popts)2256*4882a593Smuzhiyun static void set_ddr_eor(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
2257*4882a593Smuzhiyun {
2258*4882a593Smuzhiyun 	if (popts->addr_hash) {
2259*4882a593Smuzhiyun 		ddr->ddr_eor = 0x40000000;	/* address hash enable */
2260*4882a593Smuzhiyun 		puts("Address hashing enabled.\n");
2261*4882a593Smuzhiyun 	}
2262*4882a593Smuzhiyun }
2263*4882a593Smuzhiyun 
set_ddr_cdr1(fsl_ddr_cfg_regs_t * ddr,const memctl_options_t * popts)2264*4882a593Smuzhiyun static void set_ddr_cdr1(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
2265*4882a593Smuzhiyun {
2266*4882a593Smuzhiyun 	ddr->ddr_cdr1 = popts->ddr_cdr1;
2267*4882a593Smuzhiyun 	debug("FSLDDR: ddr_cdr1 = 0x%08x\n", ddr->ddr_cdr1);
2268*4882a593Smuzhiyun }
2269*4882a593Smuzhiyun 
set_ddr_cdr2(fsl_ddr_cfg_regs_t * ddr,const memctl_options_t * popts)2270*4882a593Smuzhiyun static void set_ddr_cdr2(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
2271*4882a593Smuzhiyun {
2272*4882a593Smuzhiyun 	ddr->ddr_cdr2 = popts->ddr_cdr2;
2273*4882a593Smuzhiyun 	debug("FSLDDR: ddr_cdr2 = 0x%08x\n", ddr->ddr_cdr2);
2274*4882a593Smuzhiyun }
2275*4882a593Smuzhiyun 
2276*4882a593Smuzhiyun unsigned int
check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t * ddr)2277*4882a593Smuzhiyun check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr)
2278*4882a593Smuzhiyun {
2279*4882a593Smuzhiyun 	unsigned int res = 0;
2280*4882a593Smuzhiyun 
2281*4882a593Smuzhiyun 	/*
2282*4882a593Smuzhiyun 	 * Check that DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] are
2283*4882a593Smuzhiyun 	 * not set at the same time.
2284*4882a593Smuzhiyun 	 */
2285*4882a593Smuzhiyun 	if (ddr->ddr_sdram_cfg & 0x10000000
2286*4882a593Smuzhiyun 	    && ddr->ddr_sdram_cfg & 0x00008000) {
2287*4882a593Smuzhiyun 		printf("Error: DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] "
2288*4882a593Smuzhiyun 				" should not be set at the same time.\n");
2289*4882a593Smuzhiyun 		res++;
2290*4882a593Smuzhiyun 	}
2291*4882a593Smuzhiyun 
2292*4882a593Smuzhiyun 	return res;
2293*4882a593Smuzhiyun }
2294*4882a593Smuzhiyun 
2295*4882a593Smuzhiyun unsigned int
compute_fsl_memctl_config_regs(const unsigned int ctrl_num,const memctl_options_t * popts,fsl_ddr_cfg_regs_t * ddr,const common_timing_params_t * common_dimm,const dimm_params_t * dimm_params,unsigned int dbw_cap_adj,unsigned int size_only)2296*4882a593Smuzhiyun compute_fsl_memctl_config_regs(const unsigned int ctrl_num,
2297*4882a593Smuzhiyun 			       const memctl_options_t *popts,
2298*4882a593Smuzhiyun 			       fsl_ddr_cfg_regs_t *ddr,
2299*4882a593Smuzhiyun 			       const common_timing_params_t *common_dimm,
2300*4882a593Smuzhiyun 			       const dimm_params_t *dimm_params,
2301*4882a593Smuzhiyun 			       unsigned int dbw_cap_adj,
2302*4882a593Smuzhiyun 			       unsigned int size_only)
2303*4882a593Smuzhiyun {
2304*4882a593Smuzhiyun 	unsigned int i;
2305*4882a593Smuzhiyun 	unsigned int cas_latency;
2306*4882a593Smuzhiyun 	unsigned int additive_latency;
2307*4882a593Smuzhiyun 	unsigned int sr_it;
2308*4882a593Smuzhiyun 	unsigned int zq_en;
2309*4882a593Smuzhiyun 	unsigned int wrlvl_en;
2310*4882a593Smuzhiyun 	unsigned int ip_rev = 0;
2311*4882a593Smuzhiyun 	unsigned int unq_mrs_en = 0;
2312*4882a593Smuzhiyun 	int cs_en = 1;
2313*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A009942
2314*4882a593Smuzhiyun 	unsigned int ddr_freq;
2315*4882a593Smuzhiyun #endif
2316*4882a593Smuzhiyun #if (defined(CONFIG_SYS_FSL_ERRATUM_A008378) && \
2317*4882a593Smuzhiyun 	defined(CONFIG_SYS_FSL_DDRC_GEN4)) || \
2318*4882a593Smuzhiyun 	defined(CONFIG_SYS_FSL_ERRATUM_A009942)
2319*4882a593Smuzhiyun 	struct ccsr_ddr __iomem *ddrc;
2320*4882a593Smuzhiyun 
2321*4882a593Smuzhiyun 	switch (ctrl_num) {
2322*4882a593Smuzhiyun 	case 0:
2323*4882a593Smuzhiyun 		ddrc = (void *)CONFIG_SYS_FSL_DDR_ADDR;
2324*4882a593Smuzhiyun 		break;
2325*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1)
2326*4882a593Smuzhiyun 	case 1:
2327*4882a593Smuzhiyun 		ddrc = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
2328*4882a593Smuzhiyun 		break;
2329*4882a593Smuzhiyun #endif
2330*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2)
2331*4882a593Smuzhiyun 	case 2:
2332*4882a593Smuzhiyun 		ddrc = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
2333*4882a593Smuzhiyun 		break;
2334*4882a593Smuzhiyun #endif
2335*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3)
2336*4882a593Smuzhiyun 	case 3:
2337*4882a593Smuzhiyun 		ddrc = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
2338*4882a593Smuzhiyun 		break;
2339*4882a593Smuzhiyun #endif
2340*4882a593Smuzhiyun 	default:
2341*4882a593Smuzhiyun 		printf("%s unexpected ctrl_num = %u\n", __func__, ctrl_num);
2342*4882a593Smuzhiyun 		return 1;
2343*4882a593Smuzhiyun 	}
2344*4882a593Smuzhiyun #endif
2345*4882a593Smuzhiyun 
2346*4882a593Smuzhiyun 	memset(ddr, 0, sizeof(fsl_ddr_cfg_regs_t));
2347*4882a593Smuzhiyun 
2348*4882a593Smuzhiyun 	if (common_dimm == NULL) {
2349*4882a593Smuzhiyun 		printf("Error: subset DIMM params struct null pointer\n");
2350*4882a593Smuzhiyun 		return 1;
2351*4882a593Smuzhiyun 	}
2352*4882a593Smuzhiyun 
2353*4882a593Smuzhiyun 	/*
2354*4882a593Smuzhiyun 	 * Process overrides first.
2355*4882a593Smuzhiyun 	 *
2356*4882a593Smuzhiyun 	 * FIXME: somehow add dereated caslat to this
2357*4882a593Smuzhiyun 	 */
2358*4882a593Smuzhiyun 	cas_latency = (popts->cas_latency_override)
2359*4882a593Smuzhiyun 		? popts->cas_latency_override_value
2360*4882a593Smuzhiyun 		: common_dimm->lowest_common_spd_caslat;
2361*4882a593Smuzhiyun 
2362*4882a593Smuzhiyun 	additive_latency = (popts->additive_latency_override)
2363*4882a593Smuzhiyun 		? popts->additive_latency_override_value
2364*4882a593Smuzhiyun 		: common_dimm->additive_latency;
2365*4882a593Smuzhiyun 
2366*4882a593Smuzhiyun 	sr_it = (popts->auto_self_refresh_en)
2367*4882a593Smuzhiyun 		? popts->sr_it
2368*4882a593Smuzhiyun 		: 0;
2369*4882a593Smuzhiyun 	/* ZQ calibration */
2370*4882a593Smuzhiyun 	zq_en = (popts->zq_en) ? 1 : 0;
2371*4882a593Smuzhiyun 	/* write leveling */
2372*4882a593Smuzhiyun 	wrlvl_en = (popts->wrlvl_en) ? 1 : 0;
2373*4882a593Smuzhiyun 
2374*4882a593Smuzhiyun 	/* Chip Select Memory Bounds (CSn_BNDS) */
2375*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
2376*4882a593Smuzhiyun 		unsigned long long ea, sa;
2377*4882a593Smuzhiyun 		unsigned int cs_per_dimm
2378*4882a593Smuzhiyun 			= CONFIG_CHIP_SELECTS_PER_CTRL / CONFIG_DIMM_SLOTS_PER_CTLR;
2379*4882a593Smuzhiyun 		unsigned int dimm_number
2380*4882a593Smuzhiyun 			= i / cs_per_dimm;
2381*4882a593Smuzhiyun 		unsigned long long rank_density
2382*4882a593Smuzhiyun 			= dimm_params[dimm_number].rank_density >> dbw_cap_adj;
2383*4882a593Smuzhiyun 
2384*4882a593Smuzhiyun 		if (dimm_params[dimm_number].n_ranks == 0) {
2385*4882a593Smuzhiyun 			debug("Skipping setup of CS%u "
2386*4882a593Smuzhiyun 				"because n_ranks on DIMM %u is 0\n", i, dimm_number);
2387*4882a593Smuzhiyun 			continue;
2388*4882a593Smuzhiyun 		}
2389*4882a593Smuzhiyun 		if (popts->memctl_interleaving) {
2390*4882a593Smuzhiyun 			switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
2391*4882a593Smuzhiyun 			case FSL_DDR_CS0_CS1_CS2_CS3:
2392*4882a593Smuzhiyun 				break;
2393*4882a593Smuzhiyun 			case FSL_DDR_CS0_CS1:
2394*4882a593Smuzhiyun 			case FSL_DDR_CS0_CS1_AND_CS2_CS3:
2395*4882a593Smuzhiyun 				if (i > 1)
2396*4882a593Smuzhiyun 					cs_en = 0;
2397*4882a593Smuzhiyun 				break;
2398*4882a593Smuzhiyun 			case FSL_DDR_CS2_CS3:
2399*4882a593Smuzhiyun 			default:
2400*4882a593Smuzhiyun 				if (i > 0)
2401*4882a593Smuzhiyun 					cs_en = 0;
2402*4882a593Smuzhiyun 				break;
2403*4882a593Smuzhiyun 			}
2404*4882a593Smuzhiyun 			sa = common_dimm->base_address;
2405*4882a593Smuzhiyun 			ea = sa + common_dimm->total_mem - 1;
2406*4882a593Smuzhiyun 		} else if (!popts->memctl_interleaving) {
2407*4882a593Smuzhiyun 			/*
2408*4882a593Smuzhiyun 			 * If memory interleaving between controllers is NOT
2409*4882a593Smuzhiyun 			 * enabled, the starting address for each memory
2410*4882a593Smuzhiyun 			 * controller is distinct.  However, because rank
2411*4882a593Smuzhiyun 			 * interleaving is enabled, the starting and ending
2412*4882a593Smuzhiyun 			 * addresses of the total memory on that memory
2413*4882a593Smuzhiyun 			 * controller needs to be programmed into its
2414*4882a593Smuzhiyun 			 * respective CS0_BNDS.
2415*4882a593Smuzhiyun 			 */
2416*4882a593Smuzhiyun 			switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
2417*4882a593Smuzhiyun 			case FSL_DDR_CS0_CS1_CS2_CS3:
2418*4882a593Smuzhiyun 				sa = common_dimm->base_address;
2419*4882a593Smuzhiyun 				ea = sa + common_dimm->total_mem - 1;
2420*4882a593Smuzhiyun 				break;
2421*4882a593Smuzhiyun 			case FSL_DDR_CS0_CS1_AND_CS2_CS3:
2422*4882a593Smuzhiyun 				if ((i >= 2) && (dimm_number == 0)) {
2423*4882a593Smuzhiyun 					sa = dimm_params[dimm_number].base_address +
2424*4882a593Smuzhiyun 					      2 * rank_density;
2425*4882a593Smuzhiyun 					ea = sa + 2 * rank_density - 1;
2426*4882a593Smuzhiyun 				} else {
2427*4882a593Smuzhiyun 					sa = dimm_params[dimm_number].base_address;
2428*4882a593Smuzhiyun 					ea = sa + 2 * rank_density - 1;
2429*4882a593Smuzhiyun 				}
2430*4882a593Smuzhiyun 				break;
2431*4882a593Smuzhiyun 			case FSL_DDR_CS0_CS1:
2432*4882a593Smuzhiyun 				if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
2433*4882a593Smuzhiyun 					sa = dimm_params[dimm_number].base_address;
2434*4882a593Smuzhiyun 					ea = sa + rank_density - 1;
2435*4882a593Smuzhiyun 					if (i != 1)
2436*4882a593Smuzhiyun 						sa += (i % cs_per_dimm) * rank_density;
2437*4882a593Smuzhiyun 					ea += (i % cs_per_dimm) * rank_density;
2438*4882a593Smuzhiyun 				} else {
2439*4882a593Smuzhiyun 					sa = 0;
2440*4882a593Smuzhiyun 					ea = 0;
2441*4882a593Smuzhiyun 				}
2442*4882a593Smuzhiyun 				if (i == 0)
2443*4882a593Smuzhiyun 					ea += rank_density;
2444*4882a593Smuzhiyun 				break;
2445*4882a593Smuzhiyun 			case FSL_DDR_CS2_CS3:
2446*4882a593Smuzhiyun 				if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
2447*4882a593Smuzhiyun 					sa = dimm_params[dimm_number].base_address;
2448*4882a593Smuzhiyun 					ea = sa + rank_density - 1;
2449*4882a593Smuzhiyun 					if (i != 3)
2450*4882a593Smuzhiyun 						sa += (i % cs_per_dimm) * rank_density;
2451*4882a593Smuzhiyun 					ea += (i % cs_per_dimm) * rank_density;
2452*4882a593Smuzhiyun 				} else {
2453*4882a593Smuzhiyun 					sa = 0;
2454*4882a593Smuzhiyun 					ea = 0;
2455*4882a593Smuzhiyun 				}
2456*4882a593Smuzhiyun 				if (i == 2)
2457*4882a593Smuzhiyun 					ea += (rank_density >> dbw_cap_adj);
2458*4882a593Smuzhiyun 				break;
2459*4882a593Smuzhiyun 			default:  /* No bank(chip-select) interleaving */
2460*4882a593Smuzhiyun 				sa = dimm_params[dimm_number].base_address;
2461*4882a593Smuzhiyun 				ea = sa + rank_density - 1;
2462*4882a593Smuzhiyun 				if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
2463*4882a593Smuzhiyun 					sa += (i % cs_per_dimm) * rank_density;
2464*4882a593Smuzhiyun 					ea += (i % cs_per_dimm) * rank_density;
2465*4882a593Smuzhiyun 				} else {
2466*4882a593Smuzhiyun 					sa = 0;
2467*4882a593Smuzhiyun 					ea = 0;
2468*4882a593Smuzhiyun 				}
2469*4882a593Smuzhiyun 				break;
2470*4882a593Smuzhiyun 			}
2471*4882a593Smuzhiyun 		}
2472*4882a593Smuzhiyun 
2473*4882a593Smuzhiyun 		sa >>= 24;
2474*4882a593Smuzhiyun 		ea >>= 24;
2475*4882a593Smuzhiyun 
2476*4882a593Smuzhiyun 		if (cs_en) {
2477*4882a593Smuzhiyun 			ddr->cs[i].bnds = (0
2478*4882a593Smuzhiyun 				| ((sa & 0xffff) << 16) /* starting address */
2479*4882a593Smuzhiyun 				| ((ea & 0xffff) << 0)	/* ending address */
2480*4882a593Smuzhiyun 				);
2481*4882a593Smuzhiyun 		} else {
2482*4882a593Smuzhiyun 			/* setting bnds to 0xffffffff for inactive CS */
2483*4882a593Smuzhiyun 			ddr->cs[i].bnds = 0xffffffff;
2484*4882a593Smuzhiyun 		}
2485*4882a593Smuzhiyun 
2486*4882a593Smuzhiyun 		debug("FSLDDR: cs[%d]_bnds = 0x%08x\n", i, ddr->cs[i].bnds);
2487*4882a593Smuzhiyun 		set_csn_config(dimm_number, i, ddr, popts, dimm_params);
2488*4882a593Smuzhiyun 		set_csn_config_2(i, ddr);
2489*4882a593Smuzhiyun 	}
2490*4882a593Smuzhiyun 
2491*4882a593Smuzhiyun 	/*
2492*4882a593Smuzhiyun 	 * In the case we only need to compute the ddr sdram size, we only need
2493*4882a593Smuzhiyun 	 * to set csn registers, so return from here.
2494*4882a593Smuzhiyun 	 */
2495*4882a593Smuzhiyun 	if (size_only)
2496*4882a593Smuzhiyun 		return 0;
2497*4882a593Smuzhiyun 
2498*4882a593Smuzhiyun 	set_ddr_eor(ddr, popts);
2499*4882a593Smuzhiyun 
2500*4882a593Smuzhiyun #if !defined(CONFIG_SYS_FSL_DDR1)
2501*4882a593Smuzhiyun 	set_timing_cfg_0(ctrl_num, ddr, popts, dimm_params);
2502*4882a593Smuzhiyun #endif
2503*4882a593Smuzhiyun 
2504*4882a593Smuzhiyun 	set_timing_cfg_3(ctrl_num, ddr, popts, common_dimm, cas_latency,
2505*4882a593Smuzhiyun 			 additive_latency);
2506*4882a593Smuzhiyun 	set_timing_cfg_1(ctrl_num, ddr, popts, common_dimm, cas_latency);
2507*4882a593Smuzhiyun 	set_timing_cfg_2(ctrl_num, ddr, popts, common_dimm,
2508*4882a593Smuzhiyun 			 cas_latency, additive_latency);
2509*4882a593Smuzhiyun 
2510*4882a593Smuzhiyun 	set_ddr_cdr1(ddr, popts);
2511*4882a593Smuzhiyun 	set_ddr_cdr2(ddr, popts);
2512*4882a593Smuzhiyun 	set_ddr_sdram_cfg(ddr, popts, common_dimm);
2513*4882a593Smuzhiyun 	ip_rev = fsl_ddr_get_version(ctrl_num);
2514*4882a593Smuzhiyun 	if (ip_rev > 0x40400)
2515*4882a593Smuzhiyun 		unq_mrs_en = 1;
2516*4882a593Smuzhiyun 
2517*4882a593Smuzhiyun 	if ((ip_rev > 0x40700) && (popts->cswl_override != 0))
2518*4882a593Smuzhiyun 		ddr->debug[18] = popts->cswl_override;
2519*4882a593Smuzhiyun 
2520*4882a593Smuzhiyun 	set_ddr_sdram_cfg_2(ctrl_num, ddr, popts, unq_mrs_en);
2521*4882a593Smuzhiyun 	set_ddr_sdram_mode(ctrl_num, ddr, popts, common_dimm,
2522*4882a593Smuzhiyun 			   cas_latency, additive_latency, unq_mrs_en);
2523*4882a593Smuzhiyun 	set_ddr_sdram_mode_2(ctrl_num, ddr, popts, common_dimm, unq_mrs_en);
2524*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4
2525*4882a593Smuzhiyun 	set_ddr_sdram_mode_9(ddr, popts, common_dimm, unq_mrs_en);
2526*4882a593Smuzhiyun 	set_ddr_sdram_mode_10(ctrl_num, ddr, popts, common_dimm, unq_mrs_en);
2527*4882a593Smuzhiyun #endif
2528*4882a593Smuzhiyun 	set_ddr_sdram_interval(ctrl_num, ddr, popts, common_dimm);
2529*4882a593Smuzhiyun 	set_ddr_data_init(ddr);
2530*4882a593Smuzhiyun 	set_ddr_sdram_clk_cntl(ddr, popts);
2531*4882a593Smuzhiyun 	set_ddr_init_addr(ddr);
2532*4882a593Smuzhiyun 	set_ddr_init_ext_addr(ddr);
2533*4882a593Smuzhiyun 	set_timing_cfg_4(ddr, popts);
2534*4882a593Smuzhiyun 	set_timing_cfg_5(ddr, cas_latency);
2535*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR4
2536*4882a593Smuzhiyun 	set_ddr_sdram_cfg_3(ddr, popts);
2537*4882a593Smuzhiyun 	set_timing_cfg_6(ddr);
2538*4882a593Smuzhiyun 	set_timing_cfg_7(ctrl_num, ddr, common_dimm);
2539*4882a593Smuzhiyun 	set_timing_cfg_8(ctrl_num, ddr, popts, common_dimm, cas_latency);
2540*4882a593Smuzhiyun 	set_timing_cfg_9(ddr);
2541*4882a593Smuzhiyun 	set_ddr_dq_mapping(ddr, dimm_params);
2542*4882a593Smuzhiyun #endif
2543*4882a593Smuzhiyun 
2544*4882a593Smuzhiyun 	set_ddr_zq_cntl(ddr, zq_en);
2545*4882a593Smuzhiyun 	set_ddr_wrlvl_cntl(ddr, wrlvl_en, popts);
2546*4882a593Smuzhiyun 
2547*4882a593Smuzhiyun 	set_ddr_sr_cntr(ddr, sr_it);
2548*4882a593Smuzhiyun 
2549*4882a593Smuzhiyun 	set_ddr_sdram_rcw(ddr, popts, common_dimm);
2550*4882a593Smuzhiyun 
2551*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_DDR_EMU
2552*4882a593Smuzhiyun 	/* disble DDR training for emulator */
2553*4882a593Smuzhiyun 	ddr->debug[2] = 0x00000400;
2554*4882a593Smuzhiyun 	ddr->debug[4] = 0xff800800;
2555*4882a593Smuzhiyun 	ddr->debug[5] = 0x08000800;
2556*4882a593Smuzhiyun 	ddr->debug[6] = 0x08000800;
2557*4882a593Smuzhiyun 	ddr->debug[7] = 0x08000800;
2558*4882a593Smuzhiyun 	ddr->debug[8] = 0x08000800;
2559*4882a593Smuzhiyun #endif
2560*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A004508
2561*4882a593Smuzhiyun 	if ((ip_rev >= 0x40000) && (ip_rev < 0x40400))
2562*4882a593Smuzhiyun 		ddr->debug[2] |= 0x00000200;	/* set bit 22 */
2563*4882a593Smuzhiyun #endif
2564*4882a593Smuzhiyun 
2565*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_ERRATUM_A008378) && defined(CONFIG_SYS_FSL_DDRC_GEN4)
2566*4882a593Smuzhiyun 	/* Erratum applies when accumulated ECC is used, or DBI is enabled */
2567*4882a593Smuzhiyun #define IS_ACC_ECC_EN(v) ((v) & 0x4)
2568*4882a593Smuzhiyun #define IS_DBI(v) ((((v) >> 12) & 0x3) == 0x2)
2569*4882a593Smuzhiyun 	if (has_erratum_a008378()) {
2570*4882a593Smuzhiyun 		if (IS_ACC_ECC_EN(ddr->ddr_sdram_cfg) ||
2571*4882a593Smuzhiyun 		    IS_DBI(ddr->ddr_sdram_cfg_3)) {
2572*4882a593Smuzhiyun 			ddr->debug[28] = ddr_in32(&ddrc->debug[28]);
2573*4882a593Smuzhiyun 			ddr->debug[28] |= (0x9 << 20);
2574*4882a593Smuzhiyun 		}
2575*4882a593Smuzhiyun 	}
2576*4882a593Smuzhiyun #endif
2577*4882a593Smuzhiyun 
2578*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A009942
2579*4882a593Smuzhiyun 	ddr_freq = get_ddr_freq(ctrl_num) / 1000000;
2580*4882a593Smuzhiyun 	ddr->debug[28] |= ddr_in32(&ddrc->debug[28]);
2581*4882a593Smuzhiyun 	ddr->debug[28] &= 0xff0fff00;
2582*4882a593Smuzhiyun 	if (ddr_freq <= 1333)
2583*4882a593Smuzhiyun 		ddr->debug[28] |= 0x0080006a;
2584*4882a593Smuzhiyun 	else if (ddr_freq <= 1600)
2585*4882a593Smuzhiyun 		ddr->debug[28] |= 0x0070006f;
2586*4882a593Smuzhiyun 	else if (ddr_freq <= 1867)
2587*4882a593Smuzhiyun 		ddr->debug[28] |= 0x00700076;
2588*4882a593Smuzhiyun 	else if (ddr_freq <= 2133)
2589*4882a593Smuzhiyun 		ddr->debug[28] |= 0x0060007b;
2590*4882a593Smuzhiyun 	if (popts->cpo_sample)
2591*4882a593Smuzhiyun 		ddr->debug[28] = (ddr->debug[28] & 0xffffff00) |
2592*4882a593Smuzhiyun 				  popts->cpo_sample;
2593*4882a593Smuzhiyun #endif
2594*4882a593Smuzhiyun 
2595*4882a593Smuzhiyun 	return check_fsl_memctl_config_regs(ddr);
2596*4882a593Smuzhiyun }
2597*4882a593Smuzhiyun 
2598*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_A009942
2599*4882a593Smuzhiyun /*
2600*4882a593Smuzhiyun  * This additional workaround of A009942 checks the condition to determine if
2601*4882a593Smuzhiyun  * the CPO value set by the existing A009942 workaround needs to be updated.
2602*4882a593Smuzhiyun  * If need, print a warning to prompt user reconfigure DDR debug_29[24:31] with
2603*4882a593Smuzhiyun  * expected optimal value, the optimal value is highly board dependent.
2604*4882a593Smuzhiyun  */
erratum_a009942_check_cpo(void)2605*4882a593Smuzhiyun void erratum_a009942_check_cpo(void)
2606*4882a593Smuzhiyun {
2607*4882a593Smuzhiyun 	struct ccsr_ddr __iomem *ddr =
2608*4882a593Smuzhiyun 		(struct ccsr_ddr __iomem *)(CONFIG_SYS_FSL_DDR_ADDR);
2609*4882a593Smuzhiyun 	u32 cpo, cpo_e, cpo_o, cpo_target, cpo_optimal;
2610*4882a593Smuzhiyun 	u32 cpo_min = ddr_in32(&ddr->debug[9]) >> 24;
2611*4882a593Smuzhiyun 	u32 cpo_max = cpo_min;
2612*4882a593Smuzhiyun 	u32 sdram_cfg, i, tmp, lanes, ddr_type;
2613*4882a593Smuzhiyun 	bool update_cpo = false, has_ecc = false;
2614*4882a593Smuzhiyun 
2615*4882a593Smuzhiyun 	sdram_cfg = ddr_in32(&ddr->sdram_cfg);
2616*4882a593Smuzhiyun 	if (sdram_cfg & SDRAM_CFG_32_BE)
2617*4882a593Smuzhiyun 		lanes = 4;
2618*4882a593Smuzhiyun 	else if (sdram_cfg & SDRAM_CFG_16_BE)
2619*4882a593Smuzhiyun 		lanes = 2;
2620*4882a593Smuzhiyun 	else
2621*4882a593Smuzhiyun 		lanes = 8;
2622*4882a593Smuzhiyun 
2623*4882a593Smuzhiyun 	if (sdram_cfg & SDRAM_CFG_ECC_EN)
2624*4882a593Smuzhiyun 		has_ecc = true;
2625*4882a593Smuzhiyun 
2626*4882a593Smuzhiyun 	/* determine the maximum and minimum CPO values */
2627*4882a593Smuzhiyun 	for (i = 9; i < 9 + lanes / 2; i++) {
2628*4882a593Smuzhiyun 		cpo = ddr_in32(&ddr->debug[i]);
2629*4882a593Smuzhiyun 		cpo_e = cpo >> 24;
2630*4882a593Smuzhiyun 		cpo_o = (cpo >> 8) & 0xff;
2631*4882a593Smuzhiyun 		tmp = min(cpo_e, cpo_o);
2632*4882a593Smuzhiyun 		if (tmp < cpo_min)
2633*4882a593Smuzhiyun 			cpo_min = tmp;
2634*4882a593Smuzhiyun 		tmp = max(cpo_e, cpo_o);
2635*4882a593Smuzhiyun 		if (tmp > cpo_max)
2636*4882a593Smuzhiyun 			cpo_max = tmp;
2637*4882a593Smuzhiyun 	}
2638*4882a593Smuzhiyun 
2639*4882a593Smuzhiyun 	if (has_ecc) {
2640*4882a593Smuzhiyun 		cpo = ddr_in32(&ddr->debug[13]);
2641*4882a593Smuzhiyun 		cpo = cpo >> 24;
2642*4882a593Smuzhiyun 		if (cpo < cpo_min)
2643*4882a593Smuzhiyun 			cpo_min = cpo;
2644*4882a593Smuzhiyun 		if (cpo > cpo_max)
2645*4882a593Smuzhiyun 			cpo_max = cpo;
2646*4882a593Smuzhiyun 	}
2647*4882a593Smuzhiyun 
2648*4882a593Smuzhiyun 	cpo_target = ddr_in32(&ddr->debug[28]) & 0xff;
2649*4882a593Smuzhiyun 	cpo_optimal = ((cpo_max + cpo_min) >> 1) + 0x27;
2650*4882a593Smuzhiyun 	debug("cpo_optimal = 0x%x, cpo_target = 0x%x\n", cpo_optimal,
2651*4882a593Smuzhiyun 	      cpo_target);
2652*4882a593Smuzhiyun 	debug("cpo_max = 0x%x, cpo_min = 0x%x\n", cpo_max, cpo_min);
2653*4882a593Smuzhiyun 
2654*4882a593Smuzhiyun 	ddr_type = (sdram_cfg & SDRAM_CFG_SDRAM_TYPE_MASK) >>
2655*4882a593Smuzhiyun 		    SDRAM_CFG_SDRAM_TYPE_SHIFT;
2656*4882a593Smuzhiyun 	if (ddr_type == SDRAM_TYPE_DDR4)
2657*4882a593Smuzhiyun 		update_cpo = (cpo_min + 0x3b) < cpo_target ? true : false;
2658*4882a593Smuzhiyun 	else if (ddr_type == SDRAM_TYPE_DDR3)
2659*4882a593Smuzhiyun 		update_cpo = (cpo_min + 0x3f) < cpo_target ? true : false;
2660*4882a593Smuzhiyun 
2661*4882a593Smuzhiyun 	if (update_cpo) {
2662*4882a593Smuzhiyun 		printf("WARN: pls set popts->cpo_sample = 0x%x ", cpo_optimal);
2663*4882a593Smuzhiyun 		printf("in <board>/ddr.c to optimize cpo\n");
2664*4882a593Smuzhiyun 	}
2665*4882a593Smuzhiyun }
2666*4882a593Smuzhiyun #endif
2667