xref: /OK3568_Linux_fs/u-boot/drivers/ddr/fsl/arm_ddr_gen3.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2013 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Derived from mpc85xx_ddr_gen3.c, removed all workarounds
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
12*4882a593Smuzhiyun #include <asm/processor.h>
13*4882a593Smuzhiyun #include <fsl_immap.h>
14*4882a593Smuzhiyun #include <fsl_ddr.h>
15*4882a593Smuzhiyun #include <asm/arch/clock.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
18*4882a593Smuzhiyun #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
19*4882a593Smuzhiyun #endif
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /*
23*4882a593Smuzhiyun  * regs has the to-be-set values for DDR controller registers
24*4882a593Smuzhiyun  * ctrl_num is the DDR controller number
25*4882a593Smuzhiyun  * step: 0 goes through the initialization in one pass
26*4882a593Smuzhiyun  *       1 sets registers and returns before enabling controller
27*4882a593Smuzhiyun  *       2 resumes from step 1 and continues to initialize
28*4882a593Smuzhiyun  * Dividing the initialization to two steps to deassert DDR reset signal
29*4882a593Smuzhiyun  * to comply with JEDEC specs for RDIMMs.
30*4882a593Smuzhiyun  */
fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t * regs,unsigned int ctrl_num,int step)31*4882a593Smuzhiyun void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
32*4882a593Smuzhiyun 			     unsigned int ctrl_num, int step)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun 	unsigned int i, bus_width;
35*4882a593Smuzhiyun 	struct ccsr_ddr __iomem *ddr;
36*4882a593Smuzhiyun 	u32 temp_sdram_cfg;
37*4882a593Smuzhiyun 	u32 total_gb_size_per_controller;
38*4882a593Smuzhiyun 	int timeout;
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	switch (ctrl_num) {
41*4882a593Smuzhiyun 	case 0:
42*4882a593Smuzhiyun 		ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
43*4882a593Smuzhiyun 		break;
44*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1)
45*4882a593Smuzhiyun 	case 1:
46*4882a593Smuzhiyun 		ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
47*4882a593Smuzhiyun 		break;
48*4882a593Smuzhiyun #endif
49*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2)
50*4882a593Smuzhiyun 	case 2:
51*4882a593Smuzhiyun 		ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
52*4882a593Smuzhiyun 		break;
53*4882a593Smuzhiyun #endif
54*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3)
55*4882a593Smuzhiyun 	case 3:
56*4882a593Smuzhiyun 		ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
57*4882a593Smuzhiyun 		break;
58*4882a593Smuzhiyun #endif
59*4882a593Smuzhiyun 	default:
60*4882a593Smuzhiyun 		printf("%s unexpected ctrl_num = %u\n", __func__, ctrl_num);
61*4882a593Smuzhiyun 		return;
62*4882a593Smuzhiyun 	}
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	if (step == 2)
65*4882a593Smuzhiyun 		goto step2;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	if (regs->ddr_eor)
68*4882a593Smuzhiyun 		ddr_out32(&ddr->eor, regs->ddr_eor);
69*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
70*4882a593Smuzhiyun 		if (i == 0) {
71*4882a593Smuzhiyun 			ddr_out32(&ddr->cs0_bnds, regs->cs[i].bnds);
72*4882a593Smuzhiyun 			ddr_out32(&ddr->cs0_config, regs->cs[i].config);
73*4882a593Smuzhiyun 			ddr_out32(&ddr->cs0_config_2, regs->cs[i].config_2);
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 		} else if (i == 1) {
76*4882a593Smuzhiyun 			ddr_out32(&ddr->cs1_bnds, regs->cs[i].bnds);
77*4882a593Smuzhiyun 			ddr_out32(&ddr->cs1_config, regs->cs[i].config);
78*4882a593Smuzhiyun 			ddr_out32(&ddr->cs1_config_2, regs->cs[i].config_2);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 		} else if (i == 2) {
81*4882a593Smuzhiyun 			ddr_out32(&ddr->cs2_bnds, regs->cs[i].bnds);
82*4882a593Smuzhiyun 			ddr_out32(&ddr->cs2_config, regs->cs[i].config);
83*4882a593Smuzhiyun 			ddr_out32(&ddr->cs2_config_2, regs->cs[i].config_2);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 		} else if (i == 3) {
86*4882a593Smuzhiyun 			ddr_out32(&ddr->cs3_bnds, regs->cs[i].bnds);
87*4882a593Smuzhiyun 			ddr_out32(&ddr->cs3_config, regs->cs[i].config);
88*4882a593Smuzhiyun 			ddr_out32(&ddr->cs3_config_2, regs->cs[i].config_2);
89*4882a593Smuzhiyun 		}
90*4882a593Smuzhiyun 	}
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	ddr_out32(&ddr->timing_cfg_3, regs->timing_cfg_3);
93*4882a593Smuzhiyun 	ddr_out32(&ddr->timing_cfg_0, regs->timing_cfg_0);
94*4882a593Smuzhiyun 	ddr_out32(&ddr->timing_cfg_1, regs->timing_cfg_1);
95*4882a593Smuzhiyun 	ddr_out32(&ddr->timing_cfg_2, regs->timing_cfg_2);
96*4882a593Smuzhiyun 	ddr_out32(&ddr->sdram_mode, regs->ddr_sdram_mode);
97*4882a593Smuzhiyun 	ddr_out32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
98*4882a593Smuzhiyun 	ddr_out32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3);
99*4882a593Smuzhiyun 	ddr_out32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4);
100*4882a593Smuzhiyun 	ddr_out32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5);
101*4882a593Smuzhiyun 	ddr_out32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6);
102*4882a593Smuzhiyun 	ddr_out32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7);
103*4882a593Smuzhiyun 	ddr_out32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8);
104*4882a593Smuzhiyun 	ddr_out32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
105*4882a593Smuzhiyun 	ddr_out32(&ddr->sdram_interval, regs->ddr_sdram_interval);
106*4882a593Smuzhiyun 	ddr_out32(&ddr->sdram_data_init, regs->ddr_data_init);
107*4882a593Smuzhiyun 	ddr_out32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
108*4882a593Smuzhiyun 	ddr_out32(&ddr->timing_cfg_4, regs->timing_cfg_4);
109*4882a593Smuzhiyun 	ddr_out32(&ddr->timing_cfg_5, regs->timing_cfg_5);
110*4882a593Smuzhiyun 	ddr_out32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
111*4882a593Smuzhiyun 	ddr_out32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
112*4882a593Smuzhiyun #ifndef CONFIG_SYS_FSL_DDR_EMU
113*4882a593Smuzhiyun 	/*
114*4882a593Smuzhiyun 	 * Skip these two registers if running on emulator
115*4882a593Smuzhiyun 	 * because emulator doesn't have skew between bytes.
116*4882a593Smuzhiyun 	 */
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	if (regs->ddr_wrlvl_cntl_2)
119*4882a593Smuzhiyun 		ddr_out32(&ddr->ddr_wrlvl_cntl_2, regs->ddr_wrlvl_cntl_2);
120*4882a593Smuzhiyun 	if (regs->ddr_wrlvl_cntl_3)
121*4882a593Smuzhiyun 		ddr_out32(&ddr->ddr_wrlvl_cntl_3, regs->ddr_wrlvl_cntl_3);
122*4882a593Smuzhiyun #endif
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	ddr_out32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr);
125*4882a593Smuzhiyun 	ddr_out32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1);
126*4882a593Smuzhiyun 	ddr_out32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2);
127*4882a593Smuzhiyun 	ddr_out32(&ddr->ddr_cdr1, regs->ddr_cdr1);
128*4882a593Smuzhiyun #ifdef CONFIG_DEEP_SLEEP
129*4882a593Smuzhiyun 	if (is_warm_boot()) {
130*4882a593Smuzhiyun 		ddr_out32(&ddr->sdram_cfg_2,
131*4882a593Smuzhiyun 			  regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT);
132*4882a593Smuzhiyun 		ddr_out32(&ddr->init_addr, CONFIG_SYS_SDRAM_BASE);
133*4882a593Smuzhiyun 		ddr_out32(&ddr->init_ext_addr, DDR_INIT_ADDR_EXT_UIA);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 		/* DRAM VRef will not be trained */
136*4882a593Smuzhiyun 		ddr_out32(&ddr->ddr_cdr2,
137*4882a593Smuzhiyun 			  regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN);
138*4882a593Smuzhiyun 	} else
139*4882a593Smuzhiyun #endif
140*4882a593Smuzhiyun 	{
141*4882a593Smuzhiyun 		ddr_out32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
142*4882a593Smuzhiyun 		ddr_out32(&ddr->init_addr, regs->ddr_init_addr);
143*4882a593Smuzhiyun 		ddr_out32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
144*4882a593Smuzhiyun 		ddr_out32(&ddr->ddr_cdr2, regs->ddr_cdr2);
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun 	ddr_out32(&ddr->err_disable, regs->err_disable);
147*4882a593Smuzhiyun 	ddr_out32(&ddr->err_int_en, regs->err_int_en);
148*4882a593Smuzhiyun 	for (i = 0; i < 32; i++) {
149*4882a593Smuzhiyun 		if (regs->debug[i]) {
150*4882a593Smuzhiyun 			debug("Write to debug_%d as %08x\n", i + 1,
151*4882a593Smuzhiyun 			      regs->debug[i]);
152*4882a593Smuzhiyun 			ddr_out32(&ddr->debug[i], regs->debug[i]);
153*4882a593Smuzhiyun 		}
154*4882a593Smuzhiyun 	}
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	/*
157*4882a593Smuzhiyun 	 * For RDIMMs, JEDEC spec requires clocks to be stable before reset is
158*4882a593Smuzhiyun 	 * deasserted. Clocks start when any chip select is enabled and clock
159*4882a593Smuzhiyun 	 * control register is set. Because all DDR components are connected to
160*4882a593Smuzhiyun 	 * one reset signal, this needs to be done in two steps. Step 1 is to
161*4882a593Smuzhiyun 	 * get the clocks started. Step 2 resumes after reset signal is
162*4882a593Smuzhiyun 	 * deasserted.
163*4882a593Smuzhiyun 	 */
164*4882a593Smuzhiyun 	if (step == 1) {
165*4882a593Smuzhiyun 		udelay(200);
166*4882a593Smuzhiyun 		return;
167*4882a593Smuzhiyun 	}
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun step2:
170*4882a593Smuzhiyun 	/* Set, but do not enable the memory */
171*4882a593Smuzhiyun 	temp_sdram_cfg = regs->ddr_sdram_cfg;
172*4882a593Smuzhiyun 	temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN);
173*4882a593Smuzhiyun 	ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	/*
176*4882a593Smuzhiyun 	 * 500 painful micro-seconds must elapse between
177*4882a593Smuzhiyun 	 * the DDR clock setup and the DDR config enable.
178*4882a593Smuzhiyun 	 * DDR2 need 200 us, and DDR3 need 500 us from spec,
179*4882a593Smuzhiyun 	 * we choose the max, that is 500 us for all of case.
180*4882a593Smuzhiyun 	 */
181*4882a593Smuzhiyun 	udelay(500);
182*4882a593Smuzhiyun 	asm volatile("dsb sy;isb");
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun #ifdef CONFIG_DEEP_SLEEP
185*4882a593Smuzhiyun 	if (is_warm_boot()) {
186*4882a593Smuzhiyun 		/* enter self-refresh */
187*4882a593Smuzhiyun 		temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg_2);
188*4882a593Smuzhiyun 		temp_sdram_cfg |= SDRAM_CFG2_FRC_SR;
189*4882a593Smuzhiyun 		ddr_out32(&ddr->sdram_cfg_2, temp_sdram_cfg);
190*4882a593Smuzhiyun 		/* do board specific memory setup */
191*4882a593Smuzhiyun 		board_mem_sleep_setup();
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 		temp_sdram_cfg = (ddr_in32(&ddr->sdram_cfg) | SDRAM_CFG_BI);
194*4882a593Smuzhiyun 	} else
195*4882a593Smuzhiyun #endif
196*4882a593Smuzhiyun 		temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI;
197*4882a593Smuzhiyun 	/* Let the controller go */
198*4882a593Smuzhiyun 	ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN);
199*4882a593Smuzhiyun 	asm volatile("dsb sy;isb");
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	total_gb_size_per_controller = 0;
202*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
203*4882a593Smuzhiyun 		if (!(regs->cs[i].config & 0x80000000))
204*4882a593Smuzhiyun 			continue;
205*4882a593Smuzhiyun 		total_gb_size_per_controller += 1 << (
206*4882a593Smuzhiyun 			((regs->cs[i].config >> 14) & 0x3) + 2 +
207*4882a593Smuzhiyun 			((regs->cs[i].config >> 8) & 0x7) + 12 +
208*4882a593Smuzhiyun 			((regs->cs[i].config >> 0) & 0x7) + 8 +
209*4882a593Smuzhiyun 			3 - ((regs->ddr_sdram_cfg >> 19) & 0x3) -
210*4882a593Smuzhiyun 			26);			/* minus 26 (count of 64M) */
211*4882a593Smuzhiyun 	}
212*4882a593Smuzhiyun 	if (regs->cs[0].config & 0x20000000) {
213*4882a593Smuzhiyun 		/* 2-way interleaving */
214*4882a593Smuzhiyun 		total_gb_size_per_controller <<= 1;
215*4882a593Smuzhiyun 	}
216*4882a593Smuzhiyun 	/*
217*4882a593Smuzhiyun 	 * total memory / bus width = transactions needed
218*4882a593Smuzhiyun 	 * transactions needed / data rate = seconds
219*4882a593Smuzhiyun 	 * to add plenty of buffer, double the time
220*4882a593Smuzhiyun 	 * For example, 2GB on 666MT/s 64-bit bus takes about 402ms
221*4882a593Smuzhiyun 	 * Let's wait for 800ms
222*4882a593Smuzhiyun 	 */
223*4882a593Smuzhiyun 	bus_width = 3 - ((ddr_in32(&ddr->sdram_cfg) & SDRAM_CFG_DBW_MASK)
224*4882a593Smuzhiyun 			>> SDRAM_CFG_DBW_SHIFT);
225*4882a593Smuzhiyun 	timeout = ((total_gb_size_per_controller << (6 - bus_width)) * 100 /
226*4882a593Smuzhiyun 		(get_ddr_freq(ctrl_num) >> 20)) << 1;
227*4882a593Smuzhiyun 	total_gb_size_per_controller >>= 4;	/* shift down to gb size */
228*4882a593Smuzhiyun 	debug("total %d GB\n", total_gb_size_per_controller);
229*4882a593Smuzhiyun 	debug("Need to wait up to %d * 10ms\n", timeout);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	/* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done.  */
232*4882a593Smuzhiyun 	while ((ddr_in32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) &&
233*4882a593Smuzhiyun 		(timeout >= 0)) {
234*4882a593Smuzhiyun 		udelay(10000);		/* throttle polling rate */
235*4882a593Smuzhiyun 		timeout--;
236*4882a593Smuzhiyun 	}
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	if (timeout <= 0)
239*4882a593Smuzhiyun 		printf("Waiting for D_INIT timeout. Memory may not work.\n");
240*4882a593Smuzhiyun #ifdef CONFIG_DEEP_SLEEP
241*4882a593Smuzhiyun 	if (is_warm_boot()) {
242*4882a593Smuzhiyun 		/* exit self-refresh */
243*4882a593Smuzhiyun 		temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg_2);
244*4882a593Smuzhiyun 		temp_sdram_cfg &= ~SDRAM_CFG2_FRC_SR;
245*4882a593Smuzhiyun 		ddr_out32(&ddr->sdram_cfg_2, temp_sdram_cfg);
246*4882a593Smuzhiyun 	}
247*4882a593Smuzhiyun #endif
248*4882a593Smuzhiyun }
249