xref: /OK3568_Linux_fs/u-boot/drivers/ddr/fsl/mpc85xx_ddr_gen3.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2008-2012 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/io.h>
9*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
10*4882a593Smuzhiyun #include <asm/processor.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
13*4882a593Smuzhiyun #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
14*4882a593Smuzhiyun #endif
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /*
17*4882a593Smuzhiyun  * regs has the to-be-set values for DDR controller registers
18*4882a593Smuzhiyun  * ctrl_num is the DDR controller number
19*4882a593Smuzhiyun  * step: 0 goes through the initialization in one pass
20*4882a593Smuzhiyun  *       1 sets registers and returns before enabling controller
21*4882a593Smuzhiyun  *       2 resumes from step 1 and continues to initialize
22*4882a593Smuzhiyun  * Dividing the initialization to two steps to deassert DDR reset signal
23*4882a593Smuzhiyun  * to comply with JEDEC specs for RDIMMs.
24*4882a593Smuzhiyun  */
fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t * regs,unsigned int ctrl_num,int step)25*4882a593Smuzhiyun void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
26*4882a593Smuzhiyun 			     unsigned int ctrl_num, int step)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun 	unsigned int i, bus_width;
29*4882a593Smuzhiyun 	struct ccsr_ddr __iomem *ddr;
30*4882a593Smuzhiyun 	u32 temp_sdram_cfg;
31*4882a593Smuzhiyun 	u32 total_gb_size_per_controller;
32*4882a593Smuzhiyun 	int timeout;
33*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
34*4882a593Smuzhiyun 	int timeout_save;
35*4882a593Smuzhiyun 	volatile ccsr_local_ecm_t *ecm = (void *)CONFIG_SYS_MPC85xx_ECM_ADDR;
36*4882a593Smuzhiyun 	unsigned int csn_bnds_backup = 0, cs_sa, cs_ea, *csn_bnds_t;
37*4882a593Smuzhiyun 	int csn = -1;
38*4882a593Smuzhiyun #endif
39*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003
40*4882a593Smuzhiyun 	u32 save1, save2;
41*4882a593Smuzhiyun #endif
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	switch (ctrl_num) {
44*4882a593Smuzhiyun 	case 0:
45*4882a593Smuzhiyun 		ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
46*4882a593Smuzhiyun 		break;
47*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1)
48*4882a593Smuzhiyun 	case 1:
49*4882a593Smuzhiyun 		ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
50*4882a593Smuzhiyun 		break;
51*4882a593Smuzhiyun #endif
52*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2)
53*4882a593Smuzhiyun 	case 2:
54*4882a593Smuzhiyun 		ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
55*4882a593Smuzhiyun 		break;
56*4882a593Smuzhiyun #endif
57*4882a593Smuzhiyun #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3)
58*4882a593Smuzhiyun 	case 3:
59*4882a593Smuzhiyun 		ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
60*4882a593Smuzhiyun 		break;
61*4882a593Smuzhiyun #endif
62*4882a593Smuzhiyun 	default:
63*4882a593Smuzhiyun 		printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
64*4882a593Smuzhiyun 		return;
65*4882a593Smuzhiyun 	}
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	if (step == 2)
68*4882a593Smuzhiyun 		goto step2;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	if (regs->ddr_eor)
71*4882a593Smuzhiyun 		out_be32(&ddr->eor, regs->ddr_eor);
72*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
73*4882a593Smuzhiyun 	debug("Workaround for ERRATUM_DDR111_DDR134\n");
74*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
75*4882a593Smuzhiyun 		cs_sa = (regs->cs[i].bnds >> 16) & 0xfff;
76*4882a593Smuzhiyun 		cs_ea = regs->cs[i].bnds & 0xfff;
77*4882a593Smuzhiyun 		if ((cs_sa <= 0xff) && (cs_ea >= 0xff)) {
78*4882a593Smuzhiyun 			csn = i;
79*4882a593Smuzhiyun 			csn_bnds_backup = regs->cs[i].bnds;
80*4882a593Smuzhiyun 			csn_bnds_t = (unsigned int *) &regs->cs[i].bnds;
81*4882a593Smuzhiyun 			if (cs_ea > 0xeff)
82*4882a593Smuzhiyun 				*csn_bnds_t = regs->cs[i].bnds + 0x01000000;
83*4882a593Smuzhiyun 			else
84*4882a593Smuzhiyun 				*csn_bnds_t = regs->cs[i].bnds + 0x01000100;
85*4882a593Smuzhiyun 			debug("Found cs%d_bns (0x%08x) covering 0xff000000, "
86*4882a593Smuzhiyun 				"change it to 0x%x\n",
87*4882a593Smuzhiyun 				csn, csn_bnds_backup, regs->cs[i].bnds);
88*4882a593Smuzhiyun 			break;
89*4882a593Smuzhiyun 		}
90*4882a593Smuzhiyun 	}
91*4882a593Smuzhiyun #endif
92*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
93*4882a593Smuzhiyun 		if (i == 0) {
94*4882a593Smuzhiyun 			out_be32(&ddr->cs0_bnds, regs->cs[i].bnds);
95*4882a593Smuzhiyun 			out_be32(&ddr->cs0_config, regs->cs[i].config);
96*4882a593Smuzhiyun 			out_be32(&ddr->cs0_config_2, regs->cs[i].config_2);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 		} else if (i == 1) {
99*4882a593Smuzhiyun 			out_be32(&ddr->cs1_bnds, regs->cs[i].bnds);
100*4882a593Smuzhiyun 			out_be32(&ddr->cs1_config, regs->cs[i].config);
101*4882a593Smuzhiyun 			out_be32(&ddr->cs1_config_2, regs->cs[i].config_2);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 		} else if (i == 2) {
104*4882a593Smuzhiyun 			out_be32(&ddr->cs2_bnds, regs->cs[i].bnds);
105*4882a593Smuzhiyun 			out_be32(&ddr->cs2_config, regs->cs[i].config);
106*4882a593Smuzhiyun 			out_be32(&ddr->cs2_config_2, regs->cs[i].config_2);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 		} else if (i == 3) {
109*4882a593Smuzhiyun 			out_be32(&ddr->cs3_bnds, regs->cs[i].bnds);
110*4882a593Smuzhiyun 			out_be32(&ddr->cs3_config, regs->cs[i].config);
111*4882a593Smuzhiyun 			out_be32(&ddr->cs3_config_2, regs->cs[i].config_2);
112*4882a593Smuzhiyun 		}
113*4882a593Smuzhiyun 	}
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	out_be32(&ddr->timing_cfg_3, regs->timing_cfg_3);
116*4882a593Smuzhiyun 	out_be32(&ddr->timing_cfg_0, regs->timing_cfg_0);
117*4882a593Smuzhiyun 	out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
118*4882a593Smuzhiyun 	out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
119*4882a593Smuzhiyun 	out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode);
120*4882a593Smuzhiyun 	out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
121*4882a593Smuzhiyun 	out_be32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3);
122*4882a593Smuzhiyun 	out_be32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4);
123*4882a593Smuzhiyun 	out_be32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5);
124*4882a593Smuzhiyun 	out_be32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6);
125*4882a593Smuzhiyun 	out_be32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7);
126*4882a593Smuzhiyun 	out_be32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8);
127*4882a593Smuzhiyun 	out_be32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
128*4882a593Smuzhiyun 	out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
129*4882a593Smuzhiyun 	out_be32(&ddr->sdram_data_init, regs->ddr_data_init);
130*4882a593Smuzhiyun 	out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
131*4882a593Smuzhiyun 	out_be32(&ddr->timing_cfg_4, regs->timing_cfg_4);
132*4882a593Smuzhiyun 	out_be32(&ddr->timing_cfg_5, regs->timing_cfg_5);
133*4882a593Smuzhiyun 	out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
134*4882a593Smuzhiyun 	out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
135*4882a593Smuzhiyun #ifndef CONFIG_SYS_FSL_DDR_EMU
136*4882a593Smuzhiyun 	/*
137*4882a593Smuzhiyun 	 * Skip these two registers if running on emulator
138*4882a593Smuzhiyun 	 * because emulator doesn't have skew between bytes.
139*4882a593Smuzhiyun 	 */
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	if (regs->ddr_wrlvl_cntl_2)
142*4882a593Smuzhiyun 		out_be32(&ddr->ddr_wrlvl_cntl_2, regs->ddr_wrlvl_cntl_2);
143*4882a593Smuzhiyun 	if (regs->ddr_wrlvl_cntl_3)
144*4882a593Smuzhiyun 		out_be32(&ddr->ddr_wrlvl_cntl_3, regs->ddr_wrlvl_cntl_3);
145*4882a593Smuzhiyun #endif
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	out_be32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr);
148*4882a593Smuzhiyun 	out_be32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1);
149*4882a593Smuzhiyun 	out_be32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2);
150*4882a593Smuzhiyun 	out_be32(&ddr->ddr_cdr1, regs->ddr_cdr1);
151*4882a593Smuzhiyun #ifdef CONFIG_DEEP_SLEEP
152*4882a593Smuzhiyun 	if (is_warm_boot()) {
153*4882a593Smuzhiyun 		out_be32(&ddr->sdram_cfg_2,
154*4882a593Smuzhiyun 			 regs->ddr_sdram_cfg_2 & ~SDRAM_CFG2_D_INIT);
155*4882a593Smuzhiyun 		out_be32(&ddr->init_addr, CONFIG_SYS_SDRAM_BASE);
156*4882a593Smuzhiyun 		out_be32(&ddr->init_ext_addr, DDR_INIT_ADDR_EXT_UIA);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 		/* DRAM VRef will not be trained */
159*4882a593Smuzhiyun 		out_be32(&ddr->ddr_cdr2,
160*4882a593Smuzhiyun 			 regs->ddr_cdr2 & ~DDR_CDR2_VREF_TRAIN_EN);
161*4882a593Smuzhiyun 	} else
162*4882a593Smuzhiyun #endif
163*4882a593Smuzhiyun 	{
164*4882a593Smuzhiyun 		out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
165*4882a593Smuzhiyun 		out_be32(&ddr->init_addr, regs->ddr_init_addr);
166*4882a593Smuzhiyun 		out_be32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
167*4882a593Smuzhiyun 		out_be32(&ddr->ddr_cdr2, regs->ddr_cdr2);
168*4882a593Smuzhiyun 	}
169*4882a593Smuzhiyun 	out_be32(&ddr->err_disable, regs->err_disable);
170*4882a593Smuzhiyun 	out_be32(&ddr->err_int_en, regs->err_int_en);
171*4882a593Smuzhiyun 	for (i = 0; i < 32; i++) {
172*4882a593Smuzhiyun 		if (regs->debug[i]) {
173*4882a593Smuzhiyun 			debug("Write to debug_%d as %08x\n", i+1, regs->debug[i]);
174*4882a593Smuzhiyun 			out_be32(&ddr->debug[i], regs->debug[i]);
175*4882a593Smuzhiyun 		}
176*4882a593Smuzhiyun 	}
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003474
179*4882a593Smuzhiyun 	out_be32(&ddr->debug[12], 0x00000015);
180*4882a593Smuzhiyun 	out_be32(&ddr->debug[21], 0x24000000);
181*4882a593Smuzhiyun #endif /* CONFIG_SYS_FSL_ERRATUM_DDR_A003474 */
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	/*
184*4882a593Smuzhiyun 	 * For RDIMMs, JEDEC spec requires clocks to be stable before reset is
185*4882a593Smuzhiyun 	 * deasserted. Clocks start when any chip select is enabled and clock
186*4882a593Smuzhiyun 	 * control register is set. Because all DDR components are connected to
187*4882a593Smuzhiyun 	 * one reset signal, this needs to be done in two steps. Step 1 is to
188*4882a593Smuzhiyun 	 * get the clocks started. Step 2 resumes after reset signal is
189*4882a593Smuzhiyun 	 * deasserted.
190*4882a593Smuzhiyun 	 */
191*4882a593Smuzhiyun 	if (step == 1) {
192*4882a593Smuzhiyun 		udelay(200);
193*4882a593Smuzhiyun 		return;
194*4882a593Smuzhiyun 	}
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun step2:
197*4882a593Smuzhiyun 	/* Set, but do not enable the memory */
198*4882a593Smuzhiyun 	temp_sdram_cfg = regs->ddr_sdram_cfg;
199*4882a593Smuzhiyun 	temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN);
200*4882a593Smuzhiyun 	out_be32(&ddr->sdram_cfg, temp_sdram_cfg);
201*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003
202*4882a593Smuzhiyun 	debug("Workaround for ERRATUM_DDR_A003\n");
203*4882a593Smuzhiyun 	if (regs->ddr_sdram_rcw_2 & 0x00f00000) {
204*4882a593Smuzhiyun 		out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2 & 0xf07fffff);
205*4882a593Smuzhiyun 		out_be32(&ddr->debug[2], 0x00000400);
206*4882a593Smuzhiyun 		out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl & 0x7fffffff);
207*4882a593Smuzhiyun 		out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl & 0x7fffffff);
208*4882a593Smuzhiyun 		out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2 & 0xffffffeb);
209*4882a593Smuzhiyun 		out_be32(&ddr->mtcr, 0);
210*4882a593Smuzhiyun 		save1 = in_be32(&ddr->debug[12]);
211*4882a593Smuzhiyun 		save2 = in_be32(&ddr->debug[21]);
212*4882a593Smuzhiyun 		out_be32(&ddr->debug[12], 0x00000015);
213*4882a593Smuzhiyun 		out_be32(&ddr->debug[21], 0x24000000);
214*4882a593Smuzhiyun 		out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval & 0xffff);
215*4882a593Smuzhiyun 		out_be32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_BI | SDRAM_CFG_MEM_EN);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 		asm volatile("sync;isync");
218*4882a593Smuzhiyun 		while (!(in_be32(&ddr->debug[1]) & 0x2))
219*4882a593Smuzhiyun 			;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 		switch (regs->ddr_sdram_rcw_2 & 0x00f00000) {
222*4882a593Smuzhiyun 		case 0x00000000:
223*4882a593Smuzhiyun 			out_be32(&ddr->sdram_md_cntl,
224*4882a593Smuzhiyun 				MD_CNTL_MD_EN		|
225*4882a593Smuzhiyun 				MD_CNTL_CS_SEL_CS0_CS1	|
226*4882a593Smuzhiyun 				0x04000000		|
227*4882a593Smuzhiyun 				MD_CNTL_WRCW		|
228*4882a593Smuzhiyun 				MD_CNTL_MD_VALUE(0x02));
229*4882a593Smuzhiyun #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
230*4882a593Smuzhiyun 			if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
231*4882a593Smuzhiyun 				break;
232*4882a593Smuzhiyun 			while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
233*4882a593Smuzhiyun 				;
234*4882a593Smuzhiyun 			out_be32(&ddr->sdram_md_cntl,
235*4882a593Smuzhiyun 				 MD_CNTL_MD_EN		|
236*4882a593Smuzhiyun 				 MD_CNTL_CS_SEL_CS2_CS3	|
237*4882a593Smuzhiyun 				 0x04000000		|
238*4882a593Smuzhiyun 				 MD_CNTL_WRCW		|
239*4882a593Smuzhiyun 				 MD_CNTL_MD_VALUE(0x02));
240*4882a593Smuzhiyun #endif
241*4882a593Smuzhiyun 			break;
242*4882a593Smuzhiyun 		case 0x00100000:
243*4882a593Smuzhiyun 			out_be32(&ddr->sdram_md_cntl,
244*4882a593Smuzhiyun 				MD_CNTL_MD_EN		|
245*4882a593Smuzhiyun 				MD_CNTL_CS_SEL_CS0_CS1	|
246*4882a593Smuzhiyun 				0x04000000		|
247*4882a593Smuzhiyun 				MD_CNTL_WRCW		|
248*4882a593Smuzhiyun 				MD_CNTL_MD_VALUE(0x0a));
249*4882a593Smuzhiyun #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
250*4882a593Smuzhiyun 			if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
251*4882a593Smuzhiyun 				break;
252*4882a593Smuzhiyun 			while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
253*4882a593Smuzhiyun 				;
254*4882a593Smuzhiyun 			out_be32(&ddr->sdram_md_cntl,
255*4882a593Smuzhiyun 				 MD_CNTL_MD_EN		|
256*4882a593Smuzhiyun 				 MD_CNTL_CS_SEL_CS2_CS3	|
257*4882a593Smuzhiyun 				 0x04000000		|
258*4882a593Smuzhiyun 				 MD_CNTL_WRCW		|
259*4882a593Smuzhiyun 				 MD_CNTL_MD_VALUE(0x0a));
260*4882a593Smuzhiyun #endif
261*4882a593Smuzhiyun 			break;
262*4882a593Smuzhiyun 		case 0x00200000:
263*4882a593Smuzhiyun 			out_be32(&ddr->sdram_md_cntl,
264*4882a593Smuzhiyun 				MD_CNTL_MD_EN		|
265*4882a593Smuzhiyun 				MD_CNTL_CS_SEL_CS0_CS1	|
266*4882a593Smuzhiyun 				0x04000000		|
267*4882a593Smuzhiyun 				MD_CNTL_WRCW		|
268*4882a593Smuzhiyun 				MD_CNTL_MD_VALUE(0x12));
269*4882a593Smuzhiyun #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
270*4882a593Smuzhiyun 			if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
271*4882a593Smuzhiyun 				break;
272*4882a593Smuzhiyun 			while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
273*4882a593Smuzhiyun 				;
274*4882a593Smuzhiyun 			out_be32(&ddr->sdram_md_cntl,
275*4882a593Smuzhiyun 				 MD_CNTL_MD_EN		|
276*4882a593Smuzhiyun 				 MD_CNTL_CS_SEL_CS2_CS3	|
277*4882a593Smuzhiyun 				 0x04000000		|
278*4882a593Smuzhiyun 				 MD_CNTL_WRCW		|
279*4882a593Smuzhiyun 				 MD_CNTL_MD_VALUE(0x12));
280*4882a593Smuzhiyun #endif
281*4882a593Smuzhiyun 			break;
282*4882a593Smuzhiyun 		case 0x00300000:
283*4882a593Smuzhiyun 			out_be32(&ddr->sdram_md_cntl,
284*4882a593Smuzhiyun 				MD_CNTL_MD_EN		|
285*4882a593Smuzhiyun 				MD_CNTL_CS_SEL_CS0_CS1	|
286*4882a593Smuzhiyun 				0x04000000		|
287*4882a593Smuzhiyun 				MD_CNTL_WRCW		|
288*4882a593Smuzhiyun 				MD_CNTL_MD_VALUE(0x1a));
289*4882a593Smuzhiyun #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
290*4882a593Smuzhiyun 			if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
291*4882a593Smuzhiyun 				break;
292*4882a593Smuzhiyun 			while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
293*4882a593Smuzhiyun 				;
294*4882a593Smuzhiyun 			out_be32(&ddr->sdram_md_cntl,
295*4882a593Smuzhiyun 				 MD_CNTL_MD_EN		|
296*4882a593Smuzhiyun 				 MD_CNTL_CS_SEL_CS2_CS3	|
297*4882a593Smuzhiyun 				 0x04000000		|
298*4882a593Smuzhiyun 				 MD_CNTL_WRCW		|
299*4882a593Smuzhiyun 				 MD_CNTL_MD_VALUE(0x1a));
300*4882a593Smuzhiyun #endif
301*4882a593Smuzhiyun 			break;
302*4882a593Smuzhiyun 		default:
303*4882a593Smuzhiyun 			out_be32(&ddr->sdram_md_cntl,
304*4882a593Smuzhiyun 				MD_CNTL_MD_EN		|
305*4882a593Smuzhiyun 				MD_CNTL_CS_SEL_CS0_CS1	|
306*4882a593Smuzhiyun 				0x04000000		|
307*4882a593Smuzhiyun 				MD_CNTL_WRCW		|
308*4882a593Smuzhiyun 				MD_CNTL_MD_VALUE(0x02));
309*4882a593Smuzhiyun #if (CONFIG_DIMM_SLOTS_PER_CTLR == 2)
310*4882a593Smuzhiyun 			if (!(regs->cs[2].config & SDRAM_CS_CONFIG_EN))
311*4882a593Smuzhiyun 				break;
312*4882a593Smuzhiyun 			while (in_be32(&ddr->sdram_md_cntl) & MD_CNTL_MD_EN)
313*4882a593Smuzhiyun 				;
314*4882a593Smuzhiyun 			out_be32(&ddr->sdram_md_cntl,
315*4882a593Smuzhiyun 				 MD_CNTL_MD_EN		|
316*4882a593Smuzhiyun 				 MD_CNTL_CS_SEL_CS2_CS3	|
317*4882a593Smuzhiyun 				 0x04000000		|
318*4882a593Smuzhiyun 				 MD_CNTL_WRCW		|
319*4882a593Smuzhiyun 				 MD_CNTL_MD_VALUE(0x02));
320*4882a593Smuzhiyun #endif
321*4882a593Smuzhiyun 			printf("Unsupported RC10\n");
322*4882a593Smuzhiyun 			break;
323*4882a593Smuzhiyun 		}
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 		while (in_be32(&ddr->sdram_md_cntl) & 0x80000000)
326*4882a593Smuzhiyun 			;
327*4882a593Smuzhiyun 		udelay(6);
328*4882a593Smuzhiyun 		out_be32(&ddr->sdram_cfg, temp_sdram_cfg);
329*4882a593Smuzhiyun 		out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
330*4882a593Smuzhiyun 		out_be32(&ddr->debug[2], 0x0);
331*4882a593Smuzhiyun 		out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
332*4882a593Smuzhiyun 		out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
333*4882a593Smuzhiyun 		out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
334*4882a593Smuzhiyun 		out_be32(&ddr->debug[12], save1);
335*4882a593Smuzhiyun 		out_be32(&ddr->debug[21], save2);
336*4882a593Smuzhiyun 		out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	}
339*4882a593Smuzhiyun #endif
340*4882a593Smuzhiyun 	/*
341*4882a593Smuzhiyun 	 * For 8572 DDR1 erratum - DDR controller may enter illegal state
342*4882a593Smuzhiyun 	 * when operatiing in 32-bit bus mode with 4-beat bursts,
343*4882a593Smuzhiyun 	 * This erratum does not affect DDR3 mode, only for DDR2 mode.
344*4882a593Smuzhiyun 	 */
345*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_115
346*4882a593Smuzhiyun 	debug("Workaround for ERRATUM_DDR_115\n");
347*4882a593Smuzhiyun 	if ((((in_be32(&ddr->sdram_cfg) >> 24) & 0x7) == SDRAM_TYPE_DDR2)
348*4882a593Smuzhiyun 	    && in_be32(&ddr->sdram_cfg) & 0x80000) {
349*4882a593Smuzhiyun 		/* set DEBUG_1[31] */
350*4882a593Smuzhiyun 		setbits_be32(&ddr->debug[0], 1);
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun #endif
353*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
354*4882a593Smuzhiyun 	debug("Workaround for ERRATUM_DDR111_DDR134\n");
355*4882a593Smuzhiyun 	/*
356*4882a593Smuzhiyun 	 * This is the combined workaround for DDR111 and DDR134
357*4882a593Smuzhiyun 	 * following the published errata for MPC8572
358*4882a593Smuzhiyun 	 */
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	/* 1. Set EEBACR[3] */
361*4882a593Smuzhiyun 	setbits_be32(&ecm->eebacr, 0x10000000);
362*4882a593Smuzhiyun 	debug("Setting EEBACR[3] to 0x%08x\n", in_be32(&ecm->eebacr));
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	/* 2. Set DINIT in SDRAM_CFG_2*/
365*4882a593Smuzhiyun 	setbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_D_INIT);
366*4882a593Smuzhiyun 	debug("Setting sdram_cfg_2[D_INIT] to 0x%08x\n",
367*4882a593Smuzhiyun 		in_be32(&ddr->sdram_cfg_2));
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	/* 3. Set DEBUG_3[21] */
370*4882a593Smuzhiyun 	setbits_be32(&ddr->debug[2], 0x400);
371*4882a593Smuzhiyun 	debug("Setting DEBUG_3[21] to 0x%08x\n", in_be32(&ddr->debug[2]));
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun #endif	/* part 1 of the workaound */
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	/*
376*4882a593Smuzhiyun 	 * 500 painful micro-seconds must elapse between
377*4882a593Smuzhiyun 	 * the DDR clock setup and the DDR config enable.
378*4882a593Smuzhiyun 	 * DDR2 need 200 us, and DDR3 need 500 us from spec,
379*4882a593Smuzhiyun 	 * we choose the max, that is 500 us for all of case.
380*4882a593Smuzhiyun 	 */
381*4882a593Smuzhiyun 	udelay(500);
382*4882a593Smuzhiyun 	asm volatile("sync;isync");
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun #ifdef CONFIG_DEEP_SLEEP
385*4882a593Smuzhiyun 	if (is_warm_boot()) {
386*4882a593Smuzhiyun 		/* enter self-refresh */
387*4882a593Smuzhiyun 		setbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_FRC_SR);
388*4882a593Smuzhiyun 		/* do board specific memory setup */
389*4882a593Smuzhiyun 		board_mem_sleep_setup();
390*4882a593Smuzhiyun 		temp_sdram_cfg = (in_be32(&ddr->sdram_cfg) | SDRAM_CFG_BI);
391*4882a593Smuzhiyun 	} else
392*4882a593Smuzhiyun #endif
393*4882a593Smuzhiyun 		temp_sdram_cfg = (in_be32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	/* Let the controller go */
396*4882a593Smuzhiyun 	out_be32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN);
397*4882a593Smuzhiyun 	asm volatile("sync;isync");
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	total_gb_size_per_controller = 0;
400*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
401*4882a593Smuzhiyun 		if (!(regs->cs[i].config & 0x80000000))
402*4882a593Smuzhiyun 			continue;
403*4882a593Smuzhiyun 		total_gb_size_per_controller += 1 << (
404*4882a593Smuzhiyun 			((regs->cs[i].config >> 14) & 0x3) + 2 +
405*4882a593Smuzhiyun 			((regs->cs[i].config >> 8) & 0x7) + 12 +
406*4882a593Smuzhiyun 			((regs->cs[i].config >> 0) & 0x7) + 8 +
407*4882a593Smuzhiyun 			3 - ((regs->ddr_sdram_cfg >> 19) & 0x3) -
408*4882a593Smuzhiyun 			26);			/* minus 26 (count of 64M) */
409*4882a593Smuzhiyun 	}
410*4882a593Smuzhiyun 	if (fsl_ddr_get_intl3r() & 0x80000000)	/* 3-way interleaving */
411*4882a593Smuzhiyun 		total_gb_size_per_controller *= 3;
412*4882a593Smuzhiyun 	else if (regs->cs[0].config & 0x20000000) /* 2-way interleaving */
413*4882a593Smuzhiyun 		total_gb_size_per_controller <<= 1;
414*4882a593Smuzhiyun 	/*
415*4882a593Smuzhiyun 	 * total memory / bus width = transactions needed
416*4882a593Smuzhiyun 	 * transactions needed / data rate = seconds
417*4882a593Smuzhiyun 	 * to add plenty of buffer, double the time
418*4882a593Smuzhiyun 	 * For example, 2GB on 666MT/s 64-bit bus takes about 402ms
419*4882a593Smuzhiyun 	 * Let's wait for 800ms
420*4882a593Smuzhiyun 	 */
421*4882a593Smuzhiyun 	bus_width = 3 - ((ddr->sdram_cfg & SDRAM_CFG_DBW_MASK)
422*4882a593Smuzhiyun 			>> SDRAM_CFG_DBW_SHIFT);
423*4882a593Smuzhiyun 	timeout = ((total_gb_size_per_controller << (6 - bus_width)) * 100 /
424*4882a593Smuzhiyun 		(get_ddr_freq(ctrl_num) >> 20)) << 1;
425*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
426*4882a593Smuzhiyun 	timeout_save = timeout;
427*4882a593Smuzhiyun #endif
428*4882a593Smuzhiyun 	total_gb_size_per_controller >>= 4;	/* shift down to gb size */
429*4882a593Smuzhiyun 	debug("total %d GB\n", total_gb_size_per_controller);
430*4882a593Smuzhiyun 	debug("Need to wait up to %d * 10ms\n", timeout);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	/* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done.  */
433*4882a593Smuzhiyun 	while ((in_be32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) &&
434*4882a593Smuzhiyun 		(timeout >= 0)) {
435*4882a593Smuzhiyun 		udelay(10000);		/* throttle polling rate */
436*4882a593Smuzhiyun 		timeout--;
437*4882a593Smuzhiyun 	}
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	if (timeout <= 0)
440*4882a593Smuzhiyun 		printf("Waiting for D_INIT timeout. Memory may not work.\n");
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
443*4882a593Smuzhiyun 	/* continue this workaround */
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	/* 4. Clear DEBUG3[21] */
446*4882a593Smuzhiyun 	clrbits_be32(&ddr->debug[2], 0x400);
447*4882a593Smuzhiyun 	debug("Clearing D3[21] to 0x%08x\n", in_be32(&ddr->debug[2]));
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	/* DDR134 workaround starts */
450*4882a593Smuzhiyun 	/* A: Clear sdram_cfg_2[odt_cfg] */
451*4882a593Smuzhiyun 	clrbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_ODT_CFG_MASK);
452*4882a593Smuzhiyun 	debug("Clearing SDRAM_CFG2[ODT_CFG] to 0x%08x\n",
453*4882a593Smuzhiyun 		in_be32(&ddr->sdram_cfg_2));
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	/* B: Set DEBUG1[15] */
456*4882a593Smuzhiyun 	setbits_be32(&ddr->debug[0], 0x10000);
457*4882a593Smuzhiyun 	debug("Setting D1[15] to 0x%08x\n", in_be32(&ddr->debug[0]));
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	/* C: Set timing_cfg_2[cpo] to 0b11111 */
460*4882a593Smuzhiyun 	setbits_be32(&ddr->timing_cfg_2, TIMING_CFG_2_CPO_MASK);
461*4882a593Smuzhiyun 	debug("Setting TMING_CFG_2[CPO] to 0x%08x\n",
462*4882a593Smuzhiyun 		in_be32(&ddr->timing_cfg_2));
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	/* D: Set D6 to 0x9f9f9f9f */
465*4882a593Smuzhiyun 	out_be32(&ddr->debug[5], 0x9f9f9f9f);
466*4882a593Smuzhiyun 	debug("Setting D6 to 0x%08x\n", in_be32(&ddr->debug[5]));
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	/* E: Set D7 to 0x9f9f9f9f */
469*4882a593Smuzhiyun 	out_be32(&ddr->debug[6], 0x9f9f9f9f);
470*4882a593Smuzhiyun 	debug("Setting D7 to 0x%08x\n", in_be32(&ddr->debug[6]));
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	/* F: Set D2[20] */
473*4882a593Smuzhiyun 	setbits_be32(&ddr->debug[1], 0x800);
474*4882a593Smuzhiyun 	debug("Setting D2[20] to 0x%08x\n", in_be32(&ddr->debug[1]));
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	/* G: Poll on D2[20] until cleared */
477*4882a593Smuzhiyun 	while (in_be32(&ddr->debug[1]) & 0x800)
478*4882a593Smuzhiyun 		udelay(10000);          /* throttle polling rate */
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	/* H: Clear D1[15] */
481*4882a593Smuzhiyun 	clrbits_be32(&ddr->debug[0], 0x10000);
482*4882a593Smuzhiyun 	debug("Setting D1[15] to 0x%08x\n", in_be32(&ddr->debug[0]));
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	/* I: Set sdram_cfg_2[odt_cfg] */
485*4882a593Smuzhiyun 	setbits_be32(&ddr->sdram_cfg_2,
486*4882a593Smuzhiyun 		regs->ddr_sdram_cfg_2 & SDRAM_CFG2_ODT_CFG_MASK);
487*4882a593Smuzhiyun 	debug("Setting sdram_cfg_2 to 0x%08x\n", in_be32(&ddr->sdram_cfg_2));
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	/* Continuing with the DDR111 workaround */
490*4882a593Smuzhiyun 	/* 5. Set D2[21] */
491*4882a593Smuzhiyun 	setbits_be32(&ddr->debug[1], 0x400);
492*4882a593Smuzhiyun 	debug("Setting D2[21] to 0x%08x\n", in_be32(&ddr->debug[1]));
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	/* 6. Poll D2[21] until its cleared */
495*4882a593Smuzhiyun 	while (in_be32(&ddr->debug[1]) & 0x400)
496*4882a593Smuzhiyun 		udelay(10000);          /* throttle polling rate */
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	/* 7. Wait for state machine 2nd run, roughly 400ms/GB */
499*4882a593Smuzhiyun 	debug("Wait for %d * 10ms\n", timeout_save);
500*4882a593Smuzhiyun 	udelay(timeout_save * 10000);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	/* 8. Set sdram_cfg_2[dinit] if options requires */
503*4882a593Smuzhiyun 	setbits_be32(&ddr->sdram_cfg_2,
504*4882a593Smuzhiyun 		regs->ddr_sdram_cfg_2 & SDRAM_CFG2_D_INIT);
505*4882a593Smuzhiyun 	debug("Setting sdram_cfg_2 to 0x%08x\n", in_be32(&ddr->sdram_cfg_2));
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	/* 9. Poll until dinit is cleared */
508*4882a593Smuzhiyun 	timeout = timeout_save;
509*4882a593Smuzhiyun 	debug("Need to wait up to %d * 10ms\n", timeout);
510*4882a593Smuzhiyun 	while ((in_be32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) &&
511*4882a593Smuzhiyun 		(timeout >= 0)) {
512*4882a593Smuzhiyun 		udelay(10000);		/* throttle polling rate */
513*4882a593Smuzhiyun 		timeout--;
514*4882a593Smuzhiyun 	}
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	if (timeout <= 0)
517*4882a593Smuzhiyun 		printf("Waiting for D_INIT timeout. Memory may not work.\n");
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	/* 10. Clear EEBACR[3] */
520*4882a593Smuzhiyun 	clrbits_be32(&ecm->eebacr, 10000000);
521*4882a593Smuzhiyun 	debug("Clearing EEBACR[3] to 0x%08x\n", in_be32(&ecm->eebacr));
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	if (csn != -1) {
524*4882a593Smuzhiyun 		csn_bnds_t = (unsigned int *) &regs->cs[csn].bnds;
525*4882a593Smuzhiyun 		*csn_bnds_t = csn_bnds_backup;
526*4882a593Smuzhiyun 		debug("Change cs%d_bnds back to 0x%08x\n",
527*4882a593Smuzhiyun 			csn, regs->cs[csn].bnds);
528*4882a593Smuzhiyun 		setbits_be32(&ddr->sdram_cfg, 0x2);	/* MEM_HALT */
529*4882a593Smuzhiyun 		switch (csn) {
530*4882a593Smuzhiyun 		case 0:
531*4882a593Smuzhiyun 			out_be32(&ddr->cs0_bnds, regs->cs[csn].bnds);
532*4882a593Smuzhiyun 			break;
533*4882a593Smuzhiyun 		case 1:
534*4882a593Smuzhiyun 			out_be32(&ddr->cs1_bnds, regs->cs[csn].bnds);
535*4882a593Smuzhiyun 			break;
536*4882a593Smuzhiyun #if CONFIG_CHIP_SELECTS_PER_CTRL > 2
537*4882a593Smuzhiyun 		case 2:
538*4882a593Smuzhiyun 			out_be32(&ddr->cs2_bnds, regs->cs[csn].bnds);
539*4882a593Smuzhiyun 			break;
540*4882a593Smuzhiyun 		case 3:
541*4882a593Smuzhiyun 			out_be32(&ddr->cs3_bnds, regs->cs[csn].bnds);
542*4882a593Smuzhiyun 			break;
543*4882a593Smuzhiyun #endif
544*4882a593Smuzhiyun 		}
545*4882a593Smuzhiyun 		clrbits_be32(&ddr->sdram_cfg, 0x2);
546*4882a593Smuzhiyun 	}
547*4882a593Smuzhiyun #endif /* CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134 */
548*4882a593Smuzhiyun #ifdef CONFIG_DEEP_SLEEP
549*4882a593Smuzhiyun 	if (is_warm_boot())
550*4882a593Smuzhiyun 		/* exit self-refresh */
551*4882a593Smuzhiyun 		clrbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_FRC_SR);
552*4882a593Smuzhiyun #endif
553*4882a593Smuzhiyun }
554