| /OK3568_Linux_fs/external/rkwifibt/drivers/rtl8822cs/hal/phydm/rtl8822c/ |
| H A D | phydm_regconfig8822c.c | 35 if (addr == 0xffe) in odm_config_rf_reg_8822c() 39 else if (addr == 0xfe) in odm_config_rf_reg_8822c() 45 data, RFREG_MASK, rf_path, 0); in odm_config_rf_reg_8822c() 51 if (addr == 0xffe) { in odm_config_rf_reg_8822c() 57 } else if (addr == 0xfe) { in odm_config_rf_reg_8822c() 63 } else if (addr == 0xffff) { in odm_config_rf_reg_8822c() 76 u32 content = 0x1000; /* RF_Content: radioa_txt */ in odm_config_rf_radio_a_8822c() 77 u32 maskfor_phy_set = (u32)(content & 0xE000); in odm_config_rf_radio_a_8822c() 88 u32 content = 0x1001; /* RF_Content: radiob_txt */ in odm_config_rf_radio_b_8822c() 89 u32 maskfor_phy_set = (u32)(content & 0xE000); in odm_config_rf_radio_b_8822c() [all …]
|
| /OK3568_Linux_fs/u-boot/doc/device-tree-bindings/mailbox/ |
| H A D | nvidia,tegra186-hsp.txt | 43 reg = <0x0 0x03c00000 0x0 0xa0000>;
|
| /OK3568_Linux_fs/kernel/drivers/net/wireless/ath/ath9k/ |
| H A D | ar956x_initvals.h | 41 {0x00009800, 0xafe68e30}, 42 {0x00009804, 0xfd14e000}, 43 {0x00009808, 0x9c0a9f6b}, 44 {0x0000980c, 0x04900000}, 45 {0x00009814, 0x0280c00a}, 46 {0x00009818, 0x00000000}, 47 {0x0000981c, 0x00020028}, 48 {0x00009834, 0x6400a190}, 49 {0x00009838, 0x0108ecff}, 50 {0x0000983c, 0x14000600}, [all …]
|
| /OK3568_Linux_fs/kernel/arch/mips/lantiq/falcon/ |
| H A D | prom.c | 25 #define PART_MASK 0x0FFFF000 27 #define REV_MASK 0xF0000000 29 #define SREV_MASK 0x03C00000 31 #define TYPE_MASK 0x3C000000 34 #define BOOT_REG_BASE (KSEG1 | 0x1F200000) 35 #define BOOT_RVEC (BOOT_REG_BASE | 0x00) 36 #define BOOT_NVEC (BOOT_REG_BASE | 0x04) 37 #define BOOT_EVEC (BOOT_REG_BASE | 0x08) 61 sprintf(i->rev_type, "%c%d%d", (i->srev & 0x4) ? ('B') : ('A'), in ltq_soc_detect() 62 i->rev & 0x7, (i->srev & 0x3) + 1); in ltq_soc_detect() [all …]
|
| /OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/mailbox/ |
| H A D | nvidia,tegra186-hsp.txt | 50 - bits 23.. 0: 63 reg = <0x0 0x03c00000 0x0 0xa0000>;
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/amdkfd/ |
| H A D | kfd_topology.h | 32 #define HSA_CAP_HOT_PLUGGABLE 0x00000001 33 #define HSA_CAP_ATS_PRESENT 0x00000002 34 #define HSA_CAP_SHARED_WITH_GRAPHICS 0x00000004 35 #define HSA_CAP_QUEUE_SIZE_POW2 0x00000008 36 #define HSA_CAP_QUEUE_SIZE_32BIT 0x00000010 37 #define HSA_CAP_QUEUE_IDLE_EVENT 0x00000020 38 #define HSA_CAP_VA_LIMIT 0x00000040 39 #define HSA_CAP_WATCH_POINTS_SUPPORTED 0x00000080 40 #define HSA_CAP_WATCH_POINTS_TOTALBITS_MASK 0x00000f00 42 #define HSA_CAP_DOORBELL_TYPE_TOTALBITS_MASK 0x00003000 [all …]
|
| /OK3568_Linux_fs/kernel/arch/powerpc/boot/dts/ |
| H A D | mpc5121ads.dts | 21 nand@0 { 23 reg = <0x00000000 0x40000000>; /* 512MB + 512MB */ 28 ranges = <0x0 0x0 0xfc000000 0x04000000 29 0x2 0x0 0x82000000 0x00008000>; 31 flash@0,0 { 33 reg = <0 0x0 0x4000000>; 39 protected@0 { 41 reg = <0x00000000 0x00040000>; // first sector is protected 46 reg = <0x00040000 0x03c00000>; // 60M for filesystem 50 reg = <0x03c40000 0x00280000>; // 2.5M for kernel [all …]
|
| /OK3568_Linux_fs/kernel/arch/arm/mach-pxa/ |
| H A D | idp.h | 28 #define IDP_IDE_PHYS (PXA_CS5_PHYS + 0x03000000) 29 #define IDP_ETH_PHYS (PXA_CS5_PHYS + 0x03400000) 30 #define IDP_COREVOLT_PHYS (PXA_CS5_PHYS + 0x03800000) 31 #define IDP_CPLD_PHYS (PXA_CS5_PHYS + 0x03C00000) 38 #define IDP_COREVOLT_VIRT (0xf0000000) 44 #if (IDP_CPLD_VIRT + IDP_CPLD_SIZE) > 0xfc000000 59 #define _IDP_CPLD_REV (IDP_CPLD_PHYS + 0x00) 60 #define _IDP_CPLD_PERIPH_PWR (IDP_CPLD_PHYS + 0x04) 61 #define _IDP_CPLD_LED_CONTROL (IDP_CPLD_PHYS + 0x08) 62 #define _IDP_CPLD_KB_COL_HIGH (IDP_CPLD_PHYS + 0x0C) [all …]
|
| /OK3568_Linux_fs/kernel/arch/m68k/sun3x/ |
| H A D | dvma.c | 29 #define IOMMU_ADDR_MASK 0x03ffe000 30 #define IOMMU_CACHE_INHIBIT 0x00000040 31 #define IOMMU_FULL_BLOCK 0x00000020 32 #define IOMMU_MODIFIED 0x00000010 33 #define IOMMU_USED 0x00000008 34 #define IOMMU_WRITE_PROTECT 0x00000004 35 #define IOMMU_DT_MASK 0x00000003 36 #define IOMMU_DT_INVALID 0x00000000 37 #define IOMMU_DT_VALID 0x00000001 38 #define IOMMU_DT_BAD 0x00000002 [all …]
|
| /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/nvidia/ |
| H A D | tegra234.dtsi | 14 bus@0 { 19 ranges = <0x0 0x0 0x0 0x40000000>; 23 reg = <0x00100000 0xf000>, 24 <0x0010f000 0x1000>; 30 reg = <0x03100000 0x10000>; 41 reg = <0x03460000 0x20000>; 53 reg = <0x03810000 0x10000>; 60 reg = <0x03c00000 0xa0000>; 78 reg = <0x0c150000 0x90000>; 84 * Shared interrupt 0 is routed only to AON/SPE, so [all …]
|
| /OK3568_Linux_fs/kernel/arch/arm/mach-ep93xx/ |
| H A D | ts72xx.c | 71 #define TS72XX_NAND_CONTROL_ADDR_LINE 22 /* 0xN0400000 */ 72 #define TS72XX_NAND_BUSY_ADDR_LINE 23 /* 0xN0800000 */ 83 bits = __raw_readb(addr) & ~0x07; in ts72xx_nand_hwcontrol() 84 bits |= (ctrl & NAND_NCE) << 2; /* bit 0 -> bit 2 */ in ts72xx_nand_hwcontrol() 86 bits |= (ctrl & NAND_ALE) >> 2; /* bit 2 -> bit 0 */ in ts72xx_nand_hwcontrol() 101 return !!(__raw_readb(addr) & 0x20); in ts72xx_nand_device_ready() 110 .offset = 0, 129 .chip_offset = 0, 140 .start = 0, /* filled in later */ 141 .end = 0, /* filled in later */ [all …]
|
| /OK3568_Linux_fs/u-boot/include/ |
| H A D | fsl_qe.h | 21 #define QE_DATAONLY_BASE 0 38 #define QE_RISC_ALLOCATION_RISC1 0x1 /* RISC 1 */ 39 #define QE_RISC_ALLOCATION_RISC2 0x2 /* RISC 2 */ 40 #define QE_RISC_ALLOCATION_RISC3 0x4 /* RISC 3 */ 41 #define QE_RISC_ALLOCATION_RISC4 0x8 /* RISC 4 */ 51 #define QE_CR_FLG 0x00010000 52 #define QE_RESET 0x80000000 53 #define QE_INIT_TX_RX 0x00000000 54 #define QE_INIT_RX 0x00000001 55 #define QE_INIT_TX 0x00000002 [all …]
|
| /OK3568_Linux_fs/u-boot/arch/arm/dts/ |
| H A D | tegra186.dtsi | 19 <0x0 0x2200000 0x0 0x10000>, 20 <0x0 0x2210000 0x0 0x10000>; 36 reg = <0x0 0x02490000 0x0 0x10000>; 56 reg = <0x0 0x03100000 0x0 0x10000>; 63 reg = <0x0 0x3160000 0x0 0x100>; 66 #size-cells = <0>; 76 reg = <0x0 0x3180000 0x0 0x100>; 79 #size-cells = <0>; 89 reg = <0x0 0x3190000 0x0 0x100>; 92 #size-cells = <0>; [all …]
|
| /OK3568_Linux_fs/kernel/arch/arm/net/ |
| H A D | bpf_jit_32.h | 12 #define ARM_R0 0 29 #define ARM_COND_EQ 0x0 /* == */ 30 #define ARM_COND_NE 0x1 /* != */ 31 #define ARM_COND_CS 0x2 /* unsigned >= */ 33 #define ARM_COND_CC 0x3 /* unsigned < */ 35 #define ARM_COND_MI 0x4 /* < 0 */ 36 #define ARM_COND_PL 0x5 /* >= 0 */ 37 #define ARM_COND_VS 0x6 /* Signed Overflow */ 38 #define ARM_COND_VC 0x7 /* No Signed Overflow */ 39 #define ARM_COND_HI 0x8 /* unsigned > */ [all …]
|
| /OK3568_Linux_fs/kernel/drivers/cpufreq/ |
| H A D | speedstep-lib.c | 27 #define relaxed_check 0 40 [27, 25:22] (in MSR 0x2a) */ in pentium3_get_frequency() 42 { 30, 0x01 }, in pentium3_get_frequency() 43 { 35, 0x05 }, in pentium3_get_frequency() 44 { 40, 0x02 }, in pentium3_get_frequency() 45 { 45, 0x06 }, in pentium3_get_frequency() 46 { 50, 0x00 }, in pentium3_get_frequency() 47 { 55, 0x04 }, in pentium3_get_frequency() 48 { 60, 0x0b }, in pentium3_get_frequency() 49 { 65, 0x0f }, in pentium3_get_frequency() [all …]
|
| /OK3568_Linux_fs/kernel/arch/arm/boot/dts/ |
| H A D | ste-u300.dts | 25 reg = <0x48000000 0x03c00000>; 36 reg = <0xc0011000 0x1000>; 38 #clock-cells = <0>; 43 #clock-cells = <0>; 49 #clock-cells = <0>; 51 clock-type = <0>; /* Slow */ 52 clock-id = <0>; 56 #clock-cells = <0>; 58 clock-type = <0>; /* Slow */ 63 #clock-cells = <0>; [all …]
|
| /OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/display/ |
| H A D | allwinner,sun4i-a10-tcon.yaml | 19 const: 0 128 const: 0 130 port@0: 141 "^endpoint(@[0-9])$": 164 - port@0 390 reg = <0x01c0c000 0x1000>; 401 #clock-cells = <0>; 406 #size-cells = <0>; 408 port@0 { 410 #size-cells = <0>; [all …]
|
| /OK3568_Linux_fs/kernel/drivers/net/wireless/ath/ath10k/ |
| H A D | targaddrs.h | 25 #define QCA988X_HOST_INTEREST_ADDRESS 0x00400800 26 #define HOST_INTEREST_MAX_SIZE 0x200 39 u32 hi_app_host_interest; /* 0x00 */ 42 u32 hi_failure_state; /* 0x04 */ 45 u32 hi_dbglog_hdr; /* 0x08 */ 47 u32 hi_unused0c; /* 0x0c */ 53 u32 hi_option_flag; /* 0x10 */ 59 u32 hi_serial_enable; /* 0x14 */ 62 u32 hi_dset_list_head; /* 0x18 */ 65 u32 hi_app_start; /* 0x1c */ [all …]
|
| /OK3568_Linux_fs/kernel/drivers/video/fbdev/ |
| H A D | cg14.c | 57 #define CG14_MCR_INTENABLE_MASK 0x80 59 #define CG14_MCR_VIDENABLE_MASK 0x40 61 #define CG14_MCR_PIXMODE_MASK 0x30 63 #define CG14_MCR_TMR_MASK 0x0c 65 #define CG14_MCR_TMENABLE_MASK 0x02 66 #define CG14_MCR_RESET_SHIFT 0 67 #define CG14_MCR_RESET_MASK 0x01 69 #define CG14_REV_REVISION_MASK 0xf0 70 #define CG14_REV_IMPL_SHIFT 0 71 #define CG14_REV_IMPL_MASK 0x0f [all …]
|
| /OK3568_Linux_fs/kernel/arch/powerpc/kernel/ |
| H A D | kvm.c | 29 #define KVM_INST_LWZ 0x80000000 30 #define KVM_INST_STW 0x90000000 31 #define KVM_INST_LD 0xe8000000 32 #define KVM_INST_STD 0xf8000000 33 #define KVM_INST_NOP 0x60000000 34 #define KVM_INST_B 0x48000000 35 #define KVM_INST_B_MASK 0x03ffffff 36 #define KVM_INST_B_MAX 0x01ffffff 37 #define KVM_INST_LI 0x38000000 39 #define KVM_MASK_RT 0x03e00000 [all …]
|
| /OK3568_Linux_fs/kernel/drivers/net/wireless/rockchip_wlan/rtl8189fs/hal/phydm/ |
| H A D | phydm_dfs.c | 59 dm->seg1_dfs_flag = 0; in phydm_dfs_segment_distinguish() 69 dm->seg1_dfs_flag = 0; in phydm_dfs_segment_flag_reset() 78 odm_set_bb_reg(dm, R_0xa40, BIT(15), 0); in phydm_radar_detect_reset() 82 odm_set_bb_reg(dm, R_0xf58, BIT(29), 0); in phydm_radar_detect_reset() 87 odm_set_bb_reg(dm, R_0xa6c, BIT(0), 0); in phydm_radar_detect_reset() 88 odm_set_bb_reg(dm, R_0xa6c, BIT(0), 1); in phydm_radar_detect_reset() 91 odm_set_bb_reg(dm, R_0xa40, BIT(15), 0); in phydm_radar_detect_reset() 94 odm_set_bb_reg(dm, R_0x924, BIT(15), 0); in phydm_radar_detect_reset() 105 odm_set_bb_reg(dm, R_0xa40, BIT(15), 0); in phydm_radar_detect_disable() 108 odm_set_bb_reg(dm, R_0xa6c, BIT(0), 0); in phydm_radar_detect_disable() [all …]
|
| /OK3568_Linux_fs/kernel/drivers/net/wireless/rockchip_wlan/rtl8188eu/hal/phydm/ |
| H A D | phydm_dfs.c | 59 dm->seg1_dfs_flag = 0; in phydm_dfs_segment_distinguish() 69 dm->seg1_dfs_flag = 0; in phydm_dfs_segment_flag_reset() 78 odm_set_bb_reg(dm, R_0xa40, BIT(15), 0); in phydm_radar_detect_reset() 82 odm_set_bb_reg(dm, R_0xf58, BIT(29), 0); in phydm_radar_detect_reset() 87 odm_set_bb_reg(dm, R_0xa6c, BIT(0), 0); in phydm_radar_detect_reset() 88 odm_set_bb_reg(dm, R_0xa6c, BIT(0), 1); in phydm_radar_detect_reset() 91 odm_set_bb_reg(dm, R_0xa40, BIT(15), 0); in phydm_radar_detect_reset() 94 odm_set_bb_reg(dm, R_0x924, BIT(15), 0); in phydm_radar_detect_reset() 105 odm_set_bb_reg(dm, R_0xa40, BIT(15), 0); in phydm_radar_detect_disable() 108 odm_set_bb_reg(dm, R_0xa6c, BIT(0), 0); in phydm_radar_detect_disable() [all …]
|
| /OK3568_Linux_fs/kernel/drivers/net/wireless/rockchip_wlan/rtl8188fu/hal/phydm/ |
| H A D | phydm_dfs.c | 59 dm->seg1_dfs_flag = 0; in phydm_dfs_segment_distinguish() 69 dm->seg1_dfs_flag = 0; in phydm_dfs_segment_flag_reset() 78 odm_set_bb_reg(dm, R_0xa40, BIT(15), 0); in phydm_radar_detect_reset() 82 odm_set_bb_reg(dm, R_0xf58, BIT(29), 0); in phydm_radar_detect_reset() 87 odm_set_bb_reg(dm, R_0xa6c, BIT(0), 0); in phydm_radar_detect_reset() 88 odm_set_bb_reg(dm, R_0xa6c, BIT(0), 1); in phydm_radar_detect_reset() 91 odm_set_bb_reg(dm, R_0xa40, BIT(15), 0); in phydm_radar_detect_reset() 94 odm_set_bb_reg(dm, R_0x924, BIT(15), 0); in phydm_radar_detect_reset() 105 odm_set_bb_reg(dm, R_0xa40, BIT(15), 0); in phydm_radar_detect_disable() 108 odm_set_bb_reg(dm, R_0xa6c, BIT(0), 0); in phydm_radar_detect_disable() [all …]
|
| /OK3568_Linux_fs/kernel/drivers/net/wireless/rockchip_wlan/rtl8822bs/hal/phydm/ |
| H A D | phydm_dfs.c | 58 dm->seg1_dfs_flag = 0; in phydm_dfs_segment_distinguish() 68 dm->seg1_dfs_flag = 0; in phydm_dfs_segment_flag_reset() 77 odm_set_bb_reg(dm, R_0xa40, BIT(15), 0); in phydm_radar_detect_reset() 81 odm_set_bb_reg(dm, R_0xf58, BIT(29), 0); in phydm_radar_detect_reset() 86 odm_set_bb_reg(dm, R_0xa6c, BIT(0), 0); in phydm_radar_detect_reset() 87 odm_set_bb_reg(dm, R_0xa6c, BIT(0), 1); in phydm_radar_detect_reset() 90 odm_set_bb_reg(dm, R_0xa40, BIT(15), 0); in phydm_radar_detect_reset() 93 odm_set_bb_reg(dm, R_0x924, BIT(15), 0); in phydm_radar_detect_reset() 104 odm_set_bb_reg(dm, R_0xa40, BIT(15), 0); in phydm_radar_detect_disable() 107 odm_set_bb_reg(dm, R_0xa6c, BIT(0), 0); in phydm_radar_detect_disable() [all …]
|
| /OK3568_Linux_fs/kernel/include/soc/fsl/qe/ |
| H A D | qe.h | 32 #define MEM_PART_SYSTEM 0 38 QE_CLK_NONE = 0, 136 return 0; in cpm_muram_dma() 228 return 0; in qe_alive_during_sleep() 287 u8 split; /* 0 = shared I-RAM, 1 = split I-RAM */ 300 __be32 traps[16]; /* Trap addresses, 0 == ignore */ 344 #define BD_STATUS_MASK 0xffff0000 345 #define BD_LENGTH_MASK 0x0000ffff 353 #define QE_RISC_ALLOCATION_RISC1 0x1 /* RISC 1 */ 354 #define QE_RISC_ALLOCATION_RISC2 0x2 /* RISC 2 */ [all …]
|