1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Just-In-Time compiler for BPF filters on 32bit ARM 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (c) 2011 Mircea Gherzan <mgherzan@gmail.com> 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #ifndef PFILTER_OPCODES_ARM_H 9*4882a593Smuzhiyun #define PFILTER_OPCODES_ARM_H 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun /* ARM 32bit Registers */ 12*4882a593Smuzhiyun #define ARM_R0 0 13*4882a593Smuzhiyun #define ARM_R1 1 14*4882a593Smuzhiyun #define ARM_R2 2 15*4882a593Smuzhiyun #define ARM_R3 3 16*4882a593Smuzhiyun #define ARM_R4 4 17*4882a593Smuzhiyun #define ARM_R5 5 18*4882a593Smuzhiyun #define ARM_R6 6 19*4882a593Smuzhiyun #define ARM_R7 7 20*4882a593Smuzhiyun #define ARM_R8 8 21*4882a593Smuzhiyun #define ARM_R9 9 22*4882a593Smuzhiyun #define ARM_R10 10 23*4882a593Smuzhiyun #define ARM_FP 11 /* Frame Pointer */ 24*4882a593Smuzhiyun #define ARM_IP 12 /* Intra-procedure scratch register */ 25*4882a593Smuzhiyun #define ARM_SP 13 /* Stack pointer: as load/store base reg */ 26*4882a593Smuzhiyun #define ARM_LR 14 /* Link Register */ 27*4882a593Smuzhiyun #define ARM_PC 15 /* Program counter */ 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #define ARM_COND_EQ 0x0 /* == */ 30*4882a593Smuzhiyun #define ARM_COND_NE 0x1 /* != */ 31*4882a593Smuzhiyun #define ARM_COND_CS 0x2 /* unsigned >= */ 32*4882a593Smuzhiyun #define ARM_COND_HS ARM_COND_CS 33*4882a593Smuzhiyun #define ARM_COND_CC 0x3 /* unsigned < */ 34*4882a593Smuzhiyun #define ARM_COND_LO ARM_COND_CC 35*4882a593Smuzhiyun #define ARM_COND_MI 0x4 /* < 0 */ 36*4882a593Smuzhiyun #define ARM_COND_PL 0x5 /* >= 0 */ 37*4882a593Smuzhiyun #define ARM_COND_VS 0x6 /* Signed Overflow */ 38*4882a593Smuzhiyun #define ARM_COND_VC 0x7 /* No Signed Overflow */ 39*4882a593Smuzhiyun #define ARM_COND_HI 0x8 /* unsigned > */ 40*4882a593Smuzhiyun #define ARM_COND_LS 0x9 /* unsigned <= */ 41*4882a593Smuzhiyun #define ARM_COND_GE 0xa /* Signed >= */ 42*4882a593Smuzhiyun #define ARM_COND_LT 0xb /* Signed < */ 43*4882a593Smuzhiyun #define ARM_COND_GT 0xc /* Signed > */ 44*4882a593Smuzhiyun #define ARM_COND_LE 0xd /* Signed <= */ 45*4882a593Smuzhiyun #define ARM_COND_AL 0xe /* None */ 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun /* register shift types */ 48*4882a593Smuzhiyun #define SRTYPE_LSL 0 49*4882a593Smuzhiyun #define SRTYPE_LSR 1 50*4882a593Smuzhiyun #define SRTYPE_ASR 2 51*4882a593Smuzhiyun #define SRTYPE_ROR 3 52*4882a593Smuzhiyun #define SRTYPE_ASL (SRTYPE_LSL) 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun #define ARM_INST_ADD_R 0x00800000 55*4882a593Smuzhiyun #define ARM_INST_ADDS_R 0x00900000 56*4882a593Smuzhiyun #define ARM_INST_ADC_R 0x00a00000 57*4882a593Smuzhiyun #define ARM_INST_ADC_I 0x02a00000 58*4882a593Smuzhiyun #define ARM_INST_ADD_I 0x02800000 59*4882a593Smuzhiyun #define ARM_INST_ADDS_I 0x02900000 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun #define ARM_INST_AND_R 0x00000000 62*4882a593Smuzhiyun #define ARM_INST_ANDS_R 0x00100000 63*4882a593Smuzhiyun #define ARM_INST_AND_I 0x02000000 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun #define ARM_INST_BIC_R 0x01c00000 66*4882a593Smuzhiyun #define ARM_INST_BIC_I 0x03c00000 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun #define ARM_INST_B 0x0a000000 69*4882a593Smuzhiyun #define ARM_INST_BX 0x012FFF10 70*4882a593Smuzhiyun #define ARM_INST_BLX_R 0x012fff30 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun #define ARM_INST_CMP_R 0x01500000 73*4882a593Smuzhiyun #define ARM_INST_CMP_I 0x03500000 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun #define ARM_INST_EOR_R 0x00200000 76*4882a593Smuzhiyun #define ARM_INST_EOR_I 0x02200000 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun #define ARM_INST_LDST__U 0x00800000 79*4882a593Smuzhiyun #define ARM_INST_LDST__IMM12 0x00000fff 80*4882a593Smuzhiyun #define ARM_INST_LDRB_I 0x05500000 81*4882a593Smuzhiyun #define ARM_INST_LDRB_R 0x07d00000 82*4882a593Smuzhiyun #define ARM_INST_LDRD_I 0x014000d0 83*4882a593Smuzhiyun #define ARM_INST_LDRH_I 0x015000b0 84*4882a593Smuzhiyun #define ARM_INST_LDRH_R 0x019000b0 85*4882a593Smuzhiyun #define ARM_INST_LDR_I 0x05100000 86*4882a593Smuzhiyun #define ARM_INST_LDR_R 0x07900000 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define ARM_INST_LDM 0x08900000 89*4882a593Smuzhiyun #define ARM_INST_LDM_IA 0x08b00000 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun #define ARM_INST_LSL_I 0x01a00000 92*4882a593Smuzhiyun #define ARM_INST_LSL_R 0x01a00010 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun #define ARM_INST_LSR_I 0x01a00020 95*4882a593Smuzhiyun #define ARM_INST_LSR_R 0x01a00030 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun #define ARM_INST_ASR_I 0x01a00040 98*4882a593Smuzhiyun #define ARM_INST_ASR_R 0x01a00050 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun #define ARM_INST_MOV_R 0x01a00000 101*4882a593Smuzhiyun #define ARM_INST_MOVS_R 0x01b00000 102*4882a593Smuzhiyun #define ARM_INST_MOV_I 0x03a00000 103*4882a593Smuzhiyun #define ARM_INST_MOVW 0x03000000 104*4882a593Smuzhiyun #define ARM_INST_MOVT 0x03400000 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun #define ARM_INST_MUL 0x00000090 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun #define ARM_INST_POP 0x08bd0000 109*4882a593Smuzhiyun #define ARM_INST_PUSH 0x092d0000 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun #define ARM_INST_ORR_R 0x01800000 112*4882a593Smuzhiyun #define ARM_INST_ORRS_R 0x01900000 113*4882a593Smuzhiyun #define ARM_INST_ORR_I 0x03800000 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun #define ARM_INST_REV 0x06bf0f30 116*4882a593Smuzhiyun #define ARM_INST_REV16 0x06bf0fb0 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun #define ARM_INST_RSB_I 0x02600000 119*4882a593Smuzhiyun #define ARM_INST_RSBS_I 0x02700000 120*4882a593Smuzhiyun #define ARM_INST_RSC_I 0x02e00000 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun #define ARM_INST_SUB_R 0x00400000 123*4882a593Smuzhiyun #define ARM_INST_SUBS_R 0x00500000 124*4882a593Smuzhiyun #define ARM_INST_RSB_R 0x00600000 125*4882a593Smuzhiyun #define ARM_INST_SUB_I 0x02400000 126*4882a593Smuzhiyun #define ARM_INST_SUBS_I 0x02500000 127*4882a593Smuzhiyun #define ARM_INST_SBC_I 0x02c00000 128*4882a593Smuzhiyun #define ARM_INST_SBC_R 0x00c00000 129*4882a593Smuzhiyun #define ARM_INST_SBCS_R 0x00d00000 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun #define ARM_INST_STR_I 0x05000000 132*4882a593Smuzhiyun #define ARM_INST_STRB_I 0x05400000 133*4882a593Smuzhiyun #define ARM_INST_STRD_I 0x014000f0 134*4882a593Smuzhiyun #define ARM_INST_STRH_I 0x014000b0 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun #define ARM_INST_TST_R 0x01100000 137*4882a593Smuzhiyun #define ARM_INST_TST_I 0x03100000 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun #define ARM_INST_UDIV 0x0730f010 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun #define ARM_INST_UMULL 0x00800090 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun #define ARM_INST_MLS 0x00600090 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun #define ARM_INST_UXTH 0x06ff0070 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun /* 148*4882a593Smuzhiyun * Use a suitable undefined instruction to use for ARM/Thumb2 faulting. 149*4882a593Smuzhiyun * We need to be careful not to conflict with those used by other modules 150*4882a593Smuzhiyun * (BUG, kprobes, etc) and the register_undef_hook() system. 151*4882a593Smuzhiyun * 152*4882a593Smuzhiyun * The ARM architecture reference manual guarantees that the following 153*4882a593Smuzhiyun * instruction space will produce an undefined instruction exception on 154*4882a593Smuzhiyun * all CPUs: 155*4882a593Smuzhiyun * 156*4882a593Smuzhiyun * ARM: xxxx 0111 1111 xxxx xxxx xxxx 1111 xxxx ARMv7-AR, section A5.4 157*4882a593Smuzhiyun * Thumb: 1101 1110 xxxx xxxx ARMv7-M, section A5.2.6 158*4882a593Smuzhiyun */ 159*4882a593Smuzhiyun #define ARM_INST_UDF 0xe7fddef1 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun /* register */ 162*4882a593Smuzhiyun #define _AL3_R(op, rd, rn, rm) ((op ## _R) | (rd) << 12 | (rn) << 16 | (rm)) 163*4882a593Smuzhiyun /* immediate */ 164*4882a593Smuzhiyun #define _AL3_I(op, rd, rn, imm) ((op ## _I) | (rd) << 12 | (rn) << 16 | (imm)) 165*4882a593Smuzhiyun /* register with register-shift */ 166*4882a593Smuzhiyun #define _AL3_SR(inst) (inst | (1 << 4)) 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun #define ARM_ADD_R(rd, rn, rm) _AL3_R(ARM_INST_ADD, rd, rn, rm) 169*4882a593Smuzhiyun #define ARM_ADDS_R(rd, rn, rm) _AL3_R(ARM_INST_ADDS, rd, rn, rm) 170*4882a593Smuzhiyun #define ARM_ADD_I(rd, rn, imm) _AL3_I(ARM_INST_ADD, rd, rn, imm) 171*4882a593Smuzhiyun #define ARM_ADDS_I(rd, rn, imm) _AL3_I(ARM_INST_ADDS, rd, rn, imm) 172*4882a593Smuzhiyun #define ARM_ADC_R(rd, rn, rm) _AL3_R(ARM_INST_ADC, rd, rn, rm) 173*4882a593Smuzhiyun #define ARM_ADC_I(rd, rn, imm) _AL3_I(ARM_INST_ADC, rd, rn, imm) 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun #define ARM_AND_R(rd, rn, rm) _AL3_R(ARM_INST_AND, rd, rn, rm) 176*4882a593Smuzhiyun #define ARM_ANDS_R(rd, rn, rm) _AL3_R(ARM_INST_ANDS, rd, rn, rm) 177*4882a593Smuzhiyun #define ARM_AND_I(rd, rn, imm) _AL3_I(ARM_INST_AND, rd, rn, imm) 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun #define ARM_BIC_R(rd, rn, rm) _AL3_R(ARM_INST_BIC, rd, rn, rm) 180*4882a593Smuzhiyun #define ARM_BIC_I(rd, rn, imm) _AL3_I(ARM_INST_BIC, rd, rn, imm) 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun #define ARM_B(imm24) (ARM_INST_B | ((imm24) & 0xffffff)) 183*4882a593Smuzhiyun #define ARM_BX(rm) (ARM_INST_BX | (rm)) 184*4882a593Smuzhiyun #define ARM_BLX_R(rm) (ARM_INST_BLX_R | (rm)) 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun #define ARM_CMP_R(rn, rm) _AL3_R(ARM_INST_CMP, 0, rn, rm) 187*4882a593Smuzhiyun #define ARM_CMP_I(rn, imm) _AL3_I(ARM_INST_CMP, 0, rn, imm) 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun #define ARM_EOR_R(rd, rn, rm) _AL3_R(ARM_INST_EOR, rd, rn, rm) 190*4882a593Smuzhiyun #define ARM_EOR_I(rd, rn, imm) _AL3_I(ARM_INST_EOR, rd, rn, imm) 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun #define ARM_LDR_R(rt, rn, rm) (ARM_INST_LDR_R | ARM_INST_LDST__U \ 193*4882a593Smuzhiyun | (rt) << 12 | (rn) << 16 \ 194*4882a593Smuzhiyun | (rm)) 195*4882a593Smuzhiyun #define ARM_LDR_R_SI(rt, rn, rm, type, imm) \ 196*4882a593Smuzhiyun (ARM_INST_LDR_R | ARM_INST_LDST__U \ 197*4882a593Smuzhiyun | (rt) << 12 | (rn) << 16 \ 198*4882a593Smuzhiyun | (imm) << 7 | (type) << 5 | (rm)) 199*4882a593Smuzhiyun #define ARM_LDRB_R(rt, rn, rm) (ARM_INST_LDRB_R | ARM_INST_LDST__U \ 200*4882a593Smuzhiyun | (rt) << 12 | (rn) << 16 \ 201*4882a593Smuzhiyun | (rm)) 202*4882a593Smuzhiyun #define ARM_LDRH_R(rt, rn, rm) (ARM_INST_LDRH_R | ARM_INST_LDST__U \ 203*4882a593Smuzhiyun | (rt) << 12 | (rn) << 16 \ 204*4882a593Smuzhiyun | (rm)) 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun #define ARM_LDM(rn, regs) (ARM_INST_LDM | (rn) << 16 | (regs)) 207*4882a593Smuzhiyun #define ARM_LDM_IA(rn, regs) (ARM_INST_LDM_IA | (rn) << 16 | (regs)) 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun #define ARM_LSL_R(rd, rn, rm) (_AL3_R(ARM_INST_LSL, rd, 0, rn) | (rm) << 8) 210*4882a593Smuzhiyun #define ARM_LSL_I(rd, rn, imm) (_AL3_I(ARM_INST_LSL, rd, 0, rn) | (imm) << 7) 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun #define ARM_LSR_R(rd, rn, rm) (_AL3_R(ARM_INST_LSR, rd, 0, rn) | (rm) << 8) 213*4882a593Smuzhiyun #define ARM_LSR_I(rd, rn, imm) (_AL3_I(ARM_INST_LSR, rd, 0, rn) | (imm) << 7) 214*4882a593Smuzhiyun #define ARM_ASR_R(rd, rn, rm) (_AL3_R(ARM_INST_ASR, rd, 0, rn) | (rm) << 8) 215*4882a593Smuzhiyun #define ARM_ASR_I(rd, rn, imm) (_AL3_I(ARM_INST_ASR, rd, 0, rn) | (imm) << 7) 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun #define ARM_MOV_R(rd, rm) _AL3_R(ARM_INST_MOV, rd, 0, rm) 218*4882a593Smuzhiyun #define ARM_MOVS_R(rd, rm) _AL3_R(ARM_INST_MOVS, rd, 0, rm) 219*4882a593Smuzhiyun #define ARM_MOV_I(rd, imm) _AL3_I(ARM_INST_MOV, rd, 0, imm) 220*4882a593Smuzhiyun #define ARM_MOV_SR(rd, rm, type, rs) \ 221*4882a593Smuzhiyun (_AL3_SR(ARM_MOV_R(rd, rm)) | (type) << 5 | (rs) << 8) 222*4882a593Smuzhiyun #define ARM_MOV_SI(rd, rm, type, imm6) \ 223*4882a593Smuzhiyun (ARM_MOV_R(rd, rm) | (type) << 5 | (imm6) << 7) 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun #define ARM_MOVW(rd, imm) \ 226*4882a593Smuzhiyun (ARM_INST_MOVW | ((imm) >> 12) << 16 | (rd) << 12 | ((imm) & 0x0fff)) 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun #define ARM_MOVT(rd, imm) \ 229*4882a593Smuzhiyun (ARM_INST_MOVT | ((imm) >> 12) << 16 | (rd) << 12 | ((imm) & 0x0fff)) 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun #define ARM_MUL(rd, rm, rn) (ARM_INST_MUL | (rd) << 16 | (rm) << 8 | (rn)) 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun #define ARM_POP(regs) (ARM_INST_POP | (regs)) 234*4882a593Smuzhiyun #define ARM_PUSH(regs) (ARM_INST_PUSH | (regs)) 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun #define ARM_ORR_R(rd, rn, rm) _AL3_R(ARM_INST_ORR, rd, rn, rm) 237*4882a593Smuzhiyun #define ARM_ORR_I(rd, rn, imm) _AL3_I(ARM_INST_ORR, rd, rn, imm) 238*4882a593Smuzhiyun #define ARM_ORR_SR(rd, rn, rm, type, rs) \ 239*4882a593Smuzhiyun (_AL3_SR(ARM_ORR_R(rd, rn, rm)) | (type) << 5 | (rs) << 8) 240*4882a593Smuzhiyun #define ARM_ORRS_R(rd, rn, rm) _AL3_R(ARM_INST_ORRS, rd, rn, rm) 241*4882a593Smuzhiyun #define ARM_ORRS_SR(rd, rn, rm, type, rs) \ 242*4882a593Smuzhiyun (_AL3_SR(ARM_ORRS_R(rd, rn, rm)) | (type) << 5 | (rs) << 8) 243*4882a593Smuzhiyun #define ARM_ORR_SI(rd, rn, rm, type, imm6) \ 244*4882a593Smuzhiyun (ARM_ORR_R(rd, rn, rm) | (type) << 5 | (imm6) << 7) 245*4882a593Smuzhiyun #define ARM_ORRS_SI(rd, rn, rm, type, imm6) \ 246*4882a593Smuzhiyun (ARM_ORRS_R(rd, rn, rm) | (type) << 5 | (imm6) << 7) 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun #define ARM_REV(rd, rm) (ARM_INST_REV | (rd) << 12 | (rm)) 249*4882a593Smuzhiyun #define ARM_REV16(rd, rm) (ARM_INST_REV16 | (rd) << 12 | (rm)) 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun #define ARM_RSB_I(rd, rn, imm) _AL3_I(ARM_INST_RSB, rd, rn, imm) 252*4882a593Smuzhiyun #define ARM_RSBS_I(rd, rn, imm) _AL3_I(ARM_INST_RSBS, rd, rn, imm) 253*4882a593Smuzhiyun #define ARM_RSC_I(rd, rn, imm) _AL3_I(ARM_INST_RSC, rd, rn, imm) 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun #define ARM_SUB_R(rd, rn, rm) _AL3_R(ARM_INST_SUB, rd, rn, rm) 256*4882a593Smuzhiyun #define ARM_SUBS_R(rd, rn, rm) _AL3_R(ARM_INST_SUBS, rd, rn, rm) 257*4882a593Smuzhiyun #define ARM_RSB_R(rd, rn, rm) _AL3_R(ARM_INST_RSB, rd, rn, rm) 258*4882a593Smuzhiyun #define ARM_SBC_R(rd, rn, rm) _AL3_R(ARM_INST_SBC, rd, rn, rm) 259*4882a593Smuzhiyun #define ARM_SBCS_R(rd, rn, rm) _AL3_R(ARM_INST_SBCS, rd, rn, rm) 260*4882a593Smuzhiyun #define ARM_SUB_I(rd, rn, imm) _AL3_I(ARM_INST_SUB, rd, rn, imm) 261*4882a593Smuzhiyun #define ARM_SUBS_I(rd, rn, imm) _AL3_I(ARM_INST_SUBS, rd, rn, imm) 262*4882a593Smuzhiyun #define ARM_SBC_I(rd, rn, imm) _AL3_I(ARM_INST_SBC, rd, rn, imm) 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun #define ARM_TST_R(rn, rm) _AL3_R(ARM_INST_TST, 0, rn, rm) 265*4882a593Smuzhiyun #define ARM_TST_I(rn, imm) _AL3_I(ARM_INST_TST, 0, rn, imm) 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun #define ARM_UDIV(rd, rn, rm) (ARM_INST_UDIV | (rd) << 16 | (rn) | (rm) << 8) 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun #define ARM_UMULL(rd_lo, rd_hi, rn, rm) (ARM_INST_UMULL | (rd_hi) << 16 \ 270*4882a593Smuzhiyun | (rd_lo) << 12 | (rm) << 8 | rn) 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun #define ARM_MLS(rd, rn, rm, ra) (ARM_INST_MLS | (rd) << 16 | (rn) | (rm) << 8 \ 273*4882a593Smuzhiyun | (ra) << 12) 274*4882a593Smuzhiyun #define ARM_UXTH(rd, rm) (ARM_INST_UXTH | (rd) << 12 | (rm)) 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun #endif /* PFILTER_OPCODES_ARM_H */ 277