xref: /OK3568_Linux_fs/kernel/arch/arm/mach-pxa/idp.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  arch/arm/mach-pxa/include/mach/idp.h
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2001 Cliff Brake, Accelent Systems Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * 2001-09-13: Cliff Brake <cbrake@accelent.com>
8*4882a593Smuzhiyun  *             Initial code
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * 2005-02-15: Cliff Brake <cliff.brake@gmail.com>
11*4882a593Smuzhiyun  *             <http://www.vibren.com> <http://bec-systems.com>
12*4882a593Smuzhiyun  *             Changes for 2.6 kernel.
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /*
17*4882a593Smuzhiyun  * Note: this file must be safe to include in assembly files
18*4882a593Smuzhiyun  *
19*4882a593Smuzhiyun  * Support for the Vibren PXA255 IDP requires rev04 or later
20*4882a593Smuzhiyun  * IDP hardware.
21*4882a593Smuzhiyun  */
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <mach/irqs.h> /* PXA_GPIO_TO_IRQ */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define IDP_FLASH_PHYS		(PXA_CS0_PHYS)
26*4882a593Smuzhiyun #define IDP_ALT_FLASH_PHYS	(PXA_CS1_PHYS)
27*4882a593Smuzhiyun #define IDP_MEDIAQ_PHYS		(PXA_CS3_PHYS)
28*4882a593Smuzhiyun #define IDP_IDE_PHYS		(PXA_CS5_PHYS + 0x03000000)
29*4882a593Smuzhiyun #define IDP_ETH_PHYS		(PXA_CS5_PHYS + 0x03400000)
30*4882a593Smuzhiyun #define IDP_COREVOLT_PHYS	(PXA_CS5_PHYS + 0x03800000)
31*4882a593Smuzhiyun #define IDP_CPLD_PHYS		(PXA_CS5_PHYS + 0x03C00000)
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /*
35*4882a593Smuzhiyun  * virtual memory map
36*4882a593Smuzhiyun  */
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define IDP_COREVOLT_VIRT	(0xf0000000)
39*4882a593Smuzhiyun #define IDP_COREVOLT_SIZE	(1*1024*1024)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define IDP_CPLD_VIRT		(IDP_COREVOLT_VIRT + IDP_COREVOLT_SIZE)
42*4882a593Smuzhiyun #define IDP_CPLD_SIZE		(1*1024*1024)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #if (IDP_CPLD_VIRT + IDP_CPLD_SIZE) > 0xfc000000
45*4882a593Smuzhiyun #error Your custom IO space is getting a bit large !!
46*4882a593Smuzhiyun #endif
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define CPLD_P2V(x)		((x) - IDP_CPLD_PHYS + IDP_CPLD_VIRT)
49*4882a593Smuzhiyun #define CPLD_V2P(x)		((x) - IDP_CPLD_VIRT + IDP_CPLD_PHYS)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #ifndef __ASSEMBLY__
52*4882a593Smuzhiyun #  define __CPLD_REG(x)		(*((volatile unsigned long *)CPLD_P2V(x)))
53*4882a593Smuzhiyun #else
54*4882a593Smuzhiyun #  define __CPLD_REG(x)		CPLD_P2V(x)
55*4882a593Smuzhiyun #endif
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* board level registers in the CPLD: (offsets from CPLD_VIRT) */
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define _IDP_CPLD_REV			(IDP_CPLD_PHYS + 0x00)
60*4882a593Smuzhiyun #define _IDP_CPLD_PERIPH_PWR		(IDP_CPLD_PHYS + 0x04)
61*4882a593Smuzhiyun #define _IDP_CPLD_LED_CONTROL		(IDP_CPLD_PHYS + 0x08)
62*4882a593Smuzhiyun #define _IDP_CPLD_KB_COL_HIGH		(IDP_CPLD_PHYS + 0x0C)
63*4882a593Smuzhiyun #define _IDP_CPLD_KB_COL_LOW		(IDP_CPLD_PHYS + 0x10)
64*4882a593Smuzhiyun #define _IDP_CPLD_PCCARD_EN		(IDP_CPLD_PHYS + 0x14)
65*4882a593Smuzhiyun #define _IDP_CPLD_GPIOH_DIR		(IDP_CPLD_PHYS + 0x18)
66*4882a593Smuzhiyun #define _IDP_CPLD_GPIOH_VALUE		(IDP_CPLD_PHYS + 0x1C)
67*4882a593Smuzhiyun #define _IDP_CPLD_GPIOL_DIR		(IDP_CPLD_PHYS + 0x20)
68*4882a593Smuzhiyun #define _IDP_CPLD_GPIOL_VALUE		(IDP_CPLD_PHYS + 0x24)
69*4882a593Smuzhiyun #define _IDP_CPLD_PCCARD_PWR		(IDP_CPLD_PHYS + 0x28)
70*4882a593Smuzhiyun #define _IDP_CPLD_MISC_CTRL		(IDP_CPLD_PHYS + 0x2C)
71*4882a593Smuzhiyun #define _IDP_CPLD_LCD			(IDP_CPLD_PHYS + 0x30)
72*4882a593Smuzhiyun #define _IDP_CPLD_FLASH_WE		(IDP_CPLD_PHYS + 0x34)
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define _IDP_CPLD_KB_ROW		(IDP_CPLD_PHYS + 0x50)
75*4882a593Smuzhiyun #define _IDP_CPLD_PCCARD0_STATUS	(IDP_CPLD_PHYS + 0x54)
76*4882a593Smuzhiyun #define _IDP_CPLD_PCCARD1_STATUS	(IDP_CPLD_PHYS + 0x58)
77*4882a593Smuzhiyun #define _IDP_CPLD_MISC_STATUS		(IDP_CPLD_PHYS + 0x5C)
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* FPGA register virtual addresses */
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define IDP_CPLD_REV			__CPLD_REG(_IDP_CPLD_REV)
82*4882a593Smuzhiyun #define IDP_CPLD_PERIPH_PWR		__CPLD_REG(_IDP_CPLD_PERIPH_PWR)
83*4882a593Smuzhiyun #define IDP_CPLD_LED_CONTROL		__CPLD_REG(_IDP_CPLD_LED_CONTROL)
84*4882a593Smuzhiyun #define IDP_CPLD_KB_COL_HIGH		__CPLD_REG(_IDP_CPLD_KB_COL_HIGH)
85*4882a593Smuzhiyun #define IDP_CPLD_KB_COL_LOW		__CPLD_REG(_IDP_CPLD_KB_COL_LOW)
86*4882a593Smuzhiyun #define IDP_CPLD_PCCARD_EN		__CPLD_REG(_IDP_CPLD_PCCARD_EN)
87*4882a593Smuzhiyun #define IDP_CPLD_GPIOH_DIR		__CPLD_REG(_IDP_CPLD_GPIOH_DIR)
88*4882a593Smuzhiyun #define IDP_CPLD_GPIOH_VALUE		__CPLD_REG(_IDP_CPLD_GPIOH_VALUE)
89*4882a593Smuzhiyun #define IDP_CPLD_GPIOL_DIR		__CPLD_REG(_IDP_CPLD_GPIOL_DIR)
90*4882a593Smuzhiyun #define IDP_CPLD_GPIOL_VALUE		__CPLD_REG(_IDP_CPLD_GPIOL_VALUE)
91*4882a593Smuzhiyun #define IDP_CPLD_PCCARD_PWR		__CPLD_REG(_IDP_CPLD_PCCARD_PWR)
92*4882a593Smuzhiyun #define IDP_CPLD_MISC_CTRL		__CPLD_REG(_IDP_CPLD_MISC_CTRL)
93*4882a593Smuzhiyun #define IDP_CPLD_LCD			__CPLD_REG(_IDP_CPLD_LCD)
94*4882a593Smuzhiyun #define IDP_CPLD_FLASH_WE		__CPLD_REG(_IDP_CPLD_FLASH_WE)
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define IDP_CPLD_KB_ROW		        __CPLD_REG(_IDP_CPLD_KB_ROW)
97*4882a593Smuzhiyun #define IDP_CPLD_PCCARD0_STATUS	        __CPLD_REG(_IDP_CPLD_PCCARD0_STATUS)
98*4882a593Smuzhiyun #define IDP_CPLD_PCCARD1_STATUS	        __CPLD_REG(_IDP_CPLD_PCCARD1_STATUS)
99*4882a593Smuzhiyun #define IDP_CPLD_MISC_STATUS		__CPLD_REG(_IDP_CPLD_MISC_STATUS)
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /*
103*4882a593Smuzhiyun  * Bit masks for various registers
104*4882a593Smuzhiyun  */
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun // IDP_CPLD_PCCARD_PWR
107*4882a593Smuzhiyun #define PCC0_PWR0	(1 << 0)
108*4882a593Smuzhiyun #define PCC0_PWR1	(1 << 1)
109*4882a593Smuzhiyun #define PCC0_PWR2	(1 << 2)
110*4882a593Smuzhiyun #define PCC0_PWR3	(1 << 3)
111*4882a593Smuzhiyun #define PCC1_PWR0	(1 << 4)
112*4882a593Smuzhiyun #define PCC1_PWR1	(1 << 5)
113*4882a593Smuzhiyun #define PCC1_PWR2	(1 << 6)
114*4882a593Smuzhiyun #define PCC1_PWR3	(1 << 7)
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun // IDP_CPLD_PCCARD_EN
117*4882a593Smuzhiyun #define PCC0_RESET	(1 << 6)
118*4882a593Smuzhiyun #define PCC1_RESET	(1 << 7)
119*4882a593Smuzhiyun #define PCC0_ENABLE	(1 << 0)
120*4882a593Smuzhiyun #define PCC1_ENABLE	(1 << 1)
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun // IDP_CPLD_PCCARDx_STATUS
123*4882a593Smuzhiyun #define _PCC_WRPROT	(1 << 7) // 7-4 read as low true
124*4882a593Smuzhiyun #define _PCC_RESET	(1 << 6)
125*4882a593Smuzhiyun #define _PCC_IRQ	(1 << 5)
126*4882a593Smuzhiyun #define _PCC_INPACK	(1 << 4)
127*4882a593Smuzhiyun #define PCC_BVD2	(1 << 3)
128*4882a593Smuzhiyun #define PCC_BVD1	(1 << 2)
129*4882a593Smuzhiyun #define PCC_VS2		(1 << 1)
130*4882a593Smuzhiyun #define PCC_VS1		(1 << 0)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* A listing of interrupts used by external hardware devices */
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define TOUCH_PANEL_IRQ			PXA_GPIO_TO_IRQ(5)
135*4882a593Smuzhiyun #define IDE_IRQ				PXA_GPIO_TO_IRQ(21)
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define TOUCH_PANEL_IRQ_EDGE		IRQ_TYPE_EDGE_FALLING
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define ETHERNET_IRQ			PXA_GPIO_TO_IRQ(4)
140*4882a593Smuzhiyun #define ETHERNET_IRQ_EDGE		IRQ_TYPE_EDGE_RISING
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define IDE_IRQ_EDGE			IRQ_TYPE_EDGE_RISING
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define PCMCIA_S0_CD_VALID		PXA_GPIO_TO_IRQ(7)
145*4882a593Smuzhiyun #define PCMCIA_S0_CD_VALID_EDGE		IRQ_TYPE_EDGE_BOTH
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define PCMCIA_S1_CD_VALID		PXA_GPIO_TO_IRQ(8)
148*4882a593Smuzhiyun #define PCMCIA_S1_CD_VALID_EDGE		IRQ_TYPE_EDGE_BOTH
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #define PCMCIA_S0_RDYINT		PXA_GPIO_TO_IRQ(19)
151*4882a593Smuzhiyun #define PCMCIA_S1_RDYINT		PXA_GPIO_TO_IRQ(22)
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun /*
155*4882a593Smuzhiyun  * Macros for LED Driver
156*4882a593Smuzhiyun  */
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /* leds 0 = ON */
159*4882a593Smuzhiyun #define IDP_HB_LED	(1<<5)
160*4882a593Smuzhiyun #define IDP_BUSY_LED	(1<<6)
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define IDP_LEDS_MASK	(IDP_HB_LED | IDP_BUSY_LED)
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun /*
165*4882a593Smuzhiyun  * macros for MTD driver
166*4882a593Smuzhiyun  */
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #define FLASH_WRITE_PROTECT_DISABLE()	((IDP_CPLD_FLASH_WE) &= ~(0x1))
169*4882a593Smuzhiyun #define FLASH_WRITE_PROTECT_ENABLE()	((IDP_CPLD_FLASH_WE) |= (0x1))
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun /*
172*4882a593Smuzhiyun  * macros for matrix keyboard driver
173*4882a593Smuzhiyun  */
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #define KEYBD_MATRIX_NUMBER_INPUTS	7
176*4882a593Smuzhiyun #define KEYBD_MATRIX_NUMBER_OUTPUTS	14
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun #define KEYBD_MATRIX_INVERT_OUTPUT_LOGIC	FALSE
179*4882a593Smuzhiyun #define KEYBD_MATRIX_INVERT_INPUT_LOGIC		FALSE
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #define KEYBD_MATRIX_SETTLING_TIME_US			100
182*4882a593Smuzhiyun #define KEYBD_MATRIX_KEYSTATE_DEBOUNCE_CONSTANT		2
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun #define KEYBD_MATRIX_SET_OUTPUTS(outputs) \
185*4882a593Smuzhiyun {\
186*4882a593Smuzhiyun 	IDP_CPLD_KB_COL_LOW = outputs;\
187*4882a593Smuzhiyun 	IDP_CPLD_KB_COL_HIGH = outputs >> 7;\
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define KEYBD_MATRIX_GET_INPUTS(inputs) \
191*4882a593Smuzhiyun {\
192*4882a593Smuzhiyun 	inputs = (IDP_CPLD_KB_ROW & 0x7f);\
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 
196