1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * arch/arm/mach-ep93xx/ts72xx.c
4*4882a593Smuzhiyun * Technologic Systems TS72xx SBC support.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/mtd/platnand.h>
16*4882a593Smuzhiyun #include <linux/spi/spi.h>
17*4882a593Smuzhiyun #include <linux/spi/flash.h>
18*4882a593Smuzhiyun #include <linux/spi/mmc_spi.h>
19*4882a593Smuzhiyun #include <linux/mmc/host.h>
20*4882a593Smuzhiyun #include <linux/platform_data/spi-ep93xx.h>
21*4882a593Smuzhiyun #include <linux/gpio/machine.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include "gpio-ep93xx.h"
24*4882a593Smuzhiyun #include "hardware.h"
25*4882a593Smuzhiyun #include <mach/irqs.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include <asm/mach-types.h>
28*4882a593Smuzhiyun #include <asm/mach/map.h>
29*4882a593Smuzhiyun #include <asm/mach/arch.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "soc.h"
32*4882a593Smuzhiyun #include "ts72xx.h"
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /*************************************************************************
35*4882a593Smuzhiyun * IO map
36*4882a593Smuzhiyun *************************************************************************/
37*4882a593Smuzhiyun static struct map_desc ts72xx_io_desc[] __initdata = {
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun .virtual = (unsigned long)TS72XX_MODEL_VIRT_BASE,
40*4882a593Smuzhiyun .pfn = __phys_to_pfn(TS72XX_MODEL_PHYS_BASE),
41*4882a593Smuzhiyun .length = TS72XX_MODEL_SIZE,
42*4882a593Smuzhiyun .type = MT_DEVICE,
43*4882a593Smuzhiyun }, {
44*4882a593Smuzhiyun .virtual = (unsigned long)TS72XX_OPTIONS_VIRT_BASE,
45*4882a593Smuzhiyun .pfn = __phys_to_pfn(TS72XX_OPTIONS_PHYS_BASE),
46*4882a593Smuzhiyun .length = TS72XX_OPTIONS_SIZE,
47*4882a593Smuzhiyun .type = MT_DEVICE,
48*4882a593Smuzhiyun }, {
49*4882a593Smuzhiyun .virtual = (unsigned long)TS72XX_OPTIONS2_VIRT_BASE,
50*4882a593Smuzhiyun .pfn = __phys_to_pfn(TS72XX_OPTIONS2_PHYS_BASE),
51*4882a593Smuzhiyun .length = TS72XX_OPTIONS2_SIZE,
52*4882a593Smuzhiyun .type = MT_DEVICE,
53*4882a593Smuzhiyun }, {
54*4882a593Smuzhiyun .virtual = (unsigned long)TS72XX_CPLDVER_VIRT_BASE,
55*4882a593Smuzhiyun .pfn = __phys_to_pfn(TS72XX_CPLDVER_PHYS_BASE),
56*4882a593Smuzhiyun .length = TS72XX_CPLDVER_SIZE,
57*4882a593Smuzhiyun .type = MT_DEVICE,
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
ts72xx_map_io(void)61*4882a593Smuzhiyun static void __init ts72xx_map_io(void)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun ep93xx_map_io();
64*4882a593Smuzhiyun iotable_init(ts72xx_io_desc, ARRAY_SIZE(ts72xx_io_desc));
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /*************************************************************************
69*4882a593Smuzhiyun * NAND flash
70*4882a593Smuzhiyun *************************************************************************/
71*4882a593Smuzhiyun #define TS72XX_NAND_CONTROL_ADDR_LINE 22 /* 0xN0400000 */
72*4882a593Smuzhiyun #define TS72XX_NAND_BUSY_ADDR_LINE 23 /* 0xN0800000 */
73*4882a593Smuzhiyun
ts72xx_nand_hwcontrol(struct nand_chip * chip,int cmd,unsigned int ctrl)74*4882a593Smuzhiyun static void ts72xx_nand_hwcontrol(struct nand_chip *chip,
75*4882a593Smuzhiyun int cmd, unsigned int ctrl)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun if (ctrl & NAND_CTRL_CHANGE) {
78*4882a593Smuzhiyun void __iomem *addr = chip->legacy.IO_ADDR_R;
79*4882a593Smuzhiyun unsigned char bits;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun addr += (1 << TS72XX_NAND_CONTROL_ADDR_LINE);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun bits = __raw_readb(addr) & ~0x07;
84*4882a593Smuzhiyun bits |= (ctrl & NAND_NCE) << 2; /* bit 0 -> bit 2 */
85*4882a593Smuzhiyun bits |= (ctrl & NAND_CLE); /* bit 1 -> bit 1 */
86*4882a593Smuzhiyun bits |= (ctrl & NAND_ALE) >> 2; /* bit 2 -> bit 0 */
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun __raw_writeb(bits, addr);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun if (cmd != NAND_CMD_NONE)
92*4882a593Smuzhiyun __raw_writeb(cmd, chip->legacy.IO_ADDR_W);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
ts72xx_nand_device_ready(struct nand_chip * chip)95*4882a593Smuzhiyun static int ts72xx_nand_device_ready(struct nand_chip *chip)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun void __iomem *addr = chip->legacy.IO_ADDR_R;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun addr += (1 << TS72XX_NAND_BUSY_ADDR_LINE);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun return !!(__raw_readb(addr) & 0x20);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun #define TS72XX_BOOTROM_PART_SIZE (SZ_16K)
105*4882a593Smuzhiyun #define TS72XX_REDBOOT_PART_SIZE (SZ_2M + SZ_1M)
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun static struct mtd_partition ts72xx_nand_parts[] = {
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun .name = "TS-BOOTROM",
110*4882a593Smuzhiyun .offset = 0,
111*4882a593Smuzhiyun .size = TS72XX_BOOTROM_PART_SIZE,
112*4882a593Smuzhiyun .mask_flags = MTD_WRITEABLE, /* force read-only */
113*4882a593Smuzhiyun }, {
114*4882a593Smuzhiyun .name = "Linux",
115*4882a593Smuzhiyun .offset = MTDPART_OFS_RETAIN,
116*4882a593Smuzhiyun .size = TS72XX_REDBOOT_PART_SIZE,
117*4882a593Smuzhiyun /* leave so much for last partition */
118*4882a593Smuzhiyun }, {
119*4882a593Smuzhiyun .name = "RedBoot",
120*4882a593Smuzhiyun .offset = MTDPART_OFS_APPEND,
121*4882a593Smuzhiyun .size = MTDPART_SIZ_FULL,
122*4882a593Smuzhiyun .mask_flags = MTD_WRITEABLE, /* force read-only */
123*4882a593Smuzhiyun },
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun static struct platform_nand_data ts72xx_nand_data = {
127*4882a593Smuzhiyun .chip = {
128*4882a593Smuzhiyun .nr_chips = 1,
129*4882a593Smuzhiyun .chip_offset = 0,
130*4882a593Smuzhiyun .chip_delay = 15,
131*4882a593Smuzhiyun },
132*4882a593Smuzhiyun .ctrl = {
133*4882a593Smuzhiyun .cmd_ctrl = ts72xx_nand_hwcontrol,
134*4882a593Smuzhiyun .dev_ready = ts72xx_nand_device_ready,
135*4882a593Smuzhiyun },
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun static struct resource ts72xx_nand_resource[] = {
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun .start = 0, /* filled in later */
141*4882a593Smuzhiyun .end = 0, /* filled in later */
142*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
143*4882a593Smuzhiyun },
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun static struct platform_device ts72xx_nand_flash = {
147*4882a593Smuzhiyun .name = "gen_nand",
148*4882a593Smuzhiyun .id = -1,
149*4882a593Smuzhiyun .dev.platform_data = &ts72xx_nand_data,
150*4882a593Smuzhiyun .resource = ts72xx_nand_resource,
151*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(ts72xx_nand_resource),
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
ts72xx_register_flash(struct mtd_partition * parts,int n,resource_size_t start)154*4882a593Smuzhiyun void __init ts72xx_register_flash(struct mtd_partition *parts, int n,
155*4882a593Smuzhiyun resource_size_t start)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun /*
158*4882a593Smuzhiyun * TS7200 has NOR flash all other TS72xx board have NAND flash.
159*4882a593Smuzhiyun */
160*4882a593Smuzhiyun if (board_is_ts7200()) {
161*4882a593Smuzhiyun ep93xx_register_flash(2, EP93XX_CS6_PHYS_BASE, SZ_16M);
162*4882a593Smuzhiyun } else {
163*4882a593Smuzhiyun ts72xx_nand_resource[0].start = start;
164*4882a593Smuzhiyun ts72xx_nand_resource[0].end = start + SZ_16M - 1;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun ts72xx_nand_data.chip.partitions = parts;
167*4882a593Smuzhiyun ts72xx_nand_data.chip.nr_partitions = n;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun platform_device_register(&ts72xx_nand_flash);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /*************************************************************************
174*4882a593Smuzhiyun * RTC M48T86
175*4882a593Smuzhiyun *************************************************************************/
176*4882a593Smuzhiyun #define TS72XX_RTC_INDEX_PHYS_BASE (EP93XX_CS1_PHYS_BASE + 0x00800000)
177*4882a593Smuzhiyun #define TS72XX_RTC_DATA_PHYS_BASE (EP93XX_CS1_PHYS_BASE + 0x01700000)
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun static struct resource ts72xx_rtc_resources[] = {
180*4882a593Smuzhiyun DEFINE_RES_MEM(TS72XX_RTC_INDEX_PHYS_BASE, 0x01),
181*4882a593Smuzhiyun DEFINE_RES_MEM(TS72XX_RTC_DATA_PHYS_BASE, 0x01),
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun static struct platform_device ts72xx_rtc_device = {
185*4882a593Smuzhiyun .name = "rtc-m48t86",
186*4882a593Smuzhiyun .id = -1,
187*4882a593Smuzhiyun .resource = ts72xx_rtc_resources,
188*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(ts72xx_rtc_resources),
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /*************************************************************************
192*4882a593Smuzhiyun * Watchdog (in CPLD)
193*4882a593Smuzhiyun *************************************************************************/
194*4882a593Smuzhiyun #define TS72XX_WDT_CONTROL_PHYS_BASE (EP93XX_CS2_PHYS_BASE + 0x03800000)
195*4882a593Smuzhiyun #define TS72XX_WDT_FEED_PHYS_BASE (EP93XX_CS2_PHYS_BASE + 0x03c00000)
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun static struct resource ts72xx_wdt_resources[] = {
198*4882a593Smuzhiyun DEFINE_RES_MEM(TS72XX_WDT_CONTROL_PHYS_BASE, 0x01),
199*4882a593Smuzhiyun DEFINE_RES_MEM(TS72XX_WDT_FEED_PHYS_BASE, 0x01),
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun static struct platform_device ts72xx_wdt_device = {
203*4882a593Smuzhiyun .name = "ts72xx-wdt",
204*4882a593Smuzhiyun .id = -1,
205*4882a593Smuzhiyun .resource = ts72xx_wdt_resources,
206*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(ts72xx_wdt_resources),
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /*************************************************************************
210*4882a593Smuzhiyun * ETH
211*4882a593Smuzhiyun *************************************************************************/
212*4882a593Smuzhiyun static struct ep93xx_eth_data __initdata ts72xx_eth_data = {
213*4882a593Smuzhiyun .phy_id = 1,
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /*************************************************************************
217*4882a593Smuzhiyun * SPI SD/MMC host
218*4882a593Smuzhiyun *************************************************************************/
219*4882a593Smuzhiyun #define BK3_EN_SDCARD_PHYS_BASE 0x12400000
220*4882a593Smuzhiyun #define BK3_EN_SDCARD_PWR 0x0
221*4882a593Smuzhiyun #define BK3_DIS_SDCARD_PWR 0x0C
bk3_mmc_spi_setpower(struct device * dev,unsigned int vdd)222*4882a593Smuzhiyun static void bk3_mmc_spi_setpower(struct device *dev, unsigned int vdd)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun void __iomem *pwr_sd = ioremap(BK3_EN_SDCARD_PHYS_BASE, SZ_4K);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun if (!pwr_sd) {
227*4882a593Smuzhiyun pr_err("Failed to enable SD card power!");
228*4882a593Smuzhiyun return;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun pr_debug("%s: SD card pwr %s VDD:0x%x\n", __func__,
232*4882a593Smuzhiyun !!vdd ? "ON" : "OFF", vdd);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun if (!!vdd)
235*4882a593Smuzhiyun __raw_writeb(BK3_EN_SDCARD_PWR, pwr_sd);
236*4882a593Smuzhiyun else
237*4882a593Smuzhiyun __raw_writeb(BK3_DIS_SDCARD_PWR, pwr_sd);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun iounmap(pwr_sd);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun static struct mmc_spi_platform_data bk3_spi_mmc_data = {
243*4882a593Smuzhiyun .detect_delay = 500,
244*4882a593Smuzhiyun .powerup_msecs = 100,
245*4882a593Smuzhiyun .ocr_mask = MMC_VDD_32_33 | MMC_VDD_33_34,
246*4882a593Smuzhiyun .caps = MMC_CAP_NONREMOVABLE,
247*4882a593Smuzhiyun .setpower = bk3_mmc_spi_setpower,
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /*************************************************************************
251*4882a593Smuzhiyun * SPI Bus - SD card access
252*4882a593Smuzhiyun *************************************************************************/
253*4882a593Smuzhiyun static struct spi_board_info bk3_spi_board_info[] __initdata = {
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun .modalias = "mmc_spi",
256*4882a593Smuzhiyun .platform_data = &bk3_spi_mmc_data,
257*4882a593Smuzhiyun .max_speed_hz = 7.4E6,
258*4882a593Smuzhiyun .bus_num = 0,
259*4882a593Smuzhiyun .chip_select = 0,
260*4882a593Smuzhiyun .mode = SPI_MODE_0,
261*4882a593Smuzhiyun },
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /*
265*4882a593Smuzhiyun * This is a stub -> the FGPIO[3] pin is not connected on the schematic
266*4882a593Smuzhiyun * The all work is performed automatically by !SPI_FRAME (SFRM1) and
267*4882a593Smuzhiyun * goes through CPLD
268*4882a593Smuzhiyun */
269*4882a593Smuzhiyun static struct gpiod_lookup_table bk3_spi_cs_gpio_table = {
270*4882a593Smuzhiyun .dev_id = "spi0",
271*4882a593Smuzhiyun .table = {
272*4882a593Smuzhiyun GPIO_LOOKUP("F", 3, "cs", GPIO_ACTIVE_LOW),
273*4882a593Smuzhiyun { },
274*4882a593Smuzhiyun },
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun static struct ep93xx_spi_info bk3_spi_master __initdata = {
278*4882a593Smuzhiyun .use_dma = 1,
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /*************************************************************************
282*4882a593Smuzhiyun * TS72XX support code
283*4882a593Smuzhiyun *************************************************************************/
284*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_FPGA_MGR_TS73XX)
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* Relative to EP93XX_CS1_PHYS_BASE */
287*4882a593Smuzhiyun #define TS73XX_FPGA_LOADER_BASE 0x03c00000
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun static struct resource ts73xx_fpga_resources[] = {
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun .start = EP93XX_CS1_PHYS_BASE + TS73XX_FPGA_LOADER_BASE,
292*4882a593Smuzhiyun .end = EP93XX_CS1_PHYS_BASE + TS73XX_FPGA_LOADER_BASE + 1,
293*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
294*4882a593Smuzhiyun },
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun static struct platform_device ts73xx_fpga_device = {
298*4882a593Smuzhiyun .name = "ts73xx-fpga-mgr",
299*4882a593Smuzhiyun .id = -1,
300*4882a593Smuzhiyun .resource = ts73xx_fpga_resources,
301*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(ts73xx_fpga_resources),
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun #endif
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /*************************************************************************
307*4882a593Smuzhiyun * SPI Bus
308*4882a593Smuzhiyun *************************************************************************/
309*4882a593Smuzhiyun static struct spi_board_info ts72xx_spi_devices[] __initdata = {
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun .modalias = "tmp122",
312*4882a593Smuzhiyun .max_speed_hz = 2 * 1000 * 1000,
313*4882a593Smuzhiyun .bus_num = 0,
314*4882a593Smuzhiyun .chip_select = 0,
315*4882a593Smuzhiyun },
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun static struct gpiod_lookup_table ts72xx_spi_cs_gpio_table = {
319*4882a593Smuzhiyun .dev_id = "spi0",
320*4882a593Smuzhiyun .table = {
321*4882a593Smuzhiyun /* DIO_17 */
322*4882a593Smuzhiyun GPIO_LOOKUP("F", 2, "cs", GPIO_ACTIVE_LOW),
323*4882a593Smuzhiyun { },
324*4882a593Smuzhiyun },
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun static struct ep93xx_spi_info ts72xx_spi_info __initdata = {
328*4882a593Smuzhiyun /* Intentionally left blank */
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun
ts72xx_init_machine(void)331*4882a593Smuzhiyun static void __init ts72xx_init_machine(void)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun ep93xx_init_devices();
334*4882a593Smuzhiyun ts72xx_register_flash(ts72xx_nand_parts, ARRAY_SIZE(ts72xx_nand_parts),
335*4882a593Smuzhiyun is_ts9420_installed() ?
336*4882a593Smuzhiyun EP93XX_CS7_PHYS_BASE : EP93XX_CS6_PHYS_BASE);
337*4882a593Smuzhiyun platform_device_register(&ts72xx_rtc_device);
338*4882a593Smuzhiyun platform_device_register(&ts72xx_wdt_device);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun ep93xx_register_eth(&ts72xx_eth_data, 1);
341*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_FPGA_MGR_TS73XX)
342*4882a593Smuzhiyun if (board_is_ts7300())
343*4882a593Smuzhiyun platform_device_register(&ts73xx_fpga_device);
344*4882a593Smuzhiyun #endif
345*4882a593Smuzhiyun gpiod_add_lookup_table(&ts72xx_spi_cs_gpio_table);
346*4882a593Smuzhiyun ep93xx_register_spi(&ts72xx_spi_info, ts72xx_spi_devices,
347*4882a593Smuzhiyun ARRAY_SIZE(ts72xx_spi_devices));
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun MACHINE_START(TS72XX, "Technologic Systems TS-72xx SBC")
351*4882a593Smuzhiyun /* Maintainer: Lennert Buytenhek <buytenh@wantstofly.org> */
352*4882a593Smuzhiyun .atag_offset = 0x100,
353*4882a593Smuzhiyun .map_io = ts72xx_map_io,
354*4882a593Smuzhiyun .init_irq = ep93xx_init_irq,
355*4882a593Smuzhiyun .init_time = ep93xx_timer_init,
356*4882a593Smuzhiyun .init_machine = ts72xx_init_machine,
357*4882a593Smuzhiyun .init_late = ep93xx_init_late,
358*4882a593Smuzhiyun .restart = ep93xx_restart,
359*4882a593Smuzhiyun MACHINE_END
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /*************************************************************************
362*4882a593Smuzhiyun * EP93xx I2S audio peripheral handling
363*4882a593Smuzhiyun *************************************************************************/
364*4882a593Smuzhiyun static struct resource ep93xx_i2s_resource[] = {
365*4882a593Smuzhiyun DEFINE_RES_MEM(EP93XX_I2S_PHYS_BASE, 0x100),
366*4882a593Smuzhiyun DEFINE_RES_IRQ_NAMED(IRQ_EP93XX_SAI, "spilink i2s slave"),
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun static struct platform_device ep93xx_i2s_device = {
370*4882a593Smuzhiyun .name = "ep93xx-spilink-i2s",
371*4882a593Smuzhiyun .id = -1,
372*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(ep93xx_i2s_resource),
373*4882a593Smuzhiyun .resource = ep93xx_i2s_resource,
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun /*************************************************************************
377*4882a593Smuzhiyun * BK3 support code
378*4882a593Smuzhiyun *************************************************************************/
379*4882a593Smuzhiyun static struct mtd_partition bk3_nand_parts[] = {
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun .name = "System",
382*4882a593Smuzhiyun .offset = 0x00000000,
383*4882a593Smuzhiyun .size = 0x01e00000,
384*4882a593Smuzhiyun }, {
385*4882a593Smuzhiyun .name = "Data",
386*4882a593Smuzhiyun .offset = 0x01e00000,
387*4882a593Smuzhiyun .size = 0x05f20000
388*4882a593Smuzhiyun }, {
389*4882a593Smuzhiyun .name = "RedBoot",
390*4882a593Smuzhiyun .offset = 0x07d20000,
391*4882a593Smuzhiyun .size = 0x002e0000,
392*4882a593Smuzhiyun .mask_flags = MTD_WRITEABLE, /* force RO */
393*4882a593Smuzhiyun },
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun
bk3_init_machine(void)396*4882a593Smuzhiyun static void __init bk3_init_machine(void)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun ep93xx_init_devices();
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun ts72xx_register_flash(bk3_nand_parts, ARRAY_SIZE(bk3_nand_parts),
401*4882a593Smuzhiyun EP93XX_CS6_PHYS_BASE);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun ep93xx_register_eth(&ts72xx_eth_data, 1);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun gpiod_add_lookup_table(&bk3_spi_cs_gpio_table);
406*4882a593Smuzhiyun ep93xx_register_spi(&bk3_spi_master, bk3_spi_board_info,
407*4882a593Smuzhiyun ARRAY_SIZE(bk3_spi_board_info));
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /* Configure ep93xx's I2S to use AC97 pins */
410*4882a593Smuzhiyun ep93xx_devcfg_set_bits(EP93XX_SYSCON_DEVCFG_I2SONAC97);
411*4882a593Smuzhiyun platform_device_register(&ep93xx_i2s_device);
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun MACHINE_START(BK3, "Liebherr controller BK3.1")
415*4882a593Smuzhiyun /* Maintainer: Lukasz Majewski <lukma@denx.de> */
416*4882a593Smuzhiyun .atag_offset = 0x100,
417*4882a593Smuzhiyun .map_io = ts72xx_map_io,
418*4882a593Smuzhiyun .init_irq = ep93xx_init_irq,
419*4882a593Smuzhiyun .init_time = ep93xx_timer_init,
420*4882a593Smuzhiyun .init_machine = bk3_init_machine,
421*4882a593Smuzhiyun .init_late = ep93xx_init_late,
422*4882a593Smuzhiyun .restart = ep93xx_restart,
423*4882a593Smuzhiyun MACHINE_END
424