xref: /OK3568_Linux_fs/kernel/include/soc/fsl/qe/qe.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2006 Freescale Semiconductor, Inc. All rights reserved.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Authors: 	Shlomi Gridish <gridish@freescale.com>
6*4882a593Smuzhiyun  * 		Li Yang <leoli@freescale.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Description:
9*4882a593Smuzhiyun  * QUICC Engine (QE) external definitions and structure.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #ifndef _ASM_POWERPC_QE_H
12*4882a593Smuzhiyun #define _ASM_POWERPC_QE_H
13*4882a593Smuzhiyun #ifdef __KERNEL__
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/compiler.h>
16*4882a593Smuzhiyun #include <linux/genalloc.h>
17*4882a593Smuzhiyun #include <linux/spinlock.h>
18*4882a593Smuzhiyun #include <linux/errno.h>
19*4882a593Smuzhiyun #include <linux/err.h>
20*4882a593Smuzhiyun #include <soc/fsl/cpm.h>
21*4882a593Smuzhiyun #include <soc/fsl/qe/immap_qe.h>
22*4882a593Smuzhiyun #include <linux/of.h>
23*4882a593Smuzhiyun #include <linux/of_address.h>
24*4882a593Smuzhiyun #include <linux/types.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define QE_NUM_OF_SNUM	256	/* There are 256 serial number in QE */
27*4882a593Smuzhiyun #define QE_NUM_OF_BRGS	16
28*4882a593Smuzhiyun #define QE_NUM_OF_PORTS	1024
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* Memory partitions
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun #define MEM_PART_SYSTEM		0
33*4882a593Smuzhiyun #define MEM_PART_SECONDARY	1
34*4882a593Smuzhiyun #define MEM_PART_MURAM		2
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* Clocks and BRGs */
37*4882a593Smuzhiyun enum qe_clock {
38*4882a593Smuzhiyun 	QE_CLK_NONE = 0,
39*4882a593Smuzhiyun 	QE_BRG1,		/* Baud Rate Generator 1 */
40*4882a593Smuzhiyun 	QE_BRG2,		/* Baud Rate Generator 2 */
41*4882a593Smuzhiyun 	QE_BRG3,		/* Baud Rate Generator 3 */
42*4882a593Smuzhiyun 	QE_BRG4,		/* Baud Rate Generator 4 */
43*4882a593Smuzhiyun 	QE_BRG5,		/* Baud Rate Generator 5 */
44*4882a593Smuzhiyun 	QE_BRG6,		/* Baud Rate Generator 6 */
45*4882a593Smuzhiyun 	QE_BRG7,		/* Baud Rate Generator 7 */
46*4882a593Smuzhiyun 	QE_BRG8,		/* Baud Rate Generator 8 */
47*4882a593Smuzhiyun 	QE_BRG9,		/* Baud Rate Generator 9 */
48*4882a593Smuzhiyun 	QE_BRG10,		/* Baud Rate Generator 10 */
49*4882a593Smuzhiyun 	QE_BRG11,		/* Baud Rate Generator 11 */
50*4882a593Smuzhiyun 	QE_BRG12,		/* Baud Rate Generator 12 */
51*4882a593Smuzhiyun 	QE_BRG13,		/* Baud Rate Generator 13 */
52*4882a593Smuzhiyun 	QE_BRG14,		/* Baud Rate Generator 14 */
53*4882a593Smuzhiyun 	QE_BRG15,		/* Baud Rate Generator 15 */
54*4882a593Smuzhiyun 	QE_BRG16,		/* Baud Rate Generator 16 */
55*4882a593Smuzhiyun 	QE_CLK1,		/* Clock 1 */
56*4882a593Smuzhiyun 	QE_CLK2,		/* Clock 2 */
57*4882a593Smuzhiyun 	QE_CLK3,		/* Clock 3 */
58*4882a593Smuzhiyun 	QE_CLK4,		/* Clock 4 */
59*4882a593Smuzhiyun 	QE_CLK5,		/* Clock 5 */
60*4882a593Smuzhiyun 	QE_CLK6,		/* Clock 6 */
61*4882a593Smuzhiyun 	QE_CLK7,		/* Clock 7 */
62*4882a593Smuzhiyun 	QE_CLK8,		/* Clock 8 */
63*4882a593Smuzhiyun 	QE_CLK9,		/* Clock 9 */
64*4882a593Smuzhiyun 	QE_CLK10,		/* Clock 10 */
65*4882a593Smuzhiyun 	QE_CLK11,		/* Clock 11 */
66*4882a593Smuzhiyun 	QE_CLK12,		/* Clock 12 */
67*4882a593Smuzhiyun 	QE_CLK13,		/* Clock 13 */
68*4882a593Smuzhiyun 	QE_CLK14,		/* Clock 14 */
69*4882a593Smuzhiyun 	QE_CLK15,		/* Clock 15 */
70*4882a593Smuzhiyun 	QE_CLK16,		/* Clock 16 */
71*4882a593Smuzhiyun 	QE_CLK17,		/* Clock 17 */
72*4882a593Smuzhiyun 	QE_CLK18,		/* Clock 18 */
73*4882a593Smuzhiyun 	QE_CLK19,		/* Clock 19 */
74*4882a593Smuzhiyun 	QE_CLK20,		/* Clock 20 */
75*4882a593Smuzhiyun 	QE_CLK21,		/* Clock 21 */
76*4882a593Smuzhiyun 	QE_CLK22,		/* Clock 22 */
77*4882a593Smuzhiyun 	QE_CLK23,		/* Clock 23 */
78*4882a593Smuzhiyun 	QE_CLK24,		/* Clock 24 */
79*4882a593Smuzhiyun 	QE_RSYNC_PIN,		/* RSYNC from pin */
80*4882a593Smuzhiyun 	QE_TSYNC_PIN,		/* TSYNC from pin */
81*4882a593Smuzhiyun 	QE_CLK_DUMMY
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
qe_clock_is_brg(enum qe_clock clk)84*4882a593Smuzhiyun static inline bool qe_clock_is_brg(enum qe_clock clk)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	return clk >= QE_BRG1 && clk <= QE_BRG16;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun extern spinlock_t cmxgcr_lock;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /* Export QE common operations */
92*4882a593Smuzhiyun #ifdef CONFIG_QUICC_ENGINE
93*4882a593Smuzhiyun extern void qe_reset(void);
94*4882a593Smuzhiyun #else
qe_reset(void)95*4882a593Smuzhiyun static inline void qe_reset(void) {}
96*4882a593Smuzhiyun #endif
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun int cpm_muram_init(void);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #if defined(CONFIG_CPM) || defined(CONFIG_QUICC_ENGINE)
101*4882a593Smuzhiyun s32 cpm_muram_alloc(unsigned long size, unsigned long align);
102*4882a593Smuzhiyun void cpm_muram_free(s32 offset);
103*4882a593Smuzhiyun s32 cpm_muram_alloc_fixed(unsigned long offset, unsigned long size);
104*4882a593Smuzhiyun void __iomem *cpm_muram_addr(unsigned long offset);
105*4882a593Smuzhiyun unsigned long cpm_muram_offset(void __iomem *addr);
106*4882a593Smuzhiyun dma_addr_t cpm_muram_dma(void __iomem *addr);
107*4882a593Smuzhiyun #else
cpm_muram_alloc(unsigned long size,unsigned long align)108*4882a593Smuzhiyun static inline s32 cpm_muram_alloc(unsigned long size,
109*4882a593Smuzhiyun 				  unsigned long align)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	return -ENOSYS;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
cpm_muram_free(s32 offset)114*4882a593Smuzhiyun static inline void cpm_muram_free(s32 offset)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
cpm_muram_alloc_fixed(unsigned long offset,unsigned long size)118*4882a593Smuzhiyun static inline s32 cpm_muram_alloc_fixed(unsigned long offset,
119*4882a593Smuzhiyun 					unsigned long size)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	return -ENOSYS;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
cpm_muram_addr(unsigned long offset)124*4882a593Smuzhiyun static inline void __iomem *cpm_muram_addr(unsigned long offset)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	return NULL;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
cpm_muram_offset(void __iomem * addr)129*4882a593Smuzhiyun static inline unsigned long cpm_muram_offset(void __iomem *addr)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	return -ENOSYS;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
cpm_muram_dma(void __iomem * addr)134*4882a593Smuzhiyun static inline dma_addr_t cpm_muram_dma(void __iomem *addr)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	return 0;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun #endif /* defined(CONFIG_CPM) || defined(CONFIG_QUICC_ENGINE) */
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /* QE PIO */
141*4882a593Smuzhiyun #define QE_PIO_PINS 32
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun struct qe_pio_regs {
144*4882a593Smuzhiyun 	__be32	cpodr;		/* Open drain register */
145*4882a593Smuzhiyun 	__be32	cpdata;		/* Data register */
146*4882a593Smuzhiyun 	__be32	cpdir1;		/* Direction register */
147*4882a593Smuzhiyun 	__be32	cpdir2;		/* Direction register */
148*4882a593Smuzhiyun 	__be32	cppar1;		/* Pin assignment register */
149*4882a593Smuzhiyun 	__be32	cppar2;		/* Pin assignment register */
150*4882a593Smuzhiyun #ifdef CONFIG_PPC_85xx
151*4882a593Smuzhiyun 	u8	pad[8];
152*4882a593Smuzhiyun #endif
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define QE_PIO_DIR_IN	2
156*4882a593Smuzhiyun #define QE_PIO_DIR_OUT	1
157*4882a593Smuzhiyun extern void __par_io_config_pin(struct qe_pio_regs __iomem *par_io, u8 pin,
158*4882a593Smuzhiyun 				int dir, int open_drain, int assignment,
159*4882a593Smuzhiyun 				int has_irq);
160*4882a593Smuzhiyun #ifdef CONFIG_QUICC_ENGINE
161*4882a593Smuzhiyun extern int par_io_init(struct device_node *np);
162*4882a593Smuzhiyun extern int par_io_of_config(struct device_node *np);
163*4882a593Smuzhiyun extern int par_io_config_pin(u8 port, u8 pin, int dir, int open_drain,
164*4882a593Smuzhiyun 			     int assignment, int has_irq);
165*4882a593Smuzhiyun extern int par_io_data_set(u8 port, u8 pin, u8 val);
166*4882a593Smuzhiyun #else
par_io_init(struct device_node * np)167*4882a593Smuzhiyun static inline int par_io_init(struct device_node *np) { return -ENOSYS; }
par_io_of_config(struct device_node * np)168*4882a593Smuzhiyun static inline int par_io_of_config(struct device_node *np) { return -ENOSYS; }
par_io_config_pin(u8 port,u8 pin,int dir,int open_drain,int assignment,int has_irq)169*4882a593Smuzhiyun static inline int par_io_config_pin(u8 port, u8 pin, int dir, int open_drain,
170*4882a593Smuzhiyun 		int assignment, int has_irq) { return -ENOSYS; }
par_io_data_set(u8 port,u8 pin,u8 val)171*4882a593Smuzhiyun static inline int par_io_data_set(u8 port, u8 pin, u8 val) { return -ENOSYS; }
172*4882a593Smuzhiyun #endif /* CONFIG_QUICC_ENGINE */
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /*
175*4882a593Smuzhiyun  * Pin multiplexing functions.
176*4882a593Smuzhiyun  */
177*4882a593Smuzhiyun struct qe_pin;
178*4882a593Smuzhiyun #ifdef CONFIG_QE_GPIO
179*4882a593Smuzhiyun extern struct qe_pin *qe_pin_request(struct device_node *np, int index);
180*4882a593Smuzhiyun extern void qe_pin_free(struct qe_pin *qe_pin);
181*4882a593Smuzhiyun extern void qe_pin_set_gpio(struct qe_pin *qe_pin);
182*4882a593Smuzhiyun extern void qe_pin_set_dedicated(struct qe_pin *pin);
183*4882a593Smuzhiyun #else
qe_pin_request(struct device_node * np,int index)184*4882a593Smuzhiyun static inline struct qe_pin *qe_pin_request(struct device_node *np, int index)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	return ERR_PTR(-ENOSYS);
187*4882a593Smuzhiyun }
qe_pin_free(struct qe_pin * qe_pin)188*4882a593Smuzhiyun static inline void qe_pin_free(struct qe_pin *qe_pin) {}
qe_pin_set_gpio(struct qe_pin * qe_pin)189*4882a593Smuzhiyun static inline void qe_pin_set_gpio(struct qe_pin *qe_pin) {}
qe_pin_set_dedicated(struct qe_pin * pin)190*4882a593Smuzhiyun static inline void qe_pin_set_dedicated(struct qe_pin *pin) {}
191*4882a593Smuzhiyun #endif /* CONFIG_QE_GPIO */
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun #ifdef CONFIG_QUICC_ENGINE
194*4882a593Smuzhiyun int qe_issue_cmd(u32 cmd, u32 device, u8 mcn_protocol, u32 cmd_input);
195*4882a593Smuzhiyun #else
qe_issue_cmd(u32 cmd,u32 device,u8 mcn_protocol,u32 cmd_input)196*4882a593Smuzhiyun static inline int qe_issue_cmd(u32 cmd, u32 device, u8 mcn_protocol,
197*4882a593Smuzhiyun 			       u32 cmd_input)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	return -ENOSYS;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun #endif /* CONFIG_QUICC_ENGINE */
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /* QE internal API */
204*4882a593Smuzhiyun enum qe_clock qe_clock_source(const char *source);
205*4882a593Smuzhiyun unsigned int qe_get_brg_clk(void);
206*4882a593Smuzhiyun int qe_setbrg(enum qe_clock brg, unsigned int rate, unsigned int multiplier);
207*4882a593Smuzhiyun int qe_get_snum(void);
208*4882a593Smuzhiyun void qe_put_snum(u8 snum);
209*4882a593Smuzhiyun unsigned int qe_get_num_of_risc(void);
210*4882a593Smuzhiyun unsigned int qe_get_num_of_snums(void);
211*4882a593Smuzhiyun 
qe_alive_during_sleep(void)212*4882a593Smuzhiyun static inline int qe_alive_during_sleep(void)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	/*
215*4882a593Smuzhiyun 	 * MPC8568E reference manual says:
216*4882a593Smuzhiyun 	 *
217*4882a593Smuzhiyun 	 * "...power down sequence waits for all I/O interfaces to become idle.
218*4882a593Smuzhiyun 	 *  In some applications this may happen eventually without actively
219*4882a593Smuzhiyun 	 *  shutting down interfaces, but most likely, software will have to
220*4882a593Smuzhiyun 	 *  take steps to shut down the eTSEC, QUICC Engine Block, and PCI
221*4882a593Smuzhiyun 	 *  interfaces before issuing the command (either the write to the core
222*4882a593Smuzhiyun 	 *  MSR[WE] as described above or writing to POWMGTCSR) to put the
223*4882a593Smuzhiyun 	 *  device into sleep state."
224*4882a593Smuzhiyun 	 *
225*4882a593Smuzhiyun 	 * MPC8569E reference manual has a similar paragraph.
226*4882a593Smuzhiyun 	 */
227*4882a593Smuzhiyun #ifdef CONFIG_PPC_85xx
228*4882a593Smuzhiyun 	return 0;
229*4882a593Smuzhiyun #else
230*4882a593Smuzhiyun 	return 1;
231*4882a593Smuzhiyun #endif
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun /* we actually use cpm_muram implementation, define this for convenience */
235*4882a593Smuzhiyun #define qe_muram_init cpm_muram_init
236*4882a593Smuzhiyun #define qe_muram_alloc cpm_muram_alloc
237*4882a593Smuzhiyun #define qe_muram_alloc_fixed cpm_muram_alloc_fixed
238*4882a593Smuzhiyun #define qe_muram_free cpm_muram_free
239*4882a593Smuzhiyun #define qe_muram_addr cpm_muram_addr
240*4882a593Smuzhiyun #define qe_muram_offset cpm_muram_offset
241*4882a593Smuzhiyun #define qe_muram_dma cpm_muram_dma
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun #ifdef CONFIG_PPC32
244*4882a593Smuzhiyun #define qe_iowrite8(val, addr)     out_8(addr, val)
245*4882a593Smuzhiyun #define qe_iowrite16be(val, addr)  out_be16(addr, val)
246*4882a593Smuzhiyun #define qe_iowrite32be(val, addr)  out_be32(addr, val)
247*4882a593Smuzhiyun #define qe_ioread8(addr)           in_8(addr)
248*4882a593Smuzhiyun #define qe_ioread16be(addr)        in_be16(addr)
249*4882a593Smuzhiyun #define qe_ioread32be(addr)        in_be32(addr)
250*4882a593Smuzhiyun #else
251*4882a593Smuzhiyun #define qe_iowrite8(val, addr)     iowrite8(val, addr)
252*4882a593Smuzhiyun #define qe_iowrite16be(val, addr)  iowrite16be(val, addr)
253*4882a593Smuzhiyun #define qe_iowrite32be(val, addr)  iowrite32be(val, addr)
254*4882a593Smuzhiyun #define qe_ioread8(addr)           ioread8(addr)
255*4882a593Smuzhiyun #define qe_ioread16be(addr)        ioread16be(addr)
256*4882a593Smuzhiyun #define qe_ioread32be(addr)        ioread32be(addr)
257*4882a593Smuzhiyun #endif
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun #define qe_setbits_be32(_addr, _v) qe_iowrite32be(qe_ioread32be(_addr) |  (_v), (_addr))
260*4882a593Smuzhiyun #define qe_clrbits_be32(_addr, _v) qe_iowrite32be(qe_ioread32be(_addr) & ~(_v), (_addr))
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun #define qe_setbits_be16(_addr, _v) qe_iowrite16be(qe_ioread16be(_addr) |  (_v), (_addr))
263*4882a593Smuzhiyun #define qe_clrbits_be16(_addr, _v) qe_iowrite16be(qe_ioread16be(_addr) & ~(_v), (_addr))
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun #define qe_setbits_8(_addr, _v) qe_iowrite8(qe_ioread8(_addr) |  (_v), (_addr))
266*4882a593Smuzhiyun #define qe_clrbits_8(_addr, _v) qe_iowrite8(qe_ioread8(_addr) & ~(_v), (_addr))
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun #define qe_clrsetbits_be32(addr, clear, set) \
269*4882a593Smuzhiyun 	qe_iowrite32be((qe_ioread32be(addr) & ~(clear)) | (set), (addr))
270*4882a593Smuzhiyun #define qe_clrsetbits_be16(addr, clear, set) \
271*4882a593Smuzhiyun 	qe_iowrite16be((qe_ioread16be(addr) & ~(clear)) | (set), (addr))
272*4882a593Smuzhiyun #define qe_clrsetbits_8(addr, clear, set) \
273*4882a593Smuzhiyun 	qe_iowrite8((qe_ioread8(addr) & ~(clear)) | (set), (addr))
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun /* Structure that defines QE firmware binary files.
276*4882a593Smuzhiyun  *
277*4882a593Smuzhiyun  * See Documentation/powerpc/qe_firmware.rst for a description of these
278*4882a593Smuzhiyun  * fields.
279*4882a593Smuzhiyun  */
280*4882a593Smuzhiyun struct qe_firmware {
281*4882a593Smuzhiyun 	struct qe_header {
282*4882a593Smuzhiyun 		__be32 length;  /* Length of the entire structure, in bytes */
283*4882a593Smuzhiyun 		u8 magic[3];    /* Set to { 'Q', 'E', 'F' } */
284*4882a593Smuzhiyun 		u8 version;     /* Version of this layout. First ver is '1' */
285*4882a593Smuzhiyun 	} header;
286*4882a593Smuzhiyun 	u8 id[62];      /* Null-terminated identifier string */
287*4882a593Smuzhiyun 	u8 split;	/* 0 = shared I-RAM, 1 = split I-RAM */
288*4882a593Smuzhiyun 	u8 count;       /* Number of microcode[] structures */
289*4882a593Smuzhiyun 	struct {
290*4882a593Smuzhiyun 		__be16 model;   	/* The SOC model  */
291*4882a593Smuzhiyun 		u8 major;       	/* The SOC revision major */
292*4882a593Smuzhiyun 		u8 minor;       	/* The SOC revision minor */
293*4882a593Smuzhiyun 	} __attribute__ ((packed)) soc;
294*4882a593Smuzhiyun 	u8 padding[4];			/* Reserved, for alignment */
295*4882a593Smuzhiyun 	__be64 extended_modes;		/* Extended modes */
296*4882a593Smuzhiyun 	__be32 vtraps[8];		/* Virtual trap addresses */
297*4882a593Smuzhiyun 	u8 reserved[4];			/* Reserved, for future expansion */
298*4882a593Smuzhiyun 	struct qe_microcode {
299*4882a593Smuzhiyun 		u8 id[32];      	/* Null-terminated identifier */
300*4882a593Smuzhiyun 		__be32 traps[16];       /* Trap addresses, 0 == ignore */
301*4882a593Smuzhiyun 		__be32 eccr;    	/* The value for the ECCR register */
302*4882a593Smuzhiyun 		__be32 iram_offset;     /* Offset into I-RAM for the code */
303*4882a593Smuzhiyun 		__be32 count;   	/* Number of 32-bit words of the code */
304*4882a593Smuzhiyun 		__be32 code_offset;     /* Offset of the actual microcode */
305*4882a593Smuzhiyun 		u8 major;       	/* The microcode version major */
306*4882a593Smuzhiyun 		u8 minor;       	/* The microcode version minor */
307*4882a593Smuzhiyun 		u8 revision;		/* The microcode version revision */
308*4882a593Smuzhiyun 		u8 padding;		/* Reserved, for alignment */
309*4882a593Smuzhiyun 		u8 reserved[4];		/* Reserved, for future expansion */
310*4882a593Smuzhiyun 	} __packed microcode[];
311*4882a593Smuzhiyun 	/* All microcode binaries should be located here */
312*4882a593Smuzhiyun 	/* CRC32 should be located here, after the microcode binaries */
313*4882a593Smuzhiyun } __attribute__ ((packed));
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun struct qe_firmware_info {
316*4882a593Smuzhiyun 	char id[64];		/* Firmware name */
317*4882a593Smuzhiyun 	u32 vtraps[8];		/* Virtual trap addresses */
318*4882a593Smuzhiyun 	u64 extended_modes;	/* Extended modes */
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun #ifdef CONFIG_QUICC_ENGINE
322*4882a593Smuzhiyun /* Upload a firmware to the QE */
323*4882a593Smuzhiyun int qe_upload_firmware(const struct qe_firmware *firmware);
324*4882a593Smuzhiyun #else
qe_upload_firmware(const struct qe_firmware * firmware)325*4882a593Smuzhiyun static inline int qe_upload_firmware(const struct qe_firmware *firmware)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun 	return -ENOSYS;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun #endif /* CONFIG_QUICC_ENGINE */
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun /* Obtain information on the uploaded firmware */
332*4882a593Smuzhiyun struct qe_firmware_info *qe_get_firmware_info(void);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun /* QE USB */
335*4882a593Smuzhiyun int qe_usb_clock_set(enum qe_clock clk, int rate);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun /* Buffer descriptors */
338*4882a593Smuzhiyun struct qe_bd {
339*4882a593Smuzhiyun 	__be16 status;
340*4882a593Smuzhiyun 	__be16 length;
341*4882a593Smuzhiyun 	__be32 buf;
342*4882a593Smuzhiyun } __attribute__ ((packed));
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun #define BD_STATUS_MASK	0xffff0000
345*4882a593Smuzhiyun #define BD_LENGTH_MASK	0x0000ffff
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun /* Alignment */
348*4882a593Smuzhiyun #define QE_INTR_TABLE_ALIGN	16	/* ??? */
349*4882a593Smuzhiyun #define QE_ALIGNMENT_OF_BD	8
350*4882a593Smuzhiyun #define QE_ALIGNMENT_OF_PRAM	64
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun /* RISC allocation */
353*4882a593Smuzhiyun #define QE_RISC_ALLOCATION_RISC1	0x1  /* RISC 1 */
354*4882a593Smuzhiyun #define QE_RISC_ALLOCATION_RISC2	0x2  /* RISC 2 */
355*4882a593Smuzhiyun #define QE_RISC_ALLOCATION_RISC3	0x4  /* RISC 3 */
356*4882a593Smuzhiyun #define QE_RISC_ALLOCATION_RISC4	0x8  /* RISC 4 */
357*4882a593Smuzhiyun #define QE_RISC_ALLOCATION_RISC1_AND_RISC2	(QE_RISC_ALLOCATION_RISC1 | \
358*4882a593Smuzhiyun 						 QE_RISC_ALLOCATION_RISC2)
359*4882a593Smuzhiyun #define QE_RISC_ALLOCATION_FOUR_RISCS	(QE_RISC_ALLOCATION_RISC1 | \
360*4882a593Smuzhiyun 					 QE_RISC_ALLOCATION_RISC2 | \
361*4882a593Smuzhiyun 					 QE_RISC_ALLOCATION_RISC3 | \
362*4882a593Smuzhiyun 					 QE_RISC_ALLOCATION_RISC4)
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun /* QE extended filtering Table Lookup Key Size */
365*4882a593Smuzhiyun enum qe_fltr_tbl_lookup_key_size {
366*4882a593Smuzhiyun 	QE_FLTR_TABLE_LOOKUP_KEY_SIZE_8_BYTES
367*4882a593Smuzhiyun 		= 0x3f,		/* LookupKey parsed by the Generate LookupKey
368*4882a593Smuzhiyun 				   CMD is truncated to 8 bytes */
369*4882a593Smuzhiyun 	QE_FLTR_TABLE_LOOKUP_KEY_SIZE_16_BYTES
370*4882a593Smuzhiyun 		= 0x5f,		/* LookupKey parsed by the Generate LookupKey
371*4882a593Smuzhiyun 				   CMD is truncated to 16 bytes */
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun /* QE FLTR extended filtering Largest External Table Lookup Key Size */
375*4882a593Smuzhiyun enum qe_fltr_largest_external_tbl_lookup_key_size {
376*4882a593Smuzhiyun 	QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_NONE
377*4882a593Smuzhiyun 		= 0x0,/* not used */
378*4882a593Smuzhiyun 	QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_8_BYTES
379*4882a593Smuzhiyun 		= QE_FLTR_TABLE_LOOKUP_KEY_SIZE_8_BYTES,	/* 8 bytes */
380*4882a593Smuzhiyun 	QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_16_BYTES
381*4882a593Smuzhiyun 		= QE_FLTR_TABLE_LOOKUP_KEY_SIZE_16_BYTES,	/* 16 bytes */
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun /* structure representing QE parameter RAM */
385*4882a593Smuzhiyun struct qe_timer_tables {
386*4882a593Smuzhiyun 	u16 tm_base;		/* QE timer table base adr */
387*4882a593Smuzhiyun 	u16 tm_ptr;		/* QE timer table pointer */
388*4882a593Smuzhiyun 	u16 r_tmr;		/* QE timer mode register */
389*4882a593Smuzhiyun 	u16 r_tmv;		/* QE timer valid register */
390*4882a593Smuzhiyun 	u32 tm_cmd;		/* QE timer cmd register */
391*4882a593Smuzhiyun 	u32 tm_cnt;		/* QE timer internal cnt */
392*4882a593Smuzhiyun } __attribute__ ((packed));
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun #define QE_FLTR_TAD_SIZE	8
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun /* QE extended filtering Termination Action Descriptor (TAD) */
397*4882a593Smuzhiyun struct qe_fltr_tad {
398*4882a593Smuzhiyun 	u8 serialized[QE_FLTR_TAD_SIZE];
399*4882a593Smuzhiyun } __attribute__ ((packed));
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun /* Communication Direction */
402*4882a593Smuzhiyun enum comm_dir {
403*4882a593Smuzhiyun 	COMM_DIR_NONE = 0,
404*4882a593Smuzhiyun 	COMM_DIR_RX = 1,
405*4882a593Smuzhiyun 	COMM_DIR_TX = 2,
406*4882a593Smuzhiyun 	COMM_DIR_RX_AND_TX = 3
407*4882a593Smuzhiyun };
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun /* QE CMXUCR Registers.
410*4882a593Smuzhiyun  * There are two UCCs represented in each of the four CMXUCR registers.
411*4882a593Smuzhiyun  * These values are for the UCC in the LSBs
412*4882a593Smuzhiyun  */
413*4882a593Smuzhiyun #define QE_CMXUCR_MII_ENET_MNG		0x00007000
414*4882a593Smuzhiyun #define QE_CMXUCR_MII_ENET_MNG_SHIFT	12
415*4882a593Smuzhiyun #define QE_CMXUCR_GRANT			0x00008000
416*4882a593Smuzhiyun #define QE_CMXUCR_TSA			0x00004000
417*4882a593Smuzhiyun #define QE_CMXUCR_BKPT			0x00000100
418*4882a593Smuzhiyun #define QE_CMXUCR_TX_CLK_SRC_MASK	0x0000000F
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun /* QE CMXGCR Registers.
421*4882a593Smuzhiyun */
422*4882a593Smuzhiyun #define QE_CMXGCR_MII_ENET_MNG		0x00007000
423*4882a593Smuzhiyun #define QE_CMXGCR_MII_ENET_MNG_SHIFT	12
424*4882a593Smuzhiyun #define QE_CMXGCR_USBCS			0x0000000f
425*4882a593Smuzhiyun #define QE_CMXGCR_USBCS_CLK3		0x1
426*4882a593Smuzhiyun #define QE_CMXGCR_USBCS_CLK5		0x2
427*4882a593Smuzhiyun #define QE_CMXGCR_USBCS_CLK7		0x3
428*4882a593Smuzhiyun #define QE_CMXGCR_USBCS_CLK9		0x4
429*4882a593Smuzhiyun #define QE_CMXGCR_USBCS_CLK13		0x5
430*4882a593Smuzhiyun #define QE_CMXGCR_USBCS_CLK17		0x6
431*4882a593Smuzhiyun #define QE_CMXGCR_USBCS_CLK19		0x7
432*4882a593Smuzhiyun #define QE_CMXGCR_USBCS_CLK21		0x8
433*4882a593Smuzhiyun #define QE_CMXGCR_USBCS_BRG9		0x9
434*4882a593Smuzhiyun #define QE_CMXGCR_USBCS_BRG10		0xa
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun /* QE CECR Commands.
437*4882a593Smuzhiyun */
438*4882a593Smuzhiyun #define QE_CR_FLG			0x00010000
439*4882a593Smuzhiyun #define QE_RESET			0x80000000
440*4882a593Smuzhiyun #define QE_INIT_TX_RX			0x00000000
441*4882a593Smuzhiyun #define QE_INIT_RX			0x00000001
442*4882a593Smuzhiyun #define QE_INIT_TX			0x00000002
443*4882a593Smuzhiyun #define QE_ENTER_HUNT_MODE		0x00000003
444*4882a593Smuzhiyun #define QE_STOP_TX			0x00000004
445*4882a593Smuzhiyun #define QE_GRACEFUL_STOP_TX		0x00000005
446*4882a593Smuzhiyun #define QE_RESTART_TX			0x00000006
447*4882a593Smuzhiyun #define QE_CLOSE_RX_BD			0x00000007
448*4882a593Smuzhiyun #define QE_SWITCH_COMMAND		0x00000007
449*4882a593Smuzhiyun #define QE_SET_GROUP_ADDRESS		0x00000008
450*4882a593Smuzhiyun #define QE_START_IDMA			0x00000009
451*4882a593Smuzhiyun #define QE_MCC_STOP_RX			0x00000009
452*4882a593Smuzhiyun #define QE_ATM_TRANSMIT			0x0000000a
453*4882a593Smuzhiyun #define QE_HPAC_CLEAR_ALL		0x0000000b
454*4882a593Smuzhiyun #define QE_GRACEFUL_STOP_RX		0x0000001a
455*4882a593Smuzhiyun #define QE_RESTART_RX			0x0000001b
456*4882a593Smuzhiyun #define QE_HPAC_SET_PRIORITY		0x0000010b
457*4882a593Smuzhiyun #define QE_HPAC_STOP_TX			0x0000020b
458*4882a593Smuzhiyun #define QE_HPAC_STOP_RX			0x0000030b
459*4882a593Smuzhiyun #define QE_HPAC_GRACEFUL_STOP_TX	0x0000040b
460*4882a593Smuzhiyun #define QE_HPAC_GRACEFUL_STOP_RX	0x0000050b
461*4882a593Smuzhiyun #define QE_HPAC_START_TX		0x0000060b
462*4882a593Smuzhiyun #define QE_HPAC_START_RX		0x0000070b
463*4882a593Smuzhiyun #define QE_USB_STOP_TX			0x0000000a
464*4882a593Smuzhiyun #define QE_USB_RESTART_TX		0x0000000c
465*4882a593Smuzhiyun #define QE_QMC_STOP_TX			0x0000000c
466*4882a593Smuzhiyun #define QE_QMC_STOP_RX			0x0000000d
467*4882a593Smuzhiyun #define QE_SS7_SU_FIL_RESET		0x0000000e
468*4882a593Smuzhiyun /* jonathbr added from here down for 83xx */
469*4882a593Smuzhiyun #define QE_RESET_BCS			0x0000000a
470*4882a593Smuzhiyun #define QE_MCC_INIT_TX_RX_16		0x00000003
471*4882a593Smuzhiyun #define QE_MCC_STOP_TX			0x00000004
472*4882a593Smuzhiyun #define QE_MCC_INIT_TX_1		0x00000005
473*4882a593Smuzhiyun #define QE_MCC_INIT_RX_1		0x00000006
474*4882a593Smuzhiyun #define QE_MCC_RESET			0x00000007
475*4882a593Smuzhiyun #define QE_SET_TIMER			0x00000008
476*4882a593Smuzhiyun #define QE_RANDOM_NUMBER		0x0000000c
477*4882a593Smuzhiyun #define QE_ATM_MULTI_THREAD_INIT	0x00000011
478*4882a593Smuzhiyun #define QE_ASSIGN_PAGE			0x00000012
479*4882a593Smuzhiyun #define QE_ADD_REMOVE_HASH_ENTRY	0x00000013
480*4882a593Smuzhiyun #define QE_START_FLOW_CONTROL		0x00000014
481*4882a593Smuzhiyun #define QE_STOP_FLOW_CONTROL		0x00000015
482*4882a593Smuzhiyun #define QE_ASSIGN_PAGE_TO_DEVICE	0x00000016
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun #define QE_ASSIGN_RISC			0x00000010
485*4882a593Smuzhiyun #define QE_CR_MCN_NORMAL_SHIFT		6
486*4882a593Smuzhiyun #define QE_CR_MCN_USB_SHIFT		4
487*4882a593Smuzhiyun #define QE_CR_MCN_RISC_ASSIGN_SHIFT	8
488*4882a593Smuzhiyun #define QE_CR_SNUM_SHIFT		17
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun /* QE CECR Sub Block - sub block of QE command.
491*4882a593Smuzhiyun */
492*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_INVALID		0x00000000
493*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_USB		0x03200000
494*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCFAST1		0x02000000
495*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCFAST2		0x02200000
496*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCFAST3		0x02400000
497*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCFAST4		0x02600000
498*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCFAST5		0x02800000
499*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCFAST6		0x02a00000
500*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCFAST7		0x02c00000
501*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCFAST8		0x02e00000
502*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCSLOW1		0x00000000
503*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCSLOW2		0x00200000
504*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCSLOW3		0x00400000
505*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCSLOW4		0x00600000
506*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCSLOW5		0x00800000
507*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCSLOW6		0x00a00000
508*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCSLOW7		0x00c00000
509*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCSLOW8		0x00e00000
510*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_MCC1		0x03800000
511*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_MCC2		0x03a00000
512*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_MCC3		0x03000000
513*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_IDMA1		0x02800000
514*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_IDMA2		0x02a00000
515*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_IDMA3		0x02c00000
516*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_IDMA4		0x02e00000
517*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_HPAC		0x01e00000
518*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_SPI1		0x01400000
519*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_SPI2		0x01600000
520*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_RAND		0x01c00000
521*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_TIMER		0x01e00000
522*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_GENERAL		0x03c00000
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun /* QE CECR Protocol - For non-MCC, specifies mode for QE CECR command */
525*4882a593Smuzhiyun #define QE_CR_PROTOCOL_UNSPECIFIED	0x00	/* For all other protocols */
526*4882a593Smuzhiyun #define QE_CR_PROTOCOL_HDLC_TRANSPARENT	0x00
527*4882a593Smuzhiyun #define QE_CR_PROTOCOL_QMC		0x02
528*4882a593Smuzhiyun #define QE_CR_PROTOCOL_UART		0x04
529*4882a593Smuzhiyun #define QE_CR_PROTOCOL_ATM_POS		0x0A
530*4882a593Smuzhiyun #define QE_CR_PROTOCOL_ETHERNET		0x0C
531*4882a593Smuzhiyun #define QE_CR_PROTOCOL_L2_SWITCH	0x0D
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun /* BRG configuration register */
534*4882a593Smuzhiyun #define QE_BRGC_ENABLE		0x00010000
535*4882a593Smuzhiyun #define QE_BRGC_DIVISOR_SHIFT	1
536*4882a593Smuzhiyun #define QE_BRGC_DIVISOR_MAX	0xFFF
537*4882a593Smuzhiyun #define QE_BRGC_DIV16		1
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun /* QE Timers registers */
540*4882a593Smuzhiyun #define QE_GTCFR1_PCAS	0x80
541*4882a593Smuzhiyun #define QE_GTCFR1_STP2	0x20
542*4882a593Smuzhiyun #define QE_GTCFR1_RST2	0x10
543*4882a593Smuzhiyun #define QE_GTCFR1_GM2	0x08
544*4882a593Smuzhiyun #define QE_GTCFR1_GM1	0x04
545*4882a593Smuzhiyun #define QE_GTCFR1_STP1	0x02
546*4882a593Smuzhiyun #define QE_GTCFR1_RST1	0x01
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun /* SDMA registers */
549*4882a593Smuzhiyun #define QE_SDSR_BER1	0x02000000
550*4882a593Smuzhiyun #define QE_SDSR_BER2	0x01000000
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun #define QE_SDMR_GLB_1_MSK	0x80000000
553*4882a593Smuzhiyun #define QE_SDMR_ADR_SEL		0x20000000
554*4882a593Smuzhiyun #define QE_SDMR_BER1_MSK	0x02000000
555*4882a593Smuzhiyun #define QE_SDMR_BER2_MSK	0x01000000
556*4882a593Smuzhiyun #define QE_SDMR_EB1_MSK		0x00800000
557*4882a593Smuzhiyun #define QE_SDMR_ER1_MSK		0x00080000
558*4882a593Smuzhiyun #define QE_SDMR_ER2_MSK		0x00040000
559*4882a593Smuzhiyun #define QE_SDMR_CEN_MASK	0x0000E000
560*4882a593Smuzhiyun #define QE_SDMR_SBER_1		0x00000200
561*4882a593Smuzhiyun #define QE_SDMR_SBER_2		0x00000200
562*4882a593Smuzhiyun #define QE_SDMR_EB1_PR_MASK	0x000000C0
563*4882a593Smuzhiyun #define QE_SDMR_ER1_PR		0x00000008
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun #define QE_SDMR_CEN_SHIFT	13
566*4882a593Smuzhiyun #define QE_SDMR_EB1_PR_SHIFT	6
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun #define QE_SDTM_MSNUM_SHIFT	24
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun #define QE_SDEBCR_BA_MASK	0x01FFFFFF
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun /* Communication Processor */
573*4882a593Smuzhiyun #define QE_CP_CERCR_MEE		0x8000	/* Multi-user RAM ECC enable */
574*4882a593Smuzhiyun #define QE_CP_CERCR_IEE		0x4000	/* Instruction RAM ECC enable */
575*4882a593Smuzhiyun #define QE_CP_CERCR_CIR		0x0800	/* Common instruction RAM */
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun /* I-RAM */
578*4882a593Smuzhiyun #define QE_IRAM_IADD_AIE	0x80000000	/* Auto Increment Enable */
579*4882a593Smuzhiyun #define QE_IRAM_IADD_BADDR	0x00080000	/* Base Address */
580*4882a593Smuzhiyun #define QE_IRAM_READY           0x80000000      /* Ready */
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun /* UPC */
583*4882a593Smuzhiyun #define UPGCR_PROTOCOL	0x80000000	/* protocol ul2 or pl2 */
584*4882a593Smuzhiyun #define UPGCR_TMS	0x40000000	/* Transmit master/slave mode */
585*4882a593Smuzhiyun #define UPGCR_RMS	0x20000000	/* Receive master/slave mode */
586*4882a593Smuzhiyun #define UPGCR_ADDR	0x10000000	/* Master MPHY Addr multiplexing */
587*4882a593Smuzhiyun #define UPGCR_DIAG	0x01000000	/* Diagnostic mode */
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun /* UCC GUEMR register */
590*4882a593Smuzhiyun #define UCC_GUEMR_MODE_MASK_RX	0x02
591*4882a593Smuzhiyun #define UCC_GUEMR_MODE_FAST_RX	0x02
592*4882a593Smuzhiyun #define UCC_GUEMR_MODE_SLOW_RX	0x00
593*4882a593Smuzhiyun #define UCC_GUEMR_MODE_MASK_TX	0x01
594*4882a593Smuzhiyun #define UCC_GUEMR_MODE_FAST_TX	0x01
595*4882a593Smuzhiyun #define UCC_GUEMR_MODE_SLOW_TX	0x00
596*4882a593Smuzhiyun #define UCC_GUEMR_MODE_MASK (UCC_GUEMR_MODE_MASK_RX | UCC_GUEMR_MODE_MASK_TX)
597*4882a593Smuzhiyun #define UCC_GUEMR_SET_RESERVED3	0x10	/* Bit 3 in the guemr is reserved but
598*4882a593Smuzhiyun 					   must be set 1 */
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun /* structure representing UCC SLOW parameter RAM */
601*4882a593Smuzhiyun struct ucc_slow_pram {
602*4882a593Smuzhiyun 	__be16 rbase;		/* RX BD base address */
603*4882a593Smuzhiyun 	__be16 tbase;		/* TX BD base address */
604*4882a593Smuzhiyun 	u8 rbmr;		/* RX bus mode register (same as CPM's RFCR) */
605*4882a593Smuzhiyun 	u8 tbmr;		/* TX bus mode register (same as CPM's TFCR) */
606*4882a593Smuzhiyun 	__be16 mrblr;		/* Rx buffer length */
607*4882a593Smuzhiyun 	__be32 rstate;		/* Rx internal state */
608*4882a593Smuzhiyun 	__be32 rptr;		/* Rx internal data pointer */
609*4882a593Smuzhiyun 	__be16 rbptr;		/* rb BD Pointer */
610*4882a593Smuzhiyun 	__be16 rcount;		/* Rx internal byte count */
611*4882a593Smuzhiyun 	__be32 rtemp;		/* Rx temp */
612*4882a593Smuzhiyun 	__be32 tstate;		/* Tx internal state */
613*4882a593Smuzhiyun 	__be32 tptr;		/* Tx internal data pointer */
614*4882a593Smuzhiyun 	__be16 tbptr;		/* Tx BD pointer */
615*4882a593Smuzhiyun 	__be16 tcount;		/* Tx byte count */
616*4882a593Smuzhiyun 	__be32 ttemp;		/* Tx temp */
617*4882a593Smuzhiyun 	__be32 rcrc;		/* temp receive CRC */
618*4882a593Smuzhiyun 	__be32 tcrc;		/* temp transmit CRC */
619*4882a593Smuzhiyun } __attribute__ ((packed));
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun /* General UCC SLOW Mode Register (GUMRH & GUMRL) */
622*4882a593Smuzhiyun #define UCC_SLOW_GUMR_H_SAM_QMC		0x00000000
623*4882a593Smuzhiyun #define UCC_SLOW_GUMR_H_SAM_SATM	0x00008000
624*4882a593Smuzhiyun #define UCC_SLOW_GUMR_H_REVD		0x00002000
625*4882a593Smuzhiyun #define UCC_SLOW_GUMR_H_TRX		0x00001000
626*4882a593Smuzhiyun #define UCC_SLOW_GUMR_H_TTX		0x00000800
627*4882a593Smuzhiyun #define UCC_SLOW_GUMR_H_CDP		0x00000400
628*4882a593Smuzhiyun #define UCC_SLOW_GUMR_H_CTSP		0x00000200
629*4882a593Smuzhiyun #define UCC_SLOW_GUMR_H_CDS		0x00000100
630*4882a593Smuzhiyun #define UCC_SLOW_GUMR_H_CTSS		0x00000080
631*4882a593Smuzhiyun #define UCC_SLOW_GUMR_H_TFL		0x00000040
632*4882a593Smuzhiyun #define UCC_SLOW_GUMR_H_RFW		0x00000020
633*4882a593Smuzhiyun #define UCC_SLOW_GUMR_H_TXSY		0x00000010
634*4882a593Smuzhiyun #define UCC_SLOW_GUMR_H_4SYNC		0x00000004
635*4882a593Smuzhiyun #define UCC_SLOW_GUMR_H_8SYNC		0x00000008
636*4882a593Smuzhiyun #define UCC_SLOW_GUMR_H_16SYNC		0x0000000c
637*4882a593Smuzhiyun #define UCC_SLOW_GUMR_H_RTSM		0x00000002
638*4882a593Smuzhiyun #define UCC_SLOW_GUMR_H_RSYN		0x00000001
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_TCI		0x10000000
641*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_RINV		0x02000000
642*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_TINV		0x01000000
643*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_TEND		0x00040000
644*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_TDCR_MASK	0x00030000
645*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_TDCR_32	        0x00030000
646*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_TDCR_16	        0x00020000
647*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_TDCR_8	        0x00010000
648*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_TDCR_1	        0x00000000
649*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_RDCR_MASK	0x0000c000
650*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_RDCR_32		0x0000c000
651*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_RDCR_16	        0x00008000
652*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_RDCR_8	        0x00004000
653*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_RDCR_1		0x00000000
654*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_RENC_NRZI	0x00000800
655*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_RENC_NRZ	0x00000000
656*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_TENC_NRZI	0x00000100
657*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_TENC_NRZ	0x00000000
658*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_DIAG_MASK	0x000000c0
659*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_DIAG_LE	        0x000000c0
660*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_DIAG_ECHO	0x00000080
661*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_DIAG_LOOP	0x00000040
662*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_DIAG_NORM	0x00000000
663*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_ENR		0x00000020
664*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_ENT		0x00000010
665*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_MODE_MASK	0x0000000F
666*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_MODE_BISYNC	0x00000008
667*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_MODE_AHDLC	0x00000006
668*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_MODE_UART	0x00000004
669*4882a593Smuzhiyun #define UCC_SLOW_GUMR_L_MODE_QMC	0x00000002
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun /* General UCC FAST Mode Register */
672*4882a593Smuzhiyun #define UCC_FAST_GUMR_LOOPBACK	0x40000000
673*4882a593Smuzhiyun #define UCC_FAST_GUMR_TCI	0x20000000
674*4882a593Smuzhiyun #define UCC_FAST_GUMR_TRX	0x10000000
675*4882a593Smuzhiyun #define UCC_FAST_GUMR_TTX	0x08000000
676*4882a593Smuzhiyun #define UCC_FAST_GUMR_CDP	0x04000000
677*4882a593Smuzhiyun #define UCC_FAST_GUMR_CTSP	0x02000000
678*4882a593Smuzhiyun #define UCC_FAST_GUMR_CDS	0x01000000
679*4882a593Smuzhiyun #define UCC_FAST_GUMR_CTSS	0x00800000
680*4882a593Smuzhiyun #define UCC_FAST_GUMR_TXSY	0x00020000
681*4882a593Smuzhiyun #define UCC_FAST_GUMR_RSYN	0x00010000
682*4882a593Smuzhiyun #define UCC_FAST_GUMR_SYNL_MASK	0x0000C000
683*4882a593Smuzhiyun #define UCC_FAST_GUMR_SYNL_16	0x0000C000
684*4882a593Smuzhiyun #define UCC_FAST_GUMR_SYNL_8	0x00008000
685*4882a593Smuzhiyun #define UCC_FAST_GUMR_SYNL_AUTO	0x00004000
686*4882a593Smuzhiyun #define UCC_FAST_GUMR_RTSM	0x00002000
687*4882a593Smuzhiyun #define UCC_FAST_GUMR_REVD	0x00000400
688*4882a593Smuzhiyun #define UCC_FAST_GUMR_ENR	0x00000020
689*4882a593Smuzhiyun #define UCC_FAST_GUMR_ENT	0x00000010
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun /* UART Slow UCC Event Register (UCCE) */
692*4882a593Smuzhiyun #define UCC_UART_UCCE_AB	0x0200
693*4882a593Smuzhiyun #define UCC_UART_UCCE_IDLE	0x0100
694*4882a593Smuzhiyun #define UCC_UART_UCCE_GRA	0x0080
695*4882a593Smuzhiyun #define UCC_UART_UCCE_BRKE	0x0040
696*4882a593Smuzhiyun #define UCC_UART_UCCE_BRKS	0x0020
697*4882a593Smuzhiyun #define UCC_UART_UCCE_CCR	0x0008
698*4882a593Smuzhiyun #define UCC_UART_UCCE_BSY	0x0004
699*4882a593Smuzhiyun #define UCC_UART_UCCE_TX	0x0002
700*4882a593Smuzhiyun #define UCC_UART_UCCE_RX	0x0001
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun /* HDLC Slow UCC Event Register (UCCE) */
703*4882a593Smuzhiyun #define UCC_HDLC_UCCE_GLR	0x1000
704*4882a593Smuzhiyun #define UCC_HDLC_UCCE_GLT	0x0800
705*4882a593Smuzhiyun #define UCC_HDLC_UCCE_IDLE	0x0100
706*4882a593Smuzhiyun #define UCC_HDLC_UCCE_BRKE	0x0040
707*4882a593Smuzhiyun #define UCC_HDLC_UCCE_BRKS	0x0020
708*4882a593Smuzhiyun #define UCC_HDLC_UCCE_TXE	0x0010
709*4882a593Smuzhiyun #define UCC_HDLC_UCCE_RXF	0x0008
710*4882a593Smuzhiyun #define UCC_HDLC_UCCE_BSY	0x0004
711*4882a593Smuzhiyun #define UCC_HDLC_UCCE_TXB	0x0002
712*4882a593Smuzhiyun #define UCC_HDLC_UCCE_RXB	0x0001
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun /* BISYNC Slow UCC Event Register (UCCE) */
715*4882a593Smuzhiyun #define UCC_BISYNC_UCCE_GRA	0x0080
716*4882a593Smuzhiyun #define UCC_BISYNC_UCCE_TXE	0x0010
717*4882a593Smuzhiyun #define UCC_BISYNC_UCCE_RCH	0x0008
718*4882a593Smuzhiyun #define UCC_BISYNC_UCCE_BSY	0x0004
719*4882a593Smuzhiyun #define UCC_BISYNC_UCCE_TXB	0x0002
720*4882a593Smuzhiyun #define UCC_BISYNC_UCCE_RXB	0x0001
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun /* Gigabit Ethernet Fast UCC Event Register (UCCE) */
723*4882a593Smuzhiyun #define UCC_GETH_UCCE_MPD       0x80000000
724*4882a593Smuzhiyun #define UCC_GETH_UCCE_SCAR      0x40000000
725*4882a593Smuzhiyun #define UCC_GETH_UCCE_GRA       0x20000000
726*4882a593Smuzhiyun #define UCC_GETH_UCCE_CBPR      0x10000000
727*4882a593Smuzhiyun #define UCC_GETH_UCCE_BSY       0x08000000
728*4882a593Smuzhiyun #define UCC_GETH_UCCE_RXC       0x04000000
729*4882a593Smuzhiyun #define UCC_GETH_UCCE_TXC       0x02000000
730*4882a593Smuzhiyun #define UCC_GETH_UCCE_TXE       0x01000000
731*4882a593Smuzhiyun #define UCC_GETH_UCCE_TXB7      0x00800000
732*4882a593Smuzhiyun #define UCC_GETH_UCCE_TXB6      0x00400000
733*4882a593Smuzhiyun #define UCC_GETH_UCCE_TXB5      0x00200000
734*4882a593Smuzhiyun #define UCC_GETH_UCCE_TXB4      0x00100000
735*4882a593Smuzhiyun #define UCC_GETH_UCCE_TXB3      0x00080000
736*4882a593Smuzhiyun #define UCC_GETH_UCCE_TXB2      0x00040000
737*4882a593Smuzhiyun #define UCC_GETH_UCCE_TXB1      0x00020000
738*4882a593Smuzhiyun #define UCC_GETH_UCCE_TXB0      0x00010000
739*4882a593Smuzhiyun #define UCC_GETH_UCCE_RXB7      0x00008000
740*4882a593Smuzhiyun #define UCC_GETH_UCCE_RXB6      0x00004000
741*4882a593Smuzhiyun #define UCC_GETH_UCCE_RXB5      0x00002000
742*4882a593Smuzhiyun #define UCC_GETH_UCCE_RXB4      0x00001000
743*4882a593Smuzhiyun #define UCC_GETH_UCCE_RXB3      0x00000800
744*4882a593Smuzhiyun #define UCC_GETH_UCCE_RXB2      0x00000400
745*4882a593Smuzhiyun #define UCC_GETH_UCCE_RXB1      0x00000200
746*4882a593Smuzhiyun #define UCC_GETH_UCCE_RXB0      0x00000100
747*4882a593Smuzhiyun #define UCC_GETH_UCCE_RXF7      0x00000080
748*4882a593Smuzhiyun #define UCC_GETH_UCCE_RXF6      0x00000040
749*4882a593Smuzhiyun #define UCC_GETH_UCCE_RXF5      0x00000020
750*4882a593Smuzhiyun #define UCC_GETH_UCCE_RXF4      0x00000010
751*4882a593Smuzhiyun #define UCC_GETH_UCCE_RXF3      0x00000008
752*4882a593Smuzhiyun #define UCC_GETH_UCCE_RXF2      0x00000004
753*4882a593Smuzhiyun #define UCC_GETH_UCCE_RXF1      0x00000002
754*4882a593Smuzhiyun #define UCC_GETH_UCCE_RXF0      0x00000001
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun /* UCC Protocol Specific Mode Register (UPSMR), when used for UART */
757*4882a593Smuzhiyun #define UCC_UART_UPSMR_FLC		0x8000
758*4882a593Smuzhiyun #define UCC_UART_UPSMR_SL		0x4000
759*4882a593Smuzhiyun #define UCC_UART_UPSMR_CL_MASK		0x3000
760*4882a593Smuzhiyun #define UCC_UART_UPSMR_CL_8		0x3000
761*4882a593Smuzhiyun #define UCC_UART_UPSMR_CL_7		0x2000
762*4882a593Smuzhiyun #define UCC_UART_UPSMR_CL_6		0x1000
763*4882a593Smuzhiyun #define UCC_UART_UPSMR_CL_5		0x0000
764*4882a593Smuzhiyun #define UCC_UART_UPSMR_UM_MASK		0x0c00
765*4882a593Smuzhiyun #define UCC_UART_UPSMR_UM_NORMAL	0x0000
766*4882a593Smuzhiyun #define UCC_UART_UPSMR_UM_MAN_MULTI	0x0400
767*4882a593Smuzhiyun #define UCC_UART_UPSMR_UM_AUTO_MULTI	0x0c00
768*4882a593Smuzhiyun #define UCC_UART_UPSMR_FRZ		0x0200
769*4882a593Smuzhiyun #define UCC_UART_UPSMR_RZS		0x0100
770*4882a593Smuzhiyun #define UCC_UART_UPSMR_SYN		0x0080
771*4882a593Smuzhiyun #define UCC_UART_UPSMR_DRT		0x0040
772*4882a593Smuzhiyun #define UCC_UART_UPSMR_PEN		0x0010
773*4882a593Smuzhiyun #define UCC_UART_UPSMR_RPM_MASK		0x000c
774*4882a593Smuzhiyun #define UCC_UART_UPSMR_RPM_ODD		0x0000
775*4882a593Smuzhiyun #define UCC_UART_UPSMR_RPM_LOW		0x0004
776*4882a593Smuzhiyun #define UCC_UART_UPSMR_RPM_EVEN		0x0008
777*4882a593Smuzhiyun #define UCC_UART_UPSMR_RPM_HIGH		0x000C
778*4882a593Smuzhiyun #define UCC_UART_UPSMR_TPM_MASK		0x0003
779*4882a593Smuzhiyun #define UCC_UART_UPSMR_TPM_ODD		0x0000
780*4882a593Smuzhiyun #define UCC_UART_UPSMR_TPM_LOW		0x0001
781*4882a593Smuzhiyun #define UCC_UART_UPSMR_TPM_EVEN		0x0002
782*4882a593Smuzhiyun #define UCC_UART_UPSMR_TPM_HIGH		0x0003
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun /* UCC Protocol Specific Mode Register (UPSMR), when used for Ethernet */
785*4882a593Smuzhiyun #define UCC_GETH_UPSMR_FTFE     0x80000000
786*4882a593Smuzhiyun #define UCC_GETH_UPSMR_PTPE     0x40000000
787*4882a593Smuzhiyun #define UCC_GETH_UPSMR_ECM      0x04000000
788*4882a593Smuzhiyun #define UCC_GETH_UPSMR_HSE      0x02000000
789*4882a593Smuzhiyun #define UCC_GETH_UPSMR_PRO      0x00400000
790*4882a593Smuzhiyun #define UCC_GETH_UPSMR_CAP      0x00200000
791*4882a593Smuzhiyun #define UCC_GETH_UPSMR_RSH      0x00100000
792*4882a593Smuzhiyun #define UCC_GETH_UPSMR_RPM      0x00080000
793*4882a593Smuzhiyun #define UCC_GETH_UPSMR_R10M     0x00040000
794*4882a593Smuzhiyun #define UCC_GETH_UPSMR_RLPB     0x00020000
795*4882a593Smuzhiyun #define UCC_GETH_UPSMR_TBIM     0x00010000
796*4882a593Smuzhiyun #define UCC_GETH_UPSMR_RES1     0x00002000
797*4882a593Smuzhiyun #define UCC_GETH_UPSMR_RMM      0x00001000
798*4882a593Smuzhiyun #define UCC_GETH_UPSMR_CAM      0x00000400
799*4882a593Smuzhiyun #define UCC_GETH_UPSMR_BRO      0x00000200
800*4882a593Smuzhiyun #define UCC_GETH_UPSMR_SMM	0x00000080
801*4882a593Smuzhiyun #define UCC_GETH_UPSMR_SGMM	0x00000020
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun /* UCC Protocol Specific Mode Register (UPSMR), when used for HDLC */
804*4882a593Smuzhiyun #define UCC_HDLC_UPSMR_RTE	0x02000000
805*4882a593Smuzhiyun #define UCC_HDLC_UPSMR_BUS	0x00200000
806*4882a593Smuzhiyun #define UCC_HDLC_UPSMR_CW8	0x00007000
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun /* UCC Transmit On Demand Register (UTODR) */
809*4882a593Smuzhiyun #define UCC_SLOW_TOD	0x8000
810*4882a593Smuzhiyun #define UCC_FAST_TOD	0x8000
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun /* UCC Bus Mode Register masks */
813*4882a593Smuzhiyun /* Not to be confused with the Bundle Mode Register */
814*4882a593Smuzhiyun #define UCC_BMR_GBL		0x20
815*4882a593Smuzhiyun #define UCC_BMR_BO_BE		0x10
816*4882a593Smuzhiyun #define UCC_BMR_CETM		0x04
817*4882a593Smuzhiyun #define UCC_BMR_DTB		0x02
818*4882a593Smuzhiyun #define UCC_BMR_BDB		0x01
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun /* Function code masks */
821*4882a593Smuzhiyun #define FC_GBL				0x20
822*4882a593Smuzhiyun #define FC_DTB_LCL			0x02
823*4882a593Smuzhiyun #define UCC_FAST_FUNCTION_CODE_GBL	0x20
824*4882a593Smuzhiyun #define UCC_FAST_FUNCTION_CODE_DTB_LCL	0x02
825*4882a593Smuzhiyun #define UCC_FAST_FUNCTION_CODE_BDB_LCL	0x01
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun #endif /* __KERNEL__ */
828*4882a593Smuzhiyun #endif /* _ASM_POWERPC_QE_H */
829