1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2006-2009 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Dave Liu <daveliu@freescale.com> 5*4882a593Smuzhiyun * based on source code of Shlomi Gridish 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifndef __QE_H__ 11*4882a593Smuzhiyun #define __QE_H__ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #include "common.h" 14*4882a593Smuzhiyun #ifdef CONFIG_U_QE 15*4882a593Smuzhiyun #include <linux/immap_qe.h> 16*4882a593Smuzhiyun #endif 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #define QE_NUM_OF_BRGS 16 19*4882a593Smuzhiyun #define UCC_MAX_NUM 8 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun #define QE_DATAONLY_BASE 0 22*4882a593Smuzhiyun #define QE_DATAONLY_SIZE (QE_MURAM_SIZE - QE_DATAONLY_BASE) 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun /* QE threads SNUM 25*4882a593Smuzhiyun */ 26*4882a593Smuzhiyun typedef enum qe_snum_state { 27*4882a593Smuzhiyun QE_SNUM_STATE_USED, /* used */ 28*4882a593Smuzhiyun QE_SNUM_STATE_FREE /* free */ 29*4882a593Smuzhiyun } qe_snum_state_e; 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun typedef struct qe_snum { 32*4882a593Smuzhiyun u8 num; /* snum */ 33*4882a593Smuzhiyun qe_snum_state_e state; /* state */ 34*4882a593Smuzhiyun } qe_snum_t; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun /* QE RISC allocation 37*4882a593Smuzhiyun */ 38*4882a593Smuzhiyun #define QE_RISC_ALLOCATION_RISC1 0x1 /* RISC 1 */ 39*4882a593Smuzhiyun #define QE_RISC_ALLOCATION_RISC2 0x2 /* RISC 2 */ 40*4882a593Smuzhiyun #define QE_RISC_ALLOCATION_RISC3 0x4 /* RISC 3 */ 41*4882a593Smuzhiyun #define QE_RISC_ALLOCATION_RISC4 0x8 /* RISC 4 */ 42*4882a593Smuzhiyun #define QE_RISC_ALLOCATION_RISC1_AND_RISC2 (QE_RISC_ALLOCATION_RISC1 | \ 43*4882a593Smuzhiyun QE_RISC_ALLOCATION_RISC2) 44*4882a593Smuzhiyun #define QE_RISC_ALLOCATION_FOUR_RISCS (QE_RISC_ALLOCATION_RISC1 | \ 45*4882a593Smuzhiyun QE_RISC_ALLOCATION_RISC2 | \ 46*4882a593Smuzhiyun QE_RISC_ALLOCATION_RISC3 | \ 47*4882a593Smuzhiyun QE_RISC_ALLOCATION_RISC4) 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun /* QE CECR commands for UCC fast. 50*4882a593Smuzhiyun */ 51*4882a593Smuzhiyun #define QE_CR_FLG 0x00010000 52*4882a593Smuzhiyun #define QE_RESET 0x80000000 53*4882a593Smuzhiyun #define QE_INIT_TX_RX 0x00000000 54*4882a593Smuzhiyun #define QE_INIT_RX 0x00000001 55*4882a593Smuzhiyun #define QE_INIT_TX 0x00000002 56*4882a593Smuzhiyun #define QE_ENTER_HUNT_MODE 0x00000003 57*4882a593Smuzhiyun #define QE_STOP_TX 0x00000004 58*4882a593Smuzhiyun #define QE_GRACEFUL_STOP_TX 0x00000005 59*4882a593Smuzhiyun #define QE_RESTART_TX 0x00000006 60*4882a593Smuzhiyun #define QE_SWITCH_COMMAND 0x00000007 61*4882a593Smuzhiyun #define QE_SET_GROUP_ADDRESS 0x00000008 62*4882a593Smuzhiyun #define QE_INSERT_CELL 0x00000009 63*4882a593Smuzhiyun #define QE_ATM_TRANSMIT 0x0000000a 64*4882a593Smuzhiyun #define QE_CELL_POOL_GET 0x0000000b 65*4882a593Smuzhiyun #define QE_CELL_POOL_PUT 0x0000000c 66*4882a593Smuzhiyun #define QE_IMA_HOST_CMD 0x0000000d 67*4882a593Smuzhiyun #define QE_ATM_MULTI_THREAD_INIT 0x00000011 68*4882a593Smuzhiyun #define QE_ASSIGN_PAGE 0x00000012 69*4882a593Smuzhiyun #define QE_START_FLOW_CONTROL 0x00000014 70*4882a593Smuzhiyun #define QE_STOP_FLOW_CONTROL 0x00000015 71*4882a593Smuzhiyun #define QE_ASSIGN_PAGE_TO_DEVICE 0x00000016 72*4882a593Smuzhiyun #define QE_GRACEFUL_STOP_RX 0x0000001a 73*4882a593Smuzhiyun #define QE_RESTART_RX 0x0000001b 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun /* QE CECR Sub Block Code - sub block code of QE command. 76*4882a593Smuzhiyun */ 77*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_INVALID 0x00000000 78*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_USB 0x03200000 79*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCFAST1 0x02000000 80*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCFAST2 0x02200000 81*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCFAST3 0x02400000 82*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCFAST4 0x02600000 83*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCFAST5 0x02800000 84*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCFAST6 0x02a00000 85*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCFAST7 0x02c00000 86*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCFAST8 0x02e00000 87*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCSLOW1 0x00000000 88*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCSLOW2 0x00200000 89*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCSLOW3 0x00400000 90*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCSLOW4 0x00600000 91*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCSLOW5 0x00800000 92*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCSLOW6 0x00a00000 93*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCSLOW7 0x00c00000 94*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_UCCSLOW8 0x00e00000 95*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_MCC1 0x03800000 96*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_MCC2 0x03a00000 97*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_MCC3 0x03000000 98*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_IDMA1 0x02800000 99*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_IDMA2 0x02a00000 100*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_IDMA3 0x02c00000 101*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_IDMA4 0x02e00000 102*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_HPAC 0x01e00000 103*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_SPI1 0x01400000 104*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_SPI2 0x01600000 105*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_RAND 0x01c00000 106*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_TIMER 0x01e00000 107*4882a593Smuzhiyun #define QE_CR_SUBBLOCK_GENERAL 0x03c00000 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun /* QE CECR Protocol - For non-MCC, specifies mode for QE CECR command. 110*4882a593Smuzhiyun */ 111*4882a593Smuzhiyun #define QE_CR_PROTOCOL_UNSPECIFIED 0x00 /* For all other protocols */ 112*4882a593Smuzhiyun #define QE_CR_PROTOCOL_HDLC_TRANSPARENT 0x00 113*4882a593Smuzhiyun #define QE_CR_PROTOCOL_ATM_POS 0x0A 114*4882a593Smuzhiyun #define QE_CR_PROTOCOL_ETHERNET 0x0C 115*4882a593Smuzhiyun #define QE_CR_PROTOCOL_L2_SWITCH 0x0D 116*4882a593Smuzhiyun #define QE_CR_PROTOCOL_SHIFT 6 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun /* QE ASSIGN PAGE command 119*4882a593Smuzhiyun */ 120*4882a593Smuzhiyun #define QE_CR_ASSIGN_PAGE_SNUM_SHIFT 17 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun /* Communication Direction. 123*4882a593Smuzhiyun */ 124*4882a593Smuzhiyun typedef enum comm_dir { 125*4882a593Smuzhiyun COMM_DIR_NONE = 0, 126*4882a593Smuzhiyun COMM_DIR_RX = 1, 127*4882a593Smuzhiyun COMM_DIR_TX = 2, 128*4882a593Smuzhiyun COMM_DIR_RX_AND_TX = 3 129*4882a593Smuzhiyun } comm_dir_e; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun /* Clocks and BRG's 132*4882a593Smuzhiyun */ 133*4882a593Smuzhiyun typedef enum qe_clock { 134*4882a593Smuzhiyun QE_CLK_NONE = 0, 135*4882a593Smuzhiyun QE_BRG1, /* Baud Rate Generator 1 */ 136*4882a593Smuzhiyun QE_BRG2, /* Baud Rate Generator 2 */ 137*4882a593Smuzhiyun QE_BRG3, /* Baud Rate Generator 3 */ 138*4882a593Smuzhiyun QE_BRG4, /* Baud Rate Generator 4 */ 139*4882a593Smuzhiyun QE_BRG5, /* Baud Rate Generator 5 */ 140*4882a593Smuzhiyun QE_BRG6, /* Baud Rate Generator 6 */ 141*4882a593Smuzhiyun QE_BRG7, /* Baud Rate Generator 7 */ 142*4882a593Smuzhiyun QE_BRG8, /* Baud Rate Generator 8 */ 143*4882a593Smuzhiyun QE_BRG9, /* Baud Rate Generator 9 */ 144*4882a593Smuzhiyun QE_BRG10, /* Baud Rate Generator 10 */ 145*4882a593Smuzhiyun QE_BRG11, /* Baud Rate Generator 11 */ 146*4882a593Smuzhiyun QE_BRG12, /* Baud Rate Generator 12 */ 147*4882a593Smuzhiyun QE_BRG13, /* Baud Rate Generator 13 */ 148*4882a593Smuzhiyun QE_BRG14, /* Baud Rate Generator 14 */ 149*4882a593Smuzhiyun QE_BRG15, /* Baud Rate Generator 15 */ 150*4882a593Smuzhiyun QE_BRG16, /* Baud Rate Generator 16 */ 151*4882a593Smuzhiyun QE_CLK1, /* Clock 1 */ 152*4882a593Smuzhiyun QE_CLK2, /* Clock 2 */ 153*4882a593Smuzhiyun QE_CLK3, /* Clock 3 */ 154*4882a593Smuzhiyun QE_CLK4, /* Clock 4 */ 155*4882a593Smuzhiyun QE_CLK5, /* Clock 5 */ 156*4882a593Smuzhiyun QE_CLK6, /* Clock 6 */ 157*4882a593Smuzhiyun QE_CLK7, /* Clock 7 */ 158*4882a593Smuzhiyun QE_CLK8, /* Clock 8 */ 159*4882a593Smuzhiyun QE_CLK9, /* Clock 9 */ 160*4882a593Smuzhiyun QE_CLK10, /* Clock 10 */ 161*4882a593Smuzhiyun QE_CLK11, /* Clock 11 */ 162*4882a593Smuzhiyun QE_CLK12, /* Clock 12 */ 163*4882a593Smuzhiyun QE_CLK13, /* Clock 13 */ 164*4882a593Smuzhiyun QE_CLK14, /* Clock 14 */ 165*4882a593Smuzhiyun QE_CLK15, /* Clock 15 */ 166*4882a593Smuzhiyun QE_CLK16, /* Clock 16 */ 167*4882a593Smuzhiyun QE_CLK17, /* Clock 17 */ 168*4882a593Smuzhiyun QE_CLK18, /* Clock 18 */ 169*4882a593Smuzhiyun QE_CLK19, /* Clock 19 */ 170*4882a593Smuzhiyun QE_CLK20, /* Clock 20 */ 171*4882a593Smuzhiyun QE_CLK21, /* Clock 21 */ 172*4882a593Smuzhiyun QE_CLK22, /* Clock 22 */ 173*4882a593Smuzhiyun QE_CLK23, /* Clock 23 */ 174*4882a593Smuzhiyun QE_CLK24, /* Clock 24 */ 175*4882a593Smuzhiyun QE_CLK_DUMMY 176*4882a593Smuzhiyun } qe_clock_e; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun /* QE CMXGCR register 179*4882a593Smuzhiyun */ 180*4882a593Smuzhiyun #define QE_CMXGCR_MII_ENET_MNG_MASK 0x00007000 181*4882a593Smuzhiyun #define QE_CMXGCR_MII_ENET_MNG_SHIFT 12 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun /* QE CMXUCR registers 184*4882a593Smuzhiyun */ 185*4882a593Smuzhiyun #define QE_CMXUCR_TX_CLK_SRC_MASK 0x0000000F 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun /* QE BRG configuration register 188*4882a593Smuzhiyun */ 189*4882a593Smuzhiyun #define QE_BRGC_ENABLE 0x00010000 190*4882a593Smuzhiyun #define QE_BRGC_DIVISOR_SHIFT 1 191*4882a593Smuzhiyun #define QE_BRGC_DIVISOR_MAX 0xFFF 192*4882a593Smuzhiyun #define QE_BRGC_DIV16 1 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun /* QE SDMA registers 195*4882a593Smuzhiyun */ 196*4882a593Smuzhiyun #define QE_SDSR_BER1 0x02000000 197*4882a593Smuzhiyun #define QE_SDSR_BER2 0x01000000 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun #define QE_SDMR_GLB_1_MSK 0x80000000 200*4882a593Smuzhiyun #define QE_SDMR_ADR_SEL 0x20000000 201*4882a593Smuzhiyun #define QE_SDMR_BER1_MSK 0x02000000 202*4882a593Smuzhiyun #define QE_SDMR_BER2_MSK 0x01000000 203*4882a593Smuzhiyun #define QE_SDMR_EB1_MSK 0x00800000 204*4882a593Smuzhiyun #define QE_SDMR_ER1_MSK 0x00080000 205*4882a593Smuzhiyun #define QE_SDMR_ER2_MSK 0x00040000 206*4882a593Smuzhiyun #define QE_SDMR_CEN_MASK 0x0000E000 207*4882a593Smuzhiyun #define QE_SDMR_SBER_1 0x00000200 208*4882a593Smuzhiyun #define QE_SDMR_SBER_2 0x00000200 209*4882a593Smuzhiyun #define QE_SDMR_EB1_PR_MASK 0x000000C0 210*4882a593Smuzhiyun #define QE_SDMR_ER1_PR 0x00000008 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun #define QE_SDMR_CEN_SHIFT 13 213*4882a593Smuzhiyun #define QE_SDMR_EB1_PR_SHIFT 6 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun #define QE_SDTM_MSNUM_SHIFT 24 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun #define QE_SDEBCR_BA_MASK 0x01FFFFFF 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun /* Communication Processor */ 220*4882a593Smuzhiyun #define QE_CP_CERCR_MEE 0x8000 /* Multi-user RAM ECC enable */ 221*4882a593Smuzhiyun #define QE_CP_CERCR_IEE 0x4000 /* Instruction RAM ECC enable */ 222*4882a593Smuzhiyun #define QE_CP_CERCR_CIR 0x0800 /* Common instruction RAM */ 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun /* I-RAM */ 225*4882a593Smuzhiyun #define QE_IRAM_IADD_AIE 0x80000000 /* Auto Increment Enable */ 226*4882a593Smuzhiyun #define QE_IRAM_IADD_BADDR 0x00080000 /* Base Address */ 227*4882a593Smuzhiyun #define QE_IRAM_READY 0x80000000 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun /* Structure that defines QE firmware binary files. 230*4882a593Smuzhiyun * 231*4882a593Smuzhiyun * See doc/README.qe_firmware for a description of these fields. 232*4882a593Smuzhiyun */ 233*4882a593Smuzhiyun struct qe_firmware { 234*4882a593Smuzhiyun struct qe_header { 235*4882a593Smuzhiyun u32 length; /* Length of the entire structure, in bytes */ 236*4882a593Smuzhiyun u8 magic[3]; /* Set to { 'Q', 'E', 'F' } */ 237*4882a593Smuzhiyun u8 version; /* Version of this layout. First ver is '1' */ 238*4882a593Smuzhiyun } header; 239*4882a593Smuzhiyun u8 id[62]; /* Null-terminated identifier string */ 240*4882a593Smuzhiyun u8 split; /* 0 = shared I-RAM, 1 = split I-RAM */ 241*4882a593Smuzhiyun u8 count; /* Number of microcode[] structures */ 242*4882a593Smuzhiyun struct { 243*4882a593Smuzhiyun u16 model; /* The SOC model */ 244*4882a593Smuzhiyun u8 major; /* The SOC revision major */ 245*4882a593Smuzhiyun u8 minor; /* The SOC revision minor */ 246*4882a593Smuzhiyun } __attribute__ ((packed)) soc; 247*4882a593Smuzhiyun u8 padding[4]; /* Reserved, for alignment */ 248*4882a593Smuzhiyun u64 extended_modes; /* Extended modes */ 249*4882a593Smuzhiyun u32 vtraps[8]; /* Virtual trap addresses */ 250*4882a593Smuzhiyun u8 reserved[4]; /* Reserved, for future expansion */ 251*4882a593Smuzhiyun struct qe_microcode { 252*4882a593Smuzhiyun u8 id[32]; /* Null-terminated identifier */ 253*4882a593Smuzhiyun u32 traps[16]; /* Trap addresses, 0 == ignore */ 254*4882a593Smuzhiyun u32 eccr; /* The value for the ECCR register */ 255*4882a593Smuzhiyun u32 iram_offset;/* Offset into I-RAM for the code */ 256*4882a593Smuzhiyun u32 count; /* Number of 32-bit words of the code */ 257*4882a593Smuzhiyun u32 code_offset;/* Offset of the actual microcode */ 258*4882a593Smuzhiyun u8 major; /* The microcode version major */ 259*4882a593Smuzhiyun u8 minor; /* The microcode version minor */ 260*4882a593Smuzhiyun u8 revision; /* The microcode version revision */ 261*4882a593Smuzhiyun u8 padding; /* Reserved, for alignment */ 262*4882a593Smuzhiyun u8 reserved[4]; /* Reserved, for future expansion */ 263*4882a593Smuzhiyun } __attribute__ ((packed)) microcode[1]; 264*4882a593Smuzhiyun /* All microcode binaries should be located here */ 265*4882a593Smuzhiyun /* CRC32 should be located here, after the microcode binaries */ 266*4882a593Smuzhiyun } __attribute__ ((packed)); 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun struct qe_firmware_info { 269*4882a593Smuzhiyun char id[64]; /* Firmware name */ 270*4882a593Smuzhiyun u32 vtraps[8]; /* Virtual trap addresses */ 271*4882a593Smuzhiyun u64 extended_modes; /* Extended modes */ 272*4882a593Smuzhiyun }; 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun void qe_config_iopin(u8 port, u8 pin, int dir, int open_drain, int assign); 275*4882a593Smuzhiyun void qe_issue_cmd(uint cmd, uint sbc, u8 mcn, u32 cmd_data); 276*4882a593Smuzhiyun uint qe_muram_alloc(uint size, uint align); 277*4882a593Smuzhiyun void *qe_muram_addr(uint offset); 278*4882a593Smuzhiyun int qe_get_snum(void); 279*4882a593Smuzhiyun void qe_put_snum(u8 snum); 280*4882a593Smuzhiyun void qe_init(uint qe_base); 281*4882a593Smuzhiyun void qe_reset(void); 282*4882a593Smuzhiyun void qe_assign_page(uint snum, uint para_ram_base); 283*4882a593Smuzhiyun int qe_set_brg(uint brg, uint rate); 284*4882a593Smuzhiyun int qe_set_mii_clk_src(int ucc_num); 285*4882a593Smuzhiyun int qe_upload_firmware(const struct qe_firmware *firmware); 286*4882a593Smuzhiyun struct qe_firmware_info *qe_get_firmware_info(void); 287*4882a593Smuzhiyun void ft_qe_setup(void *blob); 288*4882a593Smuzhiyun void qe_init(uint qe_base); 289*4882a593Smuzhiyun void qe_reset(void); 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun #ifdef CONFIG_U_QE 292*4882a593Smuzhiyun void u_qe_init(void); 293*4882a593Smuzhiyun int u_qe_upload_firmware(const struct qe_firmware *firmware); 294*4882a593Smuzhiyun void u_qe_resume(void); 295*4882a593Smuzhiyun int u_qe_firmware_resume(const struct qe_firmware *firmware, 296*4882a593Smuzhiyun qe_map_t *qe_immrr); 297*4882a593Smuzhiyun #endif 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun #endif /* __QE_H__ */ 300