Searched +full:0 +full:xfc800000 (Results 1 – 14 of 14) sorted by relevance
| /OK3568_Linux_fs/u-boot/configs/ |
| H A D | integratorcp_cm920t_defconfig | 6 …tdblock0 console=ttyAMA0 console=tty ip=dhcp netdev=27,0,0xfc800000,0xfc800010,eth0 video=clcdfb:0"
|
| H A D | integratorcp_cm946es_defconfig | 6 …tdblock0 console=ttyAMA0 console=tty ip=dhcp netdev=27,0,0xfc800000,0xfc800010,eth0 video=clcdfb:0"
|
| H A D | integratorcp_cm1136_defconfig | 6 …tdblock0 console=ttyAMA0 console=tty ip=dhcp netdev=27,0,0xfc800000,0xfc800010,eth0 video=clcdfb:0"
|
| H A D | integratorcp_cm926ejs_defconfig | 6 …tdblock0 console=ttyAMA0 console=tty ip=dhcp netdev=27,0,0xfc800000,0xfc800010,eth0 video=clcdfb:0"
|
| /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-spear/ |
| H A D | hardware.h | 11 #define CONFIG_SYS_USBD_BASE 0xE1100000 12 #define CONFIG_SYS_PLUG_BASE 0xE1200000 13 #define CONFIG_SYS_FIFO_BASE 0xE1000800 14 #define CONFIG_SYS_UHC0_EHCI_BASE 0xE1800000 15 #define CONFIG_SYS_UHC1_EHCI_BASE 0xE2000000 16 #define CONFIG_SYS_SMI_BASE 0xFC000000 17 #define CONFIG_SPEAR_SYSCNTLBASE 0xFCA00000 18 #define CONFIG_SPEAR_TIMERBASE 0xFC800000 19 #define CONFIG_SPEAR_MISCBASE 0xFCA80000 20 #define CONFIG_SPEAR_ETHBASE 0xE0800000 [all …]
|
| /OK3568_Linux_fs/kernel/arch/arm/mach-spear/include/mach/ |
| H A D | spear.h | 21 #define SPEAR_ICM1_2_BASE UL(0xD0000000) 22 #define VA_SPEAR_ICM1_2_BASE IOMEM(0xFD000000) 23 #define SPEAR_ICM1_UART_BASE UL(0xD0000000) 25 #define SPEAR3XX_ICM1_SSP_BASE UL(0xD0100000) 28 #define SPEAR_ICM3_ML1_2_BASE UL(0xF0000000) 29 #define VA_SPEAR6XX_ML_CPU_BASE IOMEM(0xF0000000) 32 #define SPEAR_ICM3_SMI_CTRL_BASE UL(0xFC000000) 33 #define VA_SPEAR_ICM3_SMI_CTRL_BASE IOMEM(0xFC000000) 34 #define SPEAR_ICM3_DMA_BASE UL(0xFC400000) 35 #define SPEAR_ICM3_SYS_CTRL_BASE UL(0xFCA00000) [all …]
|
| /OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/timer/ |
| H A D | arm,sp804.yaml | 93 reg = <0xfc800000 0x1000>; 94 interrupts = <0 0 4>, <0 1 4>;
|
| /OK3568_Linux_fs/kernel/arch/sh/drivers/pci/ |
| H A D | pcie-sh7786.c | 45 .name = "PCIe0 MEM 0", 46 .start = 0xfd000000, 47 .end = 0xfd000000 + SZ_8M - 1, 51 .start = 0xc0000000, 52 .end = 0xc0000000 + SZ_512M - 1, 56 .start = 0x10000000, 57 .end = 0x10000000 + SZ_64M - 1, 61 .start = 0xfe100000, 62 .end = 0xfe100000 + SZ_1M - 1, 69 .name = "PCIe1 MEM 0", [all …]
|
| /OK3568_Linux_fs/u-boot/arch/arm/dts/ |
| H A D | rk3588s.dtsi | 56 #size-cells = <0>; 91 cpu_l0: cpu@0 { 94 reg = <0x0>; 102 reg = <0x100>; 110 reg = <0x200>; 118 reg = <0x300>; 126 reg = <0x400>; 134 reg = <0x500>; 142 reg = <0x600>; 150 reg = <0x700>; [all …]
|
| H A D | rk3568.dtsi | 58 #size-cells = <0>; 60 cpu0: cpu@0 { 63 reg = <0x0 0x0>; 72 reg = <0x0 0x100>; 81 reg = <0x0 0x200>; 90 reg = <0x0 0x300>; 160 thermal-sensors = <&tsadc 0>; 192 #clock-cells = <0>; 199 #clock-cells = <0>; 204 #clock-cells = <0>; [all …]
|
| H A D | .OK3568-C.dtb.dts.tmp | |
| /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/rockchip/ |
| H A D | rk3568.dtsi | 66 #size-cells = <0>; 68 cpu0: cpu@0 { 71 reg = <0x0 0x0>; 73 clocks = <&scmi_clk 0>; 83 reg = <0x0 0x100>; 85 clocks = <&scmi_clk 0>; 93 reg = <0x0 0x200>; 95 clocks = <&scmi_clk 0>; 103 reg = <0x0 0x300>; 105 clocks = <&scmi_clk 0>; [all …]
|
| H A D | rk3588s.dtsi | 89 #clock-cells = <0>; 96 #clock-cells = <0>; 103 #clock-cells = <0>; 110 reg = <0 0xfd7c08ec 0 0x10>; 114 #clock-cells = <0>; 119 reg = <0 0xfd7c08b0 0 0x10>; 123 #clock-cells = <0>; 128 reg = <0 0xfd7c08dc 0 0x10>; 132 #clock-cells = <0>; 137 reg = <0 0xfd7c08a8 0 0x10>; [all …]
|
| /OK3568_Linux_fs/kernel/drivers/misc/habanalabs/goya/ |
| H A D | goya_security.c | 22 while (pb_addr & 0xFFF) { in goya_pb_set_block() 23 WREG32(pb_addr, 0); in goya_pb_set_block() 34 u64 mmMME_SBB_POWER_ECO1 = 0xDFF60, in goya_init_mme_protection_bits() 35 mmMME_SBB_POWER_ECO2 = 0xDFF64; in goya_init_mme_protection_bits() 67 pb_addr = (mmMME_DUMMY & ~0xFFF) + PROT_BITS_OFFS; in goya_init_mme_protection_bits() 69 mask = 1 << ((mmMME_DUMMY & 0x7F) >> 2); in goya_init_mme_protection_bits() 70 mask |= 1 << ((mmMME_RESET & 0x7F) >> 2); in goya_init_mme_protection_bits() 71 mask |= 1 << ((mmMME_STALL & 0x7F) >> 2); in goya_init_mme_protection_bits() 72 mask |= 1 << ((mmMME_SM_BASE_ADDRESS_LOW & 0x7F) >> 2); in goya_init_mme_protection_bits() 73 mask |= 1 << ((mmMME_SM_BASE_ADDRESS_HIGH & 0x7F) >> 2); in goya_init_mme_protection_bits() [all …]
|