xref: /OK3568_Linux_fs/kernel/drivers/misc/habanalabs/goya/goya_security.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun 
3*4882a593Smuzhiyun /*
4*4882a593Smuzhiyun  * Copyright 2016-2019 HabanaLabs, Ltd.
5*4882a593Smuzhiyun  * All Rights Reserved.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include "goyaP.h"
9*4882a593Smuzhiyun #include "../include/goya/asic_reg/goya_regs.h"
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun /*
12*4882a593Smuzhiyun  * goya_set_block_as_protected - set the given block as protected
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * @hdev: pointer to hl_device structure
15*4882a593Smuzhiyun  * @block: block base address
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  */
goya_pb_set_block(struct hl_device * hdev,u64 base)18*4882a593Smuzhiyun static void goya_pb_set_block(struct hl_device *hdev, u64 base)
19*4882a593Smuzhiyun {
20*4882a593Smuzhiyun 	u32 pb_addr = base - CFG_BASE + PROT_BITS_OFFS;
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun 	while (pb_addr & 0xFFF) {
23*4882a593Smuzhiyun 		WREG32(pb_addr, 0);
24*4882a593Smuzhiyun 		pb_addr += 4;
25*4882a593Smuzhiyun 	}
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun 
goya_init_mme_protection_bits(struct hl_device * hdev)28*4882a593Smuzhiyun static void goya_init_mme_protection_bits(struct hl_device *hdev)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun 	u32 pb_addr, mask;
31*4882a593Smuzhiyun 	u8 word_offset;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	/* TODO: change to real reg name when Soc Online is updated */
34*4882a593Smuzhiyun 	u64 mmMME_SBB_POWER_ECO1 = 0xDFF60,
35*4882a593Smuzhiyun 		mmMME_SBB_POWER_ECO2 = 0xDFF64;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmACC_MS_ECC_MEM_0_BASE);
38*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmACC_MS_ECC_MEM_1_BASE);
39*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmACC_MS_ECC_MEM_2_BASE);
40*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmACC_MS_ECC_MEM_3_BASE);
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSBA_ECC_MEM_BASE);
43*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSBB_ECC_MEM_BASE);
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmMME1_RTR_BASE);
46*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmMME1_RD_REGULATOR_BASE);
47*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmMME1_WR_REGULATOR_BASE);
48*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmMME2_RTR_BASE);
49*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmMME2_RD_REGULATOR_BASE);
50*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmMME2_WR_REGULATOR_BASE);
51*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmMME3_RTR_BASE);
52*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmMME3_RD_REGULATOR_BASE);
53*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmMME3_WR_REGULATOR_BASE);
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmMME4_RTR_BASE);
56*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmMME4_RD_REGULATOR_BASE);
57*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmMME4_WR_REGULATOR_BASE);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmMME5_RTR_BASE);
60*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmMME5_RD_REGULATOR_BASE);
61*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmMME5_WR_REGULATOR_BASE);
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmMME6_RTR_BASE);
64*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmMME6_RD_REGULATOR_BASE);
65*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmMME6_WR_REGULATOR_BASE);
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	pb_addr = (mmMME_DUMMY & ~0xFFF) + PROT_BITS_OFFS;
68*4882a593Smuzhiyun 	word_offset = ((mmMME_DUMMY & PROT_BITS_OFFS) >> 7) << 2;
69*4882a593Smuzhiyun 	mask = 1 << ((mmMME_DUMMY & 0x7F) >> 2);
70*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_RESET & 0x7F) >> 2);
71*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_STALL & 0x7F) >> 2);
72*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_SM_BASE_ADDRESS_LOW & 0x7F) >> 2);
73*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_SM_BASE_ADDRESS_HIGH & 0x7F) >> 2);
74*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_DBGMEM_ADD & 0x7F) >> 2);
75*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_DBGMEM_DATA_WR & 0x7F) >> 2);
76*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_DBGMEM_DATA_RD & 0x7F) >> 2);
77*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_DBGMEM_CTRL & 0x7F) >> 2);
78*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_DBGMEM_RC & 0x7F) >> 2);
79*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_LOG_SHADOW & 0x7F) >> 2);
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	pb_addr = (mmMME_STORE_MAX_CREDIT & ~0xFFF) + PROT_BITS_OFFS;
84*4882a593Smuzhiyun 	word_offset = ((mmMME_STORE_MAX_CREDIT & PROT_BITS_OFFS) >> 7) << 2;
85*4882a593Smuzhiyun 	mask = 1 << ((mmMME_STORE_MAX_CREDIT & 0x7F) >> 2);
86*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_AGU & 0x7F) >> 2);
87*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_SBA & 0x7F) >> 2);
88*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_SBB & 0x7F) >> 2);
89*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_SBC & 0x7F) >> 2);
90*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_WBC & 0x7F) >> 2);
91*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_SBA_CONTROL_DATA & 0x7F) >> 2);
92*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_SBB_CONTROL_DATA & 0x7F) >> 2);
93*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_SBC_CONTROL_DATA & 0x7F) >> 2);
94*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_WBC_CONTROL_DATA & 0x7F) >> 2);
95*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_TE & 0x7F) >> 2);
96*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_TE2DEC & 0x7F) >> 2);
97*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_REI_STATUS & 0x7F) >> 2);
98*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_REI_MASK & 0x7F) >> 2);
99*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_SEI_STATUS & 0x7F) >> 2);
100*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_SEI_MASK & 0x7F) >> 2);
101*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_SPI_STATUS & 0x7F) >> 2);
102*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_SPI_MASK & 0x7F) >> 2);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	pb_addr = (mmMME_QM_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
107*4882a593Smuzhiyun 	word_offset = ((mmMME_QM_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
108*4882a593Smuzhiyun 	mask = 1 << ((mmMME_QM_GLBL_CFG0 & 0x7F) >> 2);
109*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_GLBL_CFG1 & 0x7F) >> 2);
110*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_GLBL_PROT & 0x7F) >> 2);
111*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_GLBL_ERR_CFG & 0x7F) >> 2);
112*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
113*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
114*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_GLBL_ERR_WDATA & 0x7F) >> 2);
115*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_GLBL_SECURE_PROPS & 0x7F) >> 2);
116*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_GLBL_NON_SECURE_PROPS & 0x7F) >> 2);
117*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_GLBL_STS0 & 0x7F) >> 2);
118*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_GLBL_STS1 & 0x7F) >> 2);
119*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_PQ_BASE_LO & 0x7F) >> 2);
120*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_PQ_BASE_HI & 0x7F) >> 2);
121*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_PQ_SIZE & 0x7F) >> 2);
122*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_PQ_PI & 0x7F) >> 2);
123*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_PQ_CI & 0x7F) >> 2);
124*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_PQ_CFG0 & 0x7F) >> 2);
125*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_PQ_CFG1 & 0x7F) >> 2);
126*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_PQ_ARUSER & 0x7F) >> 2);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	pb_addr = (mmMME_QM_PQ_PUSH0 & ~0xFFF) + PROT_BITS_OFFS;
131*4882a593Smuzhiyun 	word_offset = ((mmMME_QM_PQ_PUSH0 & PROT_BITS_OFFS) >> 7) << 2;
132*4882a593Smuzhiyun 	mask = 1 << ((mmMME_QM_PQ_PUSH0 & 0x7F) >> 2);
133*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_PQ_PUSH1 & 0x7F) >> 2);
134*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_PQ_PUSH2 & 0x7F) >> 2);
135*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_PQ_PUSH3 & 0x7F) >> 2);
136*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_PQ_STS0 & 0x7F) >> 2);
137*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_PQ_STS1 & 0x7F) >> 2);
138*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_PQ_RD_RATE_LIM_EN & 0x7F) >> 2);
139*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_PQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
140*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_PQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
141*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_PQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
142*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CQ_CFG0 & 0x7F) >> 2);
143*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CQ_CFG1 & 0x7F) >> 2);
144*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CQ_ARUSER & 0x7F) >> 2);
145*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CQ_PTR_LO & 0x7F) >> 2);
146*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CQ_PTR_HI & 0x7F) >> 2);
147*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CQ_TSIZE & 0x7F) >> 2);
148*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CQ_CTL & 0x7F) >> 2);
149*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CQ_PTR_LO_STS & 0x7F) >> 2);
150*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CQ_PTR_HI_STS & 0x7F) >> 2);
151*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CQ_TSIZE_STS & 0x7F) >> 2);
152*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CQ_CTL_STS & 0x7F) >> 2);
153*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CQ_STS0 & 0x7F) >> 2);
154*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CQ_STS1 & 0x7F) >> 2);
155*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CQ_RD_RATE_LIM_EN & 0x7F) >> 2);
156*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
157*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
158*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	pb_addr = (mmMME_QM_CQ_IFIFO_CNT & ~0xFFF) + PROT_BITS_OFFS;
163*4882a593Smuzhiyun 	word_offset = ((mmMME_QM_CQ_IFIFO_CNT & PROT_BITS_OFFS) >> 7) << 2;
164*4882a593Smuzhiyun 	mask = 1 << ((mmMME_QM_CQ_IFIFO_CNT & 0x7F) >> 2);
165*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CP_MSG_BASE0_ADDR_LO & 0x7F) >> 2);
166*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CP_MSG_BASE0_ADDR_HI & 0x7F) >> 2);
167*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CP_MSG_BASE1_ADDR_LO & 0x7F) >> 2);
168*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CP_MSG_BASE1_ADDR_HI & 0x7F) >> 2);
169*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CP_MSG_BASE2_ADDR_LO & 0x7F) >> 2);
170*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CP_MSG_BASE2_ADDR_HI & 0x7F) >> 2);
171*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CP_MSG_BASE3_ADDR_LO & 0x7F) >> 2);
172*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CP_MSG_BASE3_ADDR_HI & 0x7F) >> 2);
173*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CP_LDMA_TSIZE_OFFSET & 0x7F) >> 2);
174*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CP_LDMA_SRC_BASE_LO_OFFSET & 0x7F) >> 2);
175*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CP_LDMA_SRC_BASE_HI_OFFSET & 0x7F) >> 2);
176*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CP_LDMA_DST_BASE_LO_OFFSET & 0x7F) >> 2);
177*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CP_LDMA_DST_BASE_HI_OFFSET & 0x7F) >> 2);
178*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CP_LDMA_COMMIT_OFFSET & 0x7F) >> 2);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	pb_addr = (mmMME_QM_CP_STS & ~0xFFF) + PROT_BITS_OFFS;
183*4882a593Smuzhiyun 	word_offset = ((mmMME_QM_CP_STS & PROT_BITS_OFFS) >> 7) << 2;
184*4882a593Smuzhiyun 	mask = 1 << ((mmMME_QM_CP_STS & 0x7F) >> 2);
185*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CP_CURRENT_INST_LO & 0x7F) >> 2);
186*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CP_CURRENT_INST_HI & 0x7F) >> 2);
187*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CP_BARRIER_CFG & 0x7F) >> 2);
188*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CP_DBG_0 & 0x7F) >> 2);
189*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_PQ_BUF_ADDR & 0x7F) >> 2);
190*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_PQ_BUF_RDATA & 0x7F) >> 2);
191*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CQ_BUF_ADDR & 0x7F) >> 2);
192*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_QM_CQ_BUF_RDATA & 0x7F) >> 2);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	pb_addr = (mmMME_CMDQ_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
197*4882a593Smuzhiyun 	word_offset = ((mmMME_CMDQ_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
198*4882a593Smuzhiyun 	mask = 1 << ((mmMME_CMDQ_GLBL_CFG0 & 0x7F) >> 2);
199*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_GLBL_CFG1 & 0x7F) >> 2);
200*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_GLBL_PROT & 0x7F) >> 2);
201*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_GLBL_ERR_CFG & 0x7F) >> 2);
202*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
203*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
204*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_GLBL_ERR_WDATA & 0x7F) >> 2);
205*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_GLBL_SECURE_PROPS & 0x7F) >> 2);
206*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_GLBL_NON_SECURE_PROPS & 0x7F) >> 2);
207*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_GLBL_STS0 & 0x7F) >> 2);
208*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_GLBL_STS1 & 0x7F) >> 2);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	pb_addr = (mmMME_CMDQ_CQ_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
213*4882a593Smuzhiyun 	word_offset = ((mmMME_CMDQ_CQ_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
214*4882a593Smuzhiyun 	mask = 1 << ((mmMME_CMDQ_CQ_CFG0 & 0x7F) >> 2);
215*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CQ_CFG1 & 0x7F) >> 2);
216*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CQ_ARUSER & 0x7F) >> 2);
217*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CQ_PTR_LO_STS & 0x7F) >> 2);
218*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CQ_PTR_HI_STS & 0x7F) >> 2);
219*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CQ_TSIZE_STS & 0x7F) >> 2);
220*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CQ_CTL_STS & 0x7F) >> 2);
221*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CQ_STS0 & 0x7F) >> 2);
222*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CQ_STS1 & 0x7F) >> 2);
223*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CQ_RD_RATE_LIM_EN & 0x7F) >> 2);
224*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
225*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
226*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	pb_addr = (mmMME_CMDQ_CQ_IFIFO_CNT & ~0xFFF) + PROT_BITS_OFFS;
231*4882a593Smuzhiyun 	word_offset = ((mmMME_CMDQ_CQ_IFIFO_CNT &
232*4882a593Smuzhiyun 			PROT_BITS_OFFS) >> 7) << 2;
233*4882a593Smuzhiyun 	mask = 1 << ((mmMME_CMDQ_CQ_IFIFO_CNT & 0x7F) >> 2);
234*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CP_MSG_BASE0_ADDR_LO & 0x7F) >> 2);
235*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CP_MSG_BASE0_ADDR_HI & 0x7F) >> 2);
236*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CP_MSG_BASE1_ADDR_LO & 0x7F) >> 2);
237*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CP_MSG_BASE1_ADDR_HI & 0x7F) >> 2);
238*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CP_MSG_BASE2_ADDR_LO & 0x7F) >> 2);
239*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CP_MSG_BASE2_ADDR_HI & 0x7F) >> 2);
240*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CP_MSG_BASE3_ADDR_LO & 0x7F) >> 2);
241*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CP_MSG_BASE3_ADDR_HI & 0x7F) >> 2);
242*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CP_LDMA_TSIZE_OFFSET & 0x7F) >> 2);
243*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CP_LDMA_SRC_BASE_LO_OFFSET & 0x7F) >> 2);
244*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CP_LDMA_SRC_BASE_HI_OFFSET & 0x7F) >> 2);
245*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CP_LDMA_DST_BASE_LO_OFFSET & 0x7F) >> 2);
246*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CP_LDMA_DST_BASE_HI_OFFSET & 0x7F) >> 2);
247*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CP_LDMA_COMMIT_OFFSET & 0x7F) >> 2);
248*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CP_STS & 0x7F) >> 2);
249*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CP_CURRENT_INST_LO & 0x7F) >> 2);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	pb_addr = (mmMME_CMDQ_CP_CURRENT_INST_HI & ~0xFFF) + PROT_BITS_OFFS;
254*4882a593Smuzhiyun 	word_offset = ((mmMME_CMDQ_CP_CURRENT_INST_HI & PROT_BITS_OFFS) >> 7)
255*4882a593Smuzhiyun 			<< 2;
256*4882a593Smuzhiyun 	mask = 1 << ((mmMME_CMDQ_CP_CURRENT_INST_HI & 0x7F) >> 2);
257*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CP_BARRIER_CFG & 0x7F) >> 2);
258*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CP_DBG_0 & 0x7F) >> 2);
259*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CQ_BUF_ADDR & 0x7F) >> 2);
260*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_CMDQ_CQ_BUF_RDATA & 0x7F) >> 2);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	pb_addr = (mmMME_SBB_POWER_ECO1 & ~0xFFF) + PROT_BITS_OFFS;
265*4882a593Smuzhiyun 	word_offset = ((mmMME_SBB_POWER_ECO1 & PROT_BITS_OFFS) >> 7) << 2;
266*4882a593Smuzhiyun 	mask = 1 << ((mmMME_SBB_POWER_ECO1 & 0x7F) >> 2);
267*4882a593Smuzhiyun 	mask |= 1 << ((mmMME_SBB_POWER_ECO2 & 0x7F) >> 2);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
goya_init_dma_protection_bits(struct hl_device * hdev)272*4882a593Smuzhiyun static void goya_init_dma_protection_bits(struct hl_device *hdev)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun 	u32 pb_addr, mask;
275*4882a593Smuzhiyun 	u8 word_offset;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmDMA_NRTR_BASE);
278*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmDMA_RD_REGULATOR_BASE);
279*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmDMA_WR_REGULATOR_BASE);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	pb_addr = (mmDMA_QM_0_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
282*4882a593Smuzhiyun 	word_offset = ((mmDMA_QM_0_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
283*4882a593Smuzhiyun 	mask = 1 << ((mmDMA_QM_0_GLBL_CFG0 & 0x7F) >> 2);
284*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_GLBL_CFG1 & 0x7F) >> 2);
285*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_GLBL_PROT & 0x7F) >> 2);
286*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_GLBL_ERR_CFG & 0x7F) >> 2);
287*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
288*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
289*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_GLBL_ERR_WDATA & 0x7F) >> 2);
290*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_GLBL_SECURE_PROPS & 0x7F) >> 2);
291*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_GLBL_NON_SECURE_PROPS & 0x7F) >> 2);
292*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_GLBL_STS0 & 0x7F) >> 2);
293*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_GLBL_STS1 & 0x7F) >> 2);
294*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_PQ_BASE_LO & 0x7F) >> 2);
295*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_PQ_BASE_HI & 0x7F) >> 2);
296*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_PQ_SIZE & 0x7F) >> 2);
297*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_PQ_PI & 0x7F) >> 2);
298*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_PQ_CI & 0x7F) >> 2);
299*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_PQ_CFG0 & 0x7F) >> 2);
300*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_PQ_CFG1 & 0x7F) >> 2);
301*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_PQ_ARUSER & 0x7F) >> 2);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	pb_addr = (mmDMA_QM_0_PQ_PUSH0 & ~0xFFF) + PROT_BITS_OFFS;
306*4882a593Smuzhiyun 	word_offset = ((mmDMA_QM_0_PQ_PUSH0 & PROT_BITS_OFFS) >> 7) << 2;
307*4882a593Smuzhiyun 	mask = 1 << ((mmDMA_QM_0_PQ_PUSH0 & 0x7F) >> 2);
308*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_PQ_PUSH1 & 0x7F) >> 2);
309*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_PQ_PUSH2 & 0x7F) >> 2);
310*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_PQ_PUSH3 & 0x7F) >> 2);
311*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_PQ_STS0 & 0x7F) >> 2);
312*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_PQ_STS1 & 0x7F) >> 2);
313*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_PQ_RD_RATE_LIM_EN & 0x7F) >> 2);
314*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_PQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
315*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_PQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
316*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_PQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
317*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CQ_CFG0 & 0x7F) >> 2);
318*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CQ_CFG1 & 0x7F) >> 2);
319*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CQ_ARUSER & 0x7F) >> 2);
320*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CQ_PTR_LO & 0x7F) >> 2);
321*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CQ_PTR_HI & 0x7F) >> 2);
322*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CQ_TSIZE & 0x7F) >> 2);
323*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CQ_CTL & 0x7F) >> 2);
324*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CQ_PTR_LO_STS & 0x7F) >> 2);
325*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CQ_PTR_HI_STS & 0x7F) >> 2);
326*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CQ_TSIZE_STS & 0x7F) >> 2);
327*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CQ_CTL_STS & 0x7F) >> 2);
328*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CQ_STS0 & 0x7F) >> 2);
329*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CQ_STS1 & 0x7F) >> 2);
330*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CQ_RD_RATE_LIM_EN & 0x7F) >> 2);
331*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
332*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
333*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	pb_addr = (mmDMA_QM_0_CQ_IFIFO_CNT & ~0xFFF) + PROT_BITS_OFFS;
338*4882a593Smuzhiyun 	word_offset = ((mmDMA_QM_0_CQ_IFIFO_CNT & PROT_BITS_OFFS) >> 7) << 2;
339*4882a593Smuzhiyun 	mask = 1 << ((mmDMA_QM_0_CQ_IFIFO_CNT & 0x7F) >> 2);
340*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CP_MSG_BASE0_ADDR_LO & 0x7F) >> 2);
341*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CP_MSG_BASE0_ADDR_HI & 0x7F) >> 2);
342*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CP_MSG_BASE1_ADDR_LO & 0x7F) >> 2);
343*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CP_MSG_BASE1_ADDR_HI & 0x7F) >> 2);
344*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CP_MSG_BASE2_ADDR_LO & 0x7F) >> 2);
345*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CP_MSG_BASE2_ADDR_HI & 0x7F) >> 2);
346*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CP_MSG_BASE3_ADDR_LO & 0x7F) >> 2);
347*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CP_MSG_BASE3_ADDR_HI & 0x7F) >> 2);
348*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CP_LDMA_TSIZE_OFFSET & 0x7F) >> 2);
349*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CP_LDMA_SRC_BASE_LO_OFFSET & 0x7F) >> 2);
350*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CP_LDMA_SRC_BASE_HI_OFFSET & 0x7F) >> 2);
351*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CP_LDMA_DST_BASE_LO_OFFSET & 0x7F) >> 2);
352*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CP_LDMA_DST_BASE_HI_OFFSET & 0x7F) >> 2);
353*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_0_CP_LDMA_COMMIT_OFFSET & 0x7F) >> 2);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmDMA_CH_0_BASE);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	pb_addr = (mmDMA_QM_1_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
360*4882a593Smuzhiyun 	word_offset = ((mmDMA_QM_1_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
361*4882a593Smuzhiyun 	mask = 1 << ((mmDMA_QM_1_GLBL_CFG0 & 0x7F) >> 2);
362*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_GLBL_CFG1 & 0x7F) >> 2);
363*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_GLBL_PROT & 0x7F) >> 2);
364*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_GLBL_ERR_CFG & 0x7F) >> 2);
365*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
366*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
367*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_GLBL_ERR_WDATA & 0x7F) >> 2);
368*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_GLBL_SECURE_PROPS & 0x7F) >> 2);
369*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_GLBL_NON_SECURE_PROPS & 0x7F) >> 2);
370*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_GLBL_STS0 & 0x7F) >> 2);
371*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_GLBL_STS1 & 0x7F) >> 2);
372*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_PQ_BASE_LO & 0x7F) >> 2);
373*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_PQ_BASE_HI & 0x7F) >> 2);
374*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_PQ_SIZE & 0x7F) >> 2);
375*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_PQ_PI & 0x7F) >> 2);
376*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_PQ_CI & 0x7F) >> 2);
377*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_PQ_CFG0 & 0x7F) >> 2);
378*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_PQ_CFG1 & 0x7F) >> 2);
379*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_PQ_ARUSER & 0x7F) >> 2);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	pb_addr = (mmDMA_QM_1_PQ_PUSH0 & ~0xFFF) + PROT_BITS_OFFS;
384*4882a593Smuzhiyun 	word_offset = ((mmDMA_QM_1_PQ_PUSH0 & PROT_BITS_OFFS) >> 7) << 2;
385*4882a593Smuzhiyun 	mask = 1 << ((mmDMA_QM_1_PQ_PUSH0 & 0x7F) >> 2);
386*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_PQ_PUSH1 & 0x7F) >> 2);
387*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_PQ_PUSH2 & 0x7F) >> 2);
388*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_PQ_PUSH3 & 0x7F) >> 2);
389*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_PQ_STS0 & 0x7F) >> 2);
390*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_PQ_STS1 & 0x7F) >> 2);
391*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_PQ_RD_RATE_LIM_EN & 0x7F) >> 2);
392*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_PQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
393*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_PQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
394*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_PQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
395*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CQ_CFG0 & 0x7F) >> 2);
396*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CQ_CFG1 & 0x7F) >> 2);
397*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CQ_ARUSER & 0x7F) >> 2);
398*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CQ_PTR_LO & 0x7F) >> 2);
399*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CQ_PTR_HI & 0x7F) >> 2);
400*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CQ_TSIZE & 0x7F) >> 2);
401*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CQ_CTL & 0x7F) >> 2);
402*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CQ_PTR_LO_STS & 0x7F) >> 2);
403*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CQ_PTR_HI_STS & 0x7F) >> 2);
404*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CQ_TSIZE_STS & 0x7F) >> 2);
405*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CQ_CTL_STS & 0x7F) >> 2);
406*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CQ_STS0 & 0x7F) >> 2);
407*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CQ_STS1 & 0x7F) >> 2);
408*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CQ_RD_RATE_LIM_EN & 0x7F) >> 2);
409*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
410*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
411*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	pb_addr = (mmDMA_QM_1_CQ_IFIFO_CNT & ~0xFFF) + PROT_BITS_OFFS;
416*4882a593Smuzhiyun 	word_offset = ((mmDMA_QM_1_CQ_IFIFO_CNT & PROT_BITS_OFFS) >> 7) << 2;
417*4882a593Smuzhiyun 	mask = 1 << ((mmDMA_QM_1_CQ_IFIFO_CNT & 0x7F) >> 2);
418*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CP_MSG_BASE0_ADDR_LO & 0x7F) >> 2);
419*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CP_MSG_BASE0_ADDR_HI & 0x7F) >> 2);
420*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CP_MSG_BASE1_ADDR_LO & 0x7F) >> 2);
421*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CP_MSG_BASE1_ADDR_HI & 0x7F) >> 2);
422*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CP_MSG_BASE2_ADDR_LO & 0x7F) >> 2);
423*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CP_MSG_BASE2_ADDR_HI & 0x7F) >> 2);
424*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CP_MSG_BASE3_ADDR_LO & 0x7F) >> 2);
425*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CP_MSG_BASE3_ADDR_HI & 0x7F) >> 2);
426*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CP_LDMA_TSIZE_OFFSET & 0x7F) >> 2);
427*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CP_LDMA_SRC_BASE_LO_OFFSET & 0x7F) >> 2);
428*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CP_LDMA_SRC_BASE_HI_OFFSET & 0x7F) >> 2);
429*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CP_LDMA_DST_BASE_LO_OFFSET & 0x7F) >> 2);
430*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CP_LDMA_DST_BASE_HI_OFFSET & 0x7F) >> 2);
431*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_1_CP_LDMA_COMMIT_OFFSET & 0x7F) >> 2);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmDMA_CH_1_BASE);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	pb_addr = (mmDMA_QM_2_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
438*4882a593Smuzhiyun 	word_offset = ((mmDMA_QM_2_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
439*4882a593Smuzhiyun 	mask = 1 << ((mmDMA_QM_2_GLBL_CFG0 & 0x7F) >> 2);
440*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_GLBL_CFG1 & 0x7F) >> 2);
441*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_GLBL_PROT & 0x7F) >> 2);
442*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_GLBL_ERR_CFG & 0x7F) >> 2);
443*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
444*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
445*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_GLBL_ERR_WDATA & 0x7F) >> 2);
446*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_GLBL_SECURE_PROPS & 0x7F) >> 2);
447*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_GLBL_NON_SECURE_PROPS & 0x7F) >> 2);
448*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_GLBL_STS0 & 0x7F) >> 2);
449*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_GLBL_STS1 & 0x7F) >> 2);
450*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_PQ_BASE_LO & 0x7F) >> 2);
451*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_PQ_BASE_HI & 0x7F) >> 2);
452*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_PQ_SIZE & 0x7F) >> 2);
453*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_PQ_PI & 0x7F) >> 2);
454*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_PQ_CI & 0x7F) >> 2);
455*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_PQ_CFG0 & 0x7F) >> 2);
456*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_PQ_CFG1 & 0x7F) >> 2);
457*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_PQ_ARUSER & 0x7F) >> 2);
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	pb_addr = (mmDMA_QM_2_PQ_PUSH0 & ~0xFFF) + PROT_BITS_OFFS;
462*4882a593Smuzhiyun 	word_offset = ((mmDMA_QM_2_PQ_PUSH0 & PROT_BITS_OFFS) >> 7) << 2;
463*4882a593Smuzhiyun 	mask = 1 << ((mmDMA_QM_2_PQ_PUSH0 & 0x7F) >> 2);
464*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_PQ_PUSH1 & 0x7F) >> 2);
465*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_PQ_PUSH2 & 0x7F) >> 2);
466*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_PQ_PUSH3 & 0x7F) >> 2);
467*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_PQ_STS0 & 0x7F) >> 2);
468*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_PQ_STS1 & 0x7F) >> 2);
469*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_PQ_RD_RATE_LIM_EN & 0x7F) >> 2);
470*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_PQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
471*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_PQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
472*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_PQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
473*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CQ_CFG0 & 0x7F) >> 2);
474*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CQ_CFG1 & 0x7F) >> 2);
475*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CQ_ARUSER & 0x7F) >> 2);
476*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CQ_PTR_LO & 0x7F) >> 2);
477*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CQ_PTR_HI & 0x7F) >> 2);
478*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CQ_TSIZE & 0x7F) >> 2);
479*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CQ_CTL & 0x7F) >> 2);
480*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CQ_PTR_LO_STS & 0x7F) >> 2);
481*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CQ_PTR_HI_STS & 0x7F) >> 2);
482*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CQ_TSIZE_STS & 0x7F) >> 2);
483*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CQ_CTL_STS & 0x7F) >> 2);
484*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CQ_STS0 & 0x7F) >> 2);
485*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CQ_STS1 & 0x7F) >> 2);
486*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CQ_RD_RATE_LIM_EN & 0x7F) >> 2);
487*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
488*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
489*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	pb_addr = (mmDMA_QM_2_CQ_IFIFO_CNT & ~0xFFF) + PROT_BITS_OFFS;
494*4882a593Smuzhiyun 	word_offset = ((mmDMA_QM_2_CQ_IFIFO_CNT & PROT_BITS_OFFS) >> 7) << 2;
495*4882a593Smuzhiyun 	mask = 1 << ((mmDMA_QM_2_CQ_IFIFO_CNT & 0x7F) >> 2);
496*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CP_MSG_BASE0_ADDR_LO & 0x7F) >> 2);
497*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CP_MSG_BASE0_ADDR_HI & 0x7F) >> 2);
498*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CP_MSG_BASE1_ADDR_LO & 0x7F) >> 2);
499*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CP_MSG_BASE1_ADDR_HI & 0x7F) >> 2);
500*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CP_MSG_BASE2_ADDR_LO & 0x7F) >> 2);
501*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CP_MSG_BASE2_ADDR_HI & 0x7F) >> 2);
502*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CP_MSG_BASE3_ADDR_LO & 0x7F) >> 2);
503*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CP_MSG_BASE3_ADDR_HI & 0x7F) >> 2);
504*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CP_LDMA_TSIZE_OFFSET & 0x7F) >> 2);
505*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CP_LDMA_SRC_BASE_LO_OFFSET & 0x7F) >> 2);
506*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CP_LDMA_SRC_BASE_HI_OFFSET & 0x7F) >> 2);
507*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CP_LDMA_DST_BASE_LO_OFFSET & 0x7F) >> 2);
508*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CP_LDMA_DST_BASE_HI_OFFSET & 0x7F) >> 2);
509*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_2_CP_LDMA_COMMIT_OFFSET & 0x7F) >> 2);
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmDMA_CH_2_BASE);
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	pb_addr = (mmDMA_QM_3_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
516*4882a593Smuzhiyun 	word_offset = ((mmDMA_QM_3_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
517*4882a593Smuzhiyun 	mask = 1 << ((mmDMA_QM_3_GLBL_CFG0 & 0x7F) >> 2);
518*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_GLBL_CFG1 & 0x7F) >> 2);
519*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_GLBL_PROT & 0x7F) >> 2);
520*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_GLBL_ERR_CFG & 0x7F) >> 2);
521*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
522*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
523*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_GLBL_ERR_WDATA & 0x7F) >> 2);
524*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_GLBL_SECURE_PROPS & 0x7F) >> 2);
525*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_GLBL_NON_SECURE_PROPS & 0x7F) >> 2);
526*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_GLBL_STS0 & 0x7F) >> 2);
527*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_GLBL_STS1 & 0x7F) >> 2);
528*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_PQ_BASE_LO & 0x7F) >> 2);
529*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_PQ_BASE_HI & 0x7F) >> 2);
530*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_PQ_SIZE & 0x7F) >> 2);
531*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_PQ_PI & 0x7F) >> 2);
532*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_PQ_CI & 0x7F) >> 2);
533*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_PQ_CFG0 & 0x7F) >> 2);
534*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_PQ_CFG1 & 0x7F) >> 2);
535*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_PQ_ARUSER & 0x7F) >> 2);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	pb_addr = (mmDMA_QM_3_PQ_PUSH0 & ~0xFFF) + PROT_BITS_OFFS;
540*4882a593Smuzhiyun 	word_offset = ((mmDMA_QM_3_PQ_PUSH0 & PROT_BITS_OFFS) >> 7) << 2;
541*4882a593Smuzhiyun 	mask = 1 << ((mmDMA_QM_3_PQ_PUSH0 & 0x7F) >> 2);
542*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_PQ_PUSH1 & 0x7F) >> 2);
543*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_PQ_PUSH2 & 0x7F) >> 2);
544*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_PQ_PUSH3 & 0x7F) >> 2);
545*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_PQ_STS0 & 0x7F) >> 2);
546*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_PQ_STS1 & 0x7F) >> 2);
547*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_PQ_RD_RATE_LIM_EN & 0x7F) >> 2);
548*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_PQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
549*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_PQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
550*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_PQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
551*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CQ_CFG0 & 0x7F) >> 2);
552*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CQ_CFG1 & 0x7F) >> 2);
553*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CQ_ARUSER & 0x7F) >> 2);
554*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CQ_PTR_LO & 0x7F) >> 2);
555*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CQ_PTR_HI & 0x7F) >> 2);
556*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CQ_TSIZE & 0x7F) >> 2);
557*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CQ_CTL & 0x7F) >> 2);
558*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CQ_PTR_LO_STS & 0x7F) >> 2);
559*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CQ_PTR_HI_STS & 0x7F) >> 2);
560*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CQ_TSIZE_STS & 0x7F) >> 2);
561*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CQ_CTL_STS & 0x7F) >> 2);
562*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CQ_STS0 & 0x7F) >> 2);
563*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CQ_STS1 & 0x7F) >> 2);
564*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CQ_RD_RATE_LIM_EN & 0x7F) >> 2);
565*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
566*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
567*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	pb_addr = (mmDMA_QM_3_CQ_IFIFO_CNT & ~0xFFF) + PROT_BITS_OFFS;
572*4882a593Smuzhiyun 	word_offset = ((mmDMA_QM_3_CQ_IFIFO_CNT & PROT_BITS_OFFS) >> 7) << 2;
573*4882a593Smuzhiyun 	mask = 1 << ((mmDMA_QM_3_CQ_IFIFO_CNT & 0x7F) >> 2);
574*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CP_MSG_BASE0_ADDR_LO & 0x7F) >> 2);
575*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CP_MSG_BASE0_ADDR_HI & 0x7F) >> 2);
576*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CP_MSG_BASE1_ADDR_LO & 0x7F) >> 2);
577*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CP_MSG_BASE1_ADDR_HI & 0x7F) >> 2);
578*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CP_MSG_BASE2_ADDR_LO & 0x7F) >> 2);
579*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CP_MSG_BASE2_ADDR_HI & 0x7F) >> 2);
580*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CP_MSG_BASE3_ADDR_LO & 0x7F) >> 2);
581*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CP_MSG_BASE3_ADDR_HI & 0x7F) >> 2);
582*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CP_LDMA_TSIZE_OFFSET & 0x7F) >> 2);
583*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CP_LDMA_SRC_BASE_LO_OFFSET & 0x7F) >> 2);
584*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CP_LDMA_SRC_BASE_HI_OFFSET & 0x7F) >> 2);
585*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CP_LDMA_DST_BASE_LO_OFFSET & 0x7F) >> 2);
586*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CP_LDMA_DST_BASE_HI_OFFSET & 0x7F) >> 2);
587*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_3_CP_LDMA_COMMIT_OFFSET & 0x7F) >> 2);
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmDMA_CH_3_BASE);
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	pb_addr = (mmDMA_QM_4_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
594*4882a593Smuzhiyun 	word_offset = ((mmDMA_QM_4_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
595*4882a593Smuzhiyun 	mask = 1 << ((mmDMA_QM_4_GLBL_CFG0 & 0x7F) >> 2);
596*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_GLBL_CFG1 & 0x7F) >> 2);
597*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_GLBL_PROT & 0x7F) >> 2);
598*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_GLBL_ERR_CFG & 0x7F) >> 2);
599*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
600*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
601*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_GLBL_ERR_WDATA & 0x7F) >> 2);
602*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_GLBL_SECURE_PROPS & 0x7F) >> 2);
603*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_GLBL_NON_SECURE_PROPS & 0x7F) >> 2);
604*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_GLBL_STS0 & 0x7F) >> 2);
605*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_GLBL_STS1 & 0x7F) >> 2);
606*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_PQ_BASE_LO & 0x7F) >> 2);
607*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_PQ_BASE_HI & 0x7F) >> 2);
608*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_PQ_SIZE & 0x7F) >> 2);
609*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_PQ_PI & 0x7F) >> 2);
610*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_PQ_CI & 0x7F) >> 2);
611*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_PQ_CFG0 & 0x7F) >> 2);
612*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_PQ_CFG1 & 0x7F) >> 2);
613*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_PQ_ARUSER & 0x7F) >> 2);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	pb_addr = (mmDMA_QM_4_PQ_PUSH0 & ~0xFFF) + PROT_BITS_OFFS;
618*4882a593Smuzhiyun 	word_offset = ((mmDMA_QM_4_PQ_PUSH0 & PROT_BITS_OFFS) >> 7) << 2;
619*4882a593Smuzhiyun 	mask = 1 << ((mmDMA_QM_4_PQ_PUSH0 & 0x7F) >> 2);
620*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_PQ_PUSH1 & 0x7F) >> 2);
621*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_PQ_PUSH2 & 0x7F) >> 2);
622*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_PQ_PUSH3 & 0x7F) >> 2);
623*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_PQ_STS0 & 0x7F) >> 2);
624*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_PQ_STS1 & 0x7F) >> 2);
625*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_PQ_RD_RATE_LIM_EN & 0x7F) >> 2);
626*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_PQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
627*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_PQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
628*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_PQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
629*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CQ_CFG0 & 0x7F) >> 2);
630*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CQ_CFG1 & 0x7F) >> 2);
631*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CQ_ARUSER & 0x7F) >> 2);
632*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CQ_PTR_LO & 0x7F) >> 2);
633*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CQ_PTR_HI & 0x7F) >> 2);
634*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CQ_TSIZE & 0x7F) >> 2);
635*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CQ_CTL & 0x7F) >> 2);
636*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CQ_PTR_LO_STS & 0x7F) >> 2);
637*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CQ_PTR_HI_STS & 0x7F) >> 2);
638*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CQ_TSIZE_STS & 0x7F) >> 2);
639*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CQ_CTL_STS & 0x7F) >> 2);
640*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CQ_STS0 & 0x7F) >> 2);
641*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CQ_STS1 & 0x7F) >> 2);
642*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CQ_RD_RATE_LIM_EN & 0x7F) >> 2);
643*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
644*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
645*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	pb_addr = (mmDMA_QM_4_CQ_IFIFO_CNT & ~0xFFF) + PROT_BITS_OFFS;
650*4882a593Smuzhiyun 	word_offset = ((mmDMA_QM_4_CQ_IFIFO_CNT & PROT_BITS_OFFS) >> 7) << 2;
651*4882a593Smuzhiyun 	mask = 1 << ((mmDMA_QM_4_CQ_IFIFO_CNT & 0x7F) >> 2);
652*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CP_MSG_BASE0_ADDR_LO & 0x7F) >> 2);
653*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CP_MSG_BASE0_ADDR_HI & 0x7F) >> 2);
654*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CP_MSG_BASE1_ADDR_LO & 0x7F) >> 2);
655*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CP_MSG_BASE1_ADDR_HI & 0x7F) >> 2);
656*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CP_MSG_BASE2_ADDR_LO & 0x7F) >> 2);
657*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CP_MSG_BASE2_ADDR_HI & 0x7F) >> 2);
658*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CP_MSG_BASE3_ADDR_LO & 0x7F) >> 2);
659*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CP_MSG_BASE3_ADDR_HI & 0x7F) >> 2);
660*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CP_LDMA_TSIZE_OFFSET & 0x7F) >> 2);
661*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CP_LDMA_SRC_BASE_LO_OFFSET & 0x7F) >> 2);
662*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CP_LDMA_SRC_BASE_HI_OFFSET & 0x7F) >> 2);
663*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CP_LDMA_DST_BASE_LO_OFFSET & 0x7F) >> 2);
664*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CP_LDMA_DST_BASE_HI_OFFSET & 0x7F) >> 2);
665*4882a593Smuzhiyun 	mask |= 1 << ((mmDMA_QM_4_CP_LDMA_COMMIT_OFFSET & 0x7F) >> 2);
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmDMA_CH_4_BASE);
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun 
goya_init_tpc_protection_bits(struct hl_device * hdev)672*4882a593Smuzhiyun static void goya_init_tpc_protection_bits(struct hl_device *hdev)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun 	u32 pb_addr, mask;
675*4882a593Smuzhiyun 	u8 word_offset;
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmTPC0_RD_REGULATOR_BASE);
678*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmTPC0_WR_REGULATOR_BASE);
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	pb_addr = (mmTPC0_CFG_SEMAPHORE & ~0xFFF) + PROT_BITS_OFFS;
681*4882a593Smuzhiyun 	word_offset = ((mmTPC0_CFG_SEMAPHORE & PROT_BITS_OFFS) >> 7) << 2;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	mask = 1 << ((mmTPC0_CFG_SEMAPHORE & 0x7F) >> 2);
684*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CFG_VFLAGS & 0x7F) >> 2);
685*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CFG_SFLAGS & 0x7F) >> 2);
686*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CFG_STATUS & 0x7F) >> 2);
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	pb_addr = (mmTPC0_CFG_CFG_BASE_ADDRESS_HIGH & ~0xFFF) + PROT_BITS_OFFS;
691*4882a593Smuzhiyun 	word_offset = ((mmTPC0_CFG_CFG_BASE_ADDRESS_HIGH &
692*4882a593Smuzhiyun 			PROT_BITS_OFFS) >> 7) << 2;
693*4882a593Smuzhiyun 	mask = 1 << ((mmTPC0_CFG_CFG_BASE_ADDRESS_HIGH & 0x7F) >> 2);
694*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CFG_CFG_SUBTRACT_VALUE & 0x7F) >> 2);
695*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CFG_SM_BASE_ADDRESS_LOW & 0x7F) >> 2);
696*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CFG_SM_BASE_ADDRESS_HIGH & 0x7F) >> 2);
697*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CFG_TPC_STALL & 0x7F) >> 2);
698*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CFG_MSS_CONFIG & 0x7F) >> 2);
699*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CFG_TPC_INTR_CAUSE & 0x7F) >> 2);
700*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CFG_TPC_INTR_MASK & 0x7F) >> 2);
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	pb_addr = (mmTPC0_CFG_ARUSER & ~0xFFF) + PROT_BITS_OFFS;
705*4882a593Smuzhiyun 	word_offset = ((mmTPC0_CFG_ARUSER & PROT_BITS_OFFS) >> 7) << 2;
706*4882a593Smuzhiyun 	mask = 1 << ((mmTPC0_CFG_ARUSER & 0x7F) >> 2);
707*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CFG_AWUSER & 0x7F) >> 2);
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	pb_addr = (mmTPC0_CFG_FUNC_MBIST_CNTRL & ~0xFFF) + PROT_BITS_OFFS;
712*4882a593Smuzhiyun 	word_offset = ((mmTPC0_CFG_FUNC_MBIST_CNTRL &
713*4882a593Smuzhiyun 			PROT_BITS_OFFS) >> 7) << 2;
714*4882a593Smuzhiyun 	mask = 1 << ((mmTPC0_CFG_FUNC_MBIST_CNTRL & 0x7F) >> 2);
715*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CFG_FUNC_MBIST_PAT & 0x7F) >> 2);
716*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CFG_FUNC_MBIST_MEM_0 & 0x7F) >> 2);
717*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CFG_FUNC_MBIST_MEM_1 & 0x7F) >> 2);
718*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CFG_FUNC_MBIST_MEM_2 & 0x7F) >> 2);
719*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CFG_FUNC_MBIST_MEM_3 & 0x7F) >> 2);
720*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CFG_FUNC_MBIST_MEM_4 & 0x7F) >> 2);
721*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CFG_FUNC_MBIST_MEM_5 & 0x7F) >> 2);
722*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CFG_FUNC_MBIST_MEM_6 & 0x7F) >> 2);
723*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CFG_FUNC_MBIST_MEM_7 & 0x7F) >> 2);
724*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CFG_FUNC_MBIST_MEM_8 & 0x7F) >> 2);
725*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CFG_FUNC_MBIST_MEM_9 & 0x7F) >> 2);
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	pb_addr = (mmTPC0_QM_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
730*4882a593Smuzhiyun 	word_offset = ((mmTPC0_QM_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
731*4882a593Smuzhiyun 	mask = 1 << ((mmTPC0_QM_GLBL_CFG0 & 0x7F) >> 2);
732*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_GLBL_CFG1 & 0x7F) >> 2);
733*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_GLBL_PROT & 0x7F) >> 2);
734*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_GLBL_ERR_CFG & 0x7F) >> 2);
735*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
736*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
737*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_GLBL_ERR_WDATA & 0x7F) >> 2);
738*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_GLBL_SECURE_PROPS & 0x7F) >> 2);
739*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_GLBL_NON_SECURE_PROPS & 0x7F) >> 2);
740*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_GLBL_STS0 & 0x7F) >> 2);
741*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_GLBL_STS1 & 0x7F) >> 2);
742*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_PQ_BASE_LO & 0x7F) >> 2);
743*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_PQ_BASE_HI & 0x7F) >> 2);
744*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_PQ_SIZE & 0x7F) >> 2);
745*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_PQ_PI & 0x7F) >> 2);
746*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_PQ_CI & 0x7F) >> 2);
747*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_PQ_CFG0 & 0x7F) >> 2);
748*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_PQ_CFG1 & 0x7F) >> 2);
749*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_PQ_ARUSER & 0x7F) >> 2);
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	pb_addr = (mmTPC0_QM_PQ_PUSH0 & ~0xFFF) + PROT_BITS_OFFS;
754*4882a593Smuzhiyun 	word_offset = ((mmTPC0_QM_PQ_PUSH0 & PROT_BITS_OFFS) >> 7) << 2;
755*4882a593Smuzhiyun 	mask = 1 << ((mmTPC0_QM_PQ_PUSH0 & 0x7F) >> 2);
756*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_PQ_PUSH1 & 0x7F) >> 2);
757*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_PQ_PUSH2 & 0x7F) >> 2);
758*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_PQ_PUSH3 & 0x7F) >> 2);
759*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_PQ_STS0 & 0x7F) >> 2);
760*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_PQ_STS1 & 0x7F) >> 2);
761*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_PQ_RD_RATE_LIM_EN & 0x7F) >> 2);
762*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_PQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
763*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_PQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
764*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_PQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
765*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CQ_CFG0 & 0x7F) >> 2);
766*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CQ_CFG1 & 0x7F) >> 2);
767*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CQ_ARUSER & 0x7F) >> 2);
768*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CQ_PTR_LO & 0x7F) >> 2);
769*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CQ_PTR_HI & 0x7F) >> 2);
770*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CQ_TSIZE & 0x7F) >> 2);
771*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CQ_CTL & 0x7F) >> 2);
772*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CQ_PTR_LO_STS & 0x7F) >> 2);
773*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CQ_PTR_HI_STS & 0x7F) >> 2);
774*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CQ_TSIZE_STS & 0x7F) >> 2);
775*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CQ_CTL_STS & 0x7F) >> 2);
776*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CQ_STS0 & 0x7F) >> 2);
777*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CQ_STS1 & 0x7F) >> 2);
778*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CQ_RD_RATE_LIM_EN & 0x7F) >> 2);
779*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
780*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
781*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	pb_addr = (mmTPC0_QM_CQ_IFIFO_CNT & ~0xFFF) + PROT_BITS_OFFS;
786*4882a593Smuzhiyun 	word_offset = ((mmTPC0_QM_CQ_IFIFO_CNT & PROT_BITS_OFFS) >> 7) << 2;
787*4882a593Smuzhiyun 	mask = 1 << ((mmTPC0_QM_CQ_IFIFO_CNT & 0x7F) >> 2);
788*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CP_MSG_BASE0_ADDR_LO & 0x7F) >> 2);
789*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CP_MSG_BASE0_ADDR_HI & 0x7F) >> 2);
790*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CP_MSG_BASE1_ADDR_LO & 0x7F) >> 2);
791*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CP_MSG_BASE1_ADDR_HI & 0x7F) >> 2);
792*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CP_MSG_BASE2_ADDR_LO & 0x7F) >> 2);
793*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CP_MSG_BASE2_ADDR_HI & 0x7F) >> 2);
794*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CP_MSG_BASE3_ADDR_LO & 0x7F) >> 2);
795*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CP_MSG_BASE3_ADDR_HI & 0x7F) >> 2);
796*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CP_LDMA_TSIZE_OFFSET & 0x7F) >> 2);
797*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CP_LDMA_SRC_BASE_LO_OFFSET & 0x7F) >> 2);
798*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CP_LDMA_SRC_BASE_HI_OFFSET & 0x7F) >> 2);
799*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CP_LDMA_DST_BASE_LO_OFFSET & 0x7F) >> 2);
800*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CP_LDMA_DST_BASE_HI_OFFSET & 0x7F) >> 2);
801*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_QM_CP_LDMA_COMMIT_OFFSET & 0x7F) >> 2);
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	pb_addr = (mmTPC0_CMDQ_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
806*4882a593Smuzhiyun 	word_offset = ((mmTPC0_CMDQ_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
807*4882a593Smuzhiyun 	mask = 1 << ((mmTPC0_CMDQ_GLBL_CFG0 & 0x7F) >> 2);
808*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_GLBL_CFG1 & 0x7F) >> 2);
809*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_GLBL_PROT & 0x7F) >> 2);
810*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_GLBL_ERR_CFG & 0x7F) >> 2);
811*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
812*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
813*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_GLBL_ERR_WDATA & 0x7F) >> 2);
814*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_GLBL_SECURE_PROPS & 0x7F) >> 2);
815*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_GLBL_NON_SECURE_PROPS & 0x7F) >> 2);
816*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_GLBL_STS0 & 0x7F) >> 2);
817*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_GLBL_STS1 & 0x7F) >> 2);
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	pb_addr = (mmTPC0_CMDQ_CQ_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
822*4882a593Smuzhiyun 	word_offset = ((mmTPC0_CMDQ_CQ_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
823*4882a593Smuzhiyun 	mask = 1 << ((mmTPC0_CMDQ_CQ_CFG0 & 0x7F) >> 2);
824*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CQ_CFG1 & 0x7F) >> 2);
825*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CQ_ARUSER & 0x7F) >> 2);
826*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CQ_PTR_LO_STS & 0x7F) >> 2);
827*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CQ_PTR_HI_STS & 0x7F) >> 2);
828*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CQ_TSIZE_STS & 0x7F) >> 2);
829*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CQ_CTL_STS & 0x7F) >> 2);
830*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CQ_STS0 & 0x7F) >> 2);
831*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CQ_STS1 & 0x7F) >> 2);
832*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CQ_RD_RATE_LIM_EN & 0x7F) >> 2);
833*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
834*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
835*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	pb_addr = (mmTPC0_CMDQ_CQ_IFIFO_CNT & ~0xFFF) + PROT_BITS_OFFS;
840*4882a593Smuzhiyun 	word_offset = ((mmTPC0_CMDQ_CQ_IFIFO_CNT & PROT_BITS_OFFS) >> 7) << 2;
841*4882a593Smuzhiyun 	mask = 1 << ((mmTPC0_CMDQ_CQ_IFIFO_CNT & 0x7F) >> 2);
842*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CP_MSG_BASE0_ADDR_LO & 0x7F) >> 2);
843*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CP_MSG_BASE0_ADDR_HI & 0x7F) >> 2);
844*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CP_MSG_BASE1_ADDR_LO & 0x7F) >> 2);
845*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CP_MSG_BASE1_ADDR_HI & 0x7F) >> 2);
846*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CP_MSG_BASE2_ADDR_LO & 0x7F) >> 2);
847*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CP_MSG_BASE2_ADDR_HI & 0x7F) >> 2);
848*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CP_MSG_BASE3_ADDR_LO & 0x7F) >> 2);
849*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CP_MSG_BASE3_ADDR_HI & 0x7F) >> 2);
850*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CP_LDMA_TSIZE_OFFSET & 0x7F) >> 2);
851*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CP_LDMA_SRC_BASE_LO_OFFSET & 0x7F) >> 2);
852*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CP_LDMA_SRC_BASE_HI_OFFSET & 0x7F) >> 2);
853*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CP_LDMA_DST_BASE_LO_OFFSET & 0x7F) >> 2);
854*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CP_LDMA_DST_BASE_HI_OFFSET & 0x7F) >> 2);
855*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CP_LDMA_COMMIT_OFFSET & 0x7F) >> 2);
856*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CP_STS & 0x7F) >> 2);
857*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CP_CURRENT_INST_LO & 0x7F) >> 2);
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	pb_addr = (mmTPC0_CMDQ_CP_CURRENT_INST_HI & ~0xFFF) + PROT_BITS_OFFS;
862*4882a593Smuzhiyun 	word_offset = ((mmTPC0_CMDQ_CP_CURRENT_INST_HI & PROT_BITS_OFFS) >> 7)
863*4882a593Smuzhiyun 			<< 2;
864*4882a593Smuzhiyun 	mask = 1 << ((mmTPC0_CMDQ_CP_CURRENT_INST_HI & 0x7F) >> 2);
865*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CP_BARRIER_CFG & 0x7F) >> 2);
866*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CP_DBG_0 & 0x7F) >> 2);
867*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CQ_BUF_ADDR & 0x7F) >> 2);
868*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC0_CMDQ_CQ_BUF_RDATA & 0x7F) >> 2);
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmTPC1_RTR_BASE);
873*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmTPC1_RD_REGULATOR_BASE);
874*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmTPC1_WR_REGULATOR_BASE);
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	pb_addr = (mmTPC1_CFG_SEMAPHORE & ~0xFFF) + PROT_BITS_OFFS;
877*4882a593Smuzhiyun 	word_offset = ((mmTPC1_CFG_SEMAPHORE & PROT_BITS_OFFS) >> 7) << 2;
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	mask = 1 << ((mmTPC1_CFG_SEMAPHORE & 0x7F) >> 2);
880*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CFG_VFLAGS & 0x7F) >> 2);
881*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CFG_SFLAGS & 0x7F) >> 2);
882*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CFG_STATUS & 0x7F) >> 2);
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	pb_addr = (mmTPC1_CFG_CFG_BASE_ADDRESS_HIGH & ~0xFFF) + PROT_BITS_OFFS;
887*4882a593Smuzhiyun 	word_offset = ((mmTPC1_CFG_CFG_BASE_ADDRESS_HIGH &
888*4882a593Smuzhiyun 			PROT_BITS_OFFS) >> 7) << 2;
889*4882a593Smuzhiyun 	mask = 1 << ((mmTPC1_CFG_CFG_BASE_ADDRESS_HIGH & 0x7F) >> 2);
890*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CFG_CFG_SUBTRACT_VALUE & 0x7F) >> 2);
891*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CFG_SM_BASE_ADDRESS_LOW & 0x7F) >> 2);
892*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CFG_SM_BASE_ADDRESS_HIGH & 0x7F) >> 2);
893*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CFG_TPC_STALL & 0x7F) >> 2);
894*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CFG_MSS_CONFIG & 0x7F) >> 2);
895*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CFG_TPC_INTR_CAUSE & 0x7F) >> 2);
896*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CFG_TPC_INTR_MASK & 0x7F) >> 2);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	pb_addr = (mmTPC1_CFG_ARUSER & ~0xFFF) + PROT_BITS_OFFS;
901*4882a593Smuzhiyun 	word_offset = ((mmTPC1_CFG_ARUSER & PROT_BITS_OFFS) >> 7) << 2;
902*4882a593Smuzhiyun 	mask = 1 << ((mmTPC1_CFG_ARUSER & 0x7F) >> 2);
903*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CFG_AWUSER & 0x7F) >> 2);
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	pb_addr = (mmTPC1_CFG_FUNC_MBIST_CNTRL & ~0xFFF) + PROT_BITS_OFFS;
908*4882a593Smuzhiyun 	word_offset = ((mmTPC1_CFG_FUNC_MBIST_CNTRL & PROT_BITS_OFFS) >> 7)
909*4882a593Smuzhiyun 			<< 2;
910*4882a593Smuzhiyun 	mask = 1 << ((mmTPC1_CFG_FUNC_MBIST_CNTRL & 0x7F) >> 2);
911*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CFG_FUNC_MBIST_PAT & 0x7F) >> 2);
912*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CFG_FUNC_MBIST_MEM_0 & 0x7F) >> 2);
913*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CFG_FUNC_MBIST_MEM_1 & 0x7F) >> 2);
914*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CFG_FUNC_MBIST_MEM_2 & 0x7F) >> 2);
915*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CFG_FUNC_MBIST_MEM_3 & 0x7F) >> 2);
916*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CFG_FUNC_MBIST_MEM_4 & 0x7F) >> 2);
917*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CFG_FUNC_MBIST_MEM_5 & 0x7F) >> 2);
918*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CFG_FUNC_MBIST_MEM_6 & 0x7F) >> 2);
919*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CFG_FUNC_MBIST_MEM_7 & 0x7F) >> 2);
920*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CFG_FUNC_MBIST_MEM_8 & 0x7F) >> 2);
921*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CFG_FUNC_MBIST_MEM_9 & 0x7F) >> 2);
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	pb_addr = (mmTPC1_QM_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
926*4882a593Smuzhiyun 	word_offset = ((mmTPC1_QM_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
927*4882a593Smuzhiyun 	mask = 1 << ((mmTPC1_QM_GLBL_CFG0 & 0x7F) >> 2);
928*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_GLBL_CFG1 & 0x7F) >> 2);
929*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_GLBL_PROT & 0x7F) >> 2);
930*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_GLBL_ERR_CFG & 0x7F) >> 2);
931*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
932*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
933*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_GLBL_ERR_WDATA & 0x7F) >> 2);
934*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_GLBL_SECURE_PROPS & 0x7F) >> 2);
935*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_GLBL_NON_SECURE_PROPS & 0x7F) >> 2);
936*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_GLBL_STS0 & 0x7F) >> 2);
937*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_GLBL_STS1 & 0x7F) >> 2);
938*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_PQ_BASE_LO & 0x7F) >> 2);
939*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_PQ_BASE_HI & 0x7F) >> 2);
940*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_PQ_SIZE & 0x7F) >> 2);
941*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_PQ_PI & 0x7F) >> 2);
942*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_PQ_CI & 0x7F) >> 2);
943*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_PQ_CFG0 & 0x7F) >> 2);
944*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_PQ_CFG1 & 0x7F) >> 2);
945*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_PQ_ARUSER & 0x7F) >> 2);
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	pb_addr = (mmTPC1_QM_PQ_PUSH0 & ~0xFFF) + PROT_BITS_OFFS;
950*4882a593Smuzhiyun 	word_offset = ((mmTPC1_QM_PQ_PUSH0 & PROT_BITS_OFFS) >> 7) << 2;
951*4882a593Smuzhiyun 	mask = 1 << ((mmTPC1_QM_PQ_PUSH0 & 0x7F) >> 2);
952*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_PQ_PUSH1 & 0x7F) >> 2);
953*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_PQ_PUSH2 & 0x7F) >> 2);
954*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_PQ_PUSH3 & 0x7F) >> 2);
955*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_PQ_STS0 & 0x7F) >> 2);
956*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_PQ_STS1 & 0x7F) >> 2);
957*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_PQ_RD_RATE_LIM_EN & 0x7F) >> 2);
958*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_PQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
959*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_PQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
960*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_PQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
961*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CQ_CFG0 & 0x7F) >> 2);
962*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CQ_CFG1 & 0x7F) >> 2);
963*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CQ_ARUSER & 0x7F) >> 2);
964*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CQ_PTR_LO & 0x7F) >> 2);
965*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CQ_PTR_HI & 0x7F) >> 2);
966*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CQ_TSIZE & 0x7F) >> 2);
967*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CQ_CTL & 0x7F) >> 2);
968*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CQ_PTR_LO_STS & 0x7F) >> 2);
969*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CQ_PTR_HI_STS & 0x7F) >> 2);
970*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CQ_TSIZE_STS & 0x7F) >> 2);
971*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CQ_CTL_STS & 0x7F) >> 2);
972*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CQ_STS0 & 0x7F) >> 2);
973*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CQ_STS1 & 0x7F) >> 2);
974*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CQ_RD_RATE_LIM_EN & 0x7F) >> 2);
975*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
976*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
977*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	pb_addr = (mmTPC1_QM_CQ_IFIFO_CNT & ~0xFFF) + PROT_BITS_OFFS;
982*4882a593Smuzhiyun 	word_offset = ((mmTPC1_QM_CQ_IFIFO_CNT & PROT_BITS_OFFS) >> 7) << 2;
983*4882a593Smuzhiyun 	mask = 1 << ((mmTPC1_QM_CQ_IFIFO_CNT & 0x7F) >> 2);
984*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CP_MSG_BASE0_ADDR_LO & 0x7F) >> 2);
985*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CP_MSG_BASE0_ADDR_HI & 0x7F) >> 2);
986*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CP_MSG_BASE1_ADDR_LO & 0x7F) >> 2);
987*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CP_MSG_BASE1_ADDR_HI & 0x7F) >> 2);
988*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CP_MSG_BASE2_ADDR_LO & 0x7F) >> 2);
989*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CP_MSG_BASE2_ADDR_HI & 0x7F) >> 2);
990*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CP_MSG_BASE3_ADDR_LO & 0x7F) >> 2);
991*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CP_MSG_BASE3_ADDR_HI & 0x7F) >> 2);
992*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CP_LDMA_TSIZE_OFFSET & 0x7F) >> 2);
993*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CP_LDMA_SRC_BASE_LO_OFFSET & 0x7F) >> 2);
994*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CP_LDMA_SRC_BASE_HI_OFFSET & 0x7F) >> 2);
995*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CP_LDMA_DST_BASE_LO_OFFSET & 0x7F) >> 2);
996*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CP_LDMA_DST_BASE_HI_OFFSET & 0x7F) >> 2);
997*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_QM_CP_LDMA_COMMIT_OFFSET & 0x7F) >> 2);
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	pb_addr = (mmTPC1_CMDQ_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
1002*4882a593Smuzhiyun 	word_offset = ((mmTPC1_CMDQ_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
1003*4882a593Smuzhiyun 	mask = 1 << ((mmTPC1_CMDQ_GLBL_CFG0 & 0x7F) >> 2);
1004*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_GLBL_CFG1 & 0x7F) >> 2);
1005*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_GLBL_PROT & 0x7F) >> 2);
1006*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_GLBL_ERR_CFG & 0x7F) >> 2);
1007*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
1008*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
1009*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_GLBL_ERR_WDATA & 0x7F) >> 2);
1010*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_GLBL_SECURE_PROPS & 0x7F) >> 2);
1011*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_GLBL_NON_SECURE_PROPS & 0x7F) >> 2);
1012*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_GLBL_STS0 & 0x7F) >> 2);
1013*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_GLBL_STS1 & 0x7F) >> 2);
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	pb_addr = (mmTPC1_CMDQ_CQ_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
1018*4882a593Smuzhiyun 	word_offset = ((mmTPC1_CMDQ_CQ_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
1019*4882a593Smuzhiyun 	mask = 1 << ((mmTPC1_CMDQ_CQ_CFG0 & 0x7F) >> 2);
1020*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CQ_CFG1 & 0x7F) >> 2);
1021*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CQ_ARUSER & 0x7F) >> 2);
1022*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CQ_PTR_LO_STS & 0x7F) >> 2);
1023*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CQ_PTR_HI_STS & 0x7F) >> 2);
1024*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CQ_TSIZE_STS & 0x7F) >> 2);
1025*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CQ_CTL_STS & 0x7F) >> 2);
1026*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CQ_STS0 & 0x7F) >> 2);
1027*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CQ_STS1 & 0x7F) >> 2);
1028*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CQ_RD_RATE_LIM_EN & 0x7F) >> 2);
1029*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
1030*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
1031*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	pb_addr = (mmTPC1_CMDQ_CQ_IFIFO_CNT & ~0xFFF) + PROT_BITS_OFFS;
1036*4882a593Smuzhiyun 	word_offset = ((mmTPC1_CMDQ_CQ_IFIFO_CNT & PROT_BITS_OFFS) >> 7) << 2;
1037*4882a593Smuzhiyun 	mask = 1 << ((mmTPC1_CMDQ_CQ_IFIFO_CNT & 0x7F) >> 2);
1038*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CP_MSG_BASE0_ADDR_LO & 0x7F) >> 2);
1039*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CP_MSG_BASE0_ADDR_HI & 0x7F) >> 2);
1040*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CP_MSG_BASE1_ADDR_LO & 0x7F) >> 2);
1041*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CP_MSG_BASE1_ADDR_HI & 0x7F) >> 2);
1042*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CP_MSG_BASE2_ADDR_LO & 0x7F) >> 2);
1043*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CP_MSG_BASE2_ADDR_HI & 0x7F) >> 2);
1044*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CP_MSG_BASE3_ADDR_LO & 0x7F) >> 2);
1045*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CP_MSG_BASE3_ADDR_HI & 0x7F) >> 2);
1046*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CP_LDMA_TSIZE_OFFSET & 0x7F) >> 2);
1047*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CP_LDMA_SRC_BASE_LO_OFFSET & 0x7F) >> 2);
1048*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CP_LDMA_SRC_BASE_HI_OFFSET & 0x7F) >> 2);
1049*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CP_LDMA_DST_BASE_LO_OFFSET & 0x7F) >> 2);
1050*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CP_LDMA_DST_BASE_HI_OFFSET & 0x7F) >> 2);
1051*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CP_LDMA_COMMIT_OFFSET & 0x7F) >> 2);
1052*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CP_STS & 0x7F) >> 2);
1053*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CP_CURRENT_INST_LO & 0x7F) >> 2);
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	pb_addr = (mmTPC1_CMDQ_CP_CURRENT_INST_HI & ~0xFFF) + PROT_BITS_OFFS;
1058*4882a593Smuzhiyun 	word_offset = ((mmTPC1_CMDQ_CP_CURRENT_INST_HI & PROT_BITS_OFFS) >> 7)
1059*4882a593Smuzhiyun 			<< 2;
1060*4882a593Smuzhiyun 	mask = 1 << ((mmTPC1_CMDQ_CP_CURRENT_INST_HI & 0x7F) >> 2);
1061*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CP_BARRIER_CFG & 0x7F) >> 2);
1062*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CP_DBG_0 & 0x7F) >> 2);
1063*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CQ_BUF_ADDR & 0x7F) >> 2);
1064*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC1_CMDQ_CQ_BUF_RDATA & 0x7F) >> 2);
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmTPC2_RTR_BASE);
1069*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmTPC2_RD_REGULATOR_BASE);
1070*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmTPC2_WR_REGULATOR_BASE);
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	pb_addr = (mmTPC2_CFG_SEMAPHORE & ~0xFFF) + PROT_BITS_OFFS;
1073*4882a593Smuzhiyun 	word_offset = ((mmTPC2_CFG_SEMAPHORE & PROT_BITS_OFFS) >> 7) << 2;
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	mask = 1 << ((mmTPC2_CFG_SEMAPHORE & 0x7F) >> 2);
1076*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CFG_VFLAGS & 0x7F) >> 2);
1077*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CFG_SFLAGS & 0x7F) >> 2);
1078*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CFG_STATUS & 0x7F) >> 2);
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	pb_addr = (mmTPC2_CFG_CFG_BASE_ADDRESS_HIGH & ~0xFFF) + PROT_BITS_OFFS;
1083*4882a593Smuzhiyun 	word_offset = ((mmTPC2_CFG_CFG_BASE_ADDRESS_HIGH &
1084*4882a593Smuzhiyun 			PROT_BITS_OFFS) >> 7) << 2;
1085*4882a593Smuzhiyun 	mask = 1 << ((mmTPC2_CFG_CFG_BASE_ADDRESS_HIGH & 0x7F) >> 2);
1086*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CFG_CFG_SUBTRACT_VALUE & 0x7F) >> 2);
1087*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CFG_SM_BASE_ADDRESS_LOW & 0x7F) >> 2);
1088*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CFG_SM_BASE_ADDRESS_HIGH & 0x7F) >> 2);
1089*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CFG_TPC_STALL & 0x7F) >> 2);
1090*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CFG_MSS_CONFIG & 0x7F) >> 2);
1091*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CFG_TPC_INTR_CAUSE & 0x7F) >> 2);
1092*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CFG_TPC_INTR_MASK & 0x7F) >> 2);
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	pb_addr = (mmTPC2_CFG_ARUSER & ~0xFFF) + PROT_BITS_OFFS;
1097*4882a593Smuzhiyun 	word_offset = ((mmTPC2_CFG_ARUSER & PROT_BITS_OFFS) >> 7) << 2;
1098*4882a593Smuzhiyun 	mask = 1 << ((mmTPC2_CFG_ARUSER & 0x7F) >> 2);
1099*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CFG_AWUSER & 0x7F) >> 2);
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	pb_addr = (mmTPC2_CFG_FUNC_MBIST_CNTRL & ~0xFFF) + PROT_BITS_OFFS;
1104*4882a593Smuzhiyun 	word_offset = ((mmTPC2_CFG_FUNC_MBIST_CNTRL & PROT_BITS_OFFS) >> 7)
1105*4882a593Smuzhiyun 			<< 2;
1106*4882a593Smuzhiyun 	mask = 1 << ((mmTPC2_CFG_FUNC_MBIST_CNTRL & 0x7F) >> 2);
1107*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CFG_FUNC_MBIST_PAT & 0x7F) >> 2);
1108*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CFG_FUNC_MBIST_MEM_0 & 0x7F) >> 2);
1109*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CFG_FUNC_MBIST_MEM_1 & 0x7F) >> 2);
1110*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CFG_FUNC_MBIST_MEM_2 & 0x7F) >> 2);
1111*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CFG_FUNC_MBIST_MEM_3 & 0x7F) >> 2);
1112*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CFG_FUNC_MBIST_MEM_4 & 0x7F) >> 2);
1113*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CFG_FUNC_MBIST_MEM_5 & 0x7F) >> 2);
1114*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CFG_FUNC_MBIST_MEM_6 & 0x7F) >> 2);
1115*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CFG_FUNC_MBIST_MEM_7 & 0x7F) >> 2);
1116*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CFG_FUNC_MBIST_MEM_8 & 0x7F) >> 2);
1117*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CFG_FUNC_MBIST_MEM_9 & 0x7F) >> 2);
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	pb_addr = (mmTPC2_QM_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
1122*4882a593Smuzhiyun 	word_offset = ((mmTPC2_QM_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
1123*4882a593Smuzhiyun 	mask = 1 << ((mmTPC2_QM_GLBL_CFG0 & 0x7F) >> 2);
1124*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_GLBL_CFG1 & 0x7F) >> 2);
1125*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_GLBL_PROT & 0x7F) >> 2);
1126*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_GLBL_ERR_CFG & 0x7F) >> 2);
1127*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
1128*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
1129*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_GLBL_ERR_WDATA & 0x7F) >> 2);
1130*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_GLBL_SECURE_PROPS & 0x7F) >> 2);
1131*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_GLBL_NON_SECURE_PROPS & 0x7F) >> 2);
1132*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_GLBL_STS0 & 0x7F) >> 2);
1133*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_GLBL_STS1 & 0x7F) >> 2);
1134*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_PQ_BASE_LO & 0x7F) >> 2);
1135*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_PQ_BASE_HI & 0x7F) >> 2);
1136*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_PQ_SIZE & 0x7F) >> 2);
1137*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_PQ_PI & 0x7F) >> 2);
1138*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_PQ_CI & 0x7F) >> 2);
1139*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_PQ_CFG0 & 0x7F) >> 2);
1140*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_PQ_CFG1 & 0x7F) >> 2);
1141*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_PQ_ARUSER & 0x7F) >> 2);
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	pb_addr = (mmTPC2_QM_PQ_PUSH0 & ~0xFFF) + PROT_BITS_OFFS;
1146*4882a593Smuzhiyun 	word_offset = ((mmTPC2_QM_PQ_PUSH0 & PROT_BITS_OFFS) >> 7) << 2;
1147*4882a593Smuzhiyun 	mask = 1 << ((mmTPC2_QM_PQ_PUSH0 & 0x7F) >> 2);
1148*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_PQ_PUSH1 & 0x7F) >> 2);
1149*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_PQ_PUSH2 & 0x7F) >> 2);
1150*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_PQ_PUSH3 & 0x7F) >> 2);
1151*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_PQ_STS0 & 0x7F) >> 2);
1152*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_PQ_STS1 & 0x7F) >> 2);
1153*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_PQ_RD_RATE_LIM_EN & 0x7F) >> 2);
1154*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_PQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
1155*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_PQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
1156*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_PQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
1157*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CQ_CFG0 & 0x7F) >> 2);
1158*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CQ_CFG1 & 0x7F) >> 2);
1159*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CQ_ARUSER & 0x7F) >> 2);
1160*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CQ_PTR_LO & 0x7F) >> 2);
1161*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CQ_PTR_HI & 0x7F) >> 2);
1162*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CQ_TSIZE & 0x7F) >> 2);
1163*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CQ_CTL & 0x7F) >> 2);
1164*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CQ_PTR_LO_STS & 0x7F) >> 2);
1165*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CQ_PTR_HI_STS & 0x7F) >> 2);
1166*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CQ_TSIZE_STS & 0x7F) >> 2);
1167*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CQ_CTL_STS & 0x7F) >> 2);
1168*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CQ_STS0 & 0x7F) >> 2);
1169*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CQ_STS1 & 0x7F) >> 2);
1170*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CQ_RD_RATE_LIM_EN & 0x7F) >> 2);
1171*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
1172*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
1173*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	pb_addr = (mmTPC2_QM_CQ_IFIFO_CNT & ~0xFFF) + PROT_BITS_OFFS;
1178*4882a593Smuzhiyun 	word_offset = ((mmTPC2_QM_CQ_IFIFO_CNT & PROT_BITS_OFFS) >> 7) << 2;
1179*4882a593Smuzhiyun 	mask = 1 << ((mmTPC2_QM_CQ_IFIFO_CNT & 0x7F) >> 2);
1180*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CP_MSG_BASE0_ADDR_LO & 0x7F) >> 2);
1181*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CP_MSG_BASE0_ADDR_HI & 0x7F) >> 2);
1182*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CP_MSG_BASE1_ADDR_LO & 0x7F) >> 2);
1183*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CP_MSG_BASE1_ADDR_HI & 0x7F) >> 2);
1184*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CP_MSG_BASE2_ADDR_LO & 0x7F) >> 2);
1185*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CP_MSG_BASE2_ADDR_HI & 0x7F) >> 2);
1186*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CP_MSG_BASE3_ADDR_LO & 0x7F) >> 2);
1187*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CP_MSG_BASE3_ADDR_HI & 0x7F) >> 2);
1188*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CP_LDMA_TSIZE_OFFSET & 0x7F) >> 2);
1189*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CP_LDMA_SRC_BASE_LO_OFFSET & 0x7F) >> 2);
1190*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CP_LDMA_SRC_BASE_HI_OFFSET & 0x7F) >> 2);
1191*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CP_LDMA_DST_BASE_LO_OFFSET & 0x7F) >> 2);
1192*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CP_LDMA_DST_BASE_HI_OFFSET & 0x7F) >> 2);
1193*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_QM_CP_LDMA_COMMIT_OFFSET & 0x7F) >> 2);
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	pb_addr = (mmTPC2_CMDQ_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
1198*4882a593Smuzhiyun 	word_offset = ((mmTPC2_CMDQ_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
1199*4882a593Smuzhiyun 	mask = 1 << ((mmTPC2_CMDQ_GLBL_CFG0 & 0x7F) >> 2);
1200*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_GLBL_CFG1 & 0x7F) >> 2);
1201*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_GLBL_PROT & 0x7F) >> 2);
1202*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_GLBL_ERR_CFG & 0x7F) >> 2);
1203*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
1204*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
1205*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_GLBL_ERR_WDATA & 0x7F) >> 2);
1206*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_GLBL_SECURE_PROPS & 0x7F) >> 2);
1207*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_GLBL_NON_SECURE_PROPS & 0x7F) >> 2);
1208*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_GLBL_STS0 & 0x7F) >> 2);
1209*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_GLBL_STS1 & 0x7F) >> 2);
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	pb_addr = (mmTPC2_CMDQ_CQ_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
1214*4882a593Smuzhiyun 	word_offset = ((mmTPC2_CMDQ_CQ_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
1215*4882a593Smuzhiyun 	mask = 1 << ((mmTPC2_CMDQ_CQ_CFG0 & 0x7F) >> 2);
1216*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CQ_CFG1 & 0x7F) >> 2);
1217*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CQ_ARUSER & 0x7F) >> 2);
1218*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CQ_PTR_LO_STS & 0x7F) >> 2);
1219*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CQ_PTR_HI_STS & 0x7F) >> 2);
1220*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CQ_TSIZE_STS & 0x7F) >> 2);
1221*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CQ_CTL_STS & 0x7F) >> 2);
1222*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CQ_STS0 & 0x7F) >> 2);
1223*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CQ_STS1 & 0x7F) >> 2);
1224*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CQ_RD_RATE_LIM_EN & 0x7F) >> 2);
1225*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
1226*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
1227*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	pb_addr = (mmTPC2_CMDQ_CQ_IFIFO_CNT & ~0xFFF) + PROT_BITS_OFFS;
1232*4882a593Smuzhiyun 	word_offset = ((mmTPC2_CMDQ_CQ_IFIFO_CNT & PROT_BITS_OFFS) >> 7) << 2;
1233*4882a593Smuzhiyun 	mask = 1 << ((mmTPC2_CMDQ_CQ_IFIFO_CNT & 0x7F) >> 2);
1234*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CP_MSG_BASE0_ADDR_LO & 0x7F) >> 2);
1235*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CP_MSG_BASE0_ADDR_HI & 0x7F) >> 2);
1236*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CP_MSG_BASE1_ADDR_LO & 0x7F) >> 2);
1237*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CP_MSG_BASE1_ADDR_HI & 0x7F) >> 2);
1238*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CP_MSG_BASE2_ADDR_LO & 0x7F) >> 2);
1239*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CP_MSG_BASE2_ADDR_HI & 0x7F) >> 2);
1240*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CP_MSG_BASE3_ADDR_LO & 0x7F) >> 2);
1241*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CP_MSG_BASE3_ADDR_HI & 0x7F) >> 2);
1242*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CP_LDMA_TSIZE_OFFSET & 0x7F) >> 2);
1243*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CP_LDMA_SRC_BASE_LO_OFFSET & 0x7F) >> 2);
1244*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CP_LDMA_SRC_BASE_HI_OFFSET & 0x7F) >> 2);
1245*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CP_LDMA_DST_BASE_LO_OFFSET & 0x7F) >> 2);
1246*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CP_LDMA_DST_BASE_HI_OFFSET & 0x7F) >> 2);
1247*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CP_LDMA_COMMIT_OFFSET & 0x7F) >> 2);
1248*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CP_STS & 0x7F) >> 2);
1249*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CP_CURRENT_INST_LO & 0x7F) >> 2);
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	pb_addr = (mmTPC2_CMDQ_CP_CURRENT_INST_HI & ~0xFFF) + PROT_BITS_OFFS;
1254*4882a593Smuzhiyun 	word_offset = ((mmTPC2_CMDQ_CP_CURRENT_INST_HI & PROT_BITS_OFFS) >> 7)
1255*4882a593Smuzhiyun 			<< 2;
1256*4882a593Smuzhiyun 	mask = 1 << ((mmTPC2_CMDQ_CP_CURRENT_INST_HI & 0x7F) >> 2);
1257*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CP_BARRIER_CFG & 0x7F) >> 2);
1258*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CP_DBG_0 & 0x7F) >> 2);
1259*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CQ_BUF_ADDR & 0x7F) >> 2);
1260*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC2_CMDQ_CQ_BUF_RDATA & 0x7F) >> 2);
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmTPC3_RTR_BASE);
1265*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmTPC3_RD_REGULATOR_BASE);
1266*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmTPC3_WR_REGULATOR_BASE);
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	pb_addr = (mmTPC3_CFG_SEMAPHORE & ~0xFFF) + PROT_BITS_OFFS;
1269*4882a593Smuzhiyun 	word_offset = ((mmTPC3_CFG_SEMAPHORE & PROT_BITS_OFFS) >> 7) << 2;
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 	mask = 1 << ((mmTPC3_CFG_SEMAPHORE & 0x7F) >> 2);
1272*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CFG_VFLAGS & 0x7F) >> 2);
1273*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CFG_SFLAGS & 0x7F) >> 2);
1274*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CFG_STATUS & 0x7F) >> 2);
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	pb_addr = (mmTPC3_CFG_CFG_BASE_ADDRESS_HIGH & ~0xFFF) + PROT_BITS_OFFS;
1279*4882a593Smuzhiyun 	word_offset = ((mmTPC3_CFG_CFG_BASE_ADDRESS_HIGH
1280*4882a593Smuzhiyun 			& PROT_BITS_OFFS) >> 7) << 2;
1281*4882a593Smuzhiyun 	mask = 1 << ((mmTPC3_CFG_CFG_BASE_ADDRESS_HIGH & 0x7F) >> 2);
1282*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CFG_CFG_SUBTRACT_VALUE & 0x7F) >> 2);
1283*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CFG_SM_BASE_ADDRESS_LOW & 0x7F) >> 2);
1284*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CFG_SM_BASE_ADDRESS_HIGH & 0x7F) >> 2);
1285*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CFG_TPC_STALL & 0x7F) >> 2);
1286*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CFG_MSS_CONFIG & 0x7F) >> 2);
1287*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CFG_TPC_INTR_CAUSE & 0x7F) >> 2);
1288*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CFG_TPC_INTR_MASK & 0x7F) >> 2);
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 	pb_addr = (mmTPC3_CFG_ARUSER & ~0xFFF) + PROT_BITS_OFFS;
1293*4882a593Smuzhiyun 	word_offset = ((mmTPC3_CFG_ARUSER & PROT_BITS_OFFS) >> 7) << 2;
1294*4882a593Smuzhiyun 	mask = 1 << ((mmTPC3_CFG_ARUSER & 0x7F) >> 2);
1295*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CFG_AWUSER & 0x7F) >> 2);
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 	pb_addr = (mmTPC3_CFG_FUNC_MBIST_CNTRL & ~0xFFF) + PROT_BITS_OFFS;
1300*4882a593Smuzhiyun 	word_offset = ((mmTPC3_CFG_FUNC_MBIST_CNTRL
1301*4882a593Smuzhiyun 			& PROT_BITS_OFFS) >> 7) << 2;
1302*4882a593Smuzhiyun 	mask = 1 << ((mmTPC3_CFG_FUNC_MBIST_CNTRL & 0x7F) >> 2);
1303*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CFG_FUNC_MBIST_PAT & 0x7F) >> 2);
1304*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CFG_FUNC_MBIST_MEM_0 & 0x7F) >> 2);
1305*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CFG_FUNC_MBIST_MEM_1 & 0x7F) >> 2);
1306*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CFG_FUNC_MBIST_MEM_2 & 0x7F) >> 2);
1307*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CFG_FUNC_MBIST_MEM_3 & 0x7F) >> 2);
1308*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CFG_FUNC_MBIST_MEM_4 & 0x7F) >> 2);
1309*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CFG_FUNC_MBIST_MEM_5 & 0x7F) >> 2);
1310*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CFG_FUNC_MBIST_MEM_6 & 0x7F) >> 2);
1311*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CFG_FUNC_MBIST_MEM_7 & 0x7F) >> 2);
1312*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CFG_FUNC_MBIST_MEM_8 & 0x7F) >> 2);
1313*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CFG_FUNC_MBIST_MEM_9 & 0x7F) >> 2);
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	pb_addr = (mmTPC3_QM_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
1318*4882a593Smuzhiyun 	word_offset = ((mmTPC3_QM_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
1319*4882a593Smuzhiyun 	mask = 1 << ((mmTPC3_QM_GLBL_CFG0 & 0x7F) >> 2);
1320*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_GLBL_CFG1 & 0x7F) >> 2);
1321*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_GLBL_PROT & 0x7F) >> 2);
1322*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_GLBL_ERR_CFG & 0x7F) >> 2);
1323*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
1324*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
1325*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_GLBL_ERR_WDATA & 0x7F) >> 2);
1326*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_GLBL_SECURE_PROPS & 0x7F) >> 2);
1327*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_GLBL_NON_SECURE_PROPS & 0x7F) >> 2);
1328*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_GLBL_STS0 & 0x7F) >> 2);
1329*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_GLBL_STS1 & 0x7F) >> 2);
1330*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_PQ_BASE_LO & 0x7F) >> 2);
1331*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_PQ_BASE_HI & 0x7F) >> 2);
1332*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_PQ_SIZE & 0x7F) >> 2);
1333*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_PQ_PI & 0x7F) >> 2);
1334*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_PQ_CI & 0x7F) >> 2);
1335*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_PQ_CFG0 & 0x7F) >> 2);
1336*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_PQ_CFG1 & 0x7F) >> 2);
1337*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_PQ_ARUSER & 0x7F) >> 2);
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	pb_addr = (mmTPC3_QM_PQ_PUSH0 & ~0xFFF) + PROT_BITS_OFFS;
1342*4882a593Smuzhiyun 	word_offset = ((mmTPC3_QM_PQ_PUSH0 & PROT_BITS_OFFS) >> 7) << 2;
1343*4882a593Smuzhiyun 	mask = 1 << ((mmTPC3_QM_PQ_PUSH0 & 0x7F) >> 2);
1344*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_PQ_PUSH1 & 0x7F) >> 2);
1345*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_PQ_PUSH2 & 0x7F) >> 2);
1346*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_PQ_PUSH3 & 0x7F) >> 2);
1347*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_PQ_STS0 & 0x7F) >> 2);
1348*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_PQ_STS1 & 0x7F) >> 2);
1349*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_PQ_RD_RATE_LIM_EN & 0x7F) >> 2);
1350*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_PQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
1351*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_PQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
1352*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_PQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
1353*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CQ_CFG0 & 0x7F) >> 2);
1354*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CQ_CFG1 & 0x7F) >> 2);
1355*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CQ_ARUSER & 0x7F) >> 2);
1356*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CQ_PTR_LO & 0x7F) >> 2);
1357*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CQ_PTR_HI & 0x7F) >> 2);
1358*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CQ_TSIZE & 0x7F) >> 2);
1359*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CQ_CTL & 0x7F) >> 2);
1360*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CQ_PTR_LO_STS & 0x7F) >> 2);
1361*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CQ_PTR_HI_STS & 0x7F) >> 2);
1362*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CQ_TSIZE_STS & 0x7F) >> 2);
1363*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CQ_CTL_STS & 0x7F) >> 2);
1364*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CQ_STS0 & 0x7F) >> 2);
1365*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CQ_STS1 & 0x7F) >> 2);
1366*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CQ_RD_RATE_LIM_EN & 0x7F) >> 2);
1367*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
1368*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
1369*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	pb_addr = (mmTPC3_QM_CQ_IFIFO_CNT & ~0xFFF) + PROT_BITS_OFFS;
1374*4882a593Smuzhiyun 	word_offset = ((mmTPC3_QM_CQ_IFIFO_CNT & PROT_BITS_OFFS) >> 7) << 2;
1375*4882a593Smuzhiyun 	mask = 1 << ((mmTPC3_QM_CQ_IFIFO_CNT & 0x7F) >> 2);
1376*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CP_MSG_BASE0_ADDR_LO & 0x7F) >> 2);
1377*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CP_MSG_BASE0_ADDR_HI & 0x7F) >> 2);
1378*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CP_MSG_BASE1_ADDR_LO & 0x7F) >> 2);
1379*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CP_MSG_BASE1_ADDR_HI & 0x7F) >> 2);
1380*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CP_MSG_BASE2_ADDR_LO & 0x7F) >> 2);
1381*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CP_MSG_BASE2_ADDR_HI & 0x7F) >> 2);
1382*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CP_MSG_BASE3_ADDR_LO & 0x7F) >> 2);
1383*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CP_MSG_BASE3_ADDR_HI & 0x7F) >> 2);
1384*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CP_LDMA_TSIZE_OFFSET & 0x7F) >> 2);
1385*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CP_LDMA_SRC_BASE_LO_OFFSET & 0x7F) >> 2);
1386*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CP_LDMA_SRC_BASE_HI_OFFSET & 0x7F) >> 2);
1387*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CP_LDMA_DST_BASE_LO_OFFSET & 0x7F) >> 2);
1388*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CP_LDMA_DST_BASE_HI_OFFSET & 0x7F) >> 2);
1389*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_QM_CP_LDMA_COMMIT_OFFSET & 0x7F) >> 2);
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	pb_addr = (mmTPC3_CMDQ_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
1394*4882a593Smuzhiyun 	word_offset = ((mmTPC3_CMDQ_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
1395*4882a593Smuzhiyun 	mask = 1 << ((mmTPC3_CMDQ_GLBL_CFG0 & 0x7F) >> 2);
1396*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_GLBL_CFG1 & 0x7F) >> 2);
1397*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_GLBL_PROT & 0x7F) >> 2);
1398*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_GLBL_ERR_CFG & 0x7F) >> 2);
1399*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
1400*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
1401*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_GLBL_ERR_WDATA & 0x7F) >> 2);
1402*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_GLBL_SECURE_PROPS & 0x7F) >> 2);
1403*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_GLBL_NON_SECURE_PROPS & 0x7F) >> 2);
1404*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_GLBL_STS0 & 0x7F) >> 2);
1405*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_GLBL_STS1 & 0x7F) >> 2);
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 	pb_addr = (mmTPC3_CMDQ_CQ_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
1410*4882a593Smuzhiyun 	word_offset = ((mmTPC3_CMDQ_CQ_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
1411*4882a593Smuzhiyun 	mask = 1 << ((mmTPC3_CMDQ_CQ_CFG0 & 0x7F) >> 2);
1412*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CQ_CFG1 & 0x7F) >> 2);
1413*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CQ_ARUSER & 0x7F) >> 2);
1414*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CQ_PTR_LO_STS & 0x7F) >> 2);
1415*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CQ_PTR_HI_STS & 0x7F) >> 2);
1416*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CQ_TSIZE_STS & 0x7F) >> 2);
1417*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CQ_CTL_STS & 0x7F) >> 2);
1418*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CQ_STS0 & 0x7F) >> 2);
1419*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CQ_STS1 & 0x7F) >> 2);
1420*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CQ_RD_RATE_LIM_EN & 0x7F) >> 2);
1421*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
1422*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
1423*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 	pb_addr = (mmTPC3_CMDQ_CQ_IFIFO_CNT & ~0xFFF) + PROT_BITS_OFFS;
1428*4882a593Smuzhiyun 	word_offset = ((mmTPC3_CMDQ_CQ_IFIFO_CNT & PROT_BITS_OFFS) >> 7) << 2;
1429*4882a593Smuzhiyun 	mask = 1 << ((mmTPC3_CMDQ_CQ_IFIFO_CNT & 0x7F) >> 2);
1430*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CP_MSG_BASE0_ADDR_LO & 0x7F) >> 2);
1431*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CP_MSG_BASE0_ADDR_HI & 0x7F) >> 2);
1432*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CP_MSG_BASE1_ADDR_LO & 0x7F) >> 2);
1433*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CP_MSG_BASE1_ADDR_HI & 0x7F) >> 2);
1434*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CP_MSG_BASE2_ADDR_LO & 0x7F) >> 2);
1435*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CP_MSG_BASE2_ADDR_HI & 0x7F) >> 2);
1436*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CP_MSG_BASE3_ADDR_LO & 0x7F) >> 2);
1437*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CP_MSG_BASE3_ADDR_HI & 0x7F) >> 2);
1438*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CP_LDMA_TSIZE_OFFSET & 0x7F) >> 2);
1439*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CP_LDMA_SRC_BASE_LO_OFFSET & 0x7F) >> 2);
1440*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CP_LDMA_SRC_BASE_HI_OFFSET & 0x7F) >> 2);
1441*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CP_LDMA_DST_BASE_LO_OFFSET & 0x7F) >> 2);
1442*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CP_LDMA_DST_BASE_HI_OFFSET & 0x7F) >> 2);
1443*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CP_LDMA_COMMIT_OFFSET & 0x7F) >> 2);
1444*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CP_STS & 0x7F) >> 2);
1445*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CP_CURRENT_INST_LO & 0x7F) >> 2);
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 	pb_addr = (mmTPC3_CMDQ_CP_CURRENT_INST_HI & ~0xFFF) + PROT_BITS_OFFS;
1450*4882a593Smuzhiyun 	word_offset = ((mmTPC3_CMDQ_CP_CURRENT_INST_HI & PROT_BITS_OFFS) >> 7)
1451*4882a593Smuzhiyun 			<< 2;
1452*4882a593Smuzhiyun 	mask = 1 << ((mmTPC3_CMDQ_CP_CURRENT_INST_HI & 0x7F) >> 2);
1453*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CP_BARRIER_CFG & 0x7F) >> 2);
1454*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CP_DBG_0 & 0x7F) >> 2);
1455*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CQ_BUF_ADDR & 0x7F) >> 2);
1456*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC3_CMDQ_CQ_BUF_RDATA & 0x7F) >> 2);
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmTPC4_RTR_BASE);
1461*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmTPC4_RD_REGULATOR_BASE);
1462*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmTPC4_WR_REGULATOR_BASE);
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 	pb_addr = (mmTPC4_CFG_SEMAPHORE & ~0xFFF) + PROT_BITS_OFFS;
1465*4882a593Smuzhiyun 	word_offset = ((mmTPC4_CFG_SEMAPHORE & PROT_BITS_OFFS) >> 7) << 2;
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 	mask = 1 << ((mmTPC4_CFG_SEMAPHORE & 0x7F) >> 2);
1468*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CFG_VFLAGS & 0x7F) >> 2);
1469*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CFG_SFLAGS & 0x7F) >> 2);
1470*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CFG_STATUS & 0x7F) >> 2);
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	pb_addr = (mmTPC4_CFG_CFG_BASE_ADDRESS_HIGH & ~0xFFF) + PROT_BITS_OFFS;
1475*4882a593Smuzhiyun 	word_offset = ((mmTPC4_CFG_CFG_BASE_ADDRESS_HIGH &
1476*4882a593Smuzhiyun 			PROT_BITS_OFFS) >> 7) << 2;
1477*4882a593Smuzhiyun 	mask = 1 << ((mmTPC4_CFG_CFG_BASE_ADDRESS_HIGH & 0x7F) >> 2);
1478*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CFG_CFG_SUBTRACT_VALUE & 0x7F) >> 2);
1479*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CFG_SM_BASE_ADDRESS_LOW & 0x7F) >> 2);
1480*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CFG_SM_BASE_ADDRESS_HIGH & 0x7F) >> 2);
1481*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CFG_TPC_STALL & 0x7F) >> 2);
1482*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CFG_MSS_CONFIG & 0x7F) >> 2);
1483*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CFG_TPC_INTR_CAUSE & 0x7F) >> 2);
1484*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CFG_TPC_INTR_MASK & 0x7F) >> 2);
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 	pb_addr = (mmTPC4_CFG_ARUSER & ~0xFFF) + PROT_BITS_OFFS;
1489*4882a593Smuzhiyun 	word_offset = ((mmTPC4_CFG_ARUSER & PROT_BITS_OFFS) >> 7) << 2;
1490*4882a593Smuzhiyun 	mask = 1 << ((mmTPC4_CFG_ARUSER & 0x7F) >> 2);
1491*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CFG_AWUSER & 0x7F) >> 2);
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 	pb_addr = (mmTPC4_CFG_FUNC_MBIST_CNTRL & ~0xFFF) + PROT_BITS_OFFS;
1496*4882a593Smuzhiyun 	word_offset = ((mmTPC4_CFG_FUNC_MBIST_CNTRL &
1497*4882a593Smuzhiyun 			PROT_BITS_OFFS) >> 7) << 2;
1498*4882a593Smuzhiyun 	mask = 1 << ((mmTPC4_CFG_FUNC_MBIST_CNTRL & 0x7F) >> 2);
1499*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CFG_FUNC_MBIST_PAT & 0x7F) >> 2);
1500*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CFG_FUNC_MBIST_MEM_0 & 0x7F) >> 2);
1501*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CFG_FUNC_MBIST_MEM_1 & 0x7F) >> 2);
1502*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CFG_FUNC_MBIST_MEM_2 & 0x7F) >> 2);
1503*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CFG_FUNC_MBIST_MEM_3 & 0x7F) >> 2);
1504*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CFG_FUNC_MBIST_MEM_4 & 0x7F) >> 2);
1505*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CFG_FUNC_MBIST_MEM_5 & 0x7F) >> 2);
1506*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CFG_FUNC_MBIST_MEM_6 & 0x7F) >> 2);
1507*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CFG_FUNC_MBIST_MEM_7 & 0x7F) >> 2);
1508*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CFG_FUNC_MBIST_MEM_8 & 0x7F) >> 2);
1509*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CFG_FUNC_MBIST_MEM_9 & 0x7F) >> 2);
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun 	pb_addr = (mmTPC4_QM_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
1514*4882a593Smuzhiyun 	word_offset = ((mmTPC4_QM_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
1515*4882a593Smuzhiyun 	mask = 1 << ((mmTPC4_QM_GLBL_CFG0 & 0x7F) >> 2);
1516*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_GLBL_CFG1 & 0x7F) >> 2);
1517*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_GLBL_PROT & 0x7F) >> 2);
1518*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_GLBL_ERR_CFG & 0x7F) >> 2);
1519*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
1520*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
1521*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_GLBL_ERR_WDATA & 0x7F) >> 2);
1522*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_GLBL_SECURE_PROPS & 0x7F) >> 2);
1523*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_GLBL_NON_SECURE_PROPS & 0x7F) >> 2);
1524*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_GLBL_STS0 & 0x7F) >> 2);
1525*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_GLBL_STS1 & 0x7F) >> 2);
1526*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_PQ_BASE_LO & 0x7F) >> 2);
1527*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_PQ_BASE_HI & 0x7F) >> 2);
1528*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_PQ_SIZE & 0x7F) >> 2);
1529*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_PQ_PI & 0x7F) >> 2);
1530*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_PQ_CI & 0x7F) >> 2);
1531*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_PQ_CFG0 & 0x7F) >> 2);
1532*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_PQ_CFG1 & 0x7F) >> 2);
1533*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_PQ_ARUSER & 0x7F) >> 2);
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 	pb_addr = (mmTPC4_QM_PQ_PUSH0 & ~0xFFF) + PROT_BITS_OFFS;
1538*4882a593Smuzhiyun 	word_offset = ((mmTPC4_QM_PQ_PUSH0 & PROT_BITS_OFFS) >> 7) << 2;
1539*4882a593Smuzhiyun 	mask = 1 << ((mmTPC4_QM_PQ_PUSH0 & 0x7F) >> 2);
1540*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_PQ_PUSH1 & 0x7F) >> 2);
1541*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_PQ_PUSH2 & 0x7F) >> 2);
1542*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_PQ_PUSH3 & 0x7F) >> 2);
1543*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_PQ_STS0 & 0x7F) >> 2);
1544*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_PQ_STS1 & 0x7F) >> 2);
1545*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_PQ_RD_RATE_LIM_EN & 0x7F) >> 2);
1546*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_PQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
1547*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_PQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
1548*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_PQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
1549*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CQ_CFG0 & 0x7F) >> 2);
1550*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CQ_CFG1 & 0x7F) >> 2);
1551*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CQ_ARUSER & 0x7F) >> 2);
1552*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CQ_PTR_LO & 0x7F) >> 2);
1553*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CQ_PTR_HI & 0x7F) >> 2);
1554*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CQ_TSIZE & 0x7F) >> 2);
1555*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CQ_CTL & 0x7F) >> 2);
1556*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CQ_PTR_LO_STS & 0x7F) >> 2);
1557*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CQ_PTR_HI_STS & 0x7F) >> 2);
1558*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CQ_TSIZE_STS & 0x7F) >> 2);
1559*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CQ_CTL_STS & 0x7F) >> 2);
1560*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CQ_STS0 & 0x7F) >> 2);
1561*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CQ_STS1 & 0x7F) >> 2);
1562*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CQ_RD_RATE_LIM_EN & 0x7F) >> 2);
1563*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
1564*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
1565*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1568*4882a593Smuzhiyun 
1569*4882a593Smuzhiyun 	pb_addr = (mmTPC4_QM_CQ_IFIFO_CNT & ~0xFFF) + PROT_BITS_OFFS;
1570*4882a593Smuzhiyun 	word_offset = ((mmTPC4_QM_CQ_IFIFO_CNT & PROT_BITS_OFFS) >> 7) << 2;
1571*4882a593Smuzhiyun 	mask = 1 << ((mmTPC4_QM_CQ_IFIFO_CNT & 0x7F) >> 2);
1572*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CP_MSG_BASE0_ADDR_LO & 0x7F) >> 2);
1573*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CP_MSG_BASE0_ADDR_HI & 0x7F) >> 2);
1574*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CP_MSG_BASE1_ADDR_LO & 0x7F) >> 2);
1575*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CP_MSG_BASE1_ADDR_HI & 0x7F) >> 2);
1576*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CP_MSG_BASE2_ADDR_LO & 0x7F) >> 2);
1577*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CP_MSG_BASE2_ADDR_HI & 0x7F) >> 2);
1578*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CP_MSG_BASE3_ADDR_LO & 0x7F) >> 2);
1579*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CP_MSG_BASE3_ADDR_HI & 0x7F) >> 2);
1580*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CP_LDMA_TSIZE_OFFSET & 0x7F) >> 2);
1581*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CP_LDMA_SRC_BASE_LO_OFFSET & 0x7F) >> 2);
1582*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CP_LDMA_SRC_BASE_HI_OFFSET & 0x7F) >> 2);
1583*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CP_LDMA_DST_BASE_LO_OFFSET & 0x7F) >> 2);
1584*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CP_LDMA_DST_BASE_HI_OFFSET & 0x7F) >> 2);
1585*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_QM_CP_LDMA_COMMIT_OFFSET & 0x7F) >> 2);
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun 	pb_addr = (mmTPC4_CMDQ_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
1590*4882a593Smuzhiyun 	word_offset = ((mmTPC4_CMDQ_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
1591*4882a593Smuzhiyun 	mask = 1 << ((mmTPC4_CMDQ_GLBL_CFG0 & 0x7F) >> 2);
1592*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_GLBL_CFG1 & 0x7F) >> 2);
1593*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_GLBL_PROT & 0x7F) >> 2);
1594*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_GLBL_ERR_CFG & 0x7F) >> 2);
1595*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
1596*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
1597*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_GLBL_ERR_WDATA & 0x7F) >> 2);
1598*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_GLBL_SECURE_PROPS & 0x7F) >> 2);
1599*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_GLBL_NON_SECURE_PROPS & 0x7F) >> 2);
1600*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_GLBL_STS0 & 0x7F) >> 2);
1601*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_GLBL_STS1 & 0x7F) >> 2);
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun 	pb_addr = (mmTPC4_CMDQ_CQ_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
1606*4882a593Smuzhiyun 	word_offset = ((mmTPC4_CMDQ_CQ_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
1607*4882a593Smuzhiyun 	mask = 1 << ((mmTPC4_CMDQ_CQ_CFG0 & 0x7F) >> 2);
1608*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CQ_CFG1 & 0x7F) >> 2);
1609*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CQ_ARUSER & 0x7F) >> 2);
1610*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CQ_PTR_LO_STS & 0x7F) >> 2);
1611*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CQ_PTR_HI_STS & 0x7F) >> 2);
1612*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CQ_TSIZE_STS & 0x7F) >> 2);
1613*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CQ_CTL_STS & 0x7F) >> 2);
1614*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CQ_STS0 & 0x7F) >> 2);
1615*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CQ_STS1 & 0x7F) >> 2);
1616*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CQ_RD_RATE_LIM_EN & 0x7F) >> 2);
1617*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
1618*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
1619*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
1620*4882a593Smuzhiyun 
1621*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun 	pb_addr = (mmTPC4_CMDQ_CQ_IFIFO_CNT & ~0xFFF) + PROT_BITS_OFFS;
1624*4882a593Smuzhiyun 	word_offset = ((mmTPC4_CMDQ_CQ_IFIFO_CNT & PROT_BITS_OFFS) >> 7) << 2;
1625*4882a593Smuzhiyun 	mask = 1 << ((mmTPC4_CMDQ_CQ_IFIFO_CNT & 0x7F) >> 2);
1626*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CP_MSG_BASE0_ADDR_LO & 0x7F) >> 2);
1627*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CP_MSG_BASE0_ADDR_HI & 0x7F) >> 2);
1628*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CP_MSG_BASE1_ADDR_LO & 0x7F) >> 2);
1629*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CP_MSG_BASE1_ADDR_HI & 0x7F) >> 2);
1630*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CP_MSG_BASE2_ADDR_LO & 0x7F) >> 2);
1631*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CP_MSG_BASE2_ADDR_HI & 0x7F) >> 2);
1632*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CP_MSG_BASE3_ADDR_LO & 0x7F) >> 2);
1633*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CP_MSG_BASE3_ADDR_HI & 0x7F) >> 2);
1634*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CP_LDMA_TSIZE_OFFSET & 0x7F) >> 2);
1635*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CP_LDMA_SRC_BASE_LO_OFFSET & 0x7F) >> 2);
1636*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CP_LDMA_SRC_BASE_HI_OFFSET & 0x7F) >> 2);
1637*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CP_LDMA_DST_BASE_LO_OFFSET & 0x7F) >> 2);
1638*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CP_LDMA_DST_BASE_HI_OFFSET & 0x7F) >> 2);
1639*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CP_LDMA_COMMIT_OFFSET & 0x7F) >> 2);
1640*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CP_STS & 0x7F) >> 2);
1641*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CP_CURRENT_INST_LO & 0x7F) >> 2);
1642*4882a593Smuzhiyun 
1643*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun 	pb_addr = (mmTPC4_CMDQ_CP_CURRENT_INST_HI & ~0xFFF) + PROT_BITS_OFFS;
1646*4882a593Smuzhiyun 	word_offset = ((mmTPC4_CMDQ_CP_CURRENT_INST_HI & PROT_BITS_OFFS) >> 7)
1647*4882a593Smuzhiyun 			<< 2;
1648*4882a593Smuzhiyun 	mask = 1 << ((mmTPC4_CMDQ_CP_CURRENT_INST_HI & 0x7F) >> 2);
1649*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CP_BARRIER_CFG & 0x7F) >> 2);
1650*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CP_DBG_0 & 0x7F) >> 2);
1651*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CQ_BUF_ADDR & 0x7F) >> 2);
1652*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC4_CMDQ_CQ_BUF_RDATA & 0x7F) >> 2);
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmTPC5_RTR_BASE);
1657*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmTPC5_RD_REGULATOR_BASE);
1658*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmTPC5_WR_REGULATOR_BASE);
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun 	pb_addr = (mmTPC5_CFG_SEMAPHORE & ~0xFFF) + PROT_BITS_OFFS;
1661*4882a593Smuzhiyun 	word_offset = ((mmTPC5_CFG_SEMAPHORE & PROT_BITS_OFFS) >> 7) << 2;
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	mask = 1 << ((mmTPC5_CFG_SEMAPHORE & 0x7F) >> 2);
1664*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CFG_VFLAGS & 0x7F) >> 2);
1665*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CFG_SFLAGS & 0x7F) >> 2);
1666*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CFG_STATUS & 0x7F) >> 2);
1667*4882a593Smuzhiyun 
1668*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun 	pb_addr = (mmTPC5_CFG_CFG_BASE_ADDRESS_HIGH & ~0xFFF) + PROT_BITS_OFFS;
1671*4882a593Smuzhiyun 	word_offset = ((mmTPC5_CFG_CFG_BASE_ADDRESS_HIGH &
1672*4882a593Smuzhiyun 			PROT_BITS_OFFS) >> 7) << 2;
1673*4882a593Smuzhiyun 	mask = 1 << ((mmTPC5_CFG_CFG_BASE_ADDRESS_HIGH & 0x7F) >> 2);
1674*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CFG_CFG_SUBTRACT_VALUE & 0x7F) >> 2);
1675*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CFG_SM_BASE_ADDRESS_LOW & 0x7F) >> 2);
1676*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CFG_SM_BASE_ADDRESS_HIGH & 0x7F) >> 2);
1677*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CFG_TPC_STALL & 0x7F) >> 2);
1678*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CFG_MSS_CONFIG & 0x7F) >> 2);
1679*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CFG_TPC_INTR_CAUSE & 0x7F) >> 2);
1680*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CFG_TPC_INTR_MASK & 0x7F) >> 2);
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun 	pb_addr = (mmTPC5_CFG_ARUSER & ~0xFFF) + PROT_BITS_OFFS;
1685*4882a593Smuzhiyun 	word_offset = ((mmTPC5_CFG_ARUSER & PROT_BITS_OFFS) >> 7) << 2;
1686*4882a593Smuzhiyun 	mask = 1 << ((mmTPC5_CFG_ARUSER & 0x7F) >> 2);
1687*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CFG_AWUSER & 0x7F) >> 2);
1688*4882a593Smuzhiyun 
1689*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1690*4882a593Smuzhiyun 
1691*4882a593Smuzhiyun 	pb_addr = (mmTPC5_CFG_FUNC_MBIST_CNTRL & ~0xFFF) + PROT_BITS_OFFS;
1692*4882a593Smuzhiyun 	word_offset = ((mmTPC5_CFG_FUNC_MBIST_CNTRL &
1693*4882a593Smuzhiyun 			PROT_BITS_OFFS) >> 7) << 2;
1694*4882a593Smuzhiyun 	mask = 1 << ((mmTPC5_CFG_FUNC_MBIST_CNTRL & 0x7F) >> 2);
1695*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CFG_FUNC_MBIST_PAT & 0x7F) >> 2);
1696*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CFG_FUNC_MBIST_MEM_0 & 0x7F) >> 2);
1697*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CFG_FUNC_MBIST_MEM_1 & 0x7F) >> 2);
1698*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CFG_FUNC_MBIST_MEM_2 & 0x7F) >> 2);
1699*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CFG_FUNC_MBIST_MEM_3 & 0x7F) >> 2);
1700*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CFG_FUNC_MBIST_MEM_4 & 0x7F) >> 2);
1701*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CFG_FUNC_MBIST_MEM_5 & 0x7F) >> 2);
1702*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CFG_FUNC_MBIST_MEM_6 & 0x7F) >> 2);
1703*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CFG_FUNC_MBIST_MEM_7 & 0x7F) >> 2);
1704*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CFG_FUNC_MBIST_MEM_8 & 0x7F) >> 2);
1705*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CFG_FUNC_MBIST_MEM_9 & 0x7F) >> 2);
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun 	pb_addr = (mmTPC5_QM_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
1710*4882a593Smuzhiyun 	word_offset = ((mmTPC5_QM_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
1711*4882a593Smuzhiyun 	mask = 1 << ((mmTPC5_QM_GLBL_CFG0 & 0x7F) >> 2);
1712*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_GLBL_CFG1 & 0x7F) >> 2);
1713*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_GLBL_PROT & 0x7F) >> 2);
1714*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_GLBL_ERR_CFG & 0x7F) >> 2);
1715*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
1716*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
1717*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_GLBL_ERR_WDATA & 0x7F) >> 2);
1718*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_GLBL_SECURE_PROPS & 0x7F) >> 2);
1719*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_GLBL_NON_SECURE_PROPS & 0x7F) >> 2);
1720*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_GLBL_STS0 & 0x7F) >> 2);
1721*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_GLBL_STS1 & 0x7F) >> 2);
1722*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_PQ_BASE_LO & 0x7F) >> 2);
1723*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_PQ_BASE_HI & 0x7F) >> 2);
1724*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_PQ_SIZE & 0x7F) >> 2);
1725*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_PQ_PI & 0x7F) >> 2);
1726*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_PQ_CI & 0x7F) >> 2);
1727*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_PQ_CFG0 & 0x7F) >> 2);
1728*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_PQ_CFG1 & 0x7F) >> 2);
1729*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_PQ_ARUSER & 0x7F) >> 2);
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun 	pb_addr = (mmTPC5_QM_PQ_PUSH0 & ~0xFFF) + PROT_BITS_OFFS;
1734*4882a593Smuzhiyun 	word_offset = ((mmTPC5_QM_PQ_PUSH0 & PROT_BITS_OFFS) >> 7) << 2;
1735*4882a593Smuzhiyun 	mask = 1 << ((mmTPC5_QM_PQ_PUSH0 & 0x7F) >> 2);
1736*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_PQ_PUSH1 & 0x7F) >> 2);
1737*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_PQ_PUSH2 & 0x7F) >> 2);
1738*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_PQ_PUSH3 & 0x7F) >> 2);
1739*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_PQ_STS0 & 0x7F) >> 2);
1740*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_PQ_STS1 & 0x7F) >> 2);
1741*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_PQ_RD_RATE_LIM_EN & 0x7F) >> 2);
1742*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_PQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
1743*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_PQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
1744*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_PQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
1745*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CQ_CFG0 & 0x7F) >> 2);
1746*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CQ_CFG1 & 0x7F) >> 2);
1747*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CQ_ARUSER & 0x7F) >> 2);
1748*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CQ_PTR_LO & 0x7F) >> 2);
1749*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CQ_PTR_HI & 0x7F) >> 2);
1750*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CQ_TSIZE & 0x7F) >> 2);
1751*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CQ_CTL & 0x7F) >> 2);
1752*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CQ_PTR_LO_STS & 0x7F) >> 2);
1753*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CQ_PTR_HI_STS & 0x7F) >> 2);
1754*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CQ_TSIZE_STS & 0x7F) >> 2);
1755*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CQ_CTL_STS & 0x7F) >> 2);
1756*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CQ_STS0 & 0x7F) >> 2);
1757*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CQ_STS1 & 0x7F) >> 2);
1758*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CQ_RD_RATE_LIM_EN & 0x7F) >> 2);
1759*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
1760*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
1761*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun 	pb_addr = (mmTPC5_QM_CQ_IFIFO_CNT & ~0xFFF) + PROT_BITS_OFFS;
1766*4882a593Smuzhiyun 	word_offset = ((mmTPC5_QM_CQ_IFIFO_CNT & PROT_BITS_OFFS) >> 7) << 2;
1767*4882a593Smuzhiyun 	mask = 1 << ((mmTPC5_QM_CQ_IFIFO_CNT & 0x7F) >> 2);
1768*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CP_MSG_BASE0_ADDR_LO & 0x7F) >> 2);
1769*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CP_MSG_BASE0_ADDR_HI & 0x7F) >> 2);
1770*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CP_MSG_BASE1_ADDR_LO & 0x7F) >> 2);
1771*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CP_MSG_BASE1_ADDR_HI & 0x7F) >> 2);
1772*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CP_MSG_BASE2_ADDR_LO & 0x7F) >> 2);
1773*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CP_MSG_BASE2_ADDR_HI & 0x7F) >> 2);
1774*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CP_MSG_BASE3_ADDR_LO & 0x7F) >> 2);
1775*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CP_MSG_BASE3_ADDR_HI & 0x7F) >> 2);
1776*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CP_LDMA_TSIZE_OFFSET & 0x7F) >> 2);
1777*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CP_LDMA_SRC_BASE_LO_OFFSET & 0x7F) >> 2);
1778*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CP_LDMA_SRC_BASE_HI_OFFSET & 0x7F) >> 2);
1779*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CP_LDMA_DST_BASE_LO_OFFSET & 0x7F) >> 2);
1780*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CP_LDMA_DST_BASE_HI_OFFSET & 0x7F) >> 2);
1781*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_QM_CP_LDMA_COMMIT_OFFSET & 0x7F) >> 2);
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1784*4882a593Smuzhiyun 
1785*4882a593Smuzhiyun 	pb_addr = (mmTPC5_CMDQ_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
1786*4882a593Smuzhiyun 	word_offset = ((mmTPC5_CMDQ_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
1787*4882a593Smuzhiyun 	mask = 1 << ((mmTPC5_CMDQ_GLBL_CFG0 & 0x7F) >> 2);
1788*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_GLBL_CFG1 & 0x7F) >> 2);
1789*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_GLBL_PROT & 0x7F) >> 2);
1790*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_GLBL_ERR_CFG & 0x7F) >> 2);
1791*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
1792*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
1793*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_GLBL_ERR_WDATA & 0x7F) >> 2);
1794*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_GLBL_SECURE_PROPS & 0x7F) >> 2);
1795*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_GLBL_NON_SECURE_PROPS & 0x7F) >> 2);
1796*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_GLBL_STS0 & 0x7F) >> 2);
1797*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_GLBL_STS1 & 0x7F) >> 2);
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun 	pb_addr = (mmTPC5_CMDQ_CQ_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
1802*4882a593Smuzhiyun 	word_offset = ((mmTPC5_CMDQ_CQ_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
1803*4882a593Smuzhiyun 	mask = 1 << ((mmTPC5_CMDQ_CQ_CFG0 & 0x7F) >> 2);
1804*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CQ_CFG1 & 0x7F) >> 2);
1805*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CQ_ARUSER & 0x7F) >> 2);
1806*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CQ_PTR_LO_STS & 0x7F) >> 2);
1807*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CQ_PTR_HI_STS & 0x7F) >> 2);
1808*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CQ_TSIZE_STS & 0x7F) >> 2);
1809*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CQ_CTL_STS & 0x7F) >> 2);
1810*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CQ_STS0 & 0x7F) >> 2);
1811*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CQ_STS1 & 0x7F) >> 2);
1812*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CQ_RD_RATE_LIM_EN & 0x7F) >> 2);
1813*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
1814*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
1815*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
1816*4882a593Smuzhiyun 
1817*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun 	pb_addr = (mmTPC5_CMDQ_CQ_IFIFO_CNT & ~0xFFF) + PROT_BITS_OFFS;
1820*4882a593Smuzhiyun 	word_offset = ((mmTPC5_CMDQ_CQ_IFIFO_CNT & PROT_BITS_OFFS) >> 7) << 2;
1821*4882a593Smuzhiyun 	mask = 1 << ((mmTPC5_CMDQ_CQ_IFIFO_CNT & 0x7F) >> 2);
1822*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CP_MSG_BASE0_ADDR_LO & 0x7F) >> 2);
1823*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CP_MSG_BASE0_ADDR_HI & 0x7F) >> 2);
1824*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CP_MSG_BASE1_ADDR_LO & 0x7F) >> 2);
1825*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CP_MSG_BASE1_ADDR_HI & 0x7F) >> 2);
1826*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CP_MSG_BASE2_ADDR_LO & 0x7F) >> 2);
1827*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CP_MSG_BASE2_ADDR_HI & 0x7F) >> 2);
1828*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CP_MSG_BASE3_ADDR_LO & 0x7F) >> 2);
1829*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CP_MSG_BASE3_ADDR_HI & 0x7F) >> 2);
1830*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CP_LDMA_TSIZE_OFFSET & 0x7F) >> 2);
1831*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CP_LDMA_SRC_BASE_LO_OFFSET & 0x7F) >> 2);
1832*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CP_LDMA_SRC_BASE_HI_OFFSET & 0x7F) >> 2);
1833*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CP_LDMA_DST_BASE_LO_OFFSET & 0x7F) >> 2);
1834*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CP_LDMA_DST_BASE_HI_OFFSET & 0x7F) >> 2);
1835*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CP_LDMA_COMMIT_OFFSET & 0x7F) >> 2);
1836*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CP_STS & 0x7F) >> 2);
1837*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CP_CURRENT_INST_LO & 0x7F) >> 2);
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun 	pb_addr = (mmTPC5_CMDQ_CP_CURRENT_INST_HI & ~0xFFF) + PROT_BITS_OFFS;
1842*4882a593Smuzhiyun 	word_offset = ((mmTPC5_CMDQ_CP_CURRENT_INST_HI & PROT_BITS_OFFS) >> 7)
1843*4882a593Smuzhiyun 			<< 2;
1844*4882a593Smuzhiyun 	mask = 1 << ((mmTPC5_CMDQ_CP_CURRENT_INST_HI & 0x7F) >> 2);
1845*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CP_BARRIER_CFG & 0x7F) >> 2);
1846*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CP_DBG_0 & 0x7F) >> 2);
1847*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CQ_BUF_ADDR & 0x7F) >> 2);
1848*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC5_CMDQ_CQ_BUF_RDATA & 0x7F) >> 2);
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1851*4882a593Smuzhiyun 
1852*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmTPC6_RTR_BASE);
1853*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmTPC6_RD_REGULATOR_BASE);
1854*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmTPC6_WR_REGULATOR_BASE);
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun 	pb_addr = (mmTPC6_CFG_SEMAPHORE & ~0xFFF) + PROT_BITS_OFFS;
1857*4882a593Smuzhiyun 	word_offset = ((mmTPC6_CFG_SEMAPHORE & PROT_BITS_OFFS) >> 7) << 2;
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun 	mask = 1 << ((mmTPC6_CFG_SEMAPHORE & 0x7F) >> 2);
1860*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CFG_VFLAGS & 0x7F) >> 2);
1861*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CFG_SFLAGS & 0x7F) >> 2);
1862*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CFG_STATUS & 0x7F) >> 2);
1863*4882a593Smuzhiyun 
1864*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1865*4882a593Smuzhiyun 
1866*4882a593Smuzhiyun 	pb_addr = (mmTPC6_CFG_CFG_BASE_ADDRESS_HIGH & ~0xFFF) + PROT_BITS_OFFS;
1867*4882a593Smuzhiyun 	word_offset = ((mmTPC6_CFG_CFG_BASE_ADDRESS_HIGH &
1868*4882a593Smuzhiyun 			PROT_BITS_OFFS) >> 7) << 2;
1869*4882a593Smuzhiyun 	mask = 1 << ((mmTPC6_CFG_CFG_BASE_ADDRESS_HIGH & 0x7F) >> 2);
1870*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CFG_CFG_SUBTRACT_VALUE & 0x7F) >> 2);
1871*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CFG_SM_BASE_ADDRESS_LOW & 0x7F) >> 2);
1872*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CFG_SM_BASE_ADDRESS_HIGH & 0x7F) >> 2);
1873*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CFG_TPC_STALL & 0x7F) >> 2);
1874*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CFG_MSS_CONFIG & 0x7F) >> 2);
1875*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CFG_TPC_INTR_CAUSE & 0x7F) >> 2);
1876*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CFG_TPC_INTR_MASK & 0x7F) >> 2);
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1879*4882a593Smuzhiyun 
1880*4882a593Smuzhiyun 	pb_addr = (mmTPC6_CFG_ARUSER & ~0xFFF) + PROT_BITS_OFFS;
1881*4882a593Smuzhiyun 	word_offset = ((mmTPC6_CFG_ARUSER & PROT_BITS_OFFS) >> 7) << 2;
1882*4882a593Smuzhiyun 	mask = 1 << ((mmTPC6_CFG_ARUSER & 0x7F) >> 2);
1883*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CFG_AWUSER & 0x7F) >> 2);
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1886*4882a593Smuzhiyun 
1887*4882a593Smuzhiyun 	pb_addr = (mmTPC6_CFG_FUNC_MBIST_CNTRL & ~0xFFF) + PROT_BITS_OFFS;
1888*4882a593Smuzhiyun 	word_offset = ((mmTPC6_CFG_FUNC_MBIST_CNTRL &
1889*4882a593Smuzhiyun 			PROT_BITS_OFFS) >> 7) << 2;
1890*4882a593Smuzhiyun 	mask = 1 << ((mmTPC6_CFG_FUNC_MBIST_CNTRL & 0x7F) >> 2);
1891*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CFG_FUNC_MBIST_PAT & 0x7F) >> 2);
1892*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CFG_FUNC_MBIST_MEM_0 & 0x7F) >> 2);
1893*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CFG_FUNC_MBIST_MEM_1 & 0x7F) >> 2);
1894*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CFG_FUNC_MBIST_MEM_2 & 0x7F) >> 2);
1895*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CFG_FUNC_MBIST_MEM_3 & 0x7F) >> 2);
1896*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CFG_FUNC_MBIST_MEM_4 & 0x7F) >> 2);
1897*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CFG_FUNC_MBIST_MEM_5 & 0x7F) >> 2);
1898*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CFG_FUNC_MBIST_MEM_6 & 0x7F) >> 2);
1899*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CFG_FUNC_MBIST_MEM_7 & 0x7F) >> 2);
1900*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CFG_FUNC_MBIST_MEM_8 & 0x7F) >> 2);
1901*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CFG_FUNC_MBIST_MEM_9 & 0x7F) >> 2);
1902*4882a593Smuzhiyun 
1903*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1904*4882a593Smuzhiyun 
1905*4882a593Smuzhiyun 	pb_addr = (mmTPC6_QM_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
1906*4882a593Smuzhiyun 	word_offset = ((mmTPC6_QM_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
1907*4882a593Smuzhiyun 	mask = 1 << ((mmTPC6_QM_GLBL_CFG0 & 0x7F) >> 2);
1908*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_GLBL_CFG1 & 0x7F) >> 2);
1909*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_GLBL_PROT & 0x7F) >> 2);
1910*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_GLBL_ERR_CFG & 0x7F) >> 2);
1911*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
1912*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
1913*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_GLBL_ERR_WDATA & 0x7F) >> 2);
1914*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_GLBL_SECURE_PROPS & 0x7F) >> 2);
1915*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_GLBL_NON_SECURE_PROPS & 0x7F) >> 2);
1916*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_GLBL_STS0 & 0x7F) >> 2);
1917*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_GLBL_STS1 & 0x7F) >> 2);
1918*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_PQ_BASE_LO & 0x7F) >> 2);
1919*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_PQ_BASE_HI & 0x7F) >> 2);
1920*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_PQ_SIZE & 0x7F) >> 2);
1921*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_PQ_PI & 0x7F) >> 2);
1922*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_PQ_CI & 0x7F) >> 2);
1923*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_PQ_CFG0 & 0x7F) >> 2);
1924*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_PQ_CFG1 & 0x7F) >> 2);
1925*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_PQ_ARUSER & 0x7F) >> 2);
1926*4882a593Smuzhiyun 
1927*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1928*4882a593Smuzhiyun 
1929*4882a593Smuzhiyun 	pb_addr = (mmTPC6_QM_PQ_PUSH0 & ~0xFFF) + PROT_BITS_OFFS;
1930*4882a593Smuzhiyun 	word_offset = ((mmTPC6_QM_PQ_PUSH0 & PROT_BITS_OFFS) >> 7) << 2;
1931*4882a593Smuzhiyun 	mask = 1 << ((mmTPC6_QM_PQ_PUSH0 & 0x7F) >> 2);
1932*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_PQ_PUSH1 & 0x7F) >> 2);
1933*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_PQ_PUSH2 & 0x7F) >> 2);
1934*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_PQ_PUSH3 & 0x7F) >> 2);
1935*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_PQ_STS0 & 0x7F) >> 2);
1936*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_PQ_STS1 & 0x7F) >> 2);
1937*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_PQ_RD_RATE_LIM_EN & 0x7F) >> 2);
1938*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_PQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
1939*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_PQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
1940*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_PQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
1941*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CQ_CFG0 & 0x7F) >> 2);
1942*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CQ_CFG1 & 0x7F) >> 2);
1943*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CQ_ARUSER & 0x7F) >> 2);
1944*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CQ_PTR_LO & 0x7F) >> 2);
1945*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CQ_PTR_HI & 0x7F) >> 2);
1946*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CQ_TSIZE & 0x7F) >> 2);
1947*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CQ_CTL & 0x7F) >> 2);
1948*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CQ_PTR_LO_STS & 0x7F) >> 2);
1949*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CQ_PTR_HI_STS & 0x7F) >> 2);
1950*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CQ_TSIZE_STS & 0x7F) >> 2);
1951*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CQ_CTL_STS & 0x7F) >> 2);
1952*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CQ_STS0 & 0x7F) >> 2);
1953*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CQ_STS1 & 0x7F) >> 2);
1954*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CQ_RD_RATE_LIM_EN & 0x7F) >> 2);
1955*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
1956*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
1957*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
1958*4882a593Smuzhiyun 
1959*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1960*4882a593Smuzhiyun 
1961*4882a593Smuzhiyun 	pb_addr = (mmTPC6_QM_CQ_IFIFO_CNT & ~0xFFF) + PROT_BITS_OFFS;
1962*4882a593Smuzhiyun 	word_offset = ((mmTPC6_QM_CQ_IFIFO_CNT & PROT_BITS_OFFS) >> 7) << 2;
1963*4882a593Smuzhiyun 	mask = 1 << ((mmTPC6_QM_CQ_IFIFO_CNT & 0x7F) >> 2);
1964*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CP_MSG_BASE0_ADDR_LO & 0x7F) >> 2);
1965*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CP_MSG_BASE0_ADDR_HI & 0x7F) >> 2);
1966*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CP_MSG_BASE1_ADDR_LO & 0x7F) >> 2);
1967*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CP_MSG_BASE1_ADDR_HI & 0x7F) >> 2);
1968*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CP_MSG_BASE2_ADDR_LO & 0x7F) >> 2);
1969*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CP_MSG_BASE2_ADDR_HI & 0x7F) >> 2);
1970*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CP_MSG_BASE3_ADDR_LO & 0x7F) >> 2);
1971*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CP_MSG_BASE3_ADDR_HI & 0x7F) >> 2);
1972*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CP_LDMA_TSIZE_OFFSET & 0x7F) >> 2);
1973*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CP_LDMA_SRC_BASE_LO_OFFSET & 0x7F) >> 2);
1974*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CP_LDMA_SRC_BASE_HI_OFFSET & 0x7F) >> 2);
1975*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CP_LDMA_DST_BASE_LO_OFFSET & 0x7F) >> 2);
1976*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CP_LDMA_DST_BASE_HI_OFFSET & 0x7F) >> 2);
1977*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_QM_CP_LDMA_COMMIT_OFFSET & 0x7F) >> 2);
1978*4882a593Smuzhiyun 
1979*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1980*4882a593Smuzhiyun 
1981*4882a593Smuzhiyun 	pb_addr = (mmTPC6_CMDQ_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
1982*4882a593Smuzhiyun 	word_offset = ((mmTPC6_CMDQ_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
1983*4882a593Smuzhiyun 	mask = 1 << ((mmTPC6_CMDQ_GLBL_CFG0 & 0x7F) >> 2);
1984*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_GLBL_CFG1 & 0x7F) >> 2);
1985*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_GLBL_PROT & 0x7F) >> 2);
1986*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_GLBL_ERR_CFG & 0x7F) >> 2);
1987*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
1988*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
1989*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_GLBL_ERR_WDATA & 0x7F) >> 2);
1990*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_GLBL_SECURE_PROPS & 0x7F) >> 2);
1991*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_GLBL_NON_SECURE_PROPS & 0x7F) >> 2);
1992*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_GLBL_STS0 & 0x7F) >> 2);
1993*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_GLBL_STS1 & 0x7F) >> 2);
1994*4882a593Smuzhiyun 
1995*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
1996*4882a593Smuzhiyun 
1997*4882a593Smuzhiyun 	pb_addr = (mmTPC6_CMDQ_CQ_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
1998*4882a593Smuzhiyun 	word_offset = ((mmTPC6_CMDQ_CQ_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
1999*4882a593Smuzhiyun 	mask = 1 << ((mmTPC6_CMDQ_CQ_CFG0 & 0x7F) >> 2);
2000*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CQ_CFG1 & 0x7F) >> 2);
2001*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CQ_ARUSER & 0x7F) >> 2);
2002*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CQ_PTR_LO_STS & 0x7F) >> 2);
2003*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CQ_PTR_HI_STS & 0x7F) >> 2);
2004*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CQ_TSIZE_STS & 0x7F) >> 2);
2005*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CQ_CTL_STS & 0x7F) >> 2);
2006*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CQ_STS0 & 0x7F) >> 2);
2007*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CQ_STS1 & 0x7F) >> 2);
2008*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CQ_RD_RATE_LIM_EN & 0x7F) >> 2);
2009*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
2010*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
2011*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
2012*4882a593Smuzhiyun 
2013*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2014*4882a593Smuzhiyun 
2015*4882a593Smuzhiyun 	pb_addr = (mmTPC6_CMDQ_CQ_IFIFO_CNT & ~0xFFF) + PROT_BITS_OFFS;
2016*4882a593Smuzhiyun 	word_offset = ((mmTPC6_CMDQ_CQ_IFIFO_CNT & PROT_BITS_OFFS) >> 7) << 2;
2017*4882a593Smuzhiyun 	mask = 1 << ((mmTPC6_CMDQ_CQ_IFIFO_CNT & 0x7F) >> 2);
2018*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CP_MSG_BASE0_ADDR_LO & 0x7F) >> 2);
2019*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CP_MSG_BASE0_ADDR_HI & 0x7F) >> 2);
2020*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CP_MSG_BASE1_ADDR_LO & 0x7F) >> 2);
2021*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CP_MSG_BASE1_ADDR_HI & 0x7F) >> 2);
2022*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CP_MSG_BASE2_ADDR_LO & 0x7F) >> 2);
2023*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CP_MSG_BASE2_ADDR_HI & 0x7F) >> 2);
2024*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CP_MSG_BASE3_ADDR_LO & 0x7F) >> 2);
2025*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CP_MSG_BASE3_ADDR_HI & 0x7F) >> 2);
2026*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CP_LDMA_TSIZE_OFFSET & 0x7F) >> 2);
2027*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CP_LDMA_SRC_BASE_LO_OFFSET & 0x7F) >> 2);
2028*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CP_LDMA_SRC_BASE_HI_OFFSET & 0x7F) >> 2);
2029*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CP_LDMA_DST_BASE_LO_OFFSET & 0x7F) >> 2);
2030*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CP_LDMA_DST_BASE_HI_OFFSET & 0x7F) >> 2);
2031*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CP_LDMA_COMMIT_OFFSET & 0x7F) >> 2);
2032*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CP_STS & 0x7F) >> 2);
2033*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CP_CURRENT_INST_LO & 0x7F) >> 2);
2034*4882a593Smuzhiyun 
2035*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2036*4882a593Smuzhiyun 
2037*4882a593Smuzhiyun 	pb_addr = (mmTPC6_CMDQ_CP_CURRENT_INST_HI & ~0xFFF) + PROT_BITS_OFFS;
2038*4882a593Smuzhiyun 	word_offset = ((mmTPC6_CMDQ_CP_CURRENT_INST_HI & PROT_BITS_OFFS) >> 7)
2039*4882a593Smuzhiyun 			<< 2;
2040*4882a593Smuzhiyun 	mask = 1 << ((mmTPC6_CMDQ_CP_CURRENT_INST_HI & 0x7F) >> 2);
2041*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CP_BARRIER_CFG & 0x7F) >> 2);
2042*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CP_DBG_0 & 0x7F) >> 2);
2043*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CQ_BUF_ADDR & 0x7F) >> 2);
2044*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC6_CMDQ_CQ_BUF_RDATA & 0x7F) >> 2);
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2047*4882a593Smuzhiyun 
2048*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmTPC7_NRTR_BASE);
2049*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmTPC7_RD_REGULATOR_BASE);
2050*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmTPC7_WR_REGULATOR_BASE);
2051*4882a593Smuzhiyun 
2052*4882a593Smuzhiyun 	pb_addr = (mmTPC7_CFG_SEMAPHORE & ~0xFFF) + PROT_BITS_OFFS;
2053*4882a593Smuzhiyun 	word_offset = ((mmTPC7_CFG_SEMAPHORE & PROT_BITS_OFFS) >> 7) << 2;
2054*4882a593Smuzhiyun 
2055*4882a593Smuzhiyun 	mask = 1 << ((mmTPC7_CFG_SEMAPHORE & 0x7F) >> 2);
2056*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CFG_VFLAGS & 0x7F) >> 2);
2057*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CFG_SFLAGS & 0x7F) >> 2);
2058*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CFG_STATUS & 0x7F) >> 2);
2059*4882a593Smuzhiyun 
2060*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2061*4882a593Smuzhiyun 
2062*4882a593Smuzhiyun 	pb_addr = (mmTPC7_CFG_CFG_BASE_ADDRESS_HIGH & ~0xFFF) +	PROT_BITS_OFFS;
2063*4882a593Smuzhiyun 	word_offset = ((mmTPC7_CFG_CFG_BASE_ADDRESS_HIGH &
2064*4882a593Smuzhiyun 			PROT_BITS_OFFS) >> 7) << 2;
2065*4882a593Smuzhiyun 	mask = 1 << ((mmTPC7_CFG_CFG_BASE_ADDRESS_HIGH & 0x7F) >> 2);
2066*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CFG_CFG_SUBTRACT_VALUE & 0x7F) >> 2);
2067*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CFG_SM_BASE_ADDRESS_LOW & 0x7F) >> 2);
2068*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CFG_SM_BASE_ADDRESS_HIGH & 0x7F) >> 2);
2069*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CFG_TPC_STALL & 0x7F) >> 2);
2070*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CFG_MSS_CONFIG & 0x7F) >> 2);
2071*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CFG_TPC_INTR_CAUSE & 0x7F) >> 2);
2072*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CFG_TPC_INTR_MASK & 0x7F) >> 2);
2073*4882a593Smuzhiyun 
2074*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2075*4882a593Smuzhiyun 
2076*4882a593Smuzhiyun 	pb_addr = (mmTPC7_CFG_ARUSER & ~0xFFF) + PROT_BITS_OFFS;
2077*4882a593Smuzhiyun 	word_offset = ((mmTPC7_CFG_ARUSER & PROT_BITS_OFFS) >> 7) << 2;
2078*4882a593Smuzhiyun 	mask = 1 << ((mmTPC7_CFG_ARUSER & 0x7F) >> 2);
2079*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CFG_AWUSER & 0x7F) >> 2);
2080*4882a593Smuzhiyun 
2081*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2082*4882a593Smuzhiyun 
2083*4882a593Smuzhiyun 	pb_addr = (mmTPC7_CFG_FUNC_MBIST_CNTRL & ~0xFFF) + PROT_BITS_OFFS;
2084*4882a593Smuzhiyun 	word_offset = ((mmTPC7_CFG_FUNC_MBIST_CNTRL &
2085*4882a593Smuzhiyun 			PROT_BITS_OFFS) >> 7) << 2;
2086*4882a593Smuzhiyun 	mask = 1 << ((mmTPC7_CFG_FUNC_MBIST_CNTRL & 0x7F) >> 2);
2087*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CFG_FUNC_MBIST_PAT & 0x7F) >> 2);
2088*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CFG_FUNC_MBIST_MEM_0 & 0x7F) >> 2);
2089*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CFG_FUNC_MBIST_MEM_1 & 0x7F) >> 2);
2090*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CFG_FUNC_MBIST_MEM_2 & 0x7F) >> 2);
2091*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CFG_FUNC_MBIST_MEM_3 & 0x7F) >> 2);
2092*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CFG_FUNC_MBIST_MEM_4 & 0x7F) >> 2);
2093*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CFG_FUNC_MBIST_MEM_5 & 0x7F) >> 2);
2094*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CFG_FUNC_MBIST_MEM_6 & 0x7F) >> 2);
2095*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CFG_FUNC_MBIST_MEM_7 & 0x7F) >> 2);
2096*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CFG_FUNC_MBIST_MEM_8 & 0x7F) >> 2);
2097*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CFG_FUNC_MBIST_MEM_9 & 0x7F) >> 2);
2098*4882a593Smuzhiyun 
2099*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2100*4882a593Smuzhiyun 
2101*4882a593Smuzhiyun 	pb_addr = (mmTPC7_QM_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
2102*4882a593Smuzhiyun 	word_offset = ((mmTPC7_QM_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
2103*4882a593Smuzhiyun 	mask = 1 << ((mmTPC7_QM_GLBL_CFG0 & 0x7F) >> 2);
2104*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_GLBL_CFG1 & 0x7F) >> 2);
2105*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_GLBL_PROT & 0x7F) >> 2);
2106*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_GLBL_ERR_CFG & 0x7F) >> 2);
2107*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
2108*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
2109*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_GLBL_ERR_WDATA & 0x7F) >> 2);
2110*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_GLBL_SECURE_PROPS & 0x7F) >> 2);
2111*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_GLBL_NON_SECURE_PROPS & 0x7F) >> 2);
2112*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_GLBL_STS0 & 0x7F) >> 2);
2113*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_GLBL_STS1 & 0x7F) >> 2);
2114*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_PQ_BASE_LO & 0x7F) >> 2);
2115*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_PQ_BASE_HI & 0x7F) >> 2);
2116*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_PQ_SIZE & 0x7F) >> 2);
2117*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_PQ_PI & 0x7F) >> 2);
2118*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_PQ_CI & 0x7F) >> 2);
2119*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_PQ_CFG0 & 0x7F) >> 2);
2120*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_PQ_CFG1 & 0x7F) >> 2);
2121*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_PQ_ARUSER & 0x7F) >> 2);
2122*4882a593Smuzhiyun 
2123*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2124*4882a593Smuzhiyun 
2125*4882a593Smuzhiyun 	pb_addr = (mmTPC7_QM_PQ_PUSH0 & ~0xFFF) + PROT_BITS_OFFS;
2126*4882a593Smuzhiyun 	word_offset = ((mmTPC7_QM_PQ_PUSH0 & PROT_BITS_OFFS) >> 7) << 2;
2127*4882a593Smuzhiyun 	mask = 1 << ((mmTPC7_QM_PQ_PUSH0 & 0x7F) >> 2);
2128*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_PQ_PUSH1 & 0x7F) >> 2);
2129*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_PQ_PUSH2 & 0x7F) >> 2);
2130*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_PQ_PUSH3 & 0x7F) >> 2);
2131*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_PQ_STS0 & 0x7F) >> 2);
2132*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_PQ_STS1 & 0x7F) >> 2);
2133*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_PQ_RD_RATE_LIM_EN & 0x7F) >> 2);
2134*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_PQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
2135*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_PQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
2136*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_PQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
2137*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CQ_CFG0 & 0x7F) >> 2);
2138*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CQ_CFG1 & 0x7F) >> 2);
2139*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CQ_ARUSER & 0x7F) >> 2);
2140*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CQ_PTR_LO & 0x7F) >> 2);
2141*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CQ_PTR_HI & 0x7F) >> 2);
2142*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CQ_TSIZE & 0x7F) >> 2);
2143*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CQ_CTL & 0x7F) >> 2);
2144*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CQ_PTR_LO_STS & 0x7F) >> 2);
2145*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CQ_PTR_HI_STS & 0x7F) >> 2);
2146*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CQ_TSIZE_STS & 0x7F) >> 2);
2147*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CQ_CTL_STS & 0x7F) >> 2);
2148*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CQ_STS0 & 0x7F) >> 2);
2149*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CQ_STS1 & 0x7F) >> 2);
2150*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CQ_RD_RATE_LIM_EN & 0x7F) >> 2);
2151*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
2152*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
2153*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
2154*4882a593Smuzhiyun 
2155*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2156*4882a593Smuzhiyun 
2157*4882a593Smuzhiyun 	pb_addr = (mmTPC7_QM_CQ_IFIFO_CNT & ~0xFFF) + PROT_BITS_OFFS;
2158*4882a593Smuzhiyun 	word_offset = ((mmTPC7_QM_CQ_IFIFO_CNT & PROT_BITS_OFFS) >> 7) << 2;
2159*4882a593Smuzhiyun 	mask = 1 << ((mmTPC7_QM_CQ_IFIFO_CNT & 0x7F) >> 2);
2160*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CP_MSG_BASE0_ADDR_LO & 0x7F) >> 2);
2161*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CP_MSG_BASE0_ADDR_HI & 0x7F) >> 2);
2162*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CP_MSG_BASE1_ADDR_LO & 0x7F) >> 2);
2163*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CP_MSG_BASE1_ADDR_HI & 0x7F) >> 2);
2164*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CP_MSG_BASE2_ADDR_LO & 0x7F) >> 2);
2165*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CP_MSG_BASE2_ADDR_HI & 0x7F) >> 2);
2166*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CP_MSG_BASE3_ADDR_LO & 0x7F) >> 2);
2167*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CP_MSG_BASE3_ADDR_HI & 0x7F) >> 2);
2168*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CP_LDMA_TSIZE_OFFSET & 0x7F) >> 2);
2169*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CP_LDMA_SRC_BASE_LO_OFFSET & 0x7F) >> 2);
2170*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CP_LDMA_SRC_BASE_HI_OFFSET & 0x7F) >> 2);
2171*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CP_LDMA_DST_BASE_LO_OFFSET & 0x7F) >> 2);
2172*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CP_LDMA_DST_BASE_HI_OFFSET & 0x7F) >> 2);
2173*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_QM_CP_LDMA_COMMIT_OFFSET & 0x7F) >> 2);
2174*4882a593Smuzhiyun 
2175*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2176*4882a593Smuzhiyun 
2177*4882a593Smuzhiyun 	pb_addr = (mmTPC7_CMDQ_GLBL_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
2178*4882a593Smuzhiyun 	word_offset = ((mmTPC7_CMDQ_GLBL_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
2179*4882a593Smuzhiyun 	mask = 1 << ((mmTPC7_CMDQ_GLBL_CFG0 & 0x7F) >> 2);
2180*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_GLBL_CFG1 & 0x7F) >> 2);
2181*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_GLBL_PROT & 0x7F) >> 2);
2182*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_GLBL_ERR_CFG & 0x7F) >> 2);
2183*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_GLBL_ERR_ADDR_LO & 0x7F) >> 2);
2184*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_GLBL_ERR_ADDR_HI & 0x7F) >> 2);
2185*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_GLBL_ERR_WDATA & 0x7F) >> 2);
2186*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_GLBL_SECURE_PROPS & 0x7F) >> 2);
2187*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_GLBL_NON_SECURE_PROPS & 0x7F) >> 2);
2188*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_GLBL_STS0 & 0x7F) >> 2);
2189*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_GLBL_STS1 & 0x7F) >> 2);
2190*4882a593Smuzhiyun 
2191*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2192*4882a593Smuzhiyun 
2193*4882a593Smuzhiyun 	pb_addr = (mmTPC7_CMDQ_CQ_CFG0 & ~0xFFF) + PROT_BITS_OFFS;
2194*4882a593Smuzhiyun 	word_offset = ((mmTPC7_CMDQ_CQ_CFG0 & PROT_BITS_OFFS) >> 7) << 2;
2195*4882a593Smuzhiyun 	mask = 1 << ((mmTPC7_CMDQ_CQ_CFG0 & 0x7F) >> 2);
2196*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CQ_CFG1 & 0x7F) >> 2);
2197*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CQ_ARUSER & 0x7F) >> 2);
2198*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CQ_PTR_LO_STS & 0x7F) >> 2);
2199*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CQ_PTR_HI_STS & 0x7F) >> 2);
2200*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CQ_TSIZE_STS & 0x7F) >> 2);
2201*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CQ_CTL_STS & 0x7F) >> 2);
2202*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CQ_STS0 & 0x7F) >> 2);
2203*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CQ_STS1 & 0x7F) >> 2);
2204*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CQ_RD_RATE_LIM_EN & 0x7F) >> 2);
2205*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CQ_RD_RATE_LIM_RST_TOKEN & 0x7F) >> 2);
2206*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CQ_RD_RATE_LIM_SAT & 0x7F) >> 2);
2207*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CQ_RD_RATE_LIM_TOUT & 0x7F) >> 2);
2208*4882a593Smuzhiyun 
2209*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2210*4882a593Smuzhiyun 
2211*4882a593Smuzhiyun 	pb_addr = (mmTPC7_CMDQ_CQ_IFIFO_CNT & ~0xFFF) + PROT_BITS_OFFS;
2212*4882a593Smuzhiyun 	word_offset = ((mmTPC7_CMDQ_CQ_IFIFO_CNT & PROT_BITS_OFFS) >> 7) << 2;
2213*4882a593Smuzhiyun 	mask = 1 << ((mmTPC7_CMDQ_CQ_IFIFO_CNT & 0x7F) >> 2);
2214*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CP_MSG_BASE0_ADDR_LO & 0x7F) >> 2);
2215*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CP_MSG_BASE0_ADDR_HI & 0x7F) >> 2);
2216*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CP_MSG_BASE1_ADDR_LO & 0x7F) >> 2);
2217*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CP_MSG_BASE1_ADDR_HI & 0x7F) >> 2);
2218*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CP_MSG_BASE2_ADDR_LO & 0x7F) >> 2);
2219*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CP_MSG_BASE2_ADDR_HI & 0x7F) >> 2);
2220*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CP_MSG_BASE3_ADDR_LO & 0x7F) >> 2);
2221*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CP_MSG_BASE3_ADDR_HI & 0x7F) >> 2);
2222*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CP_LDMA_TSIZE_OFFSET & 0x7F) >> 2);
2223*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CP_LDMA_SRC_BASE_LO_OFFSET & 0x7F) >> 2);
2224*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CP_LDMA_SRC_BASE_HI_OFFSET & 0x7F) >> 2);
2225*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CP_LDMA_DST_BASE_LO_OFFSET & 0x7F) >> 2);
2226*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CP_LDMA_DST_BASE_HI_OFFSET & 0x7F) >> 2);
2227*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CP_LDMA_COMMIT_OFFSET & 0x7F) >> 2);
2228*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CP_STS & 0x7F) >> 2);
2229*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CP_CURRENT_INST_LO & 0x7F) >> 2);
2230*4882a593Smuzhiyun 
2231*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2232*4882a593Smuzhiyun 
2233*4882a593Smuzhiyun 	pb_addr = (mmTPC7_CMDQ_CP_CURRENT_INST_HI & ~0xFFF) + PROT_BITS_OFFS;
2234*4882a593Smuzhiyun 	word_offset = ((mmTPC7_CMDQ_CP_CURRENT_INST_HI & PROT_BITS_OFFS) >> 7)
2235*4882a593Smuzhiyun 			<< 2;
2236*4882a593Smuzhiyun 	mask = 1 << ((mmTPC7_CMDQ_CP_CURRENT_INST_HI & 0x7F) >> 2);
2237*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CP_BARRIER_CFG & 0x7F) >> 2);
2238*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CP_DBG_0 & 0x7F) >> 2);
2239*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CQ_BUF_ADDR & 0x7F) >> 2);
2240*4882a593Smuzhiyun 	mask |= 1 << ((mmTPC7_CMDQ_CQ_BUF_RDATA & 0x7F) >> 2);
2241*4882a593Smuzhiyun 
2242*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, ~mask);
2243*4882a593Smuzhiyun }
2244*4882a593Smuzhiyun 
2245*4882a593Smuzhiyun /*
2246*4882a593Smuzhiyun  * goya_init_protection_bits - Initialize protection bits for specific registers
2247*4882a593Smuzhiyun  *
2248*4882a593Smuzhiyun  * @hdev: pointer to hl_device structure
2249*4882a593Smuzhiyun  *
2250*4882a593Smuzhiyun  * All protection bits are 1 by default, means not protected. Need to set to 0
2251*4882a593Smuzhiyun  * each bit that belongs to a protected register.
2252*4882a593Smuzhiyun  *
2253*4882a593Smuzhiyun  */
goya_init_protection_bits(struct hl_device * hdev)2254*4882a593Smuzhiyun static void goya_init_protection_bits(struct hl_device *hdev)
2255*4882a593Smuzhiyun {
2256*4882a593Smuzhiyun 	/*
2257*4882a593Smuzhiyun 	 * In each 4K block of registers, the last 128 bytes are protection
2258*4882a593Smuzhiyun 	 * bits - total of 1024 bits, one for each register. Each bit is related
2259*4882a593Smuzhiyun 	 * to a specific register, by the order of the registers.
2260*4882a593Smuzhiyun 	 * So in order to calculate the bit that is related to a given register,
2261*4882a593Smuzhiyun 	 * we need to calculate its word offset and then the exact bit inside
2262*4882a593Smuzhiyun 	 * the word (which is 4 bytes).
2263*4882a593Smuzhiyun 	 *
2264*4882a593Smuzhiyun 	 * Register address:
2265*4882a593Smuzhiyun 	 *
2266*4882a593Smuzhiyun 	 * 31                 12 11           7   6             2  1      0
2267*4882a593Smuzhiyun 	 * -----------------------------------------------------------------
2268*4882a593Smuzhiyun 	 * |      Don't         |    word       |  bit location  |    0    |
2269*4882a593Smuzhiyun 	 * |      care          |   offset      |  inside word   |         |
2270*4882a593Smuzhiyun 	 * -----------------------------------------------------------------
2271*4882a593Smuzhiyun 	 *
2272*4882a593Smuzhiyun 	 * Bits 7-11 represents the word offset inside the 128 bytes.
2273*4882a593Smuzhiyun 	 * Bits 2-6 represents the bit location inside the word.
2274*4882a593Smuzhiyun 	 */
2275*4882a593Smuzhiyun 	u32 pb_addr, mask;
2276*4882a593Smuzhiyun 	u8 word_offset;
2277*4882a593Smuzhiyun 
2278*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmPCI_NRTR_BASE);
2279*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmPCI_RD_REGULATOR_BASE);
2280*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmPCI_WR_REGULATOR_BASE);
2281*4882a593Smuzhiyun 
2282*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y0_X0_BANK_BASE);
2283*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y0_X0_RTR_BASE);
2284*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y0_X1_BANK_BASE);
2285*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y0_X1_RTR_BASE);
2286*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y0_X2_BANK_BASE);
2287*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y0_X2_RTR_BASE);
2288*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y0_X3_BANK_BASE);
2289*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y0_X3_RTR_BASE);
2290*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y0_X4_BANK_BASE);
2291*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y0_X4_RTR_BASE);
2292*4882a593Smuzhiyun 
2293*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y1_X0_BANK_BASE);
2294*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y1_X0_RTR_BASE);
2295*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y1_X1_BANK_BASE);
2296*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y1_X1_RTR_BASE);
2297*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y1_X2_BANK_BASE);
2298*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y1_X2_RTR_BASE);
2299*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y1_X3_BANK_BASE);
2300*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y1_X3_RTR_BASE);
2301*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y1_X4_BANK_BASE);
2302*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y1_X4_RTR_BASE);
2303*4882a593Smuzhiyun 
2304*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y2_X0_BANK_BASE);
2305*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y2_X0_RTR_BASE);
2306*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y2_X1_BANK_BASE);
2307*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y2_X1_RTR_BASE);
2308*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y2_X2_BANK_BASE);
2309*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y2_X2_RTR_BASE);
2310*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y2_X3_BANK_BASE);
2311*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y2_X3_RTR_BASE);
2312*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y2_X4_BANK_BASE);
2313*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y2_X4_RTR_BASE);
2314*4882a593Smuzhiyun 
2315*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y3_X0_BANK_BASE);
2316*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y3_X0_RTR_BASE);
2317*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y3_X1_BANK_BASE);
2318*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y3_X1_RTR_BASE);
2319*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y3_X2_BANK_BASE);
2320*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y3_X2_RTR_BASE);
2321*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y3_X3_BANK_BASE);
2322*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y3_X3_RTR_BASE);
2323*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y3_X4_BANK_BASE);
2324*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y3_X4_RTR_BASE);
2325*4882a593Smuzhiyun 
2326*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y4_X0_BANK_BASE);
2327*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y4_X0_RTR_BASE);
2328*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y4_X1_BANK_BASE);
2329*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y4_X1_RTR_BASE);
2330*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y4_X2_BANK_BASE);
2331*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y4_X2_RTR_BASE);
2332*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y4_X3_BANK_BASE);
2333*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y4_X3_RTR_BASE);
2334*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y4_X4_BANK_BASE);
2335*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y4_X4_RTR_BASE);
2336*4882a593Smuzhiyun 
2337*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y5_X0_BANK_BASE);
2338*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y5_X0_RTR_BASE);
2339*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y5_X1_BANK_BASE);
2340*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y5_X1_RTR_BASE);
2341*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y5_X2_BANK_BASE);
2342*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y5_X2_RTR_BASE);
2343*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y5_X3_BANK_BASE);
2344*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y5_X3_RTR_BASE);
2345*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y5_X4_BANK_BASE);
2346*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmSRAM_Y5_X4_RTR_BASE);
2347*4882a593Smuzhiyun 
2348*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmPCIE_WRAP_BASE);
2349*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmPCIE_CORE_BASE);
2350*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmPCIE_DB_CFG_BASE);
2351*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmPCIE_DB_CMD_BASE);
2352*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmPCIE_AUX_BASE);
2353*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmPCIE_DB_RSV_BASE);
2354*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmPCIE_PHY_BASE);
2355*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmTPC0_NRTR_BASE);
2356*4882a593Smuzhiyun 	goya_pb_set_block(hdev, mmTPC_PLL_BASE);
2357*4882a593Smuzhiyun 
2358*4882a593Smuzhiyun 	pb_addr = (mmTPC_PLL_CLK_RLX_0 & ~0xFFF) + PROT_BITS_OFFS;
2359*4882a593Smuzhiyun 	word_offset = ((mmTPC_PLL_CLK_RLX_0 & PROT_BITS_OFFS) >> 7) << 2;
2360*4882a593Smuzhiyun 	mask = 1 << ((mmTPC_PLL_CLK_RLX_0 & 0x7C) >> 2);
2361*4882a593Smuzhiyun 
2362*4882a593Smuzhiyun 	WREG32(pb_addr + word_offset, mask);
2363*4882a593Smuzhiyun 
2364*4882a593Smuzhiyun 	goya_init_mme_protection_bits(hdev);
2365*4882a593Smuzhiyun 
2366*4882a593Smuzhiyun 	goya_init_dma_protection_bits(hdev);
2367*4882a593Smuzhiyun 
2368*4882a593Smuzhiyun 	goya_init_tpc_protection_bits(hdev);
2369*4882a593Smuzhiyun }
2370*4882a593Smuzhiyun 
2371*4882a593Smuzhiyun /*
2372*4882a593Smuzhiyun  * goya_init_security - Initialize security model
2373*4882a593Smuzhiyun  *
2374*4882a593Smuzhiyun  * @hdev: pointer to hl_device structure
2375*4882a593Smuzhiyun  *
2376*4882a593Smuzhiyun  * Initialize the security model of the device
2377*4882a593Smuzhiyun  * That includes range registers and protection bit per register
2378*4882a593Smuzhiyun  *
2379*4882a593Smuzhiyun  */
goya_init_security(struct hl_device * hdev)2380*4882a593Smuzhiyun void goya_init_security(struct hl_device *hdev)
2381*4882a593Smuzhiyun {
2382*4882a593Smuzhiyun 	struct goya_device *goya = hdev->asic_specific;
2383*4882a593Smuzhiyun 
2384*4882a593Smuzhiyun 	u32 dram_addr_lo = lower_32_bits(DRAM_PHYS_BASE);
2385*4882a593Smuzhiyun 	u32 dram_addr_hi = upper_32_bits(DRAM_PHYS_BASE);
2386*4882a593Smuzhiyun 
2387*4882a593Smuzhiyun 	u32 lbw_rng0_base = 0xFC440000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2388*4882a593Smuzhiyun 	u32 lbw_rng0_mask = 0xFFFF0000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2389*4882a593Smuzhiyun 
2390*4882a593Smuzhiyun 	u32 lbw_rng1_base = 0xFC480000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2391*4882a593Smuzhiyun 	u32 lbw_rng1_mask = 0xFFF80000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2392*4882a593Smuzhiyun 
2393*4882a593Smuzhiyun 	u32 lbw_rng2_base = 0xFC600000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2394*4882a593Smuzhiyun 	u32 lbw_rng2_mask = 0xFFE00000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2395*4882a593Smuzhiyun 
2396*4882a593Smuzhiyun 	u32 lbw_rng3_base = 0xFC800000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2397*4882a593Smuzhiyun 	u32 lbw_rng3_mask = 0xFFF00000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2398*4882a593Smuzhiyun 
2399*4882a593Smuzhiyun 	u32 lbw_rng4_base = 0xFCC02000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2400*4882a593Smuzhiyun 	u32 lbw_rng4_mask = 0xFFFFF000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2401*4882a593Smuzhiyun 
2402*4882a593Smuzhiyun 	u32 lbw_rng5_base = 0xFCC40000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2403*4882a593Smuzhiyun 	u32 lbw_rng5_mask = 0xFFFF8000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2404*4882a593Smuzhiyun 
2405*4882a593Smuzhiyun 	u32 lbw_rng6_base = 0xFCC48000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2406*4882a593Smuzhiyun 	u32 lbw_rng6_mask = 0xFFFFF000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2407*4882a593Smuzhiyun 
2408*4882a593Smuzhiyun 	u32 lbw_rng7_base = 0xFCC4A000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2409*4882a593Smuzhiyun 	u32 lbw_rng7_mask = 0xFFFFE000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2410*4882a593Smuzhiyun 
2411*4882a593Smuzhiyun 	u32 lbw_rng8_base = 0xFCC4C000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2412*4882a593Smuzhiyun 	u32 lbw_rng8_mask = 0xFFFFC000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2413*4882a593Smuzhiyun 
2414*4882a593Smuzhiyun 	u32 lbw_rng9_base = 0xFCC50000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2415*4882a593Smuzhiyun 	u32 lbw_rng9_mask = 0xFFFF0000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2416*4882a593Smuzhiyun 
2417*4882a593Smuzhiyun 	u32 lbw_rng10_base = 0xFCC60000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2418*4882a593Smuzhiyun 	u32 lbw_rng10_mask = 0xFFFE0000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2419*4882a593Smuzhiyun 
2420*4882a593Smuzhiyun 	u32 lbw_rng11_base = 0xFCE02000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2421*4882a593Smuzhiyun 	u32 lbw_rng11_mask = 0xFFFFE000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2422*4882a593Smuzhiyun 
2423*4882a593Smuzhiyun 	u32 lbw_rng12_base = 0xFE484000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2424*4882a593Smuzhiyun 	u32 lbw_rng12_mask = 0xFFFFF000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2425*4882a593Smuzhiyun 
2426*4882a593Smuzhiyun 	u32 lbw_rng13_base = 0xFEC43000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2427*4882a593Smuzhiyun 	u32 lbw_rng13_mask = 0xFFFFF000 & DMA_MACRO_LBW_RANGE_BASE_R_MASK;
2428*4882a593Smuzhiyun 
2429*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_HIT_BLOCK, 0xFFFF);
2430*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_HBW_RANGE_HIT_BLOCK, 0xFF);
2431*4882a593Smuzhiyun 
2432*4882a593Smuzhiyun 	if (!(goya->hw_cap_initialized & HW_CAP_MMU)) {
2433*4882a593Smuzhiyun 		WREG32(mmDMA_MACRO_HBW_RANGE_HIT_BLOCK, 0xFE);
2434*4882a593Smuzhiyun 
2435*4882a593Smuzhiyun 		/* Protect HOST */
2436*4882a593Smuzhiyun 		WREG32(mmDMA_MACRO_HBW_RANGE_BASE_31_0_0, 0);
2437*4882a593Smuzhiyun 		WREG32(mmDMA_MACRO_HBW_RANGE_BASE_49_32_0, 0);
2438*4882a593Smuzhiyun 		WREG32(mmDMA_MACRO_HBW_RANGE_MASK_31_0_0, 0);
2439*4882a593Smuzhiyun 		WREG32(mmDMA_MACRO_HBW_RANGE_MASK_49_32_0, 0xFFF80);
2440*4882a593Smuzhiyun 	}
2441*4882a593Smuzhiyun 
2442*4882a593Smuzhiyun 	/*
2443*4882a593Smuzhiyun 	 * Protect DDR @
2444*4882a593Smuzhiyun 	 * DRAM_VIRT_BASE : DRAM_VIRT_BASE + DRAM_VIRT_END
2445*4882a593Smuzhiyun 	 * The mask protects the first 512MB
2446*4882a593Smuzhiyun 	 */
2447*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_HBW_RANGE_BASE_31_0_1, dram_addr_lo);
2448*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_HBW_RANGE_BASE_49_32_1, dram_addr_hi);
2449*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_HBW_RANGE_MASK_31_0_1, 0xE0000000);
2450*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_HBW_RANGE_MASK_49_32_1, 0x3FFFF);
2451*4882a593Smuzhiyun 
2452*4882a593Smuzhiyun 	/* Protect registers */
2453*4882a593Smuzhiyun 
2454*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_BASE_0, lbw_rng0_base);
2455*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_MASK_0, lbw_rng0_mask);
2456*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_BASE_1, lbw_rng1_base);
2457*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_MASK_1, lbw_rng1_mask);
2458*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_BASE_2, lbw_rng2_base);
2459*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_MASK_2, lbw_rng2_mask);
2460*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_BASE_3, lbw_rng3_base);
2461*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_MASK_3, lbw_rng3_mask);
2462*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_BASE_4, lbw_rng4_base);
2463*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_MASK_4, lbw_rng4_mask);
2464*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_BASE_5, lbw_rng5_base);
2465*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_MASK_5, lbw_rng5_mask);
2466*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_BASE_6, lbw_rng6_base);
2467*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_MASK_6, lbw_rng6_mask);
2468*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_BASE_7, lbw_rng7_base);
2469*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_MASK_7, lbw_rng7_mask);
2470*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_BASE_8, lbw_rng8_base);
2471*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_MASK_8, lbw_rng8_mask);
2472*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_BASE_9, lbw_rng9_base);
2473*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_MASK_9, lbw_rng9_mask);
2474*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_BASE_10, lbw_rng10_base);
2475*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_MASK_10, lbw_rng10_mask);
2476*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_BASE_11, lbw_rng11_base);
2477*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_MASK_11, lbw_rng11_mask);
2478*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_BASE_12, lbw_rng12_base);
2479*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_MASK_12, lbw_rng12_mask);
2480*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_BASE_13, lbw_rng13_base);
2481*4882a593Smuzhiyun 	WREG32(mmDMA_MACRO_LBW_RANGE_MASK_13, lbw_rng13_mask);
2482*4882a593Smuzhiyun 
2483*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_HIT, 0xFFFF);
2484*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_HIT, 0xFFFF);
2485*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_HIT, 0xFFFF);
2486*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_HIT, 0xFFFF);
2487*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_HIT, 0xFFFF);
2488*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_HIT, 0xFFFF);
2489*4882a593Smuzhiyun 
2490*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_HBW_RANGE_HIT, 0xFE);
2491*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_HBW_RANGE_HIT, 0xFE);
2492*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_HBW_RANGE_HIT, 0xFE);
2493*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_HBW_RANGE_HIT, 0xFE);
2494*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_HBW_RANGE_HIT, 0xFE);
2495*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_HBW_RANGE_HIT, 0xFE);
2496*4882a593Smuzhiyun 
2497*4882a593Smuzhiyun 	/* Protect HOST */
2498*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_HBW_RANGE_BASE_L_0, 0);
2499*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_HBW_RANGE_BASE_H_0, 0);
2500*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_HBW_RANGE_MASK_L_0, 0);
2501*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_HBW_RANGE_MASK_H_0, 0xFFF80);
2502*4882a593Smuzhiyun 
2503*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_HBW_RANGE_BASE_L_0, 0);
2504*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_HBW_RANGE_BASE_H_0, 0);
2505*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_HBW_RANGE_MASK_L_0, 0);
2506*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_HBW_RANGE_MASK_H_0, 0xFFF80);
2507*4882a593Smuzhiyun 
2508*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_HBW_RANGE_BASE_L_0, 0);
2509*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_HBW_RANGE_BASE_H_0, 0);
2510*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_HBW_RANGE_MASK_L_0, 0);
2511*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_HBW_RANGE_MASK_H_0, 0xFFF80);
2512*4882a593Smuzhiyun 
2513*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_HBW_RANGE_BASE_L_0, 0);
2514*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_HBW_RANGE_BASE_H_0, 0);
2515*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_HBW_RANGE_MASK_L_0, 0);
2516*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_HBW_RANGE_MASK_H_0, 0xFFF80);
2517*4882a593Smuzhiyun 
2518*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_HBW_RANGE_BASE_L_0, 0);
2519*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_HBW_RANGE_BASE_H_0, 0);
2520*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_HBW_RANGE_MASK_L_0, 0);
2521*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_HBW_RANGE_MASK_H_0, 0xFFF80);
2522*4882a593Smuzhiyun 
2523*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_HBW_RANGE_BASE_L_0, 0);
2524*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_HBW_RANGE_BASE_H_0, 0);
2525*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_HBW_RANGE_MASK_L_0, 0);
2526*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_HBW_RANGE_MASK_H_0, 0xFFF80);
2527*4882a593Smuzhiyun 
2528*4882a593Smuzhiyun 	/*
2529*4882a593Smuzhiyun 	 * Protect DDR @
2530*4882a593Smuzhiyun 	 * DRAM_VIRT_BASE : DRAM_VIRT_BASE + DRAM_VIRT_END
2531*4882a593Smuzhiyun 	 * The mask protects the first 512MB
2532*4882a593Smuzhiyun 	 */
2533*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_HBW_RANGE_BASE_L_1, dram_addr_lo);
2534*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_HBW_RANGE_BASE_H_1, dram_addr_hi);
2535*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_HBW_RANGE_MASK_L_1, 0xE0000000);
2536*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_HBW_RANGE_MASK_H_1, 0x3FFFF);
2537*4882a593Smuzhiyun 
2538*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_HBW_RANGE_BASE_L_1, dram_addr_lo);
2539*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_HBW_RANGE_BASE_H_1, dram_addr_hi);
2540*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_HBW_RANGE_MASK_L_1, 0xE0000000);
2541*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_HBW_RANGE_MASK_H_1, 0x3FFFF);
2542*4882a593Smuzhiyun 
2543*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_HBW_RANGE_BASE_L_1, dram_addr_lo);
2544*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_HBW_RANGE_BASE_H_1, dram_addr_hi);
2545*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_HBW_RANGE_MASK_L_1, 0xE0000000);
2546*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_HBW_RANGE_MASK_H_1, 0x3FFFF);
2547*4882a593Smuzhiyun 
2548*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_HBW_RANGE_BASE_L_1, dram_addr_lo);
2549*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_HBW_RANGE_BASE_H_1, dram_addr_hi);
2550*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_HBW_RANGE_MASK_L_1, 0xE0000000);
2551*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_HBW_RANGE_MASK_H_1, 0x3FFFF);
2552*4882a593Smuzhiyun 
2553*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_HBW_RANGE_BASE_L_1, dram_addr_lo);
2554*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_HBW_RANGE_BASE_H_1, dram_addr_hi);
2555*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_HBW_RANGE_MASK_L_1, 0xE0000000);
2556*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_HBW_RANGE_MASK_H_1, 0x3FFFF);
2557*4882a593Smuzhiyun 
2558*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_HBW_RANGE_BASE_L_1, dram_addr_lo);
2559*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_HBW_RANGE_BASE_H_1, dram_addr_hi);
2560*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_HBW_RANGE_MASK_L_1, 0xE0000000);
2561*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_HBW_RANGE_MASK_H_1, 0x3FFFF);
2562*4882a593Smuzhiyun 
2563*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_BASE_0, lbw_rng0_base);
2564*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_MASK_0, lbw_rng0_mask);
2565*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_BASE_1, lbw_rng1_base);
2566*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_MASK_1, lbw_rng1_mask);
2567*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_BASE_2, lbw_rng2_base);
2568*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_MASK_2, lbw_rng2_mask);
2569*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_BASE_3, lbw_rng3_base);
2570*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_MASK_3, lbw_rng3_mask);
2571*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_BASE_4, lbw_rng4_base);
2572*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_MASK_4, lbw_rng4_mask);
2573*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_BASE_5, lbw_rng5_base);
2574*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_MASK_5, lbw_rng5_mask);
2575*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_BASE_6, lbw_rng6_base);
2576*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_MASK_6, lbw_rng6_mask);
2577*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_BASE_7, lbw_rng7_base);
2578*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_MASK_7, lbw_rng7_mask);
2579*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_BASE_8, lbw_rng8_base);
2580*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_MASK_8, lbw_rng8_mask);
2581*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_BASE_9, lbw_rng9_base);
2582*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_MASK_9, lbw_rng9_mask);
2583*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_BASE_10, lbw_rng10_base);
2584*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_MASK_10, lbw_rng10_mask);
2585*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_BASE_11, lbw_rng11_base);
2586*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_MASK_11, lbw_rng11_mask);
2587*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_BASE_12, lbw_rng12_base);
2588*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_MASK_12, lbw_rng12_mask);
2589*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_BASE_13, lbw_rng13_base);
2590*4882a593Smuzhiyun 	WREG32(mmMME1_RTR_LBW_RANGE_MASK_13, lbw_rng13_mask);
2591*4882a593Smuzhiyun 
2592*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_BASE_0, lbw_rng0_base);
2593*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_MASK_0, lbw_rng0_mask);
2594*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_BASE_1, lbw_rng1_base);
2595*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_MASK_1, lbw_rng1_mask);
2596*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_BASE_2, lbw_rng2_base);
2597*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_MASK_2, lbw_rng2_mask);
2598*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_BASE_3, lbw_rng3_base);
2599*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_MASK_3, lbw_rng3_mask);
2600*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_BASE_4, lbw_rng4_base);
2601*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_MASK_4, lbw_rng4_mask);
2602*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_BASE_5, lbw_rng5_base);
2603*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_MASK_5, lbw_rng5_mask);
2604*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_BASE_6, lbw_rng6_base);
2605*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_MASK_6, lbw_rng6_mask);
2606*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_BASE_7, lbw_rng7_base);
2607*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_MASK_7, lbw_rng7_mask);
2608*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_BASE_8, lbw_rng8_base);
2609*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_MASK_8, lbw_rng8_mask);
2610*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_BASE_9, lbw_rng9_base);
2611*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_MASK_9, lbw_rng9_mask);
2612*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_BASE_10, lbw_rng10_base);
2613*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_MASK_10, lbw_rng10_mask);
2614*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_BASE_11, lbw_rng11_base);
2615*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_MASK_11, lbw_rng11_mask);
2616*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_BASE_12, lbw_rng12_base);
2617*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_MASK_12, lbw_rng12_mask);
2618*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_BASE_13, lbw_rng13_base);
2619*4882a593Smuzhiyun 	WREG32(mmMME2_RTR_LBW_RANGE_MASK_13, lbw_rng13_mask);
2620*4882a593Smuzhiyun 
2621*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_BASE_0, lbw_rng0_base);
2622*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_MASK_0, lbw_rng0_mask);
2623*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_BASE_1, lbw_rng1_base);
2624*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_MASK_1, lbw_rng1_mask);
2625*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_BASE_2, lbw_rng2_base);
2626*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_MASK_2, lbw_rng2_mask);
2627*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_BASE_3, lbw_rng3_base);
2628*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_MASK_3, lbw_rng3_mask);
2629*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_BASE_4, lbw_rng4_base);
2630*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_MASK_4, lbw_rng4_mask);
2631*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_BASE_5, lbw_rng5_base);
2632*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_MASK_5, lbw_rng5_mask);
2633*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_BASE_6, lbw_rng6_base);
2634*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_MASK_6, lbw_rng6_mask);
2635*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_BASE_7, lbw_rng7_base);
2636*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_MASK_7, lbw_rng7_mask);
2637*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_BASE_8, lbw_rng8_base);
2638*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_MASK_8, lbw_rng8_mask);
2639*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_BASE_9, lbw_rng9_base);
2640*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_MASK_9, lbw_rng9_mask);
2641*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_BASE_10, lbw_rng10_base);
2642*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_MASK_10, lbw_rng10_mask);
2643*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_BASE_11, lbw_rng11_base);
2644*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_MASK_11, lbw_rng11_mask);
2645*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_BASE_12, lbw_rng12_base);
2646*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_MASK_12, lbw_rng12_mask);
2647*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_BASE_13, lbw_rng13_base);
2648*4882a593Smuzhiyun 	WREG32(mmMME3_RTR_LBW_RANGE_MASK_13, lbw_rng13_mask);
2649*4882a593Smuzhiyun 
2650*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_BASE_0, lbw_rng0_base);
2651*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_MASK_0, lbw_rng0_mask);
2652*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_BASE_1, lbw_rng1_base);
2653*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_MASK_1, lbw_rng1_mask);
2654*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_BASE_2, lbw_rng2_base);
2655*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_MASK_2, lbw_rng2_mask);
2656*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_BASE_3, lbw_rng3_base);
2657*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_MASK_3, lbw_rng3_mask);
2658*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_BASE_4, lbw_rng4_base);
2659*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_MASK_4, lbw_rng4_mask);
2660*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_BASE_5, lbw_rng5_base);
2661*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_MASK_5, lbw_rng5_mask);
2662*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_BASE_6, lbw_rng6_base);
2663*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_MASK_6, lbw_rng6_mask);
2664*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_BASE_7, lbw_rng7_base);
2665*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_MASK_7, lbw_rng7_mask);
2666*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_BASE_8, lbw_rng8_base);
2667*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_MASK_8, lbw_rng8_mask);
2668*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_BASE_9, lbw_rng9_base);
2669*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_MASK_9, lbw_rng9_mask);
2670*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_BASE_10, lbw_rng10_base);
2671*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_MASK_10, lbw_rng10_mask);
2672*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_BASE_11, lbw_rng11_base);
2673*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_MASK_11, lbw_rng11_mask);
2674*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_BASE_12, lbw_rng12_base);
2675*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_MASK_12, lbw_rng12_mask);
2676*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_BASE_13, lbw_rng13_base);
2677*4882a593Smuzhiyun 	WREG32(mmMME4_RTR_LBW_RANGE_MASK_13, lbw_rng13_mask);
2678*4882a593Smuzhiyun 
2679*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_BASE_0, lbw_rng0_base);
2680*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_MASK_0, lbw_rng0_mask);
2681*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_BASE_1, lbw_rng1_base);
2682*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_MASK_1, lbw_rng1_mask);
2683*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_BASE_2, lbw_rng2_base);
2684*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_MASK_2, lbw_rng2_mask);
2685*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_BASE_3, lbw_rng3_base);
2686*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_MASK_3, lbw_rng3_mask);
2687*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_BASE_4, lbw_rng4_base);
2688*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_MASK_4, lbw_rng4_mask);
2689*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_BASE_5, lbw_rng5_base);
2690*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_MASK_5, lbw_rng5_mask);
2691*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_BASE_6, lbw_rng6_base);
2692*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_MASK_6, lbw_rng6_mask);
2693*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_BASE_7, lbw_rng7_base);
2694*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_MASK_7, lbw_rng7_mask);
2695*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_BASE_8, lbw_rng8_base);
2696*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_MASK_8, lbw_rng8_mask);
2697*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_BASE_9, lbw_rng9_base);
2698*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_MASK_9, lbw_rng9_mask);
2699*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_BASE_10, lbw_rng10_base);
2700*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_MASK_10, lbw_rng10_mask);
2701*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_BASE_11, lbw_rng11_base);
2702*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_MASK_11, lbw_rng11_mask);
2703*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_BASE_12, lbw_rng12_base);
2704*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_MASK_12, lbw_rng12_mask);
2705*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_BASE_13, lbw_rng13_base);
2706*4882a593Smuzhiyun 	WREG32(mmMME5_RTR_LBW_RANGE_MASK_13, lbw_rng13_mask);
2707*4882a593Smuzhiyun 
2708*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_BASE_0, lbw_rng0_base);
2709*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_MASK_0, lbw_rng0_mask);
2710*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_BASE_1, lbw_rng1_base);
2711*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_MASK_1, lbw_rng1_mask);
2712*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_BASE_2, lbw_rng2_base);
2713*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_MASK_2, lbw_rng2_mask);
2714*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_BASE_3, lbw_rng3_base);
2715*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_MASK_3, lbw_rng3_mask);
2716*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_BASE_4, lbw_rng4_base);
2717*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_MASK_4, lbw_rng4_mask);
2718*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_BASE_5, lbw_rng5_base);
2719*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_MASK_5, lbw_rng5_mask);
2720*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_BASE_6, lbw_rng6_base);
2721*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_MASK_6, lbw_rng6_mask);
2722*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_BASE_7, lbw_rng7_base);
2723*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_MASK_7, lbw_rng7_mask);
2724*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_BASE_8, lbw_rng8_base);
2725*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_MASK_8, lbw_rng8_mask);
2726*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_BASE_9, lbw_rng9_base);
2727*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_MASK_9, lbw_rng9_mask);
2728*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_BASE_10, lbw_rng10_base);
2729*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_MASK_10, lbw_rng10_mask);
2730*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_BASE_11, lbw_rng11_base);
2731*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_MASK_11, lbw_rng11_mask);
2732*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_BASE_12, lbw_rng12_base);
2733*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_MASK_12, lbw_rng12_mask);
2734*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_BASE_13, lbw_rng13_base);
2735*4882a593Smuzhiyun 	WREG32(mmMME6_RTR_LBW_RANGE_MASK_13, lbw_rng13_mask);
2736*4882a593Smuzhiyun 
2737*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_HIT, 0xFFFF);
2738*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_HBW_RANGE_HIT, 0xFE);
2739*4882a593Smuzhiyun 
2740*4882a593Smuzhiyun 	/* Protect HOST */
2741*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_HBW_RANGE_BASE_L_0, 0);
2742*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_HBW_RANGE_BASE_H_0, 0);
2743*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_HBW_RANGE_MASK_L_0, 0);
2744*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_HBW_RANGE_MASK_H_0, 0xFFF80);
2745*4882a593Smuzhiyun 
2746*4882a593Smuzhiyun 	/*
2747*4882a593Smuzhiyun 	 * Protect DDR @
2748*4882a593Smuzhiyun 	 * DRAM_VIRT_BASE : DRAM_VIRT_BASE + DRAM_VIRT_END
2749*4882a593Smuzhiyun 	 * The mask protects the first 512MB
2750*4882a593Smuzhiyun 	 */
2751*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_HBW_RANGE_BASE_L_1, dram_addr_lo);
2752*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_HBW_RANGE_BASE_H_1, dram_addr_hi);
2753*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_HBW_RANGE_MASK_L_1, 0xE0000000);
2754*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_HBW_RANGE_MASK_H_1, 0x3FFFF);
2755*4882a593Smuzhiyun 
2756*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_BASE_0, lbw_rng0_base);
2757*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_MASK_0, lbw_rng0_mask);
2758*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_BASE_1, lbw_rng1_base);
2759*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_MASK_1, lbw_rng1_mask);
2760*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_BASE_2, lbw_rng2_base);
2761*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_MASK_2, lbw_rng2_mask);
2762*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_BASE_3, lbw_rng3_base);
2763*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_MASK_3, lbw_rng3_mask);
2764*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_BASE_4, lbw_rng4_base);
2765*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_MASK_4, lbw_rng4_mask);
2766*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_BASE_5, lbw_rng5_base);
2767*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_MASK_5, lbw_rng5_mask);
2768*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_BASE_6, lbw_rng6_base);
2769*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_MASK_6, lbw_rng6_mask);
2770*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_BASE_7, lbw_rng7_base);
2771*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_MASK_7, lbw_rng7_mask);
2772*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_BASE_8, lbw_rng8_base);
2773*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_MASK_8, lbw_rng8_mask);
2774*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_BASE_9, lbw_rng9_base);
2775*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_MASK_9, lbw_rng9_mask);
2776*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_BASE_10, lbw_rng10_base);
2777*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_MASK_10, lbw_rng10_mask);
2778*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_BASE_11, lbw_rng11_base);
2779*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_MASK_11, lbw_rng11_mask);
2780*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_BASE_12, lbw_rng12_base);
2781*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_MASK_12, lbw_rng12_mask);
2782*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_BASE_13, lbw_rng13_base);
2783*4882a593Smuzhiyun 	WREG32(mmTPC0_NRTR_LBW_RANGE_MASK_13, lbw_rng13_mask);
2784*4882a593Smuzhiyun 
2785*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_HIT, 0xFFFF);
2786*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_HBW_RANGE_HIT, 0xFE);
2787*4882a593Smuzhiyun 
2788*4882a593Smuzhiyun 	/* Protect HOST */
2789*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_HBW_RANGE_BASE_L_0, 0);
2790*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_HBW_RANGE_BASE_H_0, 0);
2791*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_HBW_RANGE_MASK_L_0, 0);
2792*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_HBW_RANGE_MASK_H_0, 0xFFF80);
2793*4882a593Smuzhiyun 
2794*4882a593Smuzhiyun 	/*
2795*4882a593Smuzhiyun 	 * Protect DDR @
2796*4882a593Smuzhiyun 	 * DRAM_VIRT_BASE : DRAM_VIRT_BASE + DRAM_VIRT_END
2797*4882a593Smuzhiyun 	 * The mask protects the first 512MB
2798*4882a593Smuzhiyun 	 */
2799*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_HBW_RANGE_BASE_L_1, dram_addr_lo);
2800*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_HBW_RANGE_BASE_H_1, dram_addr_hi);
2801*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_HBW_RANGE_MASK_L_1, 0xE0000000);
2802*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_HBW_RANGE_MASK_H_1, 0x3FFFF);
2803*4882a593Smuzhiyun 
2804*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_BASE_0, lbw_rng0_base);
2805*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_MASK_0, lbw_rng0_mask);
2806*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_BASE_1, lbw_rng1_base);
2807*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_MASK_1, lbw_rng1_mask);
2808*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_BASE_2, lbw_rng2_base);
2809*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_MASK_2, lbw_rng2_mask);
2810*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_BASE_3, lbw_rng3_base);
2811*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_MASK_3, lbw_rng3_mask);
2812*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_BASE_4, lbw_rng4_base);
2813*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_MASK_4, lbw_rng4_mask);
2814*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_BASE_5, lbw_rng5_base);
2815*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_MASK_5, lbw_rng5_mask);
2816*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_BASE_6, lbw_rng6_base);
2817*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_MASK_6, lbw_rng6_mask);
2818*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_BASE_7, lbw_rng7_base);
2819*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_MASK_7, lbw_rng7_mask);
2820*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_BASE_8, lbw_rng8_base);
2821*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_MASK_8, lbw_rng8_mask);
2822*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_BASE_9, lbw_rng9_base);
2823*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_MASK_9, lbw_rng9_mask);
2824*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_BASE_10, lbw_rng10_base);
2825*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_MASK_10, lbw_rng10_mask);
2826*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_BASE_11, lbw_rng11_base);
2827*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_MASK_11, lbw_rng11_mask);
2828*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_BASE_12, lbw_rng12_base);
2829*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_MASK_12, lbw_rng12_mask);
2830*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_BASE_13, lbw_rng13_base);
2831*4882a593Smuzhiyun 	WREG32(mmTPC1_RTR_LBW_RANGE_MASK_13, lbw_rng13_mask);
2832*4882a593Smuzhiyun 
2833*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_HIT, 0xFFFF);
2834*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_HBW_RANGE_HIT, 0xFE);
2835*4882a593Smuzhiyun 
2836*4882a593Smuzhiyun 	/* Protect HOST */
2837*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_HBW_RANGE_BASE_L_0, 0);
2838*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_HBW_RANGE_BASE_H_0, 0);
2839*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_HBW_RANGE_MASK_L_0, 0);
2840*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_HBW_RANGE_MASK_H_0, 0xFFF80);
2841*4882a593Smuzhiyun 
2842*4882a593Smuzhiyun 	/*
2843*4882a593Smuzhiyun 	 * Protect DDR @
2844*4882a593Smuzhiyun 	 * DRAM_VIRT_BASE : DRAM_VIRT_BASE + DRAM_VIRT_END
2845*4882a593Smuzhiyun 	 * The mask protects the first 512MB
2846*4882a593Smuzhiyun 	 */
2847*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_HBW_RANGE_BASE_L_1, dram_addr_lo);
2848*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_HBW_RANGE_BASE_H_1, dram_addr_hi);
2849*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_HBW_RANGE_MASK_L_1, 0xE0000000);
2850*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_HBW_RANGE_MASK_H_1, 0x3FFFF);
2851*4882a593Smuzhiyun 
2852*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_BASE_0, lbw_rng0_base);
2853*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_MASK_0, lbw_rng0_mask);
2854*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_BASE_1, lbw_rng1_base);
2855*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_MASK_1, lbw_rng1_mask);
2856*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_BASE_2, lbw_rng2_base);
2857*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_MASK_2, lbw_rng2_mask);
2858*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_BASE_3, lbw_rng3_base);
2859*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_MASK_3, lbw_rng3_mask);
2860*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_BASE_4, lbw_rng4_base);
2861*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_MASK_4, lbw_rng4_mask);
2862*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_BASE_5, lbw_rng5_base);
2863*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_MASK_5, lbw_rng5_mask);
2864*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_BASE_6, lbw_rng6_base);
2865*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_MASK_6, lbw_rng6_mask);
2866*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_BASE_7, lbw_rng7_base);
2867*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_MASK_7, lbw_rng7_mask);
2868*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_BASE_8, lbw_rng8_base);
2869*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_MASK_8, lbw_rng8_mask);
2870*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_BASE_9, lbw_rng9_base);
2871*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_MASK_9, lbw_rng9_mask);
2872*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_BASE_10, lbw_rng10_base);
2873*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_MASK_10, lbw_rng10_mask);
2874*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_BASE_11, lbw_rng11_base);
2875*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_MASK_11, lbw_rng11_mask);
2876*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_BASE_12, lbw_rng12_base);
2877*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_MASK_12, lbw_rng12_mask);
2878*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_BASE_13, lbw_rng13_base);
2879*4882a593Smuzhiyun 	WREG32(mmTPC2_RTR_LBW_RANGE_MASK_13, lbw_rng13_mask);
2880*4882a593Smuzhiyun 
2881*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_HIT, 0xFFFF);
2882*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_HBW_RANGE_HIT, 0xFE);
2883*4882a593Smuzhiyun 
2884*4882a593Smuzhiyun 	/* Protect HOST */
2885*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_HBW_RANGE_BASE_L_0, 0);
2886*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_HBW_RANGE_BASE_H_0, 0);
2887*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_HBW_RANGE_MASK_L_0, 0);
2888*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_HBW_RANGE_MASK_H_0, 0xFFF80);
2889*4882a593Smuzhiyun 
2890*4882a593Smuzhiyun 	/*
2891*4882a593Smuzhiyun 	 * Protect DDR @
2892*4882a593Smuzhiyun 	 * DRAM_VIRT_BASE : DRAM_VIRT_BASE + DRAM_VIRT_END
2893*4882a593Smuzhiyun 	 * The mask protects the first 512MB
2894*4882a593Smuzhiyun 	 */
2895*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_HBW_RANGE_BASE_L_1, dram_addr_lo);
2896*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_HBW_RANGE_BASE_H_1, dram_addr_hi);
2897*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_HBW_RANGE_MASK_L_1, 0xE0000000);
2898*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_HBW_RANGE_MASK_H_1, 0x3FFFF);
2899*4882a593Smuzhiyun 
2900*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_BASE_0, lbw_rng0_base);
2901*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_MASK_0, lbw_rng0_mask);
2902*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_BASE_1, lbw_rng1_base);
2903*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_MASK_1, lbw_rng1_mask);
2904*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_BASE_2, lbw_rng2_base);
2905*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_MASK_2, lbw_rng2_mask);
2906*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_BASE_3, lbw_rng3_base);
2907*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_MASK_3, lbw_rng3_mask);
2908*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_BASE_4, lbw_rng4_base);
2909*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_MASK_4, lbw_rng4_mask);
2910*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_BASE_5, lbw_rng5_base);
2911*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_MASK_5, lbw_rng5_mask);
2912*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_BASE_6, lbw_rng6_base);
2913*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_MASK_6, lbw_rng6_mask);
2914*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_BASE_7, lbw_rng7_base);
2915*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_MASK_7, lbw_rng7_mask);
2916*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_BASE_8, lbw_rng8_base);
2917*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_MASK_8, lbw_rng8_mask);
2918*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_BASE_9, lbw_rng9_base);
2919*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_MASK_9, lbw_rng9_mask);
2920*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_BASE_10, lbw_rng10_base);
2921*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_MASK_10, lbw_rng10_mask);
2922*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_BASE_11, lbw_rng11_base);
2923*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_MASK_11, lbw_rng11_mask);
2924*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_BASE_12, lbw_rng12_base);
2925*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_MASK_12, lbw_rng12_mask);
2926*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_BASE_13, lbw_rng13_base);
2927*4882a593Smuzhiyun 	WREG32(mmTPC3_RTR_LBW_RANGE_MASK_13, lbw_rng13_mask);
2928*4882a593Smuzhiyun 
2929*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_HIT, 0xFFFF);
2930*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_HBW_RANGE_HIT, 0xFE);
2931*4882a593Smuzhiyun 
2932*4882a593Smuzhiyun 	/* Protect HOST */
2933*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_HBW_RANGE_BASE_L_0, 0);
2934*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_HBW_RANGE_BASE_H_0, 0);
2935*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_HBW_RANGE_MASK_L_0, 0);
2936*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_HBW_RANGE_MASK_H_0, 0xFFF80);
2937*4882a593Smuzhiyun 
2938*4882a593Smuzhiyun 	/*
2939*4882a593Smuzhiyun 	 * Protect DDR @
2940*4882a593Smuzhiyun 	 * DRAM_VIRT_BASE : DRAM_VIRT_BASE + DRAM_VIRT_END
2941*4882a593Smuzhiyun 	 * The mask protects the first 512MB
2942*4882a593Smuzhiyun 	 */
2943*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_HBW_RANGE_BASE_L_1, dram_addr_lo);
2944*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_HBW_RANGE_BASE_H_1, dram_addr_hi);
2945*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_HBW_RANGE_MASK_L_1, 0xE0000000);
2946*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_HBW_RANGE_MASK_H_1, 0x3FFFF);
2947*4882a593Smuzhiyun 
2948*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_BASE_0, lbw_rng0_base);
2949*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_MASK_0, lbw_rng0_mask);
2950*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_BASE_1, lbw_rng1_base);
2951*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_MASK_1, lbw_rng1_mask);
2952*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_BASE_2, lbw_rng2_base);
2953*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_MASK_2, lbw_rng2_mask);
2954*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_BASE_3, lbw_rng3_base);
2955*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_MASK_3, lbw_rng3_mask);
2956*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_BASE_4, lbw_rng4_base);
2957*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_MASK_4, lbw_rng4_mask);
2958*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_BASE_5, lbw_rng5_base);
2959*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_MASK_5, lbw_rng5_mask);
2960*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_BASE_6, lbw_rng6_base);
2961*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_MASK_6, lbw_rng6_mask);
2962*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_BASE_7, lbw_rng7_base);
2963*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_MASK_7, lbw_rng7_mask);
2964*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_BASE_8, lbw_rng8_base);
2965*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_MASK_8, lbw_rng8_mask);
2966*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_BASE_9, lbw_rng9_base);
2967*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_MASK_9, lbw_rng9_mask);
2968*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_BASE_10, lbw_rng10_base);
2969*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_MASK_10, lbw_rng10_mask);
2970*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_BASE_11, lbw_rng11_base);
2971*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_MASK_11, lbw_rng11_mask);
2972*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_BASE_12, lbw_rng12_base);
2973*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_MASK_12, lbw_rng12_mask);
2974*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_BASE_13, lbw_rng13_base);
2975*4882a593Smuzhiyun 	WREG32(mmTPC4_RTR_LBW_RANGE_MASK_13, lbw_rng13_mask);
2976*4882a593Smuzhiyun 
2977*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_HIT, 0xFFFF);
2978*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_HBW_RANGE_HIT, 0xFE);
2979*4882a593Smuzhiyun 
2980*4882a593Smuzhiyun 	/* Protect HOST */
2981*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_HBW_RANGE_BASE_L_0, 0);
2982*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_HBW_RANGE_BASE_H_0, 0);
2983*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_HBW_RANGE_MASK_L_0, 0);
2984*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_HBW_RANGE_MASK_H_0, 0xFFF80);
2985*4882a593Smuzhiyun 
2986*4882a593Smuzhiyun 	/*
2987*4882a593Smuzhiyun 	 * Protect DDR @
2988*4882a593Smuzhiyun 	 * DRAM_VIRT_BASE : DRAM_VIRT_BASE + DRAM_VIRT_END
2989*4882a593Smuzhiyun 	 * The mask protects the first 512MB
2990*4882a593Smuzhiyun 	 */
2991*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_HBW_RANGE_BASE_L_1, dram_addr_lo);
2992*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_HBW_RANGE_BASE_H_1, dram_addr_hi);
2993*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_HBW_RANGE_MASK_L_1, 0xE0000000);
2994*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_HBW_RANGE_MASK_H_1, 0x3FFFF);
2995*4882a593Smuzhiyun 
2996*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_BASE_0, lbw_rng0_base);
2997*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_MASK_0, lbw_rng0_mask);
2998*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_BASE_1, lbw_rng1_base);
2999*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_MASK_1, lbw_rng1_mask);
3000*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_BASE_2, lbw_rng2_base);
3001*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_MASK_2, lbw_rng2_mask);
3002*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_BASE_3, lbw_rng3_base);
3003*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_MASK_3, lbw_rng3_mask);
3004*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_BASE_4, lbw_rng4_base);
3005*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_MASK_4, lbw_rng4_mask);
3006*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_BASE_5, lbw_rng5_base);
3007*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_MASK_5, lbw_rng5_mask);
3008*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_BASE_6, lbw_rng6_base);
3009*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_MASK_6, lbw_rng6_mask);
3010*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_BASE_7, lbw_rng7_base);
3011*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_MASK_7, lbw_rng7_mask);
3012*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_BASE_8, lbw_rng8_base);
3013*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_MASK_8, lbw_rng8_mask);
3014*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_BASE_9, lbw_rng9_base);
3015*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_MASK_9, lbw_rng9_mask);
3016*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_BASE_10, lbw_rng10_base);
3017*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_MASK_10, lbw_rng10_mask);
3018*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_BASE_11, lbw_rng11_base);
3019*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_MASK_11, lbw_rng11_mask);
3020*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_BASE_12, lbw_rng12_base);
3021*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_MASK_12, lbw_rng12_mask);
3022*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_BASE_13, lbw_rng13_base);
3023*4882a593Smuzhiyun 	WREG32(mmTPC5_RTR_LBW_RANGE_MASK_13, lbw_rng13_mask);
3024*4882a593Smuzhiyun 
3025*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_HIT, 0xFFFF);
3026*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_HBW_RANGE_HIT, 0xFE);
3027*4882a593Smuzhiyun 
3028*4882a593Smuzhiyun 	/* Protect HOST */
3029*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_HBW_RANGE_BASE_L_0, 0);
3030*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_HBW_RANGE_BASE_H_0, 0);
3031*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_HBW_RANGE_MASK_L_0, 0);
3032*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_HBW_RANGE_MASK_H_0, 0xFFF80);
3033*4882a593Smuzhiyun 
3034*4882a593Smuzhiyun 	/*
3035*4882a593Smuzhiyun 	 * Protect DDR @
3036*4882a593Smuzhiyun 	 * DRAM_VIRT_BASE : DRAM_VIRT_BASE + DRAM_VIRT_END
3037*4882a593Smuzhiyun 	 * The mask protects the first 512MB
3038*4882a593Smuzhiyun 	 */
3039*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_HBW_RANGE_BASE_L_1, dram_addr_lo);
3040*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_HBW_RANGE_BASE_H_1, dram_addr_hi);
3041*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_HBW_RANGE_MASK_L_1, 0xE0000000);
3042*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_HBW_RANGE_MASK_H_1, 0x3FFFF);
3043*4882a593Smuzhiyun 
3044*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_BASE_0, lbw_rng0_base);
3045*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_MASK_0, lbw_rng0_mask);
3046*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_BASE_1, lbw_rng1_base);
3047*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_MASK_1, lbw_rng1_mask);
3048*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_BASE_2, lbw_rng2_base);
3049*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_MASK_2, lbw_rng2_mask);
3050*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_BASE_3, lbw_rng3_base);
3051*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_MASK_3, lbw_rng3_mask);
3052*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_BASE_4, lbw_rng4_base);
3053*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_MASK_4, lbw_rng4_mask);
3054*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_BASE_5, lbw_rng5_base);
3055*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_MASK_5, lbw_rng5_mask);
3056*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_BASE_6, lbw_rng6_base);
3057*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_MASK_6, lbw_rng6_mask);
3058*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_BASE_7, lbw_rng7_base);
3059*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_MASK_7, lbw_rng7_mask);
3060*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_BASE_8, lbw_rng8_base);
3061*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_MASK_8, lbw_rng8_mask);
3062*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_BASE_9, lbw_rng9_base);
3063*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_MASK_9, lbw_rng9_mask);
3064*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_BASE_10, lbw_rng10_base);
3065*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_MASK_10, lbw_rng10_mask);
3066*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_BASE_11, lbw_rng11_base);
3067*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_MASK_11, lbw_rng11_mask);
3068*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_BASE_12, lbw_rng12_base);
3069*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_MASK_12, lbw_rng12_mask);
3070*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_BASE_13, lbw_rng13_base);
3071*4882a593Smuzhiyun 	WREG32(mmTPC6_RTR_LBW_RANGE_MASK_13, lbw_rng13_mask);
3072*4882a593Smuzhiyun 
3073*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_HIT, 0xFFFF);
3074*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_HBW_RANGE_HIT, 0xFE);
3075*4882a593Smuzhiyun 
3076*4882a593Smuzhiyun 	/* Protect HOST */
3077*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_HBW_RANGE_BASE_L_0, 0);
3078*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_HBW_RANGE_BASE_H_0, 0);
3079*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_HBW_RANGE_MASK_L_0, 0);
3080*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_HBW_RANGE_MASK_H_0, 0xFFF80);
3081*4882a593Smuzhiyun 
3082*4882a593Smuzhiyun 	/*
3083*4882a593Smuzhiyun 	 * Protect DDR @
3084*4882a593Smuzhiyun 	 * DRAM_VIRT_BASE : DRAM_VIRT_BASE + DRAM_VIRT_END
3085*4882a593Smuzhiyun 	 * The mask protects the first 512MB
3086*4882a593Smuzhiyun 	 */
3087*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_HBW_RANGE_BASE_L_1, dram_addr_lo);
3088*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_HBW_RANGE_BASE_H_1, dram_addr_hi);
3089*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_HBW_RANGE_MASK_L_1, 0xE0000000);
3090*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_HBW_RANGE_MASK_H_1, 0x3FFFF);
3091*4882a593Smuzhiyun 
3092*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_BASE_0, lbw_rng0_base);
3093*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_MASK_0, lbw_rng0_mask);
3094*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_BASE_1, lbw_rng1_base);
3095*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_MASK_1, lbw_rng1_mask);
3096*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_BASE_2, lbw_rng2_base);
3097*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_MASK_2, lbw_rng2_mask);
3098*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_BASE_3, lbw_rng3_base);
3099*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_MASK_3, lbw_rng3_mask);
3100*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_BASE_4, lbw_rng4_base);
3101*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_MASK_4, lbw_rng4_mask);
3102*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_BASE_5, lbw_rng5_base);
3103*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_MASK_5, lbw_rng5_mask);
3104*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_BASE_6, lbw_rng6_base);
3105*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_MASK_6, lbw_rng6_mask);
3106*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_BASE_7, lbw_rng7_base);
3107*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_MASK_7, lbw_rng7_mask);
3108*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_BASE_8, lbw_rng8_base);
3109*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_MASK_8, lbw_rng8_mask);
3110*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_BASE_9, lbw_rng9_base);
3111*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_MASK_9, lbw_rng9_mask);
3112*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_BASE_10, lbw_rng10_base);
3113*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_MASK_10, lbw_rng10_mask);
3114*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_BASE_11, lbw_rng11_base);
3115*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_MASK_11, lbw_rng11_mask);
3116*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_BASE_12, lbw_rng12_base);
3117*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_MASK_12, lbw_rng12_mask);
3118*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_BASE_13, lbw_rng13_base);
3119*4882a593Smuzhiyun 	WREG32(mmTPC7_NRTR_LBW_RANGE_MASK_13, lbw_rng13_mask);
3120*4882a593Smuzhiyun 
3121*4882a593Smuzhiyun 	goya_init_protection_bits(hdev);
3122*4882a593Smuzhiyun }
3123