Searched refs:CLK_MUX_READ_ONLY (Results 1 – 16 of 16) sorted by relevance
| /OK3568_Linux_fs/kernel/drivers/clk/nxp/ |
| H A D | clk-lpc32xx.c | 1114 .ops = (_flags & CLK_MUX_READ_ONLY ? \ 1236 CLK_MUX_READ_ONLY), 1238 CLK_MUX_READ_ONLY), 1240 CLK_MUX_READ_ONLY), 1243 CLK_MUX_READ_ONLY), 1245 CLK_MUX_READ_ONLY), 1327 LPC32XX_DEFINE_MUX(SYS, SYSCLK_CTRL, 0, 0x1, NULL, CLK_MUX_READ_ONLY),
|
| H A D | clk-lpc18xx-cgu.c | 223 LPC1XX_CGU_BASE_CLK(SAFE, base_irc_src_ids, CLK_MUX_READ_ONLY),
|
| /OK3568_Linux_fs/kernel/drivers/clk/zynqmp/ |
| H A D | clk-mux-zynqmp.c | 119 if (nodes->type_flag & CLK_MUX_READ_ONLY) in zynqmp_clk_register_mux()
|
| /OK3568_Linux_fs/kernel/drivers/clk/rockchip/ |
| H A D | clk-dclk-divider.c | 123 mux_ops = (mux_flags & CLK_MUX_READ_ONLY) ? &clk_mux_ro_ops in rockchip_clk_register_dclk_branch()
|
| H A D | clk-half-divider.c | 178 mux_ops = (mux_flags & CLK_MUX_READ_ONLY) ? &clk_mux_ro_ops in rockchip_clk_register_halfdiv()
|
| H A D | clk-cpu.c | 525 mux_ops = (mux_flags & CLK_MUX_READ_ONLY) ? &clk_mux_ro_ops in rockchip_clk_register_cpuclk_v2()
|
| H A D | clk-rk3568.c | 536 RK3568_CLKSEL_CON(6), 6, 2, MFLAGS | CLK_MUX_READ_ONLY, 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY, 539 RK3568_CLKSEL_CON(6), 11, 1, MFLAGS | CLK_MUX_READ_ONLY),
|
| H A D | clk.c | 66 mux_ops = (mux_flags & CLK_MUX_READ_ONLY) ? &clk_mux_ro_ops in rockchip_clk_register_branch()
|
| H A D | clk-rk3588.c | 1302 RK3588_CLKSEL_CON(165), 6, 2, MFLAGS | CLK_MUX_READ_ONLY,
|
| /OK3568_Linux_fs/kernel/drivers/clk/ |
| H A D | clk-mux.c | 176 if (clk_mux_flags & CLK_MUX_READ_ONLY) in __clk_hw_register_mux()
|
| H A D | clk-stm32mp1.c | 1677 0, 2, CLK_MUX_READ_ONLY), 1680 0, 2, CLK_MUX_READ_ONLY), 1683 0, 2, CLK_MUX_READ_ONLY),
|
| /OK3568_Linux_fs/kernel/drivers/clk/samsung/ |
| H A D | clk-s3c64xx.c | 125 MUX_F(0, "mout_syncmux", hclkx2_p, OTHERS, 6, 1, 0, CLK_MUX_READ_ONLY),
|
| H A D | clk-s5pv210.c | 370 CLK_MUX_READ_ONLY, 0),
|
| /OK3568_Linux_fs/kernel/drivers/pinctrl/tegra/ |
| H A D | pinctrl-tegra20.c | 2241 pmx->regs[1] + 0x8, 2, 2, CLK_MUX_READ_ONLY, NULL); in tegra20_pinctrl_register_clock_muxes() 2244 pmx->regs[1] + 0x8, 4, 2, CLK_MUX_READ_ONLY, NULL); in tegra20_pinctrl_register_clock_muxes()
|
| /OK3568_Linux_fs/kernel/drivers/clk/imx/ |
| H A D | clk.h | 270 shift, width, CLK_MUX_READ_ONLY, &imx_ccm_lock); in imx_clk_hw_mux_ldb()
|
| /OK3568_Linux_fs/kernel/include/linux/ |
| H A D | clk-provider.h | 844 #define CLK_MUX_READ_ONLY BIT(3) /* mux can't be changed */ macro
|