1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2013 Tomasz Figa <tomasz.figa at gmail.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Common Clock Framework support for all S3C64xx SoCs.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/slab.h>
9*4882a593Smuzhiyun #include <linux/clk-provider.h>
10*4882a593Smuzhiyun #include <linux/clk/samsung.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <dt-bindings/clock/samsung,s3c64xx-clock.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "clk.h"
17*4882a593Smuzhiyun #include "clk-pll.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* S3C64xx clock controller register offsets. */
20*4882a593Smuzhiyun #define APLL_LOCK 0x000
21*4882a593Smuzhiyun #define MPLL_LOCK 0x004
22*4882a593Smuzhiyun #define EPLL_LOCK 0x008
23*4882a593Smuzhiyun #define APLL_CON 0x00c
24*4882a593Smuzhiyun #define MPLL_CON 0x010
25*4882a593Smuzhiyun #define EPLL_CON0 0x014
26*4882a593Smuzhiyun #define EPLL_CON1 0x018
27*4882a593Smuzhiyun #define CLK_SRC 0x01c
28*4882a593Smuzhiyun #define CLK_DIV0 0x020
29*4882a593Smuzhiyun #define CLK_DIV1 0x024
30*4882a593Smuzhiyun #define CLK_DIV2 0x028
31*4882a593Smuzhiyun #define HCLK_GATE 0x030
32*4882a593Smuzhiyun #define PCLK_GATE 0x034
33*4882a593Smuzhiyun #define SCLK_GATE 0x038
34*4882a593Smuzhiyun #define MEM0_GATE 0x03c
35*4882a593Smuzhiyun #define CLK_SRC2 0x10c
36*4882a593Smuzhiyun #define OTHERS 0x900
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* Helper macros to define clock arrays. */
39*4882a593Smuzhiyun #define FIXED_RATE_CLOCKS(name) \
40*4882a593Smuzhiyun static struct samsung_fixed_rate_clock name[]
41*4882a593Smuzhiyun #define MUX_CLOCKS(name) \
42*4882a593Smuzhiyun static struct samsung_mux_clock name[]
43*4882a593Smuzhiyun #define DIV_CLOCKS(name) \
44*4882a593Smuzhiyun static struct samsung_div_clock name[]
45*4882a593Smuzhiyun #define GATE_CLOCKS(name) \
46*4882a593Smuzhiyun static struct samsung_gate_clock name[]
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* Helper macros for gate types present on S3C64xx. */
49*4882a593Smuzhiyun #define GATE_BUS(_id, cname, pname, o, b) \
50*4882a593Smuzhiyun GATE(_id, cname, pname, o, b, 0, 0)
51*4882a593Smuzhiyun #define GATE_SCLK(_id, cname, pname, o, b) \
52*4882a593Smuzhiyun GATE(_id, cname, pname, o, b, CLK_SET_RATE_PARENT, 0)
53*4882a593Smuzhiyun #define GATE_ON(_id, cname, pname, o, b) \
54*4882a593Smuzhiyun GATE(_id, cname, pname, o, b, CLK_IGNORE_UNUSED, 0)
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static void __iomem *reg_base;
57*4882a593Smuzhiyun static bool is_s3c6400;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /*
60*4882a593Smuzhiyun * List of controller registers to be saved and restored during
61*4882a593Smuzhiyun * a suspend/resume cycle.
62*4882a593Smuzhiyun */
63*4882a593Smuzhiyun static unsigned long s3c64xx_clk_regs[] __initdata = {
64*4882a593Smuzhiyun APLL_LOCK,
65*4882a593Smuzhiyun MPLL_LOCK,
66*4882a593Smuzhiyun EPLL_LOCK,
67*4882a593Smuzhiyun APLL_CON,
68*4882a593Smuzhiyun MPLL_CON,
69*4882a593Smuzhiyun EPLL_CON0,
70*4882a593Smuzhiyun EPLL_CON1,
71*4882a593Smuzhiyun CLK_SRC,
72*4882a593Smuzhiyun CLK_DIV0,
73*4882a593Smuzhiyun CLK_DIV1,
74*4882a593Smuzhiyun CLK_DIV2,
75*4882a593Smuzhiyun HCLK_GATE,
76*4882a593Smuzhiyun PCLK_GATE,
77*4882a593Smuzhiyun SCLK_GATE,
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun static unsigned long s3c6410_clk_regs[] __initdata = {
81*4882a593Smuzhiyun CLK_SRC2,
82*4882a593Smuzhiyun MEM0_GATE,
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* List of parent clocks common for all S3C64xx SoCs. */
86*4882a593Smuzhiyun PNAME(spi_mmc_p) = { "mout_epll", "dout_mpll", "fin_pll", "clk27m" };
87*4882a593Smuzhiyun PNAME(uart_p) = { "mout_epll", "dout_mpll" };
88*4882a593Smuzhiyun PNAME(audio0_p) = { "mout_epll", "dout_mpll", "fin_pll", "iiscdclk0",
89*4882a593Smuzhiyun "pcmcdclk0", "none", "none", "none" };
90*4882a593Smuzhiyun PNAME(audio1_p) = { "mout_epll", "dout_mpll", "fin_pll", "iiscdclk1",
91*4882a593Smuzhiyun "pcmcdclk0", "none", "none", "none" };
92*4882a593Smuzhiyun PNAME(mfc_p) = { "hclkx2", "mout_epll" };
93*4882a593Smuzhiyun PNAME(apll_p) = { "fin_pll", "fout_apll" };
94*4882a593Smuzhiyun PNAME(mpll_p) = { "fin_pll", "fout_mpll" };
95*4882a593Smuzhiyun PNAME(epll_p) = { "fin_pll", "fout_epll" };
96*4882a593Smuzhiyun PNAME(hclkx2_p) = { "mout_mpll", "mout_apll" };
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* S3C6400-specific parent clocks. */
99*4882a593Smuzhiyun PNAME(scaler_lcd_p6400) = { "mout_epll", "dout_mpll", "none", "none" };
100*4882a593Smuzhiyun PNAME(irda_p6400) = { "mout_epll", "dout_mpll", "none", "clk48m" };
101*4882a593Smuzhiyun PNAME(uhost_p6400) = { "clk48m", "mout_epll", "dout_mpll", "none" };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* S3C6410-specific parent clocks. */
104*4882a593Smuzhiyun PNAME(clk27_p6410) = { "clk27m", "fin_pll" };
105*4882a593Smuzhiyun PNAME(scaler_lcd_p6410) = { "mout_epll", "dout_mpll", "fin_pll", "none" };
106*4882a593Smuzhiyun PNAME(irda_p6410) = { "mout_epll", "dout_mpll", "fin_pll", "clk48m" };
107*4882a593Smuzhiyun PNAME(uhost_p6410) = { "clk48m", "mout_epll", "dout_mpll", "fin_pll" };
108*4882a593Smuzhiyun PNAME(audio2_p6410) = { "mout_epll", "dout_mpll", "fin_pll", "iiscdclk2",
109*4882a593Smuzhiyun "pcmcdclk1", "none", "none", "none" };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* Fixed rate clocks generated outside the SoC. */
112*4882a593Smuzhiyun FIXED_RATE_CLOCKS(s3c64xx_fixed_rate_ext_clks) __initdata = {
113*4882a593Smuzhiyun FRATE(0, "fin_pll", NULL, 0, 0),
114*4882a593Smuzhiyun FRATE(0, "xusbxti", NULL, 0, 0),
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* Fixed rate clocks generated inside the SoC. */
118*4882a593Smuzhiyun FIXED_RATE_CLOCKS(s3c64xx_fixed_rate_clks) __initdata = {
119*4882a593Smuzhiyun FRATE(CLK27M, "clk27m", NULL, 0, 27000000),
120*4882a593Smuzhiyun FRATE(CLK48M, "clk48m", NULL, 0, 48000000),
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* List of clock muxes present on all S3C64xx SoCs. */
124*4882a593Smuzhiyun MUX_CLOCKS(s3c64xx_mux_clks) __initdata = {
125*4882a593Smuzhiyun MUX_F(0, "mout_syncmux", hclkx2_p, OTHERS, 6, 1, 0, CLK_MUX_READ_ONLY),
126*4882a593Smuzhiyun MUX(MOUT_APLL, "mout_apll", apll_p, CLK_SRC, 0, 1),
127*4882a593Smuzhiyun MUX(MOUT_MPLL, "mout_mpll", mpll_p, CLK_SRC, 1, 1),
128*4882a593Smuzhiyun MUX(MOUT_EPLL, "mout_epll", epll_p, CLK_SRC, 2, 1),
129*4882a593Smuzhiyun MUX(MOUT_MFC, "mout_mfc", mfc_p, CLK_SRC, 4, 1),
130*4882a593Smuzhiyun MUX(MOUT_AUDIO0, "mout_audio0", audio0_p, CLK_SRC, 7, 3),
131*4882a593Smuzhiyun MUX(MOUT_AUDIO1, "mout_audio1", audio1_p, CLK_SRC, 10, 3),
132*4882a593Smuzhiyun MUX(MOUT_UART, "mout_uart", uart_p, CLK_SRC, 13, 1),
133*4882a593Smuzhiyun MUX(MOUT_SPI0, "mout_spi0", spi_mmc_p, CLK_SRC, 14, 2),
134*4882a593Smuzhiyun MUX(MOUT_SPI1, "mout_spi1", spi_mmc_p, CLK_SRC, 16, 2),
135*4882a593Smuzhiyun MUX(MOUT_MMC0, "mout_mmc0", spi_mmc_p, CLK_SRC, 18, 2),
136*4882a593Smuzhiyun MUX(MOUT_MMC1, "mout_mmc1", spi_mmc_p, CLK_SRC, 20, 2),
137*4882a593Smuzhiyun MUX(MOUT_MMC2, "mout_mmc2", spi_mmc_p, CLK_SRC, 22, 2),
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* List of clock muxes present on S3C6400. */
141*4882a593Smuzhiyun MUX_CLOCKS(s3c6400_mux_clks) __initdata = {
142*4882a593Smuzhiyun MUX(MOUT_UHOST, "mout_uhost", uhost_p6400, CLK_SRC, 5, 2),
143*4882a593Smuzhiyun MUX(MOUT_IRDA, "mout_irda", irda_p6400, CLK_SRC, 24, 2),
144*4882a593Smuzhiyun MUX(MOUT_LCD, "mout_lcd", scaler_lcd_p6400, CLK_SRC, 26, 2),
145*4882a593Smuzhiyun MUX(MOUT_SCALER, "mout_scaler", scaler_lcd_p6400, CLK_SRC, 28, 2),
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* List of clock muxes present on S3C6410. */
149*4882a593Smuzhiyun MUX_CLOCKS(s3c6410_mux_clks) __initdata = {
150*4882a593Smuzhiyun MUX(MOUT_UHOST, "mout_uhost", uhost_p6410, CLK_SRC, 5, 2),
151*4882a593Smuzhiyun MUX(MOUT_IRDA, "mout_irda", irda_p6410, CLK_SRC, 24, 2),
152*4882a593Smuzhiyun MUX(MOUT_LCD, "mout_lcd", scaler_lcd_p6410, CLK_SRC, 26, 2),
153*4882a593Smuzhiyun MUX(MOUT_SCALER, "mout_scaler", scaler_lcd_p6410, CLK_SRC, 28, 2),
154*4882a593Smuzhiyun MUX(MOUT_DAC27, "mout_dac27", clk27_p6410, CLK_SRC, 30, 1),
155*4882a593Smuzhiyun MUX(MOUT_TV27, "mout_tv27", clk27_p6410, CLK_SRC, 31, 1),
156*4882a593Smuzhiyun MUX(MOUT_AUDIO2, "mout_audio2", audio2_p6410, CLK_SRC2, 0, 3),
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* List of clock dividers present on all S3C64xx SoCs. */
160*4882a593Smuzhiyun DIV_CLOCKS(s3c64xx_div_clks) __initdata = {
161*4882a593Smuzhiyun DIV(DOUT_MPLL, "dout_mpll", "mout_mpll", CLK_DIV0, 4, 1),
162*4882a593Smuzhiyun DIV(HCLKX2, "hclkx2", "mout_syncmux", CLK_DIV0, 9, 3),
163*4882a593Smuzhiyun DIV(HCLK, "hclk", "hclkx2", CLK_DIV0, 8, 1),
164*4882a593Smuzhiyun DIV(PCLK, "pclk", "hclkx2", CLK_DIV0, 12, 4),
165*4882a593Smuzhiyun DIV(DOUT_SECUR, "dout_secur", "hclkx2", CLK_DIV0, 18, 2),
166*4882a593Smuzhiyun DIV(DOUT_CAM, "dout_cam", "hclkx2", CLK_DIV0, 20, 4),
167*4882a593Smuzhiyun DIV(DOUT_JPEG, "dout_jpeg", "hclkx2", CLK_DIV0, 24, 4),
168*4882a593Smuzhiyun DIV(DOUT_MFC, "dout_mfc", "mout_mfc", CLK_DIV0, 28, 4),
169*4882a593Smuzhiyun DIV(DOUT_MMC0, "dout_mmc0", "mout_mmc0", CLK_DIV1, 0, 4),
170*4882a593Smuzhiyun DIV(DOUT_MMC1, "dout_mmc1", "mout_mmc1", CLK_DIV1, 4, 4),
171*4882a593Smuzhiyun DIV(DOUT_MMC2, "dout_mmc2", "mout_mmc2", CLK_DIV1, 8, 4),
172*4882a593Smuzhiyun DIV(DOUT_LCD, "dout_lcd", "mout_lcd", CLK_DIV1, 12, 4),
173*4882a593Smuzhiyun DIV(DOUT_SCALER, "dout_scaler", "mout_scaler", CLK_DIV1, 16, 4),
174*4882a593Smuzhiyun DIV(DOUT_UHOST, "dout_uhost", "mout_uhost", CLK_DIV1, 20, 4),
175*4882a593Smuzhiyun DIV(DOUT_SPI0, "dout_spi0", "mout_spi0", CLK_DIV2, 0, 4),
176*4882a593Smuzhiyun DIV(DOUT_SPI1, "dout_spi1", "mout_spi1", CLK_DIV2, 4, 4),
177*4882a593Smuzhiyun DIV(DOUT_AUDIO0, "dout_audio0", "mout_audio0", CLK_DIV2, 8, 4),
178*4882a593Smuzhiyun DIV(DOUT_AUDIO1, "dout_audio1", "mout_audio1", CLK_DIV2, 12, 4),
179*4882a593Smuzhiyun DIV(DOUT_UART, "dout_uart", "mout_uart", CLK_DIV2, 16, 4),
180*4882a593Smuzhiyun DIV(DOUT_IRDA, "dout_irda", "mout_irda", CLK_DIV2, 20, 4),
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* List of clock dividers present on S3C6400. */
184*4882a593Smuzhiyun DIV_CLOCKS(s3c6400_div_clks) __initdata = {
185*4882a593Smuzhiyun DIV(ARMCLK, "armclk", "mout_apll", CLK_DIV0, 0, 3),
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* List of clock dividers present on S3C6410. */
189*4882a593Smuzhiyun DIV_CLOCKS(s3c6410_div_clks) __initdata = {
190*4882a593Smuzhiyun DIV(ARMCLK, "armclk", "mout_apll", CLK_DIV0, 0, 4),
191*4882a593Smuzhiyun DIV(DOUT_FIMC, "dout_fimc", "hclk", CLK_DIV1, 24, 4),
192*4882a593Smuzhiyun DIV(DOUT_AUDIO2, "dout_audio2", "mout_audio2", CLK_DIV2, 24, 4),
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* List of clock gates present on all S3C64xx SoCs. */
196*4882a593Smuzhiyun GATE_CLOCKS(s3c64xx_gate_clks) __initdata = {
197*4882a593Smuzhiyun GATE_BUS(HCLK_UHOST, "hclk_uhost", "hclk", HCLK_GATE, 29),
198*4882a593Smuzhiyun GATE_BUS(HCLK_SECUR, "hclk_secur", "hclk", HCLK_GATE, 28),
199*4882a593Smuzhiyun GATE_BUS(HCLK_SDMA1, "hclk_sdma1", "hclk", HCLK_GATE, 27),
200*4882a593Smuzhiyun GATE_BUS(HCLK_SDMA0, "hclk_sdma0", "hclk", HCLK_GATE, 26),
201*4882a593Smuzhiyun GATE_ON(HCLK_DDR1, "hclk_ddr1", "hclk", HCLK_GATE, 24),
202*4882a593Smuzhiyun GATE_BUS(HCLK_USB, "hclk_usb", "hclk", HCLK_GATE, 20),
203*4882a593Smuzhiyun GATE_BUS(HCLK_HSMMC2, "hclk_hsmmc2", "hclk", HCLK_GATE, 19),
204*4882a593Smuzhiyun GATE_BUS(HCLK_HSMMC1, "hclk_hsmmc1", "hclk", HCLK_GATE, 18),
205*4882a593Smuzhiyun GATE_BUS(HCLK_HSMMC0, "hclk_hsmmc0", "hclk", HCLK_GATE, 17),
206*4882a593Smuzhiyun GATE_BUS(HCLK_MDP, "hclk_mdp", "hclk", HCLK_GATE, 16),
207*4882a593Smuzhiyun GATE_BUS(HCLK_DHOST, "hclk_dhost", "hclk", HCLK_GATE, 15),
208*4882a593Smuzhiyun GATE_BUS(HCLK_IHOST, "hclk_ihost", "hclk", HCLK_GATE, 14),
209*4882a593Smuzhiyun GATE_BUS(HCLK_DMA1, "hclk_dma1", "hclk", HCLK_GATE, 13),
210*4882a593Smuzhiyun GATE_BUS(HCLK_DMA0, "hclk_dma0", "hclk", HCLK_GATE, 12),
211*4882a593Smuzhiyun GATE_BUS(HCLK_JPEG, "hclk_jpeg", "hclk", HCLK_GATE, 11),
212*4882a593Smuzhiyun GATE_BUS(HCLK_CAMIF, "hclk_camif", "hclk", HCLK_GATE, 10),
213*4882a593Smuzhiyun GATE_BUS(HCLK_SCALER, "hclk_scaler", "hclk", HCLK_GATE, 9),
214*4882a593Smuzhiyun GATE_BUS(HCLK_2D, "hclk_2d", "hclk", HCLK_GATE, 8),
215*4882a593Smuzhiyun GATE_BUS(HCLK_TV, "hclk_tv", "hclk", HCLK_GATE, 7),
216*4882a593Smuzhiyun GATE_BUS(HCLK_POST0, "hclk_post0", "hclk", HCLK_GATE, 5),
217*4882a593Smuzhiyun GATE_BUS(HCLK_ROT, "hclk_rot", "hclk", HCLK_GATE, 4),
218*4882a593Smuzhiyun GATE_BUS(HCLK_LCD, "hclk_lcd", "hclk", HCLK_GATE, 3),
219*4882a593Smuzhiyun GATE_BUS(HCLK_TZIC, "hclk_tzic", "hclk", HCLK_GATE, 2),
220*4882a593Smuzhiyun GATE_ON(HCLK_INTC, "hclk_intc", "hclk", HCLK_GATE, 1),
221*4882a593Smuzhiyun GATE_ON(PCLK_SKEY, "pclk_skey", "pclk", PCLK_GATE, 24),
222*4882a593Smuzhiyun GATE_ON(PCLK_CHIPID, "pclk_chipid", "pclk", PCLK_GATE, 23),
223*4882a593Smuzhiyun GATE_BUS(PCLK_SPI1, "pclk_spi1", "pclk", PCLK_GATE, 22),
224*4882a593Smuzhiyun GATE_BUS(PCLK_SPI0, "pclk_spi0", "pclk", PCLK_GATE, 21),
225*4882a593Smuzhiyun GATE_BUS(PCLK_HSIRX, "pclk_hsirx", "pclk", PCLK_GATE, 20),
226*4882a593Smuzhiyun GATE_BUS(PCLK_HSITX, "pclk_hsitx", "pclk", PCLK_GATE, 19),
227*4882a593Smuzhiyun GATE_ON(PCLK_GPIO, "pclk_gpio", "pclk", PCLK_GATE, 18),
228*4882a593Smuzhiyun GATE_BUS(PCLK_IIC0, "pclk_iic0", "pclk", PCLK_GATE, 17),
229*4882a593Smuzhiyun GATE_BUS(PCLK_IIS1, "pclk_iis1", "pclk", PCLK_GATE, 16),
230*4882a593Smuzhiyun GATE_BUS(PCLK_IIS0, "pclk_iis0", "pclk", PCLK_GATE, 15),
231*4882a593Smuzhiyun GATE_BUS(PCLK_AC97, "pclk_ac97", "pclk", PCLK_GATE, 14),
232*4882a593Smuzhiyun GATE_BUS(PCLK_TZPC, "pclk_tzpc", "pclk", PCLK_GATE, 13),
233*4882a593Smuzhiyun GATE_BUS(PCLK_TSADC, "pclk_tsadc", "pclk", PCLK_GATE, 12),
234*4882a593Smuzhiyun GATE_BUS(PCLK_KEYPAD, "pclk_keypad", "pclk", PCLK_GATE, 11),
235*4882a593Smuzhiyun GATE_BUS(PCLK_IRDA, "pclk_irda", "pclk", PCLK_GATE, 10),
236*4882a593Smuzhiyun GATE_BUS(PCLK_PCM1, "pclk_pcm1", "pclk", PCLK_GATE, 9),
237*4882a593Smuzhiyun GATE_BUS(PCLK_PCM0, "pclk_pcm0", "pclk", PCLK_GATE, 8),
238*4882a593Smuzhiyun GATE_BUS(PCLK_PWM, "pclk_pwm", "pclk", PCLK_GATE, 7),
239*4882a593Smuzhiyun GATE_BUS(PCLK_RTC, "pclk_rtc", "pclk", PCLK_GATE, 6),
240*4882a593Smuzhiyun GATE_BUS(PCLK_WDT, "pclk_wdt", "pclk", PCLK_GATE, 5),
241*4882a593Smuzhiyun GATE_BUS(PCLK_UART3, "pclk_uart3", "pclk", PCLK_GATE, 4),
242*4882a593Smuzhiyun GATE_BUS(PCLK_UART2, "pclk_uart2", "pclk", PCLK_GATE, 3),
243*4882a593Smuzhiyun GATE_BUS(PCLK_UART1, "pclk_uart1", "pclk", PCLK_GATE, 2),
244*4882a593Smuzhiyun GATE_BUS(PCLK_UART0, "pclk_uart0", "pclk", PCLK_GATE, 1),
245*4882a593Smuzhiyun GATE_BUS(PCLK_MFC, "pclk_mfc", "pclk", PCLK_GATE, 0),
246*4882a593Smuzhiyun GATE_SCLK(SCLK_UHOST, "sclk_uhost", "dout_uhost", SCLK_GATE, 30),
247*4882a593Smuzhiyun GATE_SCLK(SCLK_MMC2_48, "sclk_mmc2_48", "clk48m", SCLK_GATE, 29),
248*4882a593Smuzhiyun GATE_SCLK(SCLK_MMC1_48, "sclk_mmc1_48", "clk48m", SCLK_GATE, 28),
249*4882a593Smuzhiyun GATE_SCLK(SCLK_MMC0_48, "sclk_mmc0_48", "clk48m", SCLK_GATE, 27),
250*4882a593Smuzhiyun GATE_SCLK(SCLK_MMC2, "sclk_mmc2", "dout_mmc2", SCLK_GATE, 26),
251*4882a593Smuzhiyun GATE_SCLK(SCLK_MMC1, "sclk_mmc1", "dout_mmc1", SCLK_GATE, 25),
252*4882a593Smuzhiyun GATE_SCLK(SCLK_MMC0, "sclk_mmc0", "dout_mmc0", SCLK_GATE, 24),
253*4882a593Smuzhiyun GATE_SCLK(SCLK_SPI1_48, "sclk_spi1_48", "clk48m", SCLK_GATE, 23),
254*4882a593Smuzhiyun GATE_SCLK(SCLK_SPI0_48, "sclk_spi0_48", "clk48m", SCLK_GATE, 22),
255*4882a593Smuzhiyun GATE_SCLK(SCLK_SPI1, "sclk_spi1", "dout_spi1", SCLK_GATE, 21),
256*4882a593Smuzhiyun GATE_SCLK(SCLK_SPI0, "sclk_spi0", "dout_spi0", SCLK_GATE, 20),
257*4882a593Smuzhiyun GATE_SCLK(SCLK_DAC27, "sclk_dac27", "mout_dac27", SCLK_GATE, 19),
258*4882a593Smuzhiyun GATE_SCLK(SCLK_TV27, "sclk_tv27", "mout_tv27", SCLK_GATE, 18),
259*4882a593Smuzhiyun GATE_SCLK(SCLK_SCALER27, "sclk_scaler27", "clk27m", SCLK_GATE, 17),
260*4882a593Smuzhiyun GATE_SCLK(SCLK_SCALER, "sclk_scaler", "dout_scaler", SCLK_GATE, 16),
261*4882a593Smuzhiyun GATE_SCLK(SCLK_LCD27, "sclk_lcd27", "clk27m", SCLK_GATE, 15),
262*4882a593Smuzhiyun GATE_SCLK(SCLK_LCD, "sclk_lcd", "dout_lcd", SCLK_GATE, 14),
263*4882a593Smuzhiyun GATE_SCLK(SCLK_POST0_27, "sclk_post0_27", "clk27m", SCLK_GATE, 12),
264*4882a593Smuzhiyun GATE_SCLK(SCLK_POST0, "sclk_post0", "dout_lcd", SCLK_GATE, 10),
265*4882a593Smuzhiyun GATE_SCLK(SCLK_AUDIO1, "sclk_audio1", "dout_audio1", SCLK_GATE, 9),
266*4882a593Smuzhiyun GATE_SCLK(SCLK_AUDIO0, "sclk_audio0", "dout_audio0", SCLK_GATE, 8),
267*4882a593Smuzhiyun GATE_SCLK(SCLK_SECUR, "sclk_secur", "dout_secur", SCLK_GATE, 7),
268*4882a593Smuzhiyun GATE_SCLK(SCLK_IRDA, "sclk_irda", "dout_irda", SCLK_GATE, 6),
269*4882a593Smuzhiyun GATE_SCLK(SCLK_UART, "sclk_uart", "dout_uart", SCLK_GATE, 5),
270*4882a593Smuzhiyun GATE_SCLK(SCLK_MFC, "sclk_mfc", "dout_mfc", SCLK_GATE, 3),
271*4882a593Smuzhiyun GATE_SCLK(SCLK_CAM, "sclk_cam", "dout_cam", SCLK_GATE, 2),
272*4882a593Smuzhiyun GATE_SCLK(SCLK_JPEG, "sclk_jpeg", "dout_jpeg", SCLK_GATE, 1),
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /* List of clock gates present on S3C6400. */
276*4882a593Smuzhiyun GATE_CLOCKS(s3c6400_gate_clks) __initdata = {
277*4882a593Smuzhiyun GATE_ON(HCLK_DDR0, "hclk_ddr0", "hclk", HCLK_GATE, 23),
278*4882a593Smuzhiyun GATE_SCLK(SCLK_ONENAND, "sclk_onenand", "parent", SCLK_GATE, 4),
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* List of clock gates present on S3C6410. */
282*4882a593Smuzhiyun GATE_CLOCKS(s3c6410_gate_clks) __initdata = {
283*4882a593Smuzhiyun GATE_BUS(HCLK_3DSE, "hclk_3dse", "hclk", HCLK_GATE, 31),
284*4882a593Smuzhiyun GATE_ON(HCLK_IROM, "hclk_irom", "hclk", HCLK_GATE, 25),
285*4882a593Smuzhiyun GATE_ON(HCLK_MEM1, "hclk_mem1", "hclk", HCLK_GATE, 22),
286*4882a593Smuzhiyun GATE_ON(HCLK_MEM0, "hclk_mem0", "hclk", HCLK_GATE, 21),
287*4882a593Smuzhiyun GATE_BUS(HCLK_MFC, "hclk_mfc", "hclk", HCLK_GATE, 0),
288*4882a593Smuzhiyun GATE_BUS(PCLK_IIC1, "pclk_iic1", "pclk", PCLK_GATE, 27),
289*4882a593Smuzhiyun GATE_BUS(PCLK_IIS2, "pclk_iis2", "pclk", PCLK_GATE, 26),
290*4882a593Smuzhiyun GATE_SCLK(SCLK_FIMC, "sclk_fimc", "dout_fimc", SCLK_GATE, 13),
291*4882a593Smuzhiyun GATE_SCLK(SCLK_AUDIO2, "sclk_audio2", "dout_audio2", SCLK_GATE, 11),
292*4882a593Smuzhiyun GATE_BUS(MEM0_CFCON, "mem0_cfcon", "hclk_mem0", MEM0_GATE, 5),
293*4882a593Smuzhiyun GATE_BUS(MEM0_ONENAND1, "mem0_onenand1", "hclk_mem0", MEM0_GATE, 4),
294*4882a593Smuzhiyun GATE_BUS(MEM0_ONENAND0, "mem0_onenand0", "hclk_mem0", MEM0_GATE, 3),
295*4882a593Smuzhiyun GATE_BUS(MEM0_NFCON, "mem0_nfcon", "hclk_mem0", MEM0_GATE, 2),
296*4882a593Smuzhiyun GATE_ON(MEM0_SROM, "mem0_srom", "hclk_mem0", MEM0_GATE, 1),
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /* List of PLL clocks. */
300*4882a593Smuzhiyun static struct samsung_pll_clock s3c64xx_pll_clks[] __initdata = {
301*4882a593Smuzhiyun PLL(pll_6552, FOUT_APLL, "fout_apll", "fin_pll",
302*4882a593Smuzhiyun APLL_LOCK, APLL_CON, NULL),
303*4882a593Smuzhiyun PLL(pll_6552, FOUT_MPLL, "fout_mpll", "fin_pll",
304*4882a593Smuzhiyun MPLL_LOCK, MPLL_CON, NULL),
305*4882a593Smuzhiyun PLL(pll_6553, FOUT_EPLL, "fout_epll", "fin_pll",
306*4882a593Smuzhiyun EPLL_LOCK, EPLL_CON0, NULL),
307*4882a593Smuzhiyun };
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /* Aliases for common s3c64xx clocks. */
310*4882a593Smuzhiyun static struct samsung_clock_alias s3c64xx_clock_aliases[] = {
311*4882a593Smuzhiyun ALIAS(FOUT_APLL, NULL, "fout_apll"),
312*4882a593Smuzhiyun ALIAS(FOUT_MPLL, NULL, "fout_mpll"),
313*4882a593Smuzhiyun ALIAS(FOUT_EPLL, NULL, "fout_epll"),
314*4882a593Smuzhiyun ALIAS(MOUT_EPLL, NULL, "mout_epll"),
315*4882a593Smuzhiyun ALIAS(DOUT_MPLL, NULL, "dout_mpll"),
316*4882a593Smuzhiyun ALIAS(HCLKX2, NULL, "hclk2"),
317*4882a593Smuzhiyun ALIAS(HCLK, NULL, "hclk"),
318*4882a593Smuzhiyun ALIAS(PCLK, NULL, "pclk"),
319*4882a593Smuzhiyun ALIAS(PCLK, NULL, "clk_uart_baud2"),
320*4882a593Smuzhiyun ALIAS(ARMCLK, NULL, "armclk"),
321*4882a593Smuzhiyun ALIAS(HCLK_UHOST, "s3c2410-ohci", "usb-host"),
322*4882a593Smuzhiyun ALIAS(HCLK_USB, "s3c-hsotg", "otg"),
323*4882a593Smuzhiyun ALIAS(HCLK_HSMMC2, "s3c-sdhci.2", "hsmmc"),
324*4882a593Smuzhiyun ALIAS(HCLK_HSMMC2, "s3c-sdhci.2", "mmc_busclk.0"),
325*4882a593Smuzhiyun ALIAS(HCLK_HSMMC1, "s3c-sdhci.1", "hsmmc"),
326*4882a593Smuzhiyun ALIAS(HCLK_HSMMC1, "s3c-sdhci.1", "mmc_busclk.0"),
327*4882a593Smuzhiyun ALIAS(HCLK_HSMMC0, "s3c-sdhci.0", "hsmmc"),
328*4882a593Smuzhiyun ALIAS(HCLK_HSMMC0, "s3c-sdhci.0", "mmc_busclk.0"),
329*4882a593Smuzhiyun ALIAS(HCLK_DMA1, "dma-pl080s.1", "apb_pclk"),
330*4882a593Smuzhiyun ALIAS(HCLK_DMA0, "dma-pl080s.0", "apb_pclk"),
331*4882a593Smuzhiyun ALIAS(HCLK_CAMIF, "s3c-camif", "camif"),
332*4882a593Smuzhiyun ALIAS(HCLK_LCD, "s3c-fb", "lcd"),
333*4882a593Smuzhiyun ALIAS(PCLK_SPI1, "s3c6410-spi.1", "spi"),
334*4882a593Smuzhiyun ALIAS(PCLK_SPI0, "s3c6410-spi.0", "spi"),
335*4882a593Smuzhiyun ALIAS(PCLK_IIC0, "s3c2440-i2c.0", "i2c"),
336*4882a593Smuzhiyun ALIAS(PCLK_IIS1, "samsung-i2s.1", "iis"),
337*4882a593Smuzhiyun ALIAS(PCLK_IIS0, "samsung-i2s.0", "iis"),
338*4882a593Smuzhiyun ALIAS(PCLK_AC97, "samsung-ac97", "ac97"),
339*4882a593Smuzhiyun ALIAS(PCLK_TSADC, "s3c64xx-adc", "adc"),
340*4882a593Smuzhiyun ALIAS(PCLK_KEYPAD, "samsung-keypad", "keypad"),
341*4882a593Smuzhiyun ALIAS(PCLK_PCM1, "samsung-pcm.1", "pcm"),
342*4882a593Smuzhiyun ALIAS(PCLK_PCM0, "samsung-pcm.0", "pcm"),
343*4882a593Smuzhiyun ALIAS(PCLK_PWM, NULL, "timers"),
344*4882a593Smuzhiyun ALIAS(PCLK_RTC, "s3c64xx-rtc", "rtc"),
345*4882a593Smuzhiyun ALIAS(PCLK_WDT, NULL, "watchdog"),
346*4882a593Smuzhiyun ALIAS(PCLK_UART3, "s3c6400-uart.3", "uart"),
347*4882a593Smuzhiyun ALIAS(PCLK_UART2, "s3c6400-uart.2", "uart"),
348*4882a593Smuzhiyun ALIAS(PCLK_UART1, "s3c6400-uart.1", "uart"),
349*4882a593Smuzhiyun ALIAS(PCLK_UART0, "s3c6400-uart.0", "uart"),
350*4882a593Smuzhiyun ALIAS(SCLK_UHOST, "s3c2410-ohci", "usb-bus-host"),
351*4882a593Smuzhiyun ALIAS(SCLK_MMC2, "s3c-sdhci.2", "mmc_busclk.2"),
352*4882a593Smuzhiyun ALIAS(SCLK_MMC1, "s3c-sdhci.1", "mmc_busclk.2"),
353*4882a593Smuzhiyun ALIAS(SCLK_MMC0, "s3c-sdhci.0", "mmc_busclk.2"),
354*4882a593Smuzhiyun ALIAS(PCLK_SPI1, "s3c6410-spi.1", "spi_busclk0"),
355*4882a593Smuzhiyun ALIAS(SCLK_SPI1, "s3c6410-spi.1", "spi_busclk2"),
356*4882a593Smuzhiyun ALIAS(PCLK_SPI0, "s3c6410-spi.0", "spi_busclk0"),
357*4882a593Smuzhiyun ALIAS(SCLK_SPI0, "s3c6410-spi.0", "spi_busclk2"),
358*4882a593Smuzhiyun ALIAS(SCLK_AUDIO1, "samsung-pcm.1", "audio-bus"),
359*4882a593Smuzhiyun ALIAS(SCLK_AUDIO1, "samsung-i2s.1", "audio-bus"),
360*4882a593Smuzhiyun ALIAS(SCLK_AUDIO0, "samsung-pcm.0", "audio-bus"),
361*4882a593Smuzhiyun ALIAS(SCLK_AUDIO0, "samsung-i2s.0", "audio-bus"),
362*4882a593Smuzhiyun ALIAS(SCLK_UART, NULL, "clk_uart_baud3"),
363*4882a593Smuzhiyun ALIAS(SCLK_CAM, "s3c-camif", "camera"),
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /* Aliases for s3c6400-specific clocks. */
367*4882a593Smuzhiyun static struct samsung_clock_alias s3c6400_clock_aliases[] = {
368*4882a593Smuzhiyun /* Nothing to place here yet. */
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /* Aliases for s3c6410-specific clocks. */
372*4882a593Smuzhiyun static struct samsung_clock_alias s3c6410_clock_aliases[] = {
373*4882a593Smuzhiyun ALIAS(PCLK_IIC1, "s3c2440-i2c.1", "i2c"),
374*4882a593Smuzhiyun ALIAS(PCLK_IIS2, "samsung-i2s.2", "iis"),
375*4882a593Smuzhiyun ALIAS(SCLK_FIMC, "s3c-camif", "fimc"),
376*4882a593Smuzhiyun ALIAS(SCLK_AUDIO2, "samsung-i2s.2", "audio-bus"),
377*4882a593Smuzhiyun ALIAS(MEM0_SROM, NULL, "srom"),
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun
s3c64xx_clk_register_fixed_ext(struct samsung_clk_provider * ctx,unsigned long fin_pll_f,unsigned long xusbxti_f)380*4882a593Smuzhiyun static void __init s3c64xx_clk_register_fixed_ext(
381*4882a593Smuzhiyun struct samsung_clk_provider *ctx,
382*4882a593Smuzhiyun unsigned long fin_pll_f,
383*4882a593Smuzhiyun unsigned long xusbxti_f)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun s3c64xx_fixed_rate_ext_clks[0].fixed_rate = fin_pll_f;
386*4882a593Smuzhiyun s3c64xx_fixed_rate_ext_clks[1].fixed_rate = xusbxti_f;
387*4882a593Smuzhiyun samsung_clk_register_fixed_rate(ctx, s3c64xx_fixed_rate_ext_clks,
388*4882a593Smuzhiyun ARRAY_SIZE(s3c64xx_fixed_rate_ext_clks));
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /* Register s3c64xx clocks. */
s3c64xx_clk_init(struct device_node * np,unsigned long xtal_f,unsigned long xusbxti_f,bool s3c6400,void __iomem * base)392*4882a593Smuzhiyun void __init s3c64xx_clk_init(struct device_node *np, unsigned long xtal_f,
393*4882a593Smuzhiyun unsigned long xusbxti_f, bool s3c6400,
394*4882a593Smuzhiyun void __iomem *base)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun struct samsung_clk_provider *ctx;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun reg_base = base;
399*4882a593Smuzhiyun is_s3c6400 = s3c6400;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun if (np) {
402*4882a593Smuzhiyun reg_base = of_iomap(np, 0);
403*4882a593Smuzhiyun if (!reg_base)
404*4882a593Smuzhiyun panic("%s: failed to map registers\n", __func__);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun ctx = samsung_clk_init(np, reg_base, NR_CLKS);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /* Register external clocks. */
410*4882a593Smuzhiyun if (!np)
411*4882a593Smuzhiyun s3c64xx_clk_register_fixed_ext(ctx, xtal_f, xusbxti_f);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun /* Register PLLs. */
414*4882a593Smuzhiyun samsung_clk_register_pll(ctx, s3c64xx_pll_clks,
415*4882a593Smuzhiyun ARRAY_SIZE(s3c64xx_pll_clks), reg_base);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /* Register common internal clocks. */
418*4882a593Smuzhiyun samsung_clk_register_fixed_rate(ctx, s3c64xx_fixed_rate_clks,
419*4882a593Smuzhiyun ARRAY_SIZE(s3c64xx_fixed_rate_clks));
420*4882a593Smuzhiyun samsung_clk_register_mux(ctx, s3c64xx_mux_clks,
421*4882a593Smuzhiyun ARRAY_SIZE(s3c64xx_mux_clks));
422*4882a593Smuzhiyun samsung_clk_register_div(ctx, s3c64xx_div_clks,
423*4882a593Smuzhiyun ARRAY_SIZE(s3c64xx_div_clks));
424*4882a593Smuzhiyun samsung_clk_register_gate(ctx, s3c64xx_gate_clks,
425*4882a593Smuzhiyun ARRAY_SIZE(s3c64xx_gate_clks));
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun /* Register SoC-specific clocks. */
428*4882a593Smuzhiyun if (is_s3c6400) {
429*4882a593Smuzhiyun samsung_clk_register_mux(ctx, s3c6400_mux_clks,
430*4882a593Smuzhiyun ARRAY_SIZE(s3c6400_mux_clks));
431*4882a593Smuzhiyun samsung_clk_register_div(ctx, s3c6400_div_clks,
432*4882a593Smuzhiyun ARRAY_SIZE(s3c6400_div_clks));
433*4882a593Smuzhiyun samsung_clk_register_gate(ctx, s3c6400_gate_clks,
434*4882a593Smuzhiyun ARRAY_SIZE(s3c6400_gate_clks));
435*4882a593Smuzhiyun samsung_clk_register_alias(ctx, s3c6400_clock_aliases,
436*4882a593Smuzhiyun ARRAY_SIZE(s3c6400_clock_aliases));
437*4882a593Smuzhiyun } else {
438*4882a593Smuzhiyun samsung_clk_register_mux(ctx, s3c6410_mux_clks,
439*4882a593Smuzhiyun ARRAY_SIZE(s3c6410_mux_clks));
440*4882a593Smuzhiyun samsung_clk_register_div(ctx, s3c6410_div_clks,
441*4882a593Smuzhiyun ARRAY_SIZE(s3c6410_div_clks));
442*4882a593Smuzhiyun samsung_clk_register_gate(ctx, s3c6410_gate_clks,
443*4882a593Smuzhiyun ARRAY_SIZE(s3c6410_gate_clks));
444*4882a593Smuzhiyun samsung_clk_register_alias(ctx, s3c6410_clock_aliases,
445*4882a593Smuzhiyun ARRAY_SIZE(s3c6410_clock_aliases));
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun samsung_clk_register_alias(ctx, s3c64xx_clock_aliases,
449*4882a593Smuzhiyun ARRAY_SIZE(s3c64xx_clock_aliases));
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun samsung_clk_sleep_init(reg_base, s3c64xx_clk_regs,
452*4882a593Smuzhiyun ARRAY_SIZE(s3c64xx_clk_regs));
453*4882a593Smuzhiyun if (!is_s3c6400)
454*4882a593Smuzhiyun samsung_clk_sleep_init(reg_base, s3c6410_clk_regs,
455*4882a593Smuzhiyun ARRAY_SIZE(s3c6410_clk_regs));
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun samsung_clk_of_add_provider(np, ctx);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun pr_info("%s clocks: apll = %lu, mpll = %lu\n"
460*4882a593Smuzhiyun "\tepll = %lu, arm_clk = %lu\n",
461*4882a593Smuzhiyun is_s3c6400 ? "S3C6400" : "S3C6410",
462*4882a593Smuzhiyun _get_rate("fout_apll"), _get_rate("fout_mpll"),
463*4882a593Smuzhiyun _get_rate("fout_epll"), _get_rate("armclk"));
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
s3c6400_clk_init(struct device_node * np)466*4882a593Smuzhiyun static void __init s3c6400_clk_init(struct device_node *np)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun s3c64xx_clk_init(np, 0, 0, true, NULL);
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun CLK_OF_DECLARE(s3c6400_clk, "samsung,s3c6400-clock", s3c6400_clk_init);
471*4882a593Smuzhiyun
s3c6410_clk_init(struct device_node * np)472*4882a593Smuzhiyun static void __init s3c6410_clk_init(struct device_node *np)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun s3c64xx_clk_init(np, 0, 0, false, NULL);
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun CLK_OF_DECLARE(s3c6410_clk, "samsung,s3c6410-clock", s3c6410_clk_init);
477