1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Clk driver for NXP LPC18xx/LPC43xx Clock Generation Unit (CGU)
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2015 Joachim Eastwood <manabian@gmail.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
7*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
8*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/clk-provider.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_address.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <dt-bindings/clock/lpc18xx-cgu.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* Clock Generation Unit (CGU) registers */
21*4882a593Smuzhiyun #define LPC18XX_CGU_XTAL_OSC_CTRL 0x018
22*4882a593Smuzhiyun #define LPC18XX_CGU_PLL0USB_STAT 0x01c
23*4882a593Smuzhiyun #define LPC18XX_CGU_PLL0USB_CTRL 0x020
24*4882a593Smuzhiyun #define LPC18XX_CGU_PLL0USB_MDIV 0x024
25*4882a593Smuzhiyun #define LPC18XX_CGU_PLL0USB_NP_DIV 0x028
26*4882a593Smuzhiyun #define LPC18XX_CGU_PLL0AUDIO_STAT 0x02c
27*4882a593Smuzhiyun #define LPC18XX_CGU_PLL0AUDIO_CTRL 0x030
28*4882a593Smuzhiyun #define LPC18XX_CGU_PLL0AUDIO_MDIV 0x034
29*4882a593Smuzhiyun #define LPC18XX_CGU_PLL0AUDIO_NP_DIV 0x038
30*4882a593Smuzhiyun #define LPC18XX_CGU_PLL0AUDIO_FRAC 0x03c
31*4882a593Smuzhiyun #define LPC18XX_CGU_PLL1_STAT 0x040
32*4882a593Smuzhiyun #define LPC18XX_CGU_PLL1_CTRL 0x044
33*4882a593Smuzhiyun #define LPC18XX_PLL1_CTRL_FBSEL BIT(6)
34*4882a593Smuzhiyun #define LPC18XX_PLL1_CTRL_DIRECT BIT(7)
35*4882a593Smuzhiyun #define LPC18XX_CGU_IDIV_CTRL(n) (0x048 + (n) * sizeof(u32))
36*4882a593Smuzhiyun #define LPC18XX_CGU_BASE_CLK(id) (0x05c + (id) * sizeof(u32))
37*4882a593Smuzhiyun #define LPC18XX_CGU_PLL_CTRL_OFFSET 0x4
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* PLL0 bits common to both audio and USB PLL */
40*4882a593Smuzhiyun #define LPC18XX_PLL0_STAT_LOCK BIT(0)
41*4882a593Smuzhiyun #define LPC18XX_PLL0_CTRL_PD BIT(0)
42*4882a593Smuzhiyun #define LPC18XX_PLL0_CTRL_BYPASS BIT(1)
43*4882a593Smuzhiyun #define LPC18XX_PLL0_CTRL_DIRECTI BIT(2)
44*4882a593Smuzhiyun #define LPC18XX_PLL0_CTRL_DIRECTO BIT(3)
45*4882a593Smuzhiyun #define LPC18XX_PLL0_CTRL_CLKEN BIT(4)
46*4882a593Smuzhiyun #define LPC18XX_PLL0_MDIV_MDEC_MASK 0x1ffff
47*4882a593Smuzhiyun #define LPC18XX_PLL0_MDIV_SELP_SHIFT 17
48*4882a593Smuzhiyun #define LPC18XX_PLL0_MDIV_SELI_SHIFT 22
49*4882a593Smuzhiyun #define LPC18XX_PLL0_MSEL_MAX BIT(15)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* Register value that gives PLL0 post/pre dividers equal to 1 */
52*4882a593Smuzhiyun #define LPC18XX_PLL0_NP_DIVS_1 0x00302062
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun enum {
55*4882a593Smuzhiyun CLK_SRC_OSC32,
56*4882a593Smuzhiyun CLK_SRC_IRC,
57*4882a593Smuzhiyun CLK_SRC_ENET_RX_CLK,
58*4882a593Smuzhiyun CLK_SRC_ENET_TX_CLK,
59*4882a593Smuzhiyun CLK_SRC_GP_CLKIN,
60*4882a593Smuzhiyun CLK_SRC_RESERVED1,
61*4882a593Smuzhiyun CLK_SRC_OSC,
62*4882a593Smuzhiyun CLK_SRC_PLL0USB,
63*4882a593Smuzhiyun CLK_SRC_PLL0AUDIO,
64*4882a593Smuzhiyun CLK_SRC_PLL1,
65*4882a593Smuzhiyun CLK_SRC_RESERVED2,
66*4882a593Smuzhiyun CLK_SRC_RESERVED3,
67*4882a593Smuzhiyun CLK_SRC_IDIVA,
68*4882a593Smuzhiyun CLK_SRC_IDIVB,
69*4882a593Smuzhiyun CLK_SRC_IDIVC,
70*4882a593Smuzhiyun CLK_SRC_IDIVD,
71*4882a593Smuzhiyun CLK_SRC_IDIVE,
72*4882a593Smuzhiyun CLK_SRC_MAX
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun static const char *clk_src_names[CLK_SRC_MAX] = {
76*4882a593Smuzhiyun [CLK_SRC_OSC32] = "osc32",
77*4882a593Smuzhiyun [CLK_SRC_IRC] = "irc",
78*4882a593Smuzhiyun [CLK_SRC_ENET_RX_CLK] = "enet_rx_clk",
79*4882a593Smuzhiyun [CLK_SRC_ENET_TX_CLK] = "enet_tx_clk",
80*4882a593Smuzhiyun [CLK_SRC_GP_CLKIN] = "gp_clkin",
81*4882a593Smuzhiyun [CLK_SRC_OSC] = "osc",
82*4882a593Smuzhiyun [CLK_SRC_PLL0USB] = "pll0usb",
83*4882a593Smuzhiyun [CLK_SRC_PLL0AUDIO] = "pll0audio",
84*4882a593Smuzhiyun [CLK_SRC_PLL1] = "pll1",
85*4882a593Smuzhiyun [CLK_SRC_IDIVA] = "idiva",
86*4882a593Smuzhiyun [CLK_SRC_IDIVB] = "idivb",
87*4882a593Smuzhiyun [CLK_SRC_IDIVC] = "idivc",
88*4882a593Smuzhiyun [CLK_SRC_IDIVD] = "idivd",
89*4882a593Smuzhiyun [CLK_SRC_IDIVE] = "idive",
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun static const char *clk_base_names[BASE_CLK_MAX] = {
93*4882a593Smuzhiyun [BASE_SAFE_CLK] = "base_safe_clk",
94*4882a593Smuzhiyun [BASE_USB0_CLK] = "base_usb0_clk",
95*4882a593Smuzhiyun [BASE_PERIPH_CLK] = "base_periph_clk",
96*4882a593Smuzhiyun [BASE_USB1_CLK] = "base_usb1_clk",
97*4882a593Smuzhiyun [BASE_CPU_CLK] = "base_cpu_clk",
98*4882a593Smuzhiyun [BASE_SPIFI_CLK] = "base_spifi_clk",
99*4882a593Smuzhiyun [BASE_SPI_CLK] = "base_spi_clk",
100*4882a593Smuzhiyun [BASE_PHY_RX_CLK] = "base_phy_rx_clk",
101*4882a593Smuzhiyun [BASE_PHY_TX_CLK] = "base_phy_tx_clk",
102*4882a593Smuzhiyun [BASE_APB1_CLK] = "base_apb1_clk",
103*4882a593Smuzhiyun [BASE_APB3_CLK] = "base_apb3_clk",
104*4882a593Smuzhiyun [BASE_LCD_CLK] = "base_lcd_clk",
105*4882a593Smuzhiyun [BASE_ADCHS_CLK] = "base_adchs_clk",
106*4882a593Smuzhiyun [BASE_SDIO_CLK] = "base_sdio_clk",
107*4882a593Smuzhiyun [BASE_SSP0_CLK] = "base_ssp0_clk",
108*4882a593Smuzhiyun [BASE_SSP1_CLK] = "base_ssp1_clk",
109*4882a593Smuzhiyun [BASE_UART0_CLK] = "base_uart0_clk",
110*4882a593Smuzhiyun [BASE_UART1_CLK] = "base_uart1_clk",
111*4882a593Smuzhiyun [BASE_UART2_CLK] = "base_uart2_clk",
112*4882a593Smuzhiyun [BASE_UART3_CLK] = "base_uart3_clk",
113*4882a593Smuzhiyun [BASE_OUT_CLK] = "base_out_clk",
114*4882a593Smuzhiyun [BASE_AUDIO_CLK] = "base_audio_clk",
115*4882a593Smuzhiyun [BASE_CGU_OUT0_CLK] = "base_cgu_out0_clk",
116*4882a593Smuzhiyun [BASE_CGU_OUT1_CLK] = "base_cgu_out1_clk",
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun static u32 lpc18xx_cgu_pll0_src_ids[] = {
120*4882a593Smuzhiyun CLK_SRC_OSC32, CLK_SRC_IRC, CLK_SRC_ENET_RX_CLK,
121*4882a593Smuzhiyun CLK_SRC_ENET_TX_CLK, CLK_SRC_GP_CLKIN, CLK_SRC_OSC,
122*4882a593Smuzhiyun CLK_SRC_PLL1, CLK_SRC_IDIVA, CLK_SRC_IDIVB, CLK_SRC_IDIVC,
123*4882a593Smuzhiyun CLK_SRC_IDIVD, CLK_SRC_IDIVE,
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun static u32 lpc18xx_cgu_pll1_src_ids[] = {
127*4882a593Smuzhiyun CLK_SRC_OSC32, CLK_SRC_IRC, CLK_SRC_ENET_RX_CLK,
128*4882a593Smuzhiyun CLK_SRC_ENET_TX_CLK, CLK_SRC_GP_CLKIN, CLK_SRC_OSC,
129*4882a593Smuzhiyun CLK_SRC_PLL0USB, CLK_SRC_PLL0AUDIO, CLK_SRC_IDIVA,
130*4882a593Smuzhiyun CLK_SRC_IDIVB, CLK_SRC_IDIVC, CLK_SRC_IDIVD, CLK_SRC_IDIVE,
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun static u32 lpc18xx_cgu_idiva_src_ids[] = {
134*4882a593Smuzhiyun CLK_SRC_OSC32, CLK_SRC_IRC, CLK_SRC_ENET_RX_CLK,
135*4882a593Smuzhiyun CLK_SRC_ENET_TX_CLK, CLK_SRC_GP_CLKIN, CLK_SRC_OSC,
136*4882a593Smuzhiyun CLK_SRC_PLL0USB, CLK_SRC_PLL0AUDIO, CLK_SRC_PLL1
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun static u32 lpc18xx_cgu_idivbcde_src_ids[] = {
140*4882a593Smuzhiyun CLK_SRC_OSC32, CLK_SRC_IRC, CLK_SRC_ENET_RX_CLK,
141*4882a593Smuzhiyun CLK_SRC_ENET_TX_CLK, CLK_SRC_GP_CLKIN, CLK_SRC_OSC,
142*4882a593Smuzhiyun CLK_SRC_PLL0AUDIO, CLK_SRC_PLL1, CLK_SRC_IDIVA,
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun static u32 lpc18xx_cgu_base_irc_src_ids[] = {CLK_SRC_IRC};
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun static u32 lpc18xx_cgu_base_usb0_src_ids[] = {CLK_SRC_PLL0USB};
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun static u32 lpc18xx_cgu_base_common_src_ids[] = {
150*4882a593Smuzhiyun CLK_SRC_OSC32, CLK_SRC_IRC, CLK_SRC_ENET_RX_CLK,
151*4882a593Smuzhiyun CLK_SRC_ENET_TX_CLK, CLK_SRC_GP_CLKIN, CLK_SRC_OSC,
152*4882a593Smuzhiyun CLK_SRC_PLL0AUDIO, CLK_SRC_PLL1, CLK_SRC_IDIVA,
153*4882a593Smuzhiyun CLK_SRC_IDIVB, CLK_SRC_IDIVC, CLK_SRC_IDIVD, CLK_SRC_IDIVE,
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun static u32 lpc18xx_cgu_base_all_src_ids[] = {
157*4882a593Smuzhiyun CLK_SRC_OSC32, CLK_SRC_IRC, CLK_SRC_ENET_RX_CLK,
158*4882a593Smuzhiyun CLK_SRC_ENET_TX_CLK, CLK_SRC_GP_CLKIN, CLK_SRC_OSC,
159*4882a593Smuzhiyun CLK_SRC_PLL0USB, CLK_SRC_PLL0AUDIO, CLK_SRC_PLL1,
160*4882a593Smuzhiyun CLK_SRC_IDIVA, CLK_SRC_IDIVB, CLK_SRC_IDIVC,
161*4882a593Smuzhiyun CLK_SRC_IDIVD, CLK_SRC_IDIVE,
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun struct lpc18xx_cgu_src_clk_div {
165*4882a593Smuzhiyun u8 clk_id;
166*4882a593Smuzhiyun u8 n_parents;
167*4882a593Smuzhiyun struct clk_divider div;
168*4882a593Smuzhiyun struct clk_mux mux;
169*4882a593Smuzhiyun struct clk_gate gate;
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun #define LPC1XX_CGU_SRC_CLK_DIV(_id, _width, _table) \
173*4882a593Smuzhiyun { \
174*4882a593Smuzhiyun .clk_id = CLK_SRC_ ##_id, \
175*4882a593Smuzhiyun .n_parents = ARRAY_SIZE(lpc18xx_cgu_ ##_table), \
176*4882a593Smuzhiyun .div = { \
177*4882a593Smuzhiyun .shift = 2, \
178*4882a593Smuzhiyun .width = _width, \
179*4882a593Smuzhiyun }, \
180*4882a593Smuzhiyun .mux = { \
181*4882a593Smuzhiyun .mask = 0x1f, \
182*4882a593Smuzhiyun .shift = 24, \
183*4882a593Smuzhiyun .table = lpc18xx_cgu_ ##_table, \
184*4882a593Smuzhiyun }, \
185*4882a593Smuzhiyun .gate = { \
186*4882a593Smuzhiyun .bit_idx = 0, \
187*4882a593Smuzhiyun .flags = CLK_GATE_SET_TO_DISABLE, \
188*4882a593Smuzhiyun }, \
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun static struct lpc18xx_cgu_src_clk_div lpc18xx_cgu_src_clk_divs[] = {
192*4882a593Smuzhiyun LPC1XX_CGU_SRC_CLK_DIV(IDIVA, 2, idiva_src_ids),
193*4882a593Smuzhiyun LPC1XX_CGU_SRC_CLK_DIV(IDIVB, 4, idivbcde_src_ids),
194*4882a593Smuzhiyun LPC1XX_CGU_SRC_CLK_DIV(IDIVC, 4, idivbcde_src_ids),
195*4882a593Smuzhiyun LPC1XX_CGU_SRC_CLK_DIV(IDIVD, 4, idivbcde_src_ids),
196*4882a593Smuzhiyun LPC1XX_CGU_SRC_CLK_DIV(IDIVE, 8, idivbcde_src_ids),
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun struct lpc18xx_cgu_base_clk {
200*4882a593Smuzhiyun u8 clk_id;
201*4882a593Smuzhiyun u8 n_parents;
202*4882a593Smuzhiyun struct clk_mux mux;
203*4882a593Smuzhiyun struct clk_gate gate;
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun #define LPC1XX_CGU_BASE_CLK(_id, _table, _flags) \
207*4882a593Smuzhiyun { \
208*4882a593Smuzhiyun .clk_id = BASE_ ##_id ##_CLK, \
209*4882a593Smuzhiyun .n_parents = ARRAY_SIZE(lpc18xx_cgu_ ##_table), \
210*4882a593Smuzhiyun .mux = { \
211*4882a593Smuzhiyun .mask = 0x1f, \
212*4882a593Smuzhiyun .shift = 24, \
213*4882a593Smuzhiyun .table = lpc18xx_cgu_ ##_table, \
214*4882a593Smuzhiyun .flags = _flags, \
215*4882a593Smuzhiyun }, \
216*4882a593Smuzhiyun .gate = { \
217*4882a593Smuzhiyun .bit_idx = 0, \
218*4882a593Smuzhiyun .flags = CLK_GATE_SET_TO_DISABLE, \
219*4882a593Smuzhiyun }, \
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun static struct lpc18xx_cgu_base_clk lpc18xx_cgu_base_clks[] = {
223*4882a593Smuzhiyun LPC1XX_CGU_BASE_CLK(SAFE, base_irc_src_ids, CLK_MUX_READ_ONLY),
224*4882a593Smuzhiyun LPC1XX_CGU_BASE_CLK(USB0, base_usb0_src_ids, 0),
225*4882a593Smuzhiyun LPC1XX_CGU_BASE_CLK(PERIPH, base_common_src_ids, 0),
226*4882a593Smuzhiyun LPC1XX_CGU_BASE_CLK(USB1, base_all_src_ids, 0),
227*4882a593Smuzhiyun LPC1XX_CGU_BASE_CLK(CPU, base_common_src_ids, 0),
228*4882a593Smuzhiyun LPC1XX_CGU_BASE_CLK(SPIFI, base_common_src_ids, 0),
229*4882a593Smuzhiyun LPC1XX_CGU_BASE_CLK(SPI, base_common_src_ids, 0),
230*4882a593Smuzhiyun LPC1XX_CGU_BASE_CLK(PHY_RX, base_common_src_ids, 0),
231*4882a593Smuzhiyun LPC1XX_CGU_BASE_CLK(PHY_TX, base_common_src_ids, 0),
232*4882a593Smuzhiyun LPC1XX_CGU_BASE_CLK(APB1, base_common_src_ids, 0),
233*4882a593Smuzhiyun LPC1XX_CGU_BASE_CLK(APB3, base_common_src_ids, 0),
234*4882a593Smuzhiyun LPC1XX_CGU_BASE_CLK(LCD, base_common_src_ids, 0),
235*4882a593Smuzhiyun LPC1XX_CGU_BASE_CLK(ADCHS, base_common_src_ids, 0),
236*4882a593Smuzhiyun LPC1XX_CGU_BASE_CLK(SDIO, base_common_src_ids, 0),
237*4882a593Smuzhiyun LPC1XX_CGU_BASE_CLK(SSP0, base_common_src_ids, 0),
238*4882a593Smuzhiyun LPC1XX_CGU_BASE_CLK(SSP1, base_common_src_ids, 0),
239*4882a593Smuzhiyun LPC1XX_CGU_BASE_CLK(UART0, base_common_src_ids, 0),
240*4882a593Smuzhiyun LPC1XX_CGU_BASE_CLK(UART1, base_common_src_ids, 0),
241*4882a593Smuzhiyun LPC1XX_CGU_BASE_CLK(UART2, base_common_src_ids, 0),
242*4882a593Smuzhiyun LPC1XX_CGU_BASE_CLK(UART3, base_common_src_ids, 0),
243*4882a593Smuzhiyun LPC1XX_CGU_BASE_CLK(OUT, base_all_src_ids, 0),
244*4882a593Smuzhiyun { /* 21 reserved */ },
245*4882a593Smuzhiyun { /* 22 reserved */ },
246*4882a593Smuzhiyun { /* 23 reserved */ },
247*4882a593Smuzhiyun { /* 24 reserved */ },
248*4882a593Smuzhiyun LPC1XX_CGU_BASE_CLK(AUDIO, base_common_src_ids, 0),
249*4882a593Smuzhiyun LPC1XX_CGU_BASE_CLK(CGU_OUT0, base_all_src_ids, 0),
250*4882a593Smuzhiyun LPC1XX_CGU_BASE_CLK(CGU_OUT1, base_all_src_ids, 0),
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun struct lpc18xx_pll {
254*4882a593Smuzhiyun struct clk_hw hw;
255*4882a593Smuzhiyun void __iomem *reg;
256*4882a593Smuzhiyun spinlock_t *lock;
257*4882a593Smuzhiyun u8 flags;
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun #define to_lpc_pll(hw) container_of(hw, struct lpc18xx_pll, hw)
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun struct lpc18xx_cgu_pll_clk {
263*4882a593Smuzhiyun u8 clk_id;
264*4882a593Smuzhiyun u8 n_parents;
265*4882a593Smuzhiyun u8 reg_offset;
266*4882a593Smuzhiyun struct clk_mux mux;
267*4882a593Smuzhiyun struct clk_gate gate;
268*4882a593Smuzhiyun struct lpc18xx_pll pll;
269*4882a593Smuzhiyun const struct clk_ops *pll_ops;
270*4882a593Smuzhiyun };
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun #define LPC1XX_CGU_CLK_PLL(_id, _table, _pll_ops) \
273*4882a593Smuzhiyun { \
274*4882a593Smuzhiyun .clk_id = CLK_SRC_ ##_id, \
275*4882a593Smuzhiyun .n_parents = ARRAY_SIZE(lpc18xx_cgu_ ##_table), \
276*4882a593Smuzhiyun .reg_offset = LPC18XX_CGU_ ##_id ##_STAT, \
277*4882a593Smuzhiyun .mux = { \
278*4882a593Smuzhiyun .mask = 0x1f, \
279*4882a593Smuzhiyun .shift = 24, \
280*4882a593Smuzhiyun .table = lpc18xx_cgu_ ##_table, \
281*4882a593Smuzhiyun }, \
282*4882a593Smuzhiyun .gate = { \
283*4882a593Smuzhiyun .bit_idx = 0, \
284*4882a593Smuzhiyun .flags = CLK_GATE_SET_TO_DISABLE, \
285*4882a593Smuzhiyun }, \
286*4882a593Smuzhiyun .pll_ops = &lpc18xx_ ##_pll_ops, \
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /*
290*4882a593Smuzhiyun * PLL0 uses a special register value encoding. The compute functions below
291*4882a593Smuzhiyun * are taken or derived from the LPC1850 user manual (section 12.6.3.3).
292*4882a593Smuzhiyun */
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /* Compute PLL0 multiplier from decoded version */
lpc18xx_pll0_mdec2msel(u32 x)295*4882a593Smuzhiyun static u32 lpc18xx_pll0_mdec2msel(u32 x)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun int i;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun switch (x) {
300*4882a593Smuzhiyun case 0x18003: return 1;
301*4882a593Smuzhiyun case 0x10003: return 2;
302*4882a593Smuzhiyun default:
303*4882a593Smuzhiyun for (i = LPC18XX_PLL0_MSEL_MAX + 1; x != 0x4000 && i > 0; i--)
304*4882a593Smuzhiyun x = ((x ^ x >> 14) & 1) | (x << 1 & 0x7fff);
305*4882a593Smuzhiyun return i;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun /* Compute PLL0 decoded multiplier from binary version */
lpc18xx_pll0_msel2mdec(u32 msel)309*4882a593Smuzhiyun static u32 lpc18xx_pll0_msel2mdec(u32 msel)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun u32 i, x = 0x4000;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun switch (msel) {
314*4882a593Smuzhiyun case 0: return 0;
315*4882a593Smuzhiyun case 1: return 0x18003;
316*4882a593Smuzhiyun case 2: return 0x10003;
317*4882a593Smuzhiyun default:
318*4882a593Smuzhiyun for (i = msel; i <= LPC18XX_PLL0_MSEL_MAX; i++)
319*4882a593Smuzhiyun x = ((x ^ x >> 1) & 1) << 14 | (x >> 1 & 0xffff);
320*4882a593Smuzhiyun return x;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* Compute PLL0 bandwidth SELI reg from multiplier */
lpc18xx_pll0_msel2seli(u32 msel)325*4882a593Smuzhiyun static u32 lpc18xx_pll0_msel2seli(u32 msel)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun u32 tmp;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun if (msel > 16384) return 1;
330*4882a593Smuzhiyun if (msel > 8192) return 2;
331*4882a593Smuzhiyun if (msel > 2048) return 4;
332*4882a593Smuzhiyun if (msel >= 501) return 8;
333*4882a593Smuzhiyun if (msel >= 60) {
334*4882a593Smuzhiyun tmp = 1024 / (msel + 9);
335*4882a593Smuzhiyun return ((1024 == (tmp * (msel + 9))) == 0) ? tmp * 4 : (tmp + 1) * 4;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun return (msel & 0x3c) + 4;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /* Compute PLL0 bandwidth SELP reg from multiplier */
lpc18xx_pll0_msel2selp(u32 msel)342*4882a593Smuzhiyun static u32 lpc18xx_pll0_msel2selp(u32 msel)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun if (msel < 60)
345*4882a593Smuzhiyun return (msel >> 1) + 1;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun return 31;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
lpc18xx_pll0_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)350*4882a593Smuzhiyun static unsigned long lpc18xx_pll0_recalc_rate(struct clk_hw *hw,
351*4882a593Smuzhiyun unsigned long parent_rate)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun struct lpc18xx_pll *pll = to_lpc_pll(hw);
354*4882a593Smuzhiyun u32 ctrl, mdiv, msel, npdiv;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun ctrl = readl(pll->reg + LPC18XX_CGU_PLL0USB_CTRL);
357*4882a593Smuzhiyun mdiv = readl(pll->reg + LPC18XX_CGU_PLL0USB_MDIV);
358*4882a593Smuzhiyun npdiv = readl(pll->reg + LPC18XX_CGU_PLL0USB_NP_DIV);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun if (ctrl & LPC18XX_PLL0_CTRL_BYPASS)
361*4882a593Smuzhiyun return parent_rate;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun if (npdiv != LPC18XX_PLL0_NP_DIVS_1) {
364*4882a593Smuzhiyun pr_warn("%s: pre/post dividers not supported\n", __func__);
365*4882a593Smuzhiyun return 0;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun msel = lpc18xx_pll0_mdec2msel(mdiv & LPC18XX_PLL0_MDIV_MDEC_MASK);
369*4882a593Smuzhiyun if (msel)
370*4882a593Smuzhiyun return 2 * msel * parent_rate;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun pr_warn("%s: unable to calculate rate\n", __func__);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun return 0;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
lpc18xx_pll0_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)377*4882a593Smuzhiyun static long lpc18xx_pll0_round_rate(struct clk_hw *hw, unsigned long rate,
378*4882a593Smuzhiyun unsigned long *prate)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun unsigned long m;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun if (*prate < rate) {
383*4882a593Smuzhiyun pr_warn("%s: pll dividers not supported\n", __func__);
384*4882a593Smuzhiyun return -EINVAL;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun m = DIV_ROUND_UP_ULL(*prate, rate * 2);
388*4882a593Smuzhiyun if (m <= 0 && m > LPC18XX_PLL0_MSEL_MAX) {
389*4882a593Smuzhiyun pr_warn("%s: unable to support rate %lu\n", __func__, rate);
390*4882a593Smuzhiyun return -EINVAL;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun return 2 * *prate * m;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
lpc18xx_pll0_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)396*4882a593Smuzhiyun static int lpc18xx_pll0_set_rate(struct clk_hw *hw, unsigned long rate,
397*4882a593Smuzhiyun unsigned long parent_rate)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun struct lpc18xx_pll *pll = to_lpc_pll(hw);
400*4882a593Smuzhiyun u32 ctrl, stat, m;
401*4882a593Smuzhiyun int retry = 3;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun if (parent_rate < rate) {
404*4882a593Smuzhiyun pr_warn("%s: pll dividers not supported\n", __func__);
405*4882a593Smuzhiyun return -EINVAL;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun m = DIV_ROUND_UP_ULL(parent_rate, rate * 2);
409*4882a593Smuzhiyun if (m <= 0 && m > LPC18XX_PLL0_MSEL_MAX) {
410*4882a593Smuzhiyun pr_warn("%s: unable to support rate %lu\n", __func__, rate);
411*4882a593Smuzhiyun return -EINVAL;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun m = lpc18xx_pll0_msel2mdec(m);
415*4882a593Smuzhiyun m |= lpc18xx_pll0_msel2selp(m) << LPC18XX_PLL0_MDIV_SELP_SHIFT;
416*4882a593Smuzhiyun m |= lpc18xx_pll0_msel2seli(m) << LPC18XX_PLL0_MDIV_SELI_SHIFT;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* Power down PLL, disable clk output and dividers */
419*4882a593Smuzhiyun ctrl = readl(pll->reg + LPC18XX_CGU_PLL0USB_CTRL);
420*4882a593Smuzhiyun ctrl |= LPC18XX_PLL0_CTRL_PD;
421*4882a593Smuzhiyun ctrl &= ~(LPC18XX_PLL0_CTRL_BYPASS | LPC18XX_PLL0_CTRL_DIRECTI |
422*4882a593Smuzhiyun LPC18XX_PLL0_CTRL_DIRECTO | LPC18XX_PLL0_CTRL_CLKEN);
423*4882a593Smuzhiyun writel(ctrl, pll->reg + LPC18XX_CGU_PLL0USB_CTRL);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun /* Configure new PLL settings */
426*4882a593Smuzhiyun writel(m, pll->reg + LPC18XX_CGU_PLL0USB_MDIV);
427*4882a593Smuzhiyun writel(LPC18XX_PLL0_NP_DIVS_1, pll->reg + LPC18XX_CGU_PLL0USB_NP_DIV);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun /* Power up PLL and wait for lock */
430*4882a593Smuzhiyun ctrl &= ~LPC18XX_PLL0_CTRL_PD;
431*4882a593Smuzhiyun writel(ctrl, pll->reg + LPC18XX_CGU_PLL0USB_CTRL);
432*4882a593Smuzhiyun do {
433*4882a593Smuzhiyun udelay(10);
434*4882a593Smuzhiyun stat = readl(pll->reg + LPC18XX_CGU_PLL0USB_STAT);
435*4882a593Smuzhiyun if (stat & LPC18XX_PLL0_STAT_LOCK) {
436*4882a593Smuzhiyun ctrl |= LPC18XX_PLL0_CTRL_CLKEN;
437*4882a593Smuzhiyun writel(ctrl, pll->reg + LPC18XX_CGU_PLL0USB_CTRL);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun return 0;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun } while (retry--);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun pr_warn("%s: unable to lock pll\n", __func__);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun return -EINVAL;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun static const struct clk_ops lpc18xx_pll0_ops = {
449*4882a593Smuzhiyun .recalc_rate = lpc18xx_pll0_recalc_rate,
450*4882a593Smuzhiyun .round_rate = lpc18xx_pll0_round_rate,
451*4882a593Smuzhiyun .set_rate = lpc18xx_pll0_set_rate,
452*4882a593Smuzhiyun };
453*4882a593Smuzhiyun
lpc18xx_pll1_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)454*4882a593Smuzhiyun static unsigned long lpc18xx_pll1_recalc_rate(struct clk_hw *hw,
455*4882a593Smuzhiyun unsigned long parent_rate)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun struct lpc18xx_pll *pll = to_lpc_pll(hw);
458*4882a593Smuzhiyun u16 msel, nsel, psel;
459*4882a593Smuzhiyun bool direct, fbsel;
460*4882a593Smuzhiyun u32 stat, ctrl;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun stat = readl(pll->reg + LPC18XX_CGU_PLL1_STAT);
463*4882a593Smuzhiyun ctrl = readl(pll->reg + LPC18XX_CGU_PLL1_CTRL);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun direct = (ctrl & LPC18XX_PLL1_CTRL_DIRECT) ? true : false;
466*4882a593Smuzhiyun fbsel = (ctrl & LPC18XX_PLL1_CTRL_FBSEL) ? true : false;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun msel = ((ctrl >> 16) & 0xff) + 1;
469*4882a593Smuzhiyun nsel = ((ctrl >> 12) & 0x3) + 1;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun if (direct || fbsel)
472*4882a593Smuzhiyun return msel * (parent_rate / nsel);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun psel = (ctrl >> 8) & 0x3;
475*4882a593Smuzhiyun psel = 1 << psel;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun return (msel / (2 * psel)) * (parent_rate / nsel);
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun static const struct clk_ops lpc18xx_pll1_ops = {
481*4882a593Smuzhiyun .recalc_rate = lpc18xx_pll1_recalc_rate,
482*4882a593Smuzhiyun };
483*4882a593Smuzhiyun
lpc18xx_cgu_gate_enable(struct clk_hw * hw)484*4882a593Smuzhiyun static int lpc18xx_cgu_gate_enable(struct clk_hw *hw)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun return clk_gate_ops.enable(hw);
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
lpc18xx_cgu_gate_disable(struct clk_hw * hw)489*4882a593Smuzhiyun static void lpc18xx_cgu_gate_disable(struct clk_hw *hw)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun clk_gate_ops.disable(hw);
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
lpc18xx_cgu_gate_is_enabled(struct clk_hw * hw)494*4882a593Smuzhiyun static int lpc18xx_cgu_gate_is_enabled(struct clk_hw *hw)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun const struct clk_hw *parent;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /*
499*4882a593Smuzhiyun * The consumer of base clocks needs know if the
500*4882a593Smuzhiyun * base clock is really enabled before it can be
501*4882a593Smuzhiyun * accessed. It is therefore necessary to verify
502*4882a593Smuzhiyun * this all the way up.
503*4882a593Smuzhiyun */
504*4882a593Smuzhiyun parent = clk_hw_get_parent(hw);
505*4882a593Smuzhiyun if (!parent)
506*4882a593Smuzhiyun return 0;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun if (!clk_hw_is_enabled(parent))
509*4882a593Smuzhiyun return 0;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun return clk_gate_ops.is_enabled(hw);
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun static const struct clk_ops lpc18xx_gate_ops = {
515*4882a593Smuzhiyun .enable = lpc18xx_cgu_gate_enable,
516*4882a593Smuzhiyun .disable = lpc18xx_cgu_gate_disable,
517*4882a593Smuzhiyun .is_enabled = lpc18xx_cgu_gate_is_enabled,
518*4882a593Smuzhiyun };
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun static struct lpc18xx_cgu_pll_clk lpc18xx_cgu_src_clk_plls[] = {
521*4882a593Smuzhiyun LPC1XX_CGU_CLK_PLL(PLL0USB, pll0_src_ids, pll0_ops),
522*4882a593Smuzhiyun LPC1XX_CGU_CLK_PLL(PLL0AUDIO, pll0_src_ids, pll0_ops),
523*4882a593Smuzhiyun LPC1XX_CGU_CLK_PLL(PLL1, pll1_src_ids, pll1_ops),
524*4882a593Smuzhiyun };
525*4882a593Smuzhiyun
lpc18xx_fill_parent_names(const char ** parent,u32 * id,int size)526*4882a593Smuzhiyun static void lpc18xx_fill_parent_names(const char **parent, u32 *id, int size)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun int i;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun for (i = 0; i < size; i++)
531*4882a593Smuzhiyun parent[i] = clk_src_names[id[i]];
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
lpc18xx_cgu_register_div(struct lpc18xx_cgu_src_clk_div * clk,void __iomem * base,int n)534*4882a593Smuzhiyun static struct clk *lpc18xx_cgu_register_div(struct lpc18xx_cgu_src_clk_div *clk,
535*4882a593Smuzhiyun void __iomem *base, int n)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun void __iomem *reg = base + LPC18XX_CGU_IDIV_CTRL(n);
538*4882a593Smuzhiyun const char *name = clk_src_names[clk->clk_id];
539*4882a593Smuzhiyun const char *parents[CLK_SRC_MAX];
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun clk->div.reg = reg;
542*4882a593Smuzhiyun clk->mux.reg = reg;
543*4882a593Smuzhiyun clk->gate.reg = reg;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun lpc18xx_fill_parent_names(parents, clk->mux.table, clk->n_parents);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun return clk_register_composite(NULL, name, parents, clk->n_parents,
548*4882a593Smuzhiyun &clk->mux.hw, &clk_mux_ops,
549*4882a593Smuzhiyun &clk->div.hw, &clk_divider_ops,
550*4882a593Smuzhiyun &clk->gate.hw, &lpc18xx_gate_ops, 0);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun
lpc18xx_register_base_clk(struct lpc18xx_cgu_base_clk * clk,void __iomem * reg_base,int n)554*4882a593Smuzhiyun static struct clk *lpc18xx_register_base_clk(struct lpc18xx_cgu_base_clk *clk,
555*4882a593Smuzhiyun void __iomem *reg_base, int n)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun void __iomem *reg = reg_base + LPC18XX_CGU_BASE_CLK(n);
558*4882a593Smuzhiyun const char *name = clk_base_names[clk->clk_id];
559*4882a593Smuzhiyun const char *parents[CLK_SRC_MAX];
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun if (clk->n_parents == 0)
562*4882a593Smuzhiyun return ERR_PTR(-ENOENT);
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun clk->mux.reg = reg;
565*4882a593Smuzhiyun clk->gate.reg = reg;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun lpc18xx_fill_parent_names(parents, clk->mux.table, clk->n_parents);
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun /* SAFE_CLK can not be turned off */
570*4882a593Smuzhiyun if (n == BASE_SAFE_CLK)
571*4882a593Smuzhiyun return clk_register_composite(NULL, name, parents, clk->n_parents,
572*4882a593Smuzhiyun &clk->mux.hw, &clk_mux_ops,
573*4882a593Smuzhiyun NULL, NULL, NULL, NULL, 0);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun return clk_register_composite(NULL, name, parents, clk->n_parents,
576*4882a593Smuzhiyun &clk->mux.hw, &clk_mux_ops,
577*4882a593Smuzhiyun NULL, NULL,
578*4882a593Smuzhiyun &clk->gate.hw, &lpc18xx_gate_ops, 0);
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun
lpc18xx_cgu_register_pll(struct lpc18xx_cgu_pll_clk * clk,void __iomem * base)582*4882a593Smuzhiyun static struct clk *lpc18xx_cgu_register_pll(struct lpc18xx_cgu_pll_clk *clk,
583*4882a593Smuzhiyun void __iomem *base)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun const char *name = clk_src_names[clk->clk_id];
586*4882a593Smuzhiyun const char *parents[CLK_SRC_MAX];
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun clk->pll.reg = base;
589*4882a593Smuzhiyun clk->mux.reg = base + clk->reg_offset + LPC18XX_CGU_PLL_CTRL_OFFSET;
590*4882a593Smuzhiyun clk->gate.reg = base + clk->reg_offset + LPC18XX_CGU_PLL_CTRL_OFFSET;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun lpc18xx_fill_parent_names(parents, clk->mux.table, clk->n_parents);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun return clk_register_composite(NULL, name, parents, clk->n_parents,
595*4882a593Smuzhiyun &clk->mux.hw, &clk_mux_ops,
596*4882a593Smuzhiyun &clk->pll.hw, clk->pll_ops,
597*4882a593Smuzhiyun &clk->gate.hw, &lpc18xx_gate_ops, 0);
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
lpc18xx_cgu_register_source_clks(struct device_node * np,void __iomem * base)600*4882a593Smuzhiyun static void __init lpc18xx_cgu_register_source_clks(struct device_node *np,
601*4882a593Smuzhiyun void __iomem *base)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun const char *parents[CLK_SRC_MAX];
604*4882a593Smuzhiyun struct clk *clk;
605*4882a593Smuzhiyun int i;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /* Register the internal 12 MHz RC oscillator (IRC) */
608*4882a593Smuzhiyun clk = clk_register_fixed_rate(NULL, clk_src_names[CLK_SRC_IRC],
609*4882a593Smuzhiyun NULL, 0, 12000000);
610*4882a593Smuzhiyun if (IS_ERR(clk))
611*4882a593Smuzhiyun pr_warn("%s: failed to register irc clk\n", __func__);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /* Register crystal oscillator controlller */
614*4882a593Smuzhiyun parents[0] = of_clk_get_parent_name(np, 0);
615*4882a593Smuzhiyun clk = clk_register_gate(NULL, clk_src_names[CLK_SRC_OSC], parents[0],
616*4882a593Smuzhiyun 0, base + LPC18XX_CGU_XTAL_OSC_CTRL,
617*4882a593Smuzhiyun 0, CLK_GATE_SET_TO_DISABLE, NULL);
618*4882a593Smuzhiyun if (IS_ERR(clk))
619*4882a593Smuzhiyun pr_warn("%s: failed to register osc clk\n", __func__);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun /* Register all PLLs */
622*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(lpc18xx_cgu_src_clk_plls); i++) {
623*4882a593Smuzhiyun clk = lpc18xx_cgu_register_pll(&lpc18xx_cgu_src_clk_plls[i],
624*4882a593Smuzhiyun base);
625*4882a593Smuzhiyun if (IS_ERR(clk))
626*4882a593Smuzhiyun pr_warn("%s: failed to register pll (%d)\n", __func__, i);
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun /* Register all clock dividers A-E */
630*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(lpc18xx_cgu_src_clk_divs); i++) {
631*4882a593Smuzhiyun clk = lpc18xx_cgu_register_div(&lpc18xx_cgu_src_clk_divs[i],
632*4882a593Smuzhiyun base, i);
633*4882a593Smuzhiyun if (IS_ERR(clk))
634*4882a593Smuzhiyun pr_warn("%s: failed to register div %d\n", __func__, i);
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun static struct clk *clk_base[BASE_CLK_MAX];
639*4882a593Smuzhiyun static struct clk_onecell_data clk_base_data = {
640*4882a593Smuzhiyun .clks = clk_base,
641*4882a593Smuzhiyun .clk_num = BASE_CLK_MAX,
642*4882a593Smuzhiyun };
643*4882a593Smuzhiyun
lpc18xx_cgu_register_base_clks(void __iomem * reg_base)644*4882a593Smuzhiyun static void __init lpc18xx_cgu_register_base_clks(void __iomem *reg_base)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun int i;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun for (i = BASE_SAFE_CLK; i < BASE_CLK_MAX; i++) {
649*4882a593Smuzhiyun clk_base[i] = lpc18xx_register_base_clk(&lpc18xx_cgu_base_clks[i],
650*4882a593Smuzhiyun reg_base, i);
651*4882a593Smuzhiyun if (IS_ERR(clk_base[i]) && PTR_ERR(clk_base[i]) != -ENOENT)
652*4882a593Smuzhiyun pr_warn("%s: register base clk %d failed\n", __func__, i);
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun
lpc18xx_cgu_init(struct device_node * np)656*4882a593Smuzhiyun static void __init lpc18xx_cgu_init(struct device_node *np)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun void __iomem *reg_base;
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun reg_base = of_iomap(np, 0);
661*4882a593Smuzhiyun if (!reg_base) {
662*4882a593Smuzhiyun pr_warn("%s: failed to map address range\n", __func__);
663*4882a593Smuzhiyun return;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun lpc18xx_cgu_register_source_clks(np, reg_base);
667*4882a593Smuzhiyun lpc18xx_cgu_register_base_clks(reg_base);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun of_clk_add_provider(np, of_clk_src_onecell_get, &clk_base_data);
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun CLK_OF_DECLARE(lpc18xx_cgu, "nxp,lpc1850-cgu", lpc18xx_cgu_init);
672