xref: /OK3568_Linux_fs/kernel/drivers/clk/rockchip/clk-rk3568.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2020 Rockchip Electronics Co. Ltd.
4*4882a593Smuzhiyun  * Author: Elaine Zhang <zhangqing@rock-chips.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/of_device.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/syscore_ops.h>
13*4882a593Smuzhiyun #include <dt-bindings/clock/rk3568-cru.h>
14*4882a593Smuzhiyun #include "clk.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define RK3568_GRF_SOC_CON1	0x504
17*4882a593Smuzhiyun #define RK3568_GRF_SOC_CON2	0x508
18*4882a593Smuzhiyun #define RK3568_GRF_SOC_STATUS0	0x580
19*4882a593Smuzhiyun #define RK3568_PMU_GRF_SOC_CON0	0x100
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define RK3568_FRAC_MAX_PRATE		1000000000
22*4882a593Smuzhiyun #define RK3568_SPDIF_FRAC_MAX_PRATE	600000000
23*4882a593Smuzhiyun #define RK3568_UART_FRAC_MAX_PRATE	600000000
24*4882a593Smuzhiyun #define RK3568_DCLK_PARENT_MAX_PRATE	600000000
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun enum rk3568_pmu_plls {
27*4882a593Smuzhiyun 	ppll, hpll,
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun enum rk3568_plls {
31*4882a593Smuzhiyun 	apll, dpll, gpll, cpll, npll, vpll,
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun static struct rockchip_pll_rate_table rk3568_pll_rates[] = {
35*4882a593Smuzhiyun 	/* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
36*4882a593Smuzhiyun 	RK3036_PLL_RATE(2208000000, 1, 92, 1, 1, 1, 0),
37*4882a593Smuzhiyun 	RK3036_PLL_RATE(2184000000, 1, 91, 1, 1, 1, 0),
38*4882a593Smuzhiyun 	RK3036_PLL_RATE(2160000000, 1, 90, 1, 1, 1, 0),
39*4882a593Smuzhiyun 	RK3036_PLL_RATE(2088000000, 1, 87, 1, 1, 1, 0),
40*4882a593Smuzhiyun 	RK3036_PLL_RATE(2064000000, 1, 86, 1, 1, 1, 0),
41*4882a593Smuzhiyun 	RK3036_PLL_RATE(2040000000, 1, 85, 1, 1, 1, 0),
42*4882a593Smuzhiyun 	RK3036_PLL_RATE(2016000000, 1, 84, 1, 1, 1, 0),
43*4882a593Smuzhiyun 	RK3036_PLL_RATE(1992000000, 1, 83, 1, 1, 1, 0),
44*4882a593Smuzhiyun 	RK3036_PLL_RATE(1920000000, 1, 80, 1, 1, 1, 0),
45*4882a593Smuzhiyun 	RK3036_PLL_RATE(1896000000, 1, 79, 1, 1, 1, 0),
46*4882a593Smuzhiyun 	RK3036_PLL_RATE(1800000000, 1, 75, 1, 1, 1, 0),
47*4882a593Smuzhiyun 	RK3036_PLL_RATE(1704000000, 1, 71, 1, 1, 1, 0),
48*4882a593Smuzhiyun 	RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
49*4882a593Smuzhiyun 	RK3036_PLL_RATE(1600000000, 3, 200, 1, 1, 1, 0),
50*4882a593Smuzhiyun 	RK3036_PLL_RATE(1584000000, 1, 132, 2, 1, 1, 0),
51*4882a593Smuzhiyun 	RK3036_PLL_RATE(1560000000, 1, 130, 2, 1, 1, 0),
52*4882a593Smuzhiyun 	RK3036_PLL_RATE(1536000000, 1, 128, 2, 1, 1, 0),
53*4882a593Smuzhiyun 	RK3036_PLL_RATE(1512000000, 1, 126, 2, 1, 1, 0),
54*4882a593Smuzhiyun 	RK3036_PLL_RATE(1488000000, 1, 124, 2, 1, 1, 0),
55*4882a593Smuzhiyun 	RK3036_PLL_RATE(1464000000, 1, 122, 2, 1, 1, 0),
56*4882a593Smuzhiyun 	RK3036_PLL_RATE(1440000000, 1, 120, 2, 1, 1, 0),
57*4882a593Smuzhiyun 	RK3036_PLL_RATE(1416000000, 1, 118, 2, 1, 1, 0),
58*4882a593Smuzhiyun 	RK3036_PLL_RATE(1400000000, 3, 350, 2, 1, 1, 0),
59*4882a593Smuzhiyun 	RK3036_PLL_RATE(1392000000, 1, 116, 2, 1, 1, 0),
60*4882a593Smuzhiyun 	RK3036_PLL_RATE(1368000000, 1, 114, 2, 1, 1, 0),
61*4882a593Smuzhiyun 	RK3036_PLL_RATE(1344000000, 1, 112, 2, 1, 1, 0),
62*4882a593Smuzhiyun 	RK3036_PLL_RATE(1320000000, 1, 110, 2, 1, 1, 0),
63*4882a593Smuzhiyun 	RK3036_PLL_RATE(1296000000, 1, 108, 2, 1, 1, 0),
64*4882a593Smuzhiyun 	RK3036_PLL_RATE(1272000000, 1, 106, 2, 1, 1, 0),
65*4882a593Smuzhiyun 	RK3036_PLL_RATE(1248000000, 1, 104, 2, 1, 1, 0),
66*4882a593Smuzhiyun 	RK3036_PLL_RATE(1200000000, 1, 100, 2, 1, 1, 0),
67*4882a593Smuzhiyun 	RK3036_PLL_RATE(1188000000, 1, 99, 2, 1, 1, 0),
68*4882a593Smuzhiyun 	RK3036_PLL_RATE(1104000000, 1, 92, 2, 1, 1, 0),
69*4882a593Smuzhiyun 	RK3036_PLL_RATE(1100000000, 3, 275, 2, 1, 1, 0),
70*4882a593Smuzhiyun 	RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
71*4882a593Smuzhiyun 	RK3036_PLL_RATE(1000000000, 3, 250, 2, 1, 1, 0),
72*4882a593Smuzhiyun 	RK3036_PLL_RATE(912000000, 1, 76, 2, 1, 1, 0),
73*4882a593Smuzhiyun 	RK3036_PLL_RATE(816000000, 1, 68, 2, 1, 1, 0),
74*4882a593Smuzhiyun 	RK3036_PLL_RATE(800000000, 3, 200, 2, 1, 1, 0),
75*4882a593Smuzhiyun 	RK3036_PLL_RATE(700000000, 3, 350, 4, 1, 1, 0),
76*4882a593Smuzhiyun 	RK3036_PLL_RATE(696000000, 1, 116, 4, 1, 1, 0),
77*4882a593Smuzhiyun 	RK3036_PLL_RATE(600000000, 1, 100, 4, 1, 1, 0),
78*4882a593Smuzhiyun 	RK3036_PLL_RATE(594000000, 1, 99, 4, 1, 1, 0),
79*4882a593Smuzhiyun 	RK3036_PLL_RATE(500000000, 1, 125, 6, 1, 1, 0),
80*4882a593Smuzhiyun 	RK3036_PLL_RATE(408000000, 1, 68, 2, 2, 1, 0),
81*4882a593Smuzhiyun 	RK3036_PLL_RATE(312000000, 1, 78, 6, 1, 1, 0),
82*4882a593Smuzhiyun 	RK3036_PLL_RATE(216000000, 1, 72, 4, 2, 1, 0),
83*4882a593Smuzhiyun 	RK3036_PLL_RATE(200000000, 1, 100, 3, 4, 1, 0),
84*4882a593Smuzhiyun 	RK3036_PLL_RATE(148500000, 1, 99, 4, 4, 1, 0),
85*4882a593Smuzhiyun 	RK3036_PLL_RATE(100000000, 1, 150, 6, 6, 1, 0),
86*4882a593Smuzhiyun 	RK3036_PLL_RATE(96000000, 1, 96, 6, 4, 1, 0),
87*4882a593Smuzhiyun 	RK3036_PLL_RATE(74250000, 2, 99, 4, 4, 1, 0),
88*4882a593Smuzhiyun 	{ /* sentinel */ },
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define RK3568_DIV_ATCLK_CORE_MASK	0x1f
92*4882a593Smuzhiyun #define RK3568_DIV_ATCLK_CORE_SHIFT	0
93*4882a593Smuzhiyun #define RK3568_DIV_GICCLK_CORE_MASK	0x1f
94*4882a593Smuzhiyun #define RK3568_DIV_GICCLK_CORE_SHIFT	8
95*4882a593Smuzhiyun #define RK3568_DIV_PCLK_CORE_MASK	0x1f
96*4882a593Smuzhiyun #define RK3568_DIV_PCLK_CORE_SHIFT	0
97*4882a593Smuzhiyun #define RK3568_DIV_PERIPHCLK_CORE_MASK	0x1f
98*4882a593Smuzhiyun #define RK3568_DIV_PERIPHCLK_CORE_SHIFT	8
99*4882a593Smuzhiyun #define RK3568_DIV_ACLK_CORE_MASK	0x1f
100*4882a593Smuzhiyun #define RK3568_DIV_ACLK_CORE_SHIFT	8
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define RK3568_DIV_SCLK_CORE_MASK	0xf
103*4882a593Smuzhiyun #define RK3568_DIV_SCLK_CORE_SHIFT	0
104*4882a593Smuzhiyun #define RK3568_MUX_SCLK_CORE_MASK	0x3
105*4882a593Smuzhiyun #define RK3568_MUX_SCLK_CORE_SHIFT	8
106*4882a593Smuzhiyun #define RK3568_MUX_SCLK_CORE_NPLL_MASK	0x1
107*4882a593Smuzhiyun #define RK3568_MUX_SCLK_CORE_NPLL_SHIFT	15
108*4882a593Smuzhiyun #define RK3568_MUX_CLK_CORE_APLL_MASK	0x1
109*4882a593Smuzhiyun #define RK3568_MUX_CLK_CORE_APLL_SHIFT	7
110*4882a593Smuzhiyun #define RK3568_MUX_CLK_PVTPLL_MASK	0x1
111*4882a593Smuzhiyun #define RK3568_MUX_CLK_PVTPLL_SHIFT	15
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define RK3568_CLKSEL1(_sclk_core)					\
114*4882a593Smuzhiyun {								\
115*4882a593Smuzhiyun 	.reg = RK3568_CLKSEL_CON(2),				\
116*4882a593Smuzhiyun 	.val = HIWORD_UPDATE(_sclk_core, RK3568_MUX_SCLK_CORE_NPLL_MASK, \
117*4882a593Smuzhiyun 			RK3568_MUX_SCLK_CORE_NPLL_SHIFT) |		\
118*4882a593Smuzhiyun 	       HIWORD_UPDATE(_sclk_core, RK3568_MUX_SCLK_CORE_MASK, \
119*4882a593Smuzhiyun 			RK3568_MUX_SCLK_CORE_SHIFT) |		\
120*4882a593Smuzhiyun 		HIWORD_UPDATE(1, RK3568_DIV_SCLK_CORE_MASK, \
121*4882a593Smuzhiyun 			RK3568_DIV_SCLK_CORE_SHIFT),		\
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define RK3568_CLKSEL2(_aclk_core)					\
125*4882a593Smuzhiyun {								\
126*4882a593Smuzhiyun 	.reg = RK3568_CLKSEL_CON(5),				\
127*4882a593Smuzhiyun 	.val = HIWORD_UPDATE(_aclk_core, RK3568_DIV_ACLK_CORE_MASK, \
128*4882a593Smuzhiyun 			RK3568_DIV_ACLK_CORE_SHIFT),		\
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define RK3568_CLKSEL3(_atclk_core, _gic_core)	\
132*4882a593Smuzhiyun {								\
133*4882a593Smuzhiyun 	.reg = RK3568_CLKSEL_CON(3),				\
134*4882a593Smuzhiyun 	.val = HIWORD_UPDATE(_atclk_core, RK3568_DIV_ATCLK_CORE_MASK, \
135*4882a593Smuzhiyun 			RK3568_DIV_ATCLK_CORE_SHIFT) |		\
136*4882a593Smuzhiyun 	       HIWORD_UPDATE(_gic_core, RK3568_DIV_GICCLK_CORE_MASK, \
137*4882a593Smuzhiyun 			RK3568_DIV_GICCLK_CORE_SHIFT),		\
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define RK3568_CLKSEL4(_pclk_core, _periph_core)	\
141*4882a593Smuzhiyun {								\
142*4882a593Smuzhiyun 	.reg = RK3568_CLKSEL_CON(4),				\
143*4882a593Smuzhiyun 	.val = HIWORD_UPDATE(_pclk_core, RK3568_DIV_PCLK_CORE_MASK, \
144*4882a593Smuzhiyun 			RK3568_DIV_PCLK_CORE_SHIFT) |		\
145*4882a593Smuzhiyun 	       HIWORD_UPDATE(_periph_core, RK3568_DIV_PERIPHCLK_CORE_MASK, \
146*4882a593Smuzhiyun 			RK3568_DIV_PERIPHCLK_CORE_SHIFT),		\
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define RK3568_CPUCLK_RATE(_prate, _sclk, _acore, _atcore, _gicclk, _pclk, _periph) \
150*4882a593Smuzhiyun {								\
151*4882a593Smuzhiyun 	.prate = _prate##U,					\
152*4882a593Smuzhiyun 	.divs = {						\
153*4882a593Smuzhiyun 		RK3568_CLKSEL1(_sclk),				\
154*4882a593Smuzhiyun 		RK3568_CLKSEL2(_acore),				\
155*4882a593Smuzhiyun 		RK3568_CLKSEL3(_atcore, _gicclk),		\
156*4882a593Smuzhiyun 		RK3568_CLKSEL4(_pclk, _periph),			\
157*4882a593Smuzhiyun 	},							\
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun static struct rockchip_cpuclk_rate_table rk3568_cpuclk_rates[] __initdata = {
161*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(1800000000, 0, 1, 7, 7, 7, 7),
162*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(1704000000, 0, 1, 7, 7, 7, 7),
163*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(1608000000, 0, 1, 5, 5, 5, 5),
164*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(1584000000, 0, 1, 5, 5, 5, 5),
165*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(1560000000, 0, 1, 5, 5, 5, 5),
166*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(1536000000, 0, 1, 5, 5, 5, 5),
167*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(1512000000, 0, 1, 5, 5, 5, 5),
168*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(1488000000, 0, 1, 5, 5, 5, 5),
169*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(1464000000, 0, 1, 5, 5, 5, 5),
170*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(1440000000, 0, 1, 5, 5, 5, 5),
171*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(1416000000, 0, 1, 5, 5, 5, 5),
172*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(1392000000, 0, 1, 5, 5, 5, 5),
173*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(1368000000, 0, 1, 5, 5, 5, 5),
174*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(1344000000, 0, 1, 5, 5, 5, 5),
175*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(1320000000, 0, 1, 5, 5, 5, 5),
176*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(1296000000, 0, 1, 5, 5, 5, 5),
177*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(1272000000, 0, 1, 5, 5, 5, 5),
178*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(1248000000, 0, 1, 5, 5, 5, 5),
179*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(1224000000, 0, 1, 5, 5, 5, 5),
180*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(1200000000, 0, 1, 3, 3, 3, 3),
181*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(1104000000, 0, 1, 3, 3, 3, 3),
182*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(1008000000, 0, 1, 3, 3, 3, 3),
183*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(912000000, 0, 1, 3, 3, 3, 3),
184*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(816000000, 0, 1, 3, 3, 3, 3),
185*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(696000000, 0, 1, 3, 3, 3, 3),
186*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(600000000, 0, 1, 3, 3, 3, 3),
187*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(408000000, 0, 1, 3, 3, 3, 3),
188*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(312000000, 0, 1, 3, 3, 3, 3),
189*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(216000000, 0, 1, 3, 3, 3, 3),
190*4882a593Smuzhiyun 	RK3568_CPUCLK_RATE(96000000, 0, 1, 3, 3, 3, 3),
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun static const struct rockchip_cpuclk_reg_data rk3568_cpuclk_data = {
194*4882a593Smuzhiyun 	.core_reg[0] = RK3568_CLKSEL_CON(0),
195*4882a593Smuzhiyun 	.div_core_shift[0] = 0,
196*4882a593Smuzhiyun 	.div_core_mask[0] = 0x1f,
197*4882a593Smuzhiyun 	.core_reg[1] = RK3568_CLKSEL_CON(0),
198*4882a593Smuzhiyun 	.div_core_shift[1] = 8,
199*4882a593Smuzhiyun 	.div_core_mask[1] = 0x1f,
200*4882a593Smuzhiyun 	.core_reg[2] = RK3568_CLKSEL_CON(1),
201*4882a593Smuzhiyun 	.div_core_shift[2] = 0,
202*4882a593Smuzhiyun 	.div_core_mask[2] = 0x1f,
203*4882a593Smuzhiyun 	.core_reg[3] = RK3568_CLKSEL_CON(1),
204*4882a593Smuzhiyun 	.div_core_shift[3] = 8,
205*4882a593Smuzhiyun 	.div_core_mask[3] = 0x1f,
206*4882a593Smuzhiyun 	.num_cores = 4,
207*4882a593Smuzhiyun 	.mux_core_alt = 1,
208*4882a593Smuzhiyun 	.mux_core_main = 0,
209*4882a593Smuzhiyun 	.mux_core_shift = 6,
210*4882a593Smuzhiyun 	.mux_core_mask = 0x1,
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun PNAME(mux_pll_p)			= { "xin24m" };
214*4882a593Smuzhiyun PNAME(mux_usb480m_p)			= { "xin24m", "usb480m_phy", "clk_rtc_32k" };
215*4882a593Smuzhiyun PNAME(clk_i2s0_8ch_tx_p)		= { "clk_i2s0_8ch_tx_src", "clk_i2s0_8ch_tx_frac", "i2s0_mclkin", "xin_osc0_half" };
216*4882a593Smuzhiyun PNAME(clk_i2s0_8ch_rx_p)		= { "clk_i2s0_8ch_rx_src", "clk_i2s0_8ch_rx_frac", "i2s0_mclkin", "xin_osc0_half" };
217*4882a593Smuzhiyun PNAME(clk_i2s1_8ch_tx_p)		= { "clk_i2s1_8ch_tx_src", "clk_i2s1_8ch_tx_frac", "i2s1_mclkin", "xin_osc0_half" };
218*4882a593Smuzhiyun PNAME(clk_i2s1_8ch_rx_p)		= { "clk_i2s1_8ch_rx_src", "clk_i2s1_8ch_rx_frac", "i2s1_mclkin", "xin_osc0_half" };
219*4882a593Smuzhiyun PNAME(clk_i2s2_2ch_p)			= { "clk_i2s2_2ch_src", "clk_i2s2_2ch_frac", "i2s2_mclkin", "xin_osc0_half "};
220*4882a593Smuzhiyun PNAME(clk_i2s3_2ch_tx_p)		= { "clk_i2s3_2ch_tx_src", "clk_i2s3_2ch_tx_frac", "i2s3_mclkin", "xin_osc0_half" };
221*4882a593Smuzhiyun PNAME(clk_i2s3_2ch_rx_p)		= { "clk_i2s3_2ch_rx_src", "clk_i2s3_2ch_rx_frac", "i2s3_mclkin", "xin_osc0_half" };
222*4882a593Smuzhiyun PNAME(mclk_spdif_8ch_p)			= { "mclk_spdif_8ch_src", "mclk_spdif_8ch_frac" };
223*4882a593Smuzhiyun PNAME(sclk_audpwm_p)			= { "sclk_audpwm_src", "sclk_audpwm_frac" };
224*4882a593Smuzhiyun PNAME(sclk_uart1_p)			= { "clk_uart1_src", "clk_uart1_frac", "xin24m" };
225*4882a593Smuzhiyun PNAME(sclk_uart2_p)			= { "clk_uart2_src", "clk_uart2_frac", "xin24m" };
226*4882a593Smuzhiyun PNAME(sclk_uart3_p)			= { "clk_uart3_src", "clk_uart3_frac", "xin24m" };
227*4882a593Smuzhiyun PNAME(sclk_uart4_p)			= { "clk_uart4_src", "clk_uart4_frac", "xin24m" };
228*4882a593Smuzhiyun PNAME(sclk_uart5_p)			= { "clk_uart5_src", "clk_uart5_frac", "xin24m" };
229*4882a593Smuzhiyun PNAME(sclk_uart6_p)			= { "clk_uart6_src", "clk_uart6_frac", "xin24m" };
230*4882a593Smuzhiyun PNAME(sclk_uart7_p)			= { "clk_uart7_src", "clk_uart7_frac", "xin24m" };
231*4882a593Smuzhiyun PNAME(sclk_uart8_p)			= { "clk_uart8_src", "clk_uart8_frac", "xin24m" };
232*4882a593Smuzhiyun PNAME(sclk_uart9_p)			= { "clk_uart9_src", "clk_uart9_frac", "xin24m" };
233*4882a593Smuzhiyun PNAME(sclk_uart0_p)			= { "sclk_uart0_div", "sclk_uart0_frac", "xin24m" };
234*4882a593Smuzhiyun PNAME(clk_rtc32k_pmu_p)			= { "clk_32k_pvtm", "xin32k", "clk_rtc32k_frac" };
235*4882a593Smuzhiyun PNAME(mpll_gpll_cpll_npll_p)		= { "mpll", "gpll", "cpll", "npll" };
236*4882a593Smuzhiyun PNAME(gpll_cpll_npll_p)			= { "gpll", "cpll", "npll" };
237*4882a593Smuzhiyun PNAME(npll_gpll_p)			= { "npll", "gpll" };
238*4882a593Smuzhiyun PNAME(cpll_gpll_p)			= { "cpll", "gpll" };
239*4882a593Smuzhiyun PNAME(gpll_cpll_p)			= { "gpll", "cpll" };
240*4882a593Smuzhiyun PNAME(gpll_cpll_npll_vpll_p)		= { "gpll", "cpll", "npll", "vpll" };
241*4882a593Smuzhiyun PNAME(apll_gpll_npll_p)			= { "apll", "gpll", "npll" };
242*4882a593Smuzhiyun PNAME(sclk_core_pre_p)			= { "sclk_core_src", "npll" };
243*4882a593Smuzhiyun PNAME(gpll150_gpll100_gpll75_xin24m_p)	= { "gpll_150m", "gpll_100m", "gpll_75m", "xin24m" };
244*4882a593Smuzhiyun PNAME(clk_gpu_pre_mux_p)		= { "clk_gpu_src", "gpu_pvtpll_out" };
245*4882a593Smuzhiyun PNAME(clk_npu_pre_ndft_p)		= { "clk_npu_src", "clk_npu_np5"};
246*4882a593Smuzhiyun PNAME(clk_npu_p)			= { "clk_npu_pre_ndft", "npu_pvtpll_out" };
247*4882a593Smuzhiyun PNAME(dpll_gpll_cpll_p)			= { "dpll", "gpll", "cpll" };
248*4882a593Smuzhiyun PNAME(clk_ddr1x_p)			= { "clk_ddrphy1x_src", "dpll" };
249*4882a593Smuzhiyun PNAME(gpll200_gpll150_gpll100_xin24m_p)	= { "gpll_200m", "gpll_150m", "gpll_100m", "xin24m" };
250*4882a593Smuzhiyun PNAME(gpll100_gpll75_gpll50_p)		= { "gpll_100m", "gpll_75m", "cpll_50m" };
251*4882a593Smuzhiyun PNAME(i2s0_mclkout_tx_p)		= { "mclk_i2s0_8ch_tx", "xin_osc0_half" };
252*4882a593Smuzhiyun PNAME(i2s0_mclkout_rx_p)		= { "mclk_i2s0_8ch_rx", "xin_osc0_half" };
253*4882a593Smuzhiyun PNAME(i2s1_mclkout_tx_p)		= { "mclk_i2s1_8ch_tx", "xin_osc0_half" };
254*4882a593Smuzhiyun PNAME(i2s1_mclkout_rx_p)		= { "mclk_i2s1_8ch_rx", "xin_osc0_half" };
255*4882a593Smuzhiyun PNAME(i2s2_mclkout_p)			= { "mclk_i2s2_2ch", "xin_osc0_half" };
256*4882a593Smuzhiyun PNAME(i2s3_mclkout_tx_p)		= { "mclk_i2s3_2ch_tx", "xin_osc0_half" };
257*4882a593Smuzhiyun PNAME(i2s3_mclkout_rx_p)		= { "mclk_i2s3_2ch_rx", "xin_osc0_half" };
258*4882a593Smuzhiyun PNAME(mclk_pdm_p)			= { "gpll_300m", "cpll_250m", "gpll_200m", "gpll_100m" };
259*4882a593Smuzhiyun PNAME(clk_i2c_p)			= { "gpll_200m", "gpll_100m", "xin24m", "cpll_100m" };
260*4882a593Smuzhiyun PNAME(gpll200_gpll150_gpll100_p)	= { "gpll_200m", "gpll_150m", "gpll_100m" };
261*4882a593Smuzhiyun PNAME(gpll300_gpll200_gpll100_p)	= { "gpll_300m", "gpll_200m", "gpll_100m" };
262*4882a593Smuzhiyun PNAME(clk_nandc_p)			= { "gpll_200m", "gpll_150m", "cpll_100m", "xin24m" };
263*4882a593Smuzhiyun PNAME(sclk_sfc_p)			= { "xin24m", "cpll_50m", "gpll_75m", "gpll_100m", "cpll_125m", "gpll_150m" };
264*4882a593Smuzhiyun PNAME(gpll200_gpll150_cpll125_p)	= { "gpll_200m", "gpll_150m", "cpll_125m" };
265*4882a593Smuzhiyun PNAME(cclk_emmc_p)			= { "xin24m", "gpll_200m", "gpll_150m", "cpll_100m", "cpll_50m", "clk_osc0_div_375k" };
266*4882a593Smuzhiyun PNAME(aclk_pipe_p)			= { "gpll_400m", "gpll_300m", "gpll_200m", "xin24m" };
267*4882a593Smuzhiyun PNAME(gpll200_cpll125_p)		= { "gpll_200m", "cpll_125m" };
268*4882a593Smuzhiyun PNAME(gpll300_gpll200_gpll100_xin24m_p)	= { "gpll_300m", "gpll_200m", "gpll_100m", "xin24m" };
269*4882a593Smuzhiyun PNAME(clk_sdmmc_p)			= { "xin24m", "gpll_400m", "gpll_300m", "cpll_100m", "cpll_50m", "clk_osc0_div_750k" };
270*4882a593Smuzhiyun PNAME(cpll125_cpll50_cpll25_xin24m_p)	= { "cpll_125m", "cpll_50m", "cpll_25m", "xin24m" };
271*4882a593Smuzhiyun PNAME(clk_gmac_ptp_p)			= { "cpll_62p5", "gpll_100m", "cpll_50m", "xin24m" };
272*4882a593Smuzhiyun PNAME(cpll333_gpll300_gpll200_p)	= { "cpll_333m", "gpll_300m", "gpll_200m" };
273*4882a593Smuzhiyun PNAME(cpll_gpll_hpll_p)			= { "cpll", "gpll", "hpll" };
274*4882a593Smuzhiyun PNAME(gpll_usb480m_xin24m_p)		= { "gpll", "usb480m", "xin24m", "xin24m" };
275*4882a593Smuzhiyun PNAME(gpll300_cpll250_gpll100_xin24m_p)	= { "gpll_300m", "cpll_250m", "gpll_100m", "xin24m" };
276*4882a593Smuzhiyun PNAME(cpll_gpll_hpll_vpll_p)		= { "cpll", "gpll", "hpll", "vpll" };
277*4882a593Smuzhiyun PNAME(hpll_vpll_gpll_cpll_p)		= { "hpll", "vpll", "gpll", "cpll" };
278*4882a593Smuzhiyun PNAME(gpll400_cpll333_gpll200_p)	= { "gpll_400m", "cpll_333m", "gpll_200m" };
279*4882a593Smuzhiyun PNAME(gpll100_gpll75_cpll50_xin24m_p)	= { "gpll_100m", "gpll_75m", "cpll_50m", "xin24m" };
280*4882a593Smuzhiyun PNAME(xin24m_gpll100_cpll100_p)		= { "xin24m", "gpll_100m", "cpll_100m" };
281*4882a593Smuzhiyun PNAME(gpll_cpll_usb480m_p)		= { "gpll", "cpll", "usb480m" };
282*4882a593Smuzhiyun PNAME(gpll100_xin24m_cpll100_p)		= { "gpll_100m", "xin24m", "cpll_100m" };
283*4882a593Smuzhiyun PNAME(gpll200_xin24m_cpll100_p)		= { "gpll_200m", "xin24m", "cpll_100m" };
284*4882a593Smuzhiyun PNAME(xin24m_32k_p)			= { "xin24m", "clk_rtc_32k" };
285*4882a593Smuzhiyun PNAME(cpll500_gpll400_gpll300_xin24m_p)	= { "cpll_500m", "gpll_400m", "gpll_300m", "xin24m" };
286*4882a593Smuzhiyun PNAME(gpll400_gpll300_gpll200_xin24m_p)	= { "gpll_400m", "gpll_300m", "gpll_200m", "xin24m" };
287*4882a593Smuzhiyun PNAME(xin24m_cpll100_p)			= { "xin24m", "cpll_100m" };
288*4882a593Smuzhiyun PNAME(ppll_usb480m_cpll_gpll_p)		= { "ppll", "usb480m", "cpll", "gpll"};
289*4882a593Smuzhiyun PNAME(clk_usbphy0_ref_p)		= { "clk_ref24m", "xin_osc0_usbphy0_g" };
290*4882a593Smuzhiyun PNAME(clk_usbphy1_ref_p)		= { "clk_ref24m", "xin_osc0_usbphy1_g" };
291*4882a593Smuzhiyun PNAME(clk_mipidsiphy0_ref_p)		= { "clk_ref24m", "xin_osc0_mipidsiphy0_g" };
292*4882a593Smuzhiyun PNAME(clk_mipidsiphy1_ref_p)		= { "clk_ref24m", "xin_osc0_mipidsiphy1_g" };
293*4882a593Smuzhiyun PNAME(clk_wifi_p)			= { "clk_wifi_osc0", "clk_wifi_div" };
294*4882a593Smuzhiyun PNAME(clk_pciephy0_ref_p)		= { "clk_pciephy0_osc0", "clk_pciephy0_div" };
295*4882a593Smuzhiyun PNAME(clk_pciephy1_ref_p)		= { "clk_pciephy1_osc0", "clk_pciephy1_div" };
296*4882a593Smuzhiyun PNAME(clk_pciephy2_ref_p)		= { "clk_pciephy2_osc0", "clk_pciephy2_div" };
297*4882a593Smuzhiyun PNAME(mux_gmac0_p)			= { "clk_mac0_2top", "gmac0_clkin" };
298*4882a593Smuzhiyun PNAME(mux_gmac0_rgmii_speed_p)		= { "clk_gmac0", "clk_gmac0", "clk_gmac0_tx_div50", "clk_gmac0_tx_div5" };
299*4882a593Smuzhiyun PNAME(mux_gmac0_rmii_speed_p)		= { "clk_gmac0_rx_div20", "clk_gmac0_rx_div2" };
300*4882a593Smuzhiyun PNAME(mux_gmac0_rx_tx_p)		= { "clk_gmac0_rgmii_speed", "clk_gmac0_rmii_speed", "clk_gmac0_xpcs_mii" };
301*4882a593Smuzhiyun PNAME(mux_gmac1_p)			= { "clk_mac1_2top", "gmac1_clkin" };
302*4882a593Smuzhiyun PNAME(mux_gmac1_rgmii_speed_p)		= { "clk_gmac1", "clk_gmac1", "clk_gmac1_tx_div50", "clk_gmac1_tx_div5" };
303*4882a593Smuzhiyun PNAME(mux_gmac1_rmii_speed_p)		= { "clk_gmac1_rx_div20", "clk_gmac1_rx_div2" };
304*4882a593Smuzhiyun PNAME(mux_gmac1_rx_tx_p)		= { "clk_gmac1_rgmii_speed", "clk_gmac1_rmii_speed", "clk_gmac1_xpcs_mii" };
305*4882a593Smuzhiyun PNAME(clk_hdmi_ref_p)			= { "hpll", "hpll_ph0" };
306*4882a593Smuzhiyun PNAME(clk_pdpmu_p)			= { "ppll", "gpll" };
307*4882a593Smuzhiyun PNAME(clk_mac_2top_p)			= { "cpll_125m", "cpll_50m", "cpll_25m", "ppll" };
308*4882a593Smuzhiyun PNAME(clk_pwm0_p)			= { "xin24m", "clk_pdpmu" };
309*4882a593Smuzhiyun PNAME(aclk_rkvdec_pre_p)		= { "gpll", "cpll" };
310*4882a593Smuzhiyun PNAME(clk_rkvdec_core_p)		= { "gpll", "cpll", "dummy_npll", "dummy_vpll" };
311*4882a593Smuzhiyun PNAME(clk_32k_ioe_p)			= { "clk_rtc_32k", "xin32k" };
312*4882a593Smuzhiyun PNAME(i2s1_mclkout_p)			= { "i2s1_mclkout_rx", "i2s1_mclkout_tx" };
313*4882a593Smuzhiyun PNAME(i2s3_mclkout_p)			= { "i2s3_mclkout_rx", "i2s3_mclkout_tx" };
314*4882a593Smuzhiyun PNAME(i2s1_mclk_rx_ioe_p)		= { "i2s1_mclkin_rx", "i2s1_mclkout_rx" };
315*4882a593Smuzhiyun PNAME(i2s1_mclk_tx_ioe_p)		= { "i2s1_mclkin_tx", "i2s1_mclkout_tx" };
316*4882a593Smuzhiyun PNAME(i2s2_mclk_ioe_p)			= { "i2s2_mclkin", "i2s2_mclkout" };
317*4882a593Smuzhiyun PNAME(i2s3_mclk_ioe_p)			= { "i2s3_mclkin", "i2s3_mclkout" };
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun static struct rockchip_pll_clock rk3568_pmu_pll_clks[] __initdata = {
320*4882a593Smuzhiyun 	[ppll] = PLL(pll_rk3328, PLL_PPLL, "ppll",  mux_pll_p,
321*4882a593Smuzhiyun 		     0, RK3568_PMU_PLL_CON(0),
322*4882a593Smuzhiyun 		     RK3568_PMU_MODE_CON0, 0, 4, 0, rk3568_pll_rates),
323*4882a593Smuzhiyun 	[hpll] = PLL(pll_rk3328, PLL_HPLL, "hpll",  mux_pll_p,
324*4882a593Smuzhiyun 		     0, RK3568_PMU_PLL_CON(16),
325*4882a593Smuzhiyun 		     RK3568_PMU_MODE_CON0, 2, 7, 0, rk3568_pll_rates),
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun static struct rockchip_pll_clock rk3568_pll_clks[] __initdata = {
329*4882a593Smuzhiyun 	[apll] = PLL(pll_rk3328, PLL_APLL, "apll", mux_pll_p,
330*4882a593Smuzhiyun 		     0, RK3568_PLL_CON(0),
331*4882a593Smuzhiyun 		     RK3568_MODE_CON0, 0, 0, 0, rk3568_pll_rates),
332*4882a593Smuzhiyun 	[dpll] = PLL(pll_rk3328, PLL_DPLL, "dpll", mux_pll_p,
333*4882a593Smuzhiyun 		     0, RK3568_PLL_CON(8),
334*4882a593Smuzhiyun 		     RK3568_MODE_CON0, 2, 1, 0, NULL),
335*4882a593Smuzhiyun 	[cpll] = PLL(pll_rk3328, PLL_CPLL, "cpll", mux_pll_p,
336*4882a593Smuzhiyun 		     0, RK3568_PLL_CON(24),
337*4882a593Smuzhiyun 		     RK3568_MODE_CON0, 4, 2, 0, rk3568_pll_rates),
338*4882a593Smuzhiyun 	[gpll] = PLL(pll_rk3328, PLL_GPLL, "gpll", mux_pll_p,
339*4882a593Smuzhiyun 		     0, RK3568_PLL_CON(16),
340*4882a593Smuzhiyun 		     RK3568_MODE_CON0, 6, 3, 0, rk3568_pll_rates),
341*4882a593Smuzhiyun 	[npll] = PLL(pll_rk3328, PLL_NPLL, "npll", mux_pll_p,
342*4882a593Smuzhiyun 		     CLK_IS_CRITICAL, RK3568_PLL_CON(32),
343*4882a593Smuzhiyun 		     RK3568_MODE_CON0, 10, 5, 0, rk3568_pll_rates),
344*4882a593Smuzhiyun 	[vpll] = PLL(pll_rk3328, PLL_VPLL, "vpll", mux_pll_p,
345*4882a593Smuzhiyun 		     0, RK3568_PLL_CON(40),
346*4882a593Smuzhiyun 		     RK3568_MODE_CON0, 12, 6, 0, rk3568_pll_rates),
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun #define MFLAGS CLK_MUX_HIWORD_MASK
350*4882a593Smuzhiyun #define DFLAGS CLK_DIVIDER_HIWORD_MASK
351*4882a593Smuzhiyun #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun static struct rockchip_clk_branch rk3568_i2s0_8ch_tx_fracmux __initdata =
354*4882a593Smuzhiyun 	MUX(CLK_I2S0_8CH_TX, "clk_i2s0_8ch_tx", clk_i2s0_8ch_tx_p, CLK_SET_RATE_PARENT,
355*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(11), 10, 2, MFLAGS);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun static struct rockchip_clk_branch rk3568_i2s0_8ch_rx_fracmux __initdata =
358*4882a593Smuzhiyun 	MUX(CLK_I2S0_8CH_RX, "clk_i2s0_8ch_rx", clk_i2s0_8ch_rx_p, CLK_SET_RATE_PARENT,
359*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(13), 10, 2, MFLAGS);
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun static struct rockchip_clk_branch rk3568_i2s1_8ch_tx_fracmux __initdata =
362*4882a593Smuzhiyun 	MUX(CLK_I2S1_8CH_TX, "clk_i2s1_8ch_tx", clk_i2s1_8ch_tx_p, CLK_SET_RATE_PARENT,
363*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(15), 10, 2, MFLAGS);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun static struct rockchip_clk_branch rk3568_i2s1_8ch_rx_fracmux __initdata =
366*4882a593Smuzhiyun 	MUX(CLK_I2S1_8CH_RX, "clk_i2s1_8ch_rx", clk_i2s1_8ch_rx_p, CLK_SET_RATE_PARENT,
367*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(17), 10, 2, MFLAGS);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun static struct rockchip_clk_branch rk3568_i2s2_2ch_fracmux __initdata =
370*4882a593Smuzhiyun 	MUX(CLK_I2S2_2CH, "clk_i2s2_2ch", clk_i2s2_2ch_p, CLK_SET_RATE_PARENT,
371*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(19), 10, 2, MFLAGS);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun static struct rockchip_clk_branch rk3568_i2s3_2ch_tx_fracmux __initdata =
374*4882a593Smuzhiyun 	MUX(CLK_I2S3_2CH_TX, "clk_i2s3_2ch_tx", clk_i2s3_2ch_tx_p, CLK_SET_RATE_PARENT,
375*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(21), 10, 2, MFLAGS);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun static struct rockchip_clk_branch rk3568_i2s3_2ch_rx_fracmux __initdata =
378*4882a593Smuzhiyun 	MUX(CLK_I2S3_2CH_RX, "clk_i2s3_2ch_rx", clk_i2s3_2ch_rx_p, CLK_SET_RATE_PARENT,
379*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(83), 10, 2, MFLAGS);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun static struct rockchip_clk_branch rk3568_spdif_8ch_fracmux __initdata =
382*4882a593Smuzhiyun 	MUX(MCLK_SPDIF_8CH, "mclk_spdif_8ch", mclk_spdif_8ch_p, CLK_SET_RATE_PARENT,
383*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(23), 15, 1, MFLAGS);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun static struct rockchip_clk_branch rk3568_audpwm_fracmux __initdata =
386*4882a593Smuzhiyun 	MUX(SCLK_AUDPWM, "sclk_audpwm", sclk_audpwm_p, CLK_SET_RATE_PARENT,
387*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(25), 15, 1, MFLAGS);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun static struct rockchip_clk_branch rk3568_uart1_fracmux __initdata =
390*4882a593Smuzhiyun 	MUX(0, "sclk_uart1_mux", sclk_uart1_p, CLK_SET_RATE_PARENT,
391*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(52), 12, 2, MFLAGS);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun static struct rockchip_clk_branch rk3568_uart2_fracmux __initdata =
394*4882a593Smuzhiyun 	MUX(0, "sclk_uart2_mux", sclk_uart2_p, CLK_SET_RATE_PARENT,
395*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(54), 12, 2, MFLAGS);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun static struct rockchip_clk_branch rk3568_uart3_fracmux __initdata =
398*4882a593Smuzhiyun 	MUX(0, "sclk_uart3_mux", sclk_uart3_p, CLK_SET_RATE_PARENT,
399*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(56), 12, 2, MFLAGS);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun static struct rockchip_clk_branch rk3568_uart4_fracmux __initdata =
402*4882a593Smuzhiyun 	MUX(0, "sclk_uart4_mux", sclk_uart4_p, CLK_SET_RATE_PARENT,
403*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(58), 12, 2, MFLAGS);
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun static struct rockchip_clk_branch rk3568_uart5_fracmux __initdata =
406*4882a593Smuzhiyun 	MUX(0, "sclk_uart5_mux", sclk_uart5_p, CLK_SET_RATE_PARENT,
407*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(60), 12, 2, MFLAGS);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun static struct rockchip_clk_branch rk3568_uart6_fracmux __initdata =
410*4882a593Smuzhiyun 	MUX(0, "sclk_uart6_mux", sclk_uart6_p, CLK_SET_RATE_PARENT,
411*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(62), 12, 2, MFLAGS);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun static struct rockchip_clk_branch rk3568_uart7_fracmux __initdata =
414*4882a593Smuzhiyun 	MUX(0, "sclk_uart7_mux", sclk_uart7_p, CLK_SET_RATE_PARENT,
415*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(64), 12, 2, MFLAGS);
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun static struct rockchip_clk_branch rk3568_uart8_fracmux __initdata =
418*4882a593Smuzhiyun 	MUX(0, "sclk_uart8_mux", sclk_uart8_p, CLK_SET_RATE_PARENT,
419*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(66), 12, 2, MFLAGS);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun static struct rockchip_clk_branch rk3568_uart9_fracmux __initdata =
422*4882a593Smuzhiyun 	MUX(0, "sclk_uart9_mux", sclk_uart9_p, CLK_SET_RATE_PARENT,
423*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(68), 12, 2, MFLAGS);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun static struct rockchip_clk_branch rk3568_uart0_fracmux __initdata =
426*4882a593Smuzhiyun 	MUX(0, "sclk_uart0_mux", sclk_uart0_p, CLK_SET_RATE_PARENT,
427*4882a593Smuzhiyun 			RK3568_PMU_CLKSEL_CON(4), 10, 2, MFLAGS);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun static struct rockchip_clk_branch rk3568_rtc32k_pmu_fracmux __initdata =
430*4882a593Smuzhiyun 	MUX(CLK_RTC_32K, "clk_rtc_32k", clk_rtc32k_pmu_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
431*4882a593Smuzhiyun 			RK3568_PMU_CLKSEL_CON(0), 6, 2, MFLAGS);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun static struct rockchip_clk_branch rk3568_clk_branches[] __initdata = {
434*4882a593Smuzhiyun 	/*
435*4882a593Smuzhiyun 	 * Clock-Architecture Diagram 1
436*4882a593Smuzhiyun 	 */
437*4882a593Smuzhiyun 	 /* SRC_CLK */
438*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "gpll_400m", "gpll", CLK_IGNORE_UNUSED,
439*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(75), 0, 5, DFLAGS,
440*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(35), 0, GFLAGS),
441*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "gpll_300m", "gpll", CLK_IGNORE_UNUSED,
442*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(75), 8, 5, DFLAGS,
443*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(35), 1, GFLAGS),
444*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "gpll_200m", "gpll", CLK_IGNORE_UNUSED,
445*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(76), 0, 5, DFLAGS,
446*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(35), 2, GFLAGS),
447*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "gpll_150m", "gpll", CLK_IGNORE_UNUSED,
448*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(76), 8, 5, DFLAGS,
449*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(35), 3, GFLAGS),
450*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "gpll_100m", "gpll", CLK_IGNORE_UNUSED,
451*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(77), 0, 5, DFLAGS,
452*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(35), 4, GFLAGS),
453*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "gpll_75m", "gpll", CLK_IGNORE_UNUSED,
454*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(77), 8, 5, DFLAGS,
455*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(35), 5, GFLAGS),
456*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "gpll_20m", "gpll", CLK_IGNORE_UNUSED,
457*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(78), 0, 6, DFLAGS,
458*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(35), 6, GFLAGS),
459*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CPLL_500M, "cpll_500m", "cpll", CLK_IGNORE_UNUSED,
460*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(78), 8, 5, DFLAGS,
461*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(35), 7, GFLAGS),
462*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CPLL_333M, "cpll_333m", "cpll", CLK_IGNORE_UNUSED,
463*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(79), 0, 5, DFLAGS,
464*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(35), 8, GFLAGS),
465*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CPLL_250M, "cpll_250m", "cpll", CLK_IGNORE_UNUSED,
466*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(79), 8, 5, DFLAGS,
467*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(35), 9, GFLAGS),
468*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CPLL_125M, "cpll_125m", "cpll", CLK_IGNORE_UNUSED,
469*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(80), 0, 5, DFLAGS,
470*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(35), 10, GFLAGS),
471*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CPLL_100M, "cpll_100m", "cpll", CLK_IGNORE_UNUSED,
472*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(82), 0, 5, DFLAGS,
473*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(35), 11, GFLAGS),
474*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CPLL_62P5M, "cpll_62p5", "cpll", CLK_IGNORE_UNUSED,
475*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(80), 8, 5, DFLAGS,
476*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(35), 12, GFLAGS),
477*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CPLL_50M, "cpll_50m", "cpll", CLK_IGNORE_UNUSED,
478*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(81), 0, 5, DFLAGS,
479*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(35), 13, GFLAGS),
480*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CPLL_25M, "cpll_25m", "cpll", CLK_IGNORE_UNUSED,
481*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(81), 8, 6, DFLAGS,
482*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(35), 14, GFLAGS),
483*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "clk_osc0_div_750k", "xin24m", CLK_IGNORE_UNUSED,
484*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(82), 8, 6, DFLAGS,
485*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(35), 15, GFLAGS),
486*4882a593Smuzhiyun 	FACTOR(0, "clk_osc0_div_375k", "clk_osc0_div_750k", 0, 1, 2),
487*4882a593Smuzhiyun 	FACTOR(0, "xin_osc0_half", "xin24m", 0, 1, 2),
488*4882a593Smuzhiyun 	MUX(USB480M, "usb480m", mux_usb480m_p, CLK_SET_RATE_PARENT,
489*4882a593Smuzhiyun 			RK3568_MODE_CON0, 14, 2, MFLAGS),
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	/* PD_CORE */
492*4882a593Smuzhiyun 	COMPOSITE(0, "sclk_core_src", apll_gpll_npll_p, CLK_IS_CRITICAL,
493*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(2), 8, 2, MFLAGS, 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
494*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(0), 5, GFLAGS),
495*4882a593Smuzhiyun 	COMPOSITE_NODIV(0, "sclk_core", sclk_core_pre_p, CLK_IS_CRITICAL,
496*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(2), 15, 1, MFLAGS,
497*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(0), 7, GFLAGS),
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "atclk_core", "armclk", CLK_IS_CRITICAL,
500*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(3), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
501*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(0), 8, GFLAGS),
502*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "gicclk_core", "armclk", CLK_IS_CRITICAL,
503*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(3), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
504*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(0), 9, GFLAGS),
505*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "pclk_core_pre", "armclk", CLK_IS_CRITICAL,
506*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(4), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
507*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(0), 10, GFLAGS),
508*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "periphclk_core_pre", "armclk", CLK_IS_CRITICAL,
509*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(4), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
510*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(0), 11, GFLAGS),
511*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "tsclk_core", "periphclk_core_pre", CLK_IS_CRITICAL,
512*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(5), 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
513*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(0), 14, GFLAGS),
514*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "cntclk_core", "periphclk_core_pre", CLK_IS_CRITICAL,
515*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(5), 4, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
516*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(0), 15, GFLAGS),
517*4882a593Smuzhiyun 	COMPOSITE_NOMUX(0, "aclk_core", "sclk_core", CLK_IS_CRITICAL,
518*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(5), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
519*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(1), 0, GFLAGS),
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	COMPOSITE_NODIV(ACLK_CORE_NIU2BUS, "aclk_core_niu2bus", gpll150_gpll100_gpll75_xin24m_p, CLK_IS_CRITICAL,
522*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(5), 14, 2, MFLAGS,
523*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(1), 2, GFLAGS),
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	GATE(CLK_CORE_PVTM, "clk_core_pvtm", "xin24m", 0,
526*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(1), 10, GFLAGS),
527*4882a593Smuzhiyun 	GATE(CLK_CORE_PVTM_CORE, "clk_core_pvtm_core", "armclk", 0,
528*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(1), 11, GFLAGS),
529*4882a593Smuzhiyun 	GATE(CLK_CORE_PVTPLL, "clk_core_pvtpll", "armclk", CLK_IGNORE_UNUSED,
530*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(1), 12, GFLAGS),
531*4882a593Smuzhiyun 	GATE(PCLK_CORE_PVTM, "pclk_core_pvtm", "pclk_core_pre", 0,
532*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(1), 9, GFLAGS),
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	/* PD_GPU */
535*4882a593Smuzhiyun 	COMPOSITE(CLK_GPU_SRC, "clk_gpu_src", mpll_gpll_cpll_npll_p, 0,
536*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(6), 6, 2, MFLAGS | CLK_MUX_READ_ONLY, 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
537*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(2), 0, GFLAGS),
538*4882a593Smuzhiyun 	MUX(CLK_GPU_PRE_MUX, "clk_gpu_pre_mux", clk_gpu_pre_mux_p, CLK_SET_RATE_PARENT,
539*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(6), 11, 1, MFLAGS | CLK_MUX_READ_ONLY),
540*4882a593Smuzhiyun 	DIV(ACLK_GPU_PRE, "aclk_gpu_pre", "clk_gpu_pre_mux", 0,
541*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(6), 8, 2, DFLAGS),
542*4882a593Smuzhiyun 	DIV(PCLK_GPU_PRE, "pclk_gpu_pre", "clk_gpu_pre_mux", 0,
543*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(6), 12, 4, DFLAGS),
544*4882a593Smuzhiyun 	GATE(CLK_GPU, "clk_gpu", "clk_gpu_pre_mux", 0,
545*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(2), 3, GFLAGS),
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	GATE(PCLK_GPU_PVTM, "pclk_gpu_pvtm", "pclk_gpu_pre", 0,
548*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(2), 6, GFLAGS),
549*4882a593Smuzhiyun 	GATE(CLK_GPU_PVTM, "clk_gpu_pvtm", "xin24m", 0,
550*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(2), 7, GFLAGS),
551*4882a593Smuzhiyun 	GATE(CLK_GPU_PVTM_CORE, "clk_gpu_pvtm_core", "clk_gpu_src", 0,
552*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(2), 8, GFLAGS),
553*4882a593Smuzhiyun 	GATE(CLK_GPU_PVTPLL, "clk_gpu_pvtpll", "clk_gpu_src", CLK_IGNORE_UNUSED,
554*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(2), 9, GFLAGS),
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	/* PD_NPU */
557*4882a593Smuzhiyun 	COMPOSITE(CLK_NPU_SRC, "clk_npu_src", npll_gpll_p, 0,
558*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(7), 6, 1, MFLAGS, 0, 4, DFLAGS,
559*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(3), 0, GFLAGS),
560*4882a593Smuzhiyun 	COMPOSITE_HALFDIV(CLK_NPU_NP5, "clk_npu_np5", npll_gpll_p, 0,
561*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(7), 7, 1, MFLAGS, 4, 2, DFLAGS,
562*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(3), 1, GFLAGS),
563*4882a593Smuzhiyun 	MUX(CLK_NPU_PRE_NDFT, "clk_npu_pre_ndft", clk_npu_pre_ndft_p, CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
564*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(7), 8, 1, MFLAGS),
565*4882a593Smuzhiyun 	MUX(CLK_NPU, "clk_npu", clk_npu_p, CLK_SET_RATE_PARENT,
566*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(7), 15, 1, MFLAGS),
567*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HCLK_NPU_PRE, "hclk_npu_pre", "clk_npu", 0,
568*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(8), 0, 4, DFLAGS,
569*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(3), 2, GFLAGS),
570*4882a593Smuzhiyun 	COMPOSITE_NOMUX(PCLK_NPU_PRE, "pclk_npu_pre", "clk_npu", 0,
571*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(8), 4, 4, DFLAGS,
572*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(3), 3, GFLAGS),
573*4882a593Smuzhiyun 	GATE(ACLK_NPU_PRE, "aclk_npu_pre", "clk_npu", 0,
574*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(3), 4, GFLAGS),
575*4882a593Smuzhiyun 	GATE(ACLK_NPU, "aclk_npu", "aclk_npu_pre", 0,
576*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(3), 7, GFLAGS),
577*4882a593Smuzhiyun 	GATE(HCLK_NPU, "hclk_npu", "hclk_npu_pre", 0,
578*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(3), 8, GFLAGS),
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	GATE(PCLK_NPU_PVTM, "pclk_npu_pvtm", "pclk_npu_pre", 0,
581*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(3), 9, GFLAGS),
582*4882a593Smuzhiyun 	GATE(CLK_NPU_PVTM, "clk_npu_pvtm", "xin24m", 0,
583*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(3), 10, GFLAGS),
584*4882a593Smuzhiyun 	GATE(CLK_NPU_PVTM_CORE, "clk_npu_pvtm_core", "clk_npu_pre_ndft", 0,
585*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(3), 11, GFLAGS),
586*4882a593Smuzhiyun 	GATE(CLK_NPU_PVTPLL, "clk_npu_pvtpll", "clk_npu_pre_ndft", CLK_IGNORE_UNUSED,
587*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(3), 12, GFLAGS),
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	/* PD_DDR */
590*4882a593Smuzhiyun 	COMPOSITE(CLK_DDRPHY1X_SRC, "clk_ddrphy1x_src", dpll_gpll_cpll_p, CLK_IGNORE_UNUSED,
591*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(9), 6, 2, MFLAGS, 0, 5, DFLAGS,
592*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(4), 0, GFLAGS),
593*4882a593Smuzhiyun 	MUXGRF(CLK_DDR1X, "clk_ddr1x", clk_ddr1x_p, CLK_SET_RATE_PARENT,
594*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(9), 15, 1, MFLAGS),
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CLK_MSCH, "clk_msch", "clk_ddr1x", CLK_IGNORE_UNUSED,
597*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(10), 0, 2, DFLAGS,
598*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(4), 2, GFLAGS),
599*4882a593Smuzhiyun 	GATE(CLK24_DDRMON, "clk24_ddrmon", "xin24m", CLK_IGNORE_UNUSED,
600*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(4), 15, GFLAGS),
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	/* PD_GIC_AUDIO */
603*4882a593Smuzhiyun 	COMPOSITE_NODIV(ACLK_GIC_AUDIO, "aclk_gic_audio", gpll200_gpll150_gpll100_xin24m_p, CLK_IGNORE_UNUSED,
604*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(10), 8, 2, MFLAGS,
605*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(5), 0, GFLAGS),
606*4882a593Smuzhiyun 	COMPOSITE_NODIV(HCLK_GIC_AUDIO, "hclk_gic_audio", gpll150_gpll100_gpll75_xin24m_p, CLK_IGNORE_UNUSED,
607*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(10), 10, 2, MFLAGS,
608*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(5), 1, GFLAGS),
609*4882a593Smuzhiyun 	GATE(HCLK_SDMMC_BUFFER, "hclk_sdmmc_buffer", "hclk_gic_audio", 0,
610*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(5), 8, GFLAGS),
611*4882a593Smuzhiyun 	COMPOSITE_NODIV(DCLK_SDMMC_BUFFER, "dclk_sdmmc_buffer", gpll100_gpll75_gpll50_p, 0,
612*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(10), 12, 2, MFLAGS,
613*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(5), 9, GFLAGS),
614*4882a593Smuzhiyun 	GATE(ACLK_GIC600, "aclk_gic600", "aclk_gic_audio", CLK_IGNORE_UNUSED,
615*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(5), 4, GFLAGS),
616*4882a593Smuzhiyun 	GATE(ACLK_SPINLOCK, "aclk_spinlock", "aclk_gic_audio", CLK_IGNORE_UNUSED,
617*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(5), 7, GFLAGS),
618*4882a593Smuzhiyun 	GATE(HCLK_I2S0_8CH, "hclk_i2s0_8ch", "hclk_gic_audio", 0,
619*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(5), 10, GFLAGS),
620*4882a593Smuzhiyun 	GATE(HCLK_I2S1_8CH, "hclk_i2s1_8ch", "hclk_gic_audio", 0,
621*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(5), 11, GFLAGS),
622*4882a593Smuzhiyun 	GATE(HCLK_I2S2_2CH, "hclk_i2s2_2ch", "hclk_gic_audio", 0,
623*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(5), 12, GFLAGS),
624*4882a593Smuzhiyun 	GATE(HCLK_I2S3_2CH, "hclk_i2s3_2ch", "hclk_gic_audio", 0,
625*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(5), 13, GFLAGS),
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	COMPOSITE(CLK_I2S0_8CH_TX_SRC, "clk_i2s0_8ch_tx_src", gpll_cpll_npll_p, 0,
628*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(11), 8, 2, MFLAGS, 0, 7, DFLAGS,
629*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(6), 0, GFLAGS),
630*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(CLK_I2S0_8CH_TX_FRAC, "clk_i2s0_8ch_tx_frac", "clk_i2s0_8ch_tx_src", CLK_SET_RATE_PARENT,
631*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(12), 0,
632*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(6), 1, GFLAGS,
633*4882a593Smuzhiyun 			&rk3568_i2s0_8ch_tx_fracmux),
634*4882a593Smuzhiyun 	GATE(MCLK_I2S0_8CH_TX, "mclk_i2s0_8ch_tx", "clk_i2s0_8ch_tx", 0,
635*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(6), 2, GFLAGS),
636*4882a593Smuzhiyun 	COMPOSITE_NODIV(I2S0_MCLKOUT_TX, "i2s0_mclkout_tx", i2s0_mclkout_tx_p, CLK_SET_RATE_PARENT,
637*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(11), 15, 1, MFLAGS,
638*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(6), 3, GFLAGS),
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	COMPOSITE(CLK_I2S0_8CH_RX_SRC, "clk_i2s0_8ch_rx_src", gpll_cpll_npll_p, 0,
641*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(13), 8, 2, MFLAGS, 0, 7, DFLAGS,
642*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(6), 4, GFLAGS),
643*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(CLK_I2S0_8CH_RX_FRAC, "clk_i2s0_8ch_rx_frac", "clk_i2s0_8ch_rx_src", CLK_SET_RATE_PARENT,
644*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(14), 0,
645*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(6), 5, GFLAGS,
646*4882a593Smuzhiyun 			&rk3568_i2s0_8ch_rx_fracmux),
647*4882a593Smuzhiyun 	GATE(MCLK_I2S0_8CH_RX, "mclk_i2s0_8ch_rx", "clk_i2s0_8ch_rx", 0,
648*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(6), 6, GFLAGS),
649*4882a593Smuzhiyun 	COMPOSITE_NODIV(I2S0_MCLKOUT_RX, "i2s0_mclkout_rx", i2s0_mclkout_rx_p, CLK_SET_RATE_PARENT,
650*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(13), 15, 1, MFLAGS,
651*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(6), 7, GFLAGS),
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	COMPOSITE(CLK_I2S1_8CH_TX_SRC, "clk_i2s1_8ch_tx_src", gpll_cpll_npll_p, 0,
654*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(15), 8, 2, MFLAGS, 0, 7, DFLAGS,
655*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(6), 8, GFLAGS),
656*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(CLK_I2S1_8CH_TX_FRAC, "clk_i2s1_8ch_tx_frac", "clk_i2s1_8ch_tx_src", CLK_SET_RATE_PARENT,
657*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(16), 0,
658*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(6), 9, GFLAGS,
659*4882a593Smuzhiyun 			&rk3568_i2s1_8ch_tx_fracmux),
660*4882a593Smuzhiyun 	GATE(MCLK_I2S1_8CH_TX, "mclk_i2s1_8ch_tx", "clk_i2s1_8ch_tx", 0,
661*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(6), 10, GFLAGS),
662*4882a593Smuzhiyun 	COMPOSITE_NODIV(I2S1_MCLKOUT_TX, "i2s1_mclkout_tx", i2s1_mclkout_tx_p, CLK_SET_RATE_PARENT,
663*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(15), 15, 1, MFLAGS,
664*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(6), 11, GFLAGS),
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	COMPOSITE(CLK_I2S1_8CH_RX_SRC, "clk_i2s1_8ch_rx_src", gpll_cpll_npll_p, 0,
667*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(17), 8, 2, MFLAGS, 0, 7, DFLAGS,
668*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(6), 12, GFLAGS),
669*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(CLK_I2S1_8CH_RX_FRAC, "clk_i2s1_8ch_rx_frac", "clk_i2s1_8ch_rx_src", CLK_SET_RATE_PARENT,
670*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(18), 0,
671*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(6), 13, GFLAGS,
672*4882a593Smuzhiyun 			&rk3568_i2s1_8ch_rx_fracmux),
673*4882a593Smuzhiyun 	GATE(MCLK_I2S1_8CH_RX, "mclk_i2s1_8ch_rx", "clk_i2s1_8ch_rx", 0,
674*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(6), 14, GFLAGS),
675*4882a593Smuzhiyun 	COMPOSITE_NODIV(I2S1_MCLKOUT_RX, "i2s1_mclkout_rx", i2s1_mclkout_rx_p, CLK_SET_RATE_PARENT,
676*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(17), 15, 1, MFLAGS,
677*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(6), 15, GFLAGS),
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	COMPOSITE(CLK_I2S2_2CH_SRC, "clk_i2s2_2ch_src", gpll_cpll_npll_p, 0,
680*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(19), 8, 2, MFLAGS, 0, 7, DFLAGS,
681*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(7), 0, GFLAGS),
682*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(CLK_I2S2_2CH_FRAC, "clk_i2s2_2ch_frac", "clk_i2s2_2ch_src", CLK_SET_RATE_PARENT,
683*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(20), 0,
684*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(7), 1, GFLAGS,
685*4882a593Smuzhiyun 			&rk3568_i2s2_2ch_fracmux),
686*4882a593Smuzhiyun 	GATE(MCLK_I2S2_2CH, "mclk_i2s2_2ch", "clk_i2s2_2ch", 0,
687*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(7), 2, GFLAGS),
688*4882a593Smuzhiyun 	COMPOSITE_NODIV(I2S2_MCLKOUT, "i2s2_mclkout", i2s2_mclkout_p, CLK_SET_RATE_PARENT,
689*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(19), 15, 1, MFLAGS,
690*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(7), 3, GFLAGS),
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	COMPOSITE(CLK_I2S3_2CH_TX_SRC, "clk_i2s3_2ch_tx_src", gpll_cpll_npll_p, 0,
693*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(21), 8, 2, MFLAGS, 0, 7, DFLAGS,
694*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(7), 4, GFLAGS),
695*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(CLK_I2S3_2CH_TX_FRAC, "clk_i2s3_2ch_tx_frac", "clk_i2s3_2ch_tx_src", CLK_SET_RATE_PARENT,
696*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(22), 0,
697*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(7), 5, GFLAGS,
698*4882a593Smuzhiyun 			&rk3568_i2s3_2ch_tx_fracmux),
699*4882a593Smuzhiyun 	GATE(MCLK_I2S3_2CH_TX, "mclk_i2s3_2ch_tx", "clk_i2s3_2ch_tx", 0,
700*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(7), 6, GFLAGS),
701*4882a593Smuzhiyun 	COMPOSITE_NODIV(I2S3_MCLKOUT_TX, "i2s3_mclkout_tx", i2s3_mclkout_tx_p, CLK_SET_RATE_PARENT,
702*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(21), 15, 1, MFLAGS,
703*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(7), 7, GFLAGS),
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	COMPOSITE(CLK_I2S3_2CH_RX_SRC, "clk_i2s3_2ch_rx_src", gpll_cpll_npll_p, 0,
706*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(83), 8, 2, MFLAGS, 0, 7, DFLAGS,
707*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(7), 8, GFLAGS),
708*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(CLK_I2S3_2CH_RX_FRAC, "clk_i2s3_2ch_rx_frac", "clk_i2s3_2ch_rx_src", CLK_SET_RATE_PARENT,
709*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(84), 0,
710*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(7), 9, GFLAGS,
711*4882a593Smuzhiyun 			&rk3568_i2s3_2ch_rx_fracmux),
712*4882a593Smuzhiyun 	GATE(MCLK_I2S3_2CH_RX, "mclk_i2s3_2ch_rx", "clk_i2s3_2ch_rx", 0,
713*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(7), 10, GFLAGS),
714*4882a593Smuzhiyun 	COMPOSITE_NODIV(I2S3_MCLKOUT_RX, "i2s3_mclkout_rx", i2s3_mclkout_rx_p, CLK_SET_RATE_PARENT,
715*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(83), 15, 1, MFLAGS,
716*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(7), 11, GFLAGS),
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	MUXGRF(I2S1_MCLKOUT, "i2s1_mclkout", i2s1_mclkout_p,  CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
719*4882a593Smuzhiyun 			RK3568_GRF_SOC_CON1, 5, 1, MFLAGS),
720*4882a593Smuzhiyun 	MUXGRF(I2S3_MCLKOUT, "i2s3_mclkout", i2s3_mclkout_p,  CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
721*4882a593Smuzhiyun 			RK3568_GRF_SOC_CON2, 15, 1, MFLAGS),
722*4882a593Smuzhiyun 	MUXGRF(I2S1_MCLK_RX_IOE, "i2s1_mclk_rx_ioe", i2s1_mclk_rx_ioe_p,  0,
723*4882a593Smuzhiyun 			RK3568_GRF_SOC_CON2, 0, 1, MFLAGS),
724*4882a593Smuzhiyun 	MUXGRF(I2S1_MCLK_TX_IOE, "i2s1_mclk_tx_ioe", i2s1_mclk_tx_ioe_p,  0,
725*4882a593Smuzhiyun 			RK3568_GRF_SOC_CON2, 1, 1, MFLAGS),
726*4882a593Smuzhiyun 	MUXGRF(I2S2_MCLK_IOE, "i2s2_mclk_ioe", i2s2_mclk_ioe_p,  0,
727*4882a593Smuzhiyun 			RK3568_GRF_SOC_CON2, 2, 1, MFLAGS),
728*4882a593Smuzhiyun 	MUXGRF(I2S3_MCLK_IOE, "i2s3_mclk_ioe", i2s3_mclk_ioe_p,  0,
729*4882a593Smuzhiyun 			RK3568_GRF_SOC_CON2, 3, 1, MFLAGS),
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	GATE(HCLK_PDM, "hclk_pdm", "hclk_gic_audio", 0,
732*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(5), 14, GFLAGS),
733*4882a593Smuzhiyun 	COMPOSITE_NODIV(MCLK_PDM, "mclk_pdm", mclk_pdm_p, 0,
734*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(23), 8, 2, MFLAGS,
735*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(5), 15, GFLAGS),
736*4882a593Smuzhiyun 	GATE(HCLK_VAD, "hclk_vad", "hclk_gic_audio", 0,
737*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(7), 12, GFLAGS),
738*4882a593Smuzhiyun 	GATE(HCLK_SPDIF_8CH, "hclk_spdif_8ch", "hclk_gic_audio", 0,
739*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(7), 13, GFLAGS),
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	COMPOSITE(MCLK_SPDIF_8CH_SRC, "mclk_spdif_8ch_src", cpll_gpll_p, 0,
742*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(23), 14, 1, MFLAGS, 0, 7, DFLAGS,
743*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(7), 14, GFLAGS),
744*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(MCLK_SPDIF_8CH_FRAC, "mclk_spdif_8ch_frac", "mclk_spdif_8ch_src", CLK_SET_RATE_PARENT,
745*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(24), 0,
746*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(7), 15, GFLAGS,
747*4882a593Smuzhiyun 			&rk3568_spdif_8ch_fracmux),
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	GATE(HCLK_AUDPWM, "hclk_audpwm", "hclk_gic_audio", 0,
750*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(8), 0, GFLAGS),
751*4882a593Smuzhiyun 	COMPOSITE(SCLK_AUDPWM_SRC, "sclk_audpwm_src", gpll_cpll_p, 0,
752*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(25), 14, 1, MFLAGS, 0, 6, DFLAGS,
753*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(8), 1, GFLAGS),
754*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(SCLK_AUDPWM_FRAC, "sclk_audpwm_frac", "sclk_audpwm_src", CLK_SET_RATE_PARENT,
755*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(26), 0,
756*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(8), 2, GFLAGS,
757*4882a593Smuzhiyun 			&rk3568_audpwm_fracmux),
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	GATE(HCLK_ACDCDIG, "hclk_acdcdig", "hclk_gic_audio", 0,
760*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(8), 3, GFLAGS),
761*4882a593Smuzhiyun 	COMPOSITE_NODIV(CLK_ACDCDIG_I2C, "clk_acdcdig_i2c", clk_i2c_p, 0,
762*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(23), 10, 2, MFLAGS,
763*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(8), 4, GFLAGS),
764*4882a593Smuzhiyun 	GATE(CLK_ACDCDIG_DAC, "clk_acdcdig_dac", "mclk_i2s3_2ch_tx", 0,
765*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(8), 5, GFLAGS),
766*4882a593Smuzhiyun 	GATE(CLK_ACDCDIG_ADC, "clk_acdcdig_adc", "mclk_i2s3_2ch_rx", 0,
767*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(8), 6, GFLAGS),
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	/* PD_SECURE_FLASH */
770*4882a593Smuzhiyun 	COMPOSITE_NODIV(ACLK_SECURE_FLASH, "aclk_secure_flash", gpll200_gpll150_gpll100_xin24m_p, CLK_IS_CRITICAL,
771*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(27), 0, 2, MFLAGS,
772*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(8), 7, GFLAGS),
773*4882a593Smuzhiyun 	COMPOSITE_NODIV(HCLK_SECURE_FLASH, "hclk_secure_flash", gpll150_gpll100_gpll75_xin24m_p, CLK_IS_CRITICAL,
774*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(27), 2, 2, MFLAGS,
775*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(8), 8, GFLAGS),
776*4882a593Smuzhiyun 	GATE(ACLK_CRYPTO_NS, "aclk_crypto_ns", "aclk_secure_flash", 0,
777*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(8), 11, GFLAGS),
778*4882a593Smuzhiyun 	GATE(HCLK_CRYPTO_NS, "hclk_crypto_ns", "hclk_secure_flash", 0,
779*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(8), 12, GFLAGS),
780*4882a593Smuzhiyun 	COMPOSITE_NODIV(CLK_CRYPTO_NS_CORE, "clk_crypto_ns_core", gpll200_gpll150_gpll100_p, 0,
781*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(27), 4, 2, MFLAGS,
782*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(8), 13, GFLAGS),
783*4882a593Smuzhiyun 	COMPOSITE_NODIV(CLK_CRYPTO_NS_PKA, "clk_crypto_ns_pka", gpll300_gpll200_gpll100_p, 0,
784*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(27), 6, 2, MFLAGS,
785*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(8), 14, GFLAGS),
786*4882a593Smuzhiyun 	GATE(CLK_CRYPTO_NS_RNG, "clk_crypto_ns_rng", "hclk_secure_flash", 0,
787*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(8), 15, GFLAGS),
788*4882a593Smuzhiyun 	GATE(HCLK_TRNG_NS, "hclk_trng_ns", "hclk_secure_flash", CLK_IGNORE_UNUSED,
789*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(9), 10, GFLAGS),
790*4882a593Smuzhiyun 	GATE(CLK_TRNG_NS, "clk_trng_ns", "hclk_secure_flash", CLK_IGNORE_UNUSED,
791*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(9), 11, GFLAGS),
792*4882a593Smuzhiyun 	GATE(PCLK_OTPC_NS, "pclk_otpc_ns", "hclk_secure_flash", 0,
793*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(26), 9, GFLAGS),
794*4882a593Smuzhiyun 	GATE(CLK_OTPC_NS_SBPI, "clk_otpc_ns_sbpi", "xin24m", 0,
795*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(26), 10, GFLAGS),
796*4882a593Smuzhiyun 	GATE(CLK_OTPC_NS_USR, "clk_otpc_ns_usr", "xin_osc0_half", 0,
797*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(26), 11, GFLAGS),
798*4882a593Smuzhiyun 	GATE(HCLK_NANDC, "hclk_nandc", "hclk_secure_flash", 0,
799*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(9), 0, GFLAGS),
800*4882a593Smuzhiyun 	COMPOSITE_NODIV(NCLK_NANDC, "nclk_nandc", clk_nandc_p, 0,
801*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(28), 0, 2, MFLAGS,
802*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(9), 1, GFLAGS),
803*4882a593Smuzhiyun 	GATE(HCLK_SFC, "hclk_sfc", "hclk_secure_flash", 0,
804*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(9), 2, GFLAGS),
805*4882a593Smuzhiyun 	GATE(HCLK_SFC_XIP, "hclk_sfc_xip", "hclk_secure_flash", 0,
806*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(9), 3, GFLAGS),
807*4882a593Smuzhiyun 	COMPOSITE_NODIV(SCLK_SFC, "sclk_sfc", sclk_sfc_p, 0,
808*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(28), 4, 3, MFLAGS,
809*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(9), 4, GFLAGS),
810*4882a593Smuzhiyun 	GATE(ACLK_EMMC, "aclk_emmc", "aclk_secure_flash", 0,
811*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(9), 5, GFLAGS),
812*4882a593Smuzhiyun 	GATE(HCLK_EMMC, "hclk_emmc", "hclk_secure_flash", 0,
813*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(9), 6, GFLAGS),
814*4882a593Smuzhiyun 	COMPOSITE_NODIV(BCLK_EMMC, "bclk_emmc", gpll200_gpll150_cpll125_p, 0,
815*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(28), 8, 2, MFLAGS,
816*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(9), 7, GFLAGS),
817*4882a593Smuzhiyun 	COMPOSITE_NODIV(CCLK_EMMC, "cclk_emmc", cclk_emmc_p, 0,
818*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(28), 12, 3, MFLAGS,
819*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(9), 8, GFLAGS),
820*4882a593Smuzhiyun 	GATE(TCLK_EMMC, "tclk_emmc", "xin24m", 0,
821*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(9), 9, GFLAGS),
822*4882a593Smuzhiyun 	MMC(SCLK_EMMC_DRV, "emmc_drv", "cclk_emmc", RK3568_EMMC_CON0, 1),
823*4882a593Smuzhiyun 	MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "cclk_emmc", RK3568_EMMC_CON1, 1),
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	/* PD_PIPE */
826*4882a593Smuzhiyun 	COMPOSITE_NODIV(ACLK_PIPE, "aclk_pipe", aclk_pipe_p, 0,
827*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(29), 0, 2, MFLAGS,
828*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(10), 0, GFLAGS),
829*4882a593Smuzhiyun 	COMPOSITE_NOMUX(PCLK_PIPE, "pclk_pipe", "aclk_pipe", 0,
830*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(29), 4, 4, DFLAGS,
831*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(10), 1, GFLAGS),
832*4882a593Smuzhiyun 	GATE(ACLK_PCIE20_MST, "aclk_pcie20_mst", "aclk_pipe", 0,
833*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(12), 0, GFLAGS),
834*4882a593Smuzhiyun 	GATE(ACLK_PCIE20_SLV, "aclk_pcie20_slv", "aclk_pipe", 0,
835*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(12), 1, GFLAGS),
836*4882a593Smuzhiyun 	GATE(ACLK_PCIE20_DBI, "aclk_pcie20_dbi", "aclk_pipe", 0,
837*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(12), 2, GFLAGS),
838*4882a593Smuzhiyun 	GATE(PCLK_PCIE20, "pclk_pcie20", "pclk_pipe", 0,
839*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(12), 3, GFLAGS),
840*4882a593Smuzhiyun 	GATE(CLK_PCIE20_AUX_NDFT, "clk_pcie20_aux_ndft", "xin24m", 0,
841*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(12), 4, GFLAGS),
842*4882a593Smuzhiyun 	GATE(ACLK_PCIE30X1_MST, "aclk_pcie30x1_mst", "aclk_pipe", 0,
843*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(12), 8, GFLAGS),
844*4882a593Smuzhiyun 	GATE(ACLK_PCIE30X1_SLV, "aclk_pcie30x1_slv", "aclk_pipe", 0,
845*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(12), 9, GFLAGS),
846*4882a593Smuzhiyun 	GATE(ACLK_PCIE30X1_DBI, "aclk_pcie30x1_dbi", "aclk_pipe", 0,
847*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(12), 10, GFLAGS),
848*4882a593Smuzhiyun 	GATE(PCLK_PCIE30X1, "pclk_pcie30x1", "pclk_pipe", 0,
849*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(12), 11, GFLAGS),
850*4882a593Smuzhiyun 	GATE(CLK_PCIE30X1_AUX_NDFT, "clk_pcie30x1_aux_ndft", "xin24m", 0,
851*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(12), 12, GFLAGS),
852*4882a593Smuzhiyun 	GATE(ACLK_PCIE30X2_MST, "aclk_pcie30x2_mst", "aclk_pipe", 0,
853*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(13), 0, GFLAGS),
854*4882a593Smuzhiyun 	GATE(ACLK_PCIE30X2_SLV, "aclk_pcie30x2_slv", "aclk_pipe", 0,
855*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(13), 1, GFLAGS),
856*4882a593Smuzhiyun 	GATE(ACLK_PCIE30X2_DBI, "aclk_pcie30x2_dbi", "aclk_pipe", 0,
857*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(13), 2, GFLAGS),
858*4882a593Smuzhiyun 	GATE(PCLK_PCIE30X2, "pclk_pcie30x2", "pclk_pipe", 0,
859*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(13), 3, GFLAGS),
860*4882a593Smuzhiyun 	GATE(CLK_PCIE30X2_AUX_NDFT, "clk_pcie30x2_aux_ndft", "xin24m", 0,
861*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(13), 4, GFLAGS),
862*4882a593Smuzhiyun 	GATE(ACLK_SATA0, "aclk_sata0", "aclk_pipe", 0,
863*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(11), 0, GFLAGS),
864*4882a593Smuzhiyun 	GATE(CLK_SATA0_PMALIVE, "clk_sata0_pmalive", "gpll_20m", 0,
865*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(11), 1, GFLAGS),
866*4882a593Smuzhiyun 	GATE(CLK_SATA0_RXOOB, "clk_sata0_rxoob", "cpll_50m", 0,
867*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(11), 2, GFLAGS),
868*4882a593Smuzhiyun 	GATE(ACLK_SATA1, "aclk_sata1", "aclk_pipe", 0,
869*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(11), 4, GFLAGS),
870*4882a593Smuzhiyun 	GATE(CLK_SATA1_PMALIVE, "clk_sata1_pmalive", "gpll_20m", 0,
871*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(11), 5, GFLAGS),
872*4882a593Smuzhiyun 	GATE(CLK_SATA1_RXOOB, "clk_sata1_rxoob", "cpll_50m", 0,
873*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(11), 6, GFLAGS),
874*4882a593Smuzhiyun 	GATE(ACLK_SATA2, "aclk_sata2", "aclk_pipe", 0,
875*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(11), 8, GFLAGS),
876*4882a593Smuzhiyun 	GATE(CLK_SATA2_PMALIVE, "clk_sata2_pmalive", "gpll_20m", 0,
877*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(11), 9, GFLAGS),
878*4882a593Smuzhiyun 	GATE(CLK_SATA2_RXOOB, "clk_sata2_rxoob", "cpll_50m", 0,
879*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(11), 10, GFLAGS),
880*4882a593Smuzhiyun 	GATE(ACLK_USB3OTG0, "aclk_usb3otg0", "aclk_pipe", 0,
881*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(10), 8, GFLAGS),
882*4882a593Smuzhiyun 	GATE(CLK_USB3OTG0_REF, "clk_usb3otg0_ref", "xin24m", 0,
883*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(10), 9, GFLAGS),
884*4882a593Smuzhiyun 	COMPOSITE_NODIV(CLK_USB3OTG0_SUSPEND, "clk_usb3otg0_suspend", xin24m_32k_p, 0,
885*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(29), 8, 1, MFLAGS,
886*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(10), 10, GFLAGS),
887*4882a593Smuzhiyun 	GATE(ACLK_USB3OTG1, "aclk_usb3otg1", "aclk_pipe", 0,
888*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(10), 12, GFLAGS),
889*4882a593Smuzhiyun 	GATE(CLK_USB3OTG1_REF, "clk_usb3otg1_ref", "xin24m", 0,
890*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(10), 13, GFLAGS),
891*4882a593Smuzhiyun 	COMPOSITE_NODIV(CLK_USB3OTG1_SUSPEND, "clk_usb3otg1_suspend", xin24m_32k_p, 0,
892*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(29), 9, 1, MFLAGS,
893*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(10), 14, GFLAGS),
894*4882a593Smuzhiyun 	COMPOSITE_NODIV(CLK_XPCS_EEE, "clk_xpcs_eee", gpll200_cpll125_p, 0,
895*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(29), 13, 1, MFLAGS,
896*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(10), 4, GFLAGS),
897*4882a593Smuzhiyun 	GATE(PCLK_XPCS, "pclk_xpcs", "pclk_pipe", 0,
898*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(13), 6, GFLAGS),
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	/* PD_PHP */
901*4882a593Smuzhiyun 	COMPOSITE_NODIV(ACLK_PHP, "aclk_php", gpll300_gpll200_gpll100_xin24m_p, 0,
902*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(30), 0, 2, MFLAGS,
903*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(14), 8, GFLAGS),
904*4882a593Smuzhiyun 	COMPOSITE_NODIV(HCLK_PHP, "hclk_php", gpll150_gpll100_gpll75_xin24m_p, CLK_IS_CRITICAL,
905*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(30), 2, 2, MFLAGS,
906*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(14), 9, GFLAGS),
907*4882a593Smuzhiyun 	COMPOSITE_NOMUX(PCLK_PHP, "pclk_php", "aclk_php", CLK_IS_CRITICAL,
908*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(30), 4, 4, DFLAGS,
909*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(14), 10, GFLAGS),
910*4882a593Smuzhiyun 	GATE(HCLK_SDMMC0, "hclk_sdmmc0", "hclk_php", 0,
911*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(15), 0, GFLAGS),
912*4882a593Smuzhiyun 	COMPOSITE_NODIV(CLK_SDMMC0, "clk_sdmmc0", clk_sdmmc_p, 0,
913*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(30), 8, 3, MFLAGS,
914*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(15), 1, GFLAGS),
915*4882a593Smuzhiyun 	MMC(SCLK_SDMMC0_DRV, "sdmmc0_drv", "clk_sdmmc0", RK3568_SDMMC0_CON0, 1),
916*4882a593Smuzhiyun 	MMC(SCLK_SDMMC0_SAMPLE, "sdmmc0_sample", "clk_sdmmc0", RK3568_SDMMC0_CON1, 1),
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	GATE(HCLK_SDMMC1, "hclk_sdmmc1", "hclk_php", 0,
919*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(15), 2, GFLAGS),
920*4882a593Smuzhiyun 	COMPOSITE_NODIV(CLK_SDMMC1, "clk_sdmmc1", clk_sdmmc_p, 0,
921*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(30), 12, 3, MFLAGS,
922*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(15), 3, GFLAGS),
923*4882a593Smuzhiyun 	MMC(SCLK_SDMMC1_DRV, "sdmmc1_drv", "clk_sdmmc1", RK3568_SDMMC1_CON0, 1),
924*4882a593Smuzhiyun 	MMC(SCLK_SDMMC1_SAMPLE, "sdmmc1_sample", "clk_sdmmc1", RK3568_SDMMC1_CON1, 1),
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	GATE(ACLK_GMAC0, "aclk_gmac0", "aclk_php", 0,
927*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(15), 5, GFLAGS),
928*4882a593Smuzhiyun 	GATE(PCLK_GMAC0, "pclk_gmac0", "pclk_php", 0,
929*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(15), 6, GFLAGS),
930*4882a593Smuzhiyun 	COMPOSITE_NODIV(CLK_MAC0_2TOP, "clk_mac0_2top", clk_mac_2top_p, 0,
931*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(31), 8, 2, MFLAGS,
932*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(15), 7, GFLAGS),
933*4882a593Smuzhiyun 	COMPOSITE_NODIV(CLK_MAC0_OUT, "clk_mac0_out", cpll125_cpll50_cpll25_xin24m_p, 0,
934*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(31), 14, 2, MFLAGS,
935*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(15), 8, GFLAGS),
936*4882a593Smuzhiyun 	GATE(CLK_MAC0_REFOUT, "clk_mac0_refout", "clk_mac0_2top", 0,
937*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(15), 12, GFLAGS),
938*4882a593Smuzhiyun 	COMPOSITE_NODIV(CLK_GMAC0_PTP_REF, "clk_gmac0_ptp_ref", clk_gmac_ptp_p, 0,
939*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(31), 12, 2, MFLAGS,
940*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(15), 4, GFLAGS),
941*4882a593Smuzhiyun 	MUX(SCLK_GMAC0, "clk_gmac0", mux_gmac0_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
942*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(31), 2, 1, MFLAGS),
943*4882a593Smuzhiyun 	FACTOR(0, "clk_gmac0_tx_div5", "clk_gmac0", 0, 1, 5),
944*4882a593Smuzhiyun 	FACTOR(0, "clk_gmac0_tx_div50", "clk_gmac0", 0, 1, 50),
945*4882a593Smuzhiyun 	FACTOR(0, "clk_gmac0_rx_div2", "clk_gmac0", 0, 1, 2),
946*4882a593Smuzhiyun 	FACTOR(0, "clk_gmac0_rx_div20", "clk_gmac0", 0, 1, 20),
947*4882a593Smuzhiyun 	MUX(SCLK_GMAC0_RGMII_SPEED, "clk_gmac0_rgmii_speed", mux_gmac0_rgmii_speed_p, 0,
948*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(31), 4, 2, MFLAGS),
949*4882a593Smuzhiyun 	MUX(SCLK_GMAC0_RMII_SPEED, "clk_gmac0_rmii_speed", mux_gmac0_rmii_speed_p, 0,
950*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(31), 3, 1, MFLAGS),
951*4882a593Smuzhiyun 	MUX(SCLK_GMAC0_RX_TX, "clk_gmac0_rx_tx", mux_gmac0_rx_tx_p,  CLK_SET_RATE_PARENT,
952*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(31), 0, 2, MFLAGS),
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	/* PD_USB */
955*4882a593Smuzhiyun 	COMPOSITE_NODIV(ACLK_USB, "aclk_usb", gpll300_gpll200_gpll100_xin24m_p, 0,
956*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(32), 0, 2, MFLAGS,
957*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(16), 0, GFLAGS),
958*4882a593Smuzhiyun 	COMPOSITE_NODIV(HCLK_USB, "hclk_usb", gpll150_gpll100_gpll75_xin24m_p, CLK_IS_CRITICAL,
959*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(32), 2, 2, MFLAGS,
960*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(16), 1, GFLAGS),
961*4882a593Smuzhiyun 	COMPOSITE_NOMUX(PCLK_USB, "pclk_usb", "aclk_usb", CLK_IS_CRITICAL,
962*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(32), 4, 4, DFLAGS,
963*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(16), 2, GFLAGS),
964*4882a593Smuzhiyun 	GATE(HCLK_USB2HOST0, "hclk_usb2host0", "hclk_usb", 0,
965*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(16), 12, GFLAGS),
966*4882a593Smuzhiyun 	GATE(HCLK_USB2HOST0_ARB, "hclk_usb2host0_arb", "hclk_usb", 0,
967*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(16), 13, GFLAGS),
968*4882a593Smuzhiyun 	GATE(HCLK_USB2HOST1, "hclk_usb2host1", "hclk_usb", 0,
969*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(16), 14, GFLAGS),
970*4882a593Smuzhiyun 	GATE(HCLK_USB2HOST1_ARB, "hclk_usb2host1_arb", "hclk_usb", 0,
971*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(16), 15, GFLAGS),
972*4882a593Smuzhiyun 	GATE(HCLK_SDMMC2, "hclk_sdmmc2", "hclk_usb", 0,
973*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(17), 0, GFLAGS),
974*4882a593Smuzhiyun 	COMPOSITE_NODIV(CLK_SDMMC2, "clk_sdmmc2", clk_sdmmc_p, 0,
975*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(32), 8, 3, MFLAGS,
976*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(17), 1, GFLAGS),
977*4882a593Smuzhiyun 	MMC(SCLK_SDMMC2_DRV, "sdmmc2_drv", "clk_sdmmc2", RK3568_SDMMC2_CON0, 1),
978*4882a593Smuzhiyun 	MMC(SCLK_SDMMC2_SAMPLE, "sdmmc2_sample", "clk_sdmmc2", RK3568_SDMMC2_CON1, 1),
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	GATE(ACLK_GMAC1, "aclk_gmac1", "aclk_usb", 0,
981*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(17), 3, GFLAGS),
982*4882a593Smuzhiyun 	GATE(PCLK_GMAC1, "pclk_gmac1", "pclk_usb", 0,
983*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(17), 4, GFLAGS),
984*4882a593Smuzhiyun 	COMPOSITE_NODIV(CLK_MAC1_2TOP, "clk_mac1_2top", clk_mac_2top_p, 0,
985*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(33), 8, 2, MFLAGS,
986*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(17), 5, GFLAGS),
987*4882a593Smuzhiyun 	COMPOSITE_NODIV(CLK_MAC1_OUT, "clk_mac1_out", cpll125_cpll50_cpll25_xin24m_p, 0,
988*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(33), 14, 2, MFLAGS,
989*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(17), 6, GFLAGS),
990*4882a593Smuzhiyun 	GATE(CLK_MAC1_REFOUT, "clk_mac1_refout", "clk_mac1_2top", 0,
991*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(17), 10, GFLAGS),
992*4882a593Smuzhiyun 	COMPOSITE_NODIV(CLK_GMAC1_PTP_REF, "clk_gmac1_ptp_ref", clk_gmac_ptp_p, 0,
993*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(33), 12, 2, MFLAGS,
994*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(17), 2, GFLAGS),
995*4882a593Smuzhiyun 	MUX(SCLK_GMAC1, "clk_gmac1", mux_gmac1_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
996*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(33), 2, 1, MFLAGS),
997*4882a593Smuzhiyun 	FACTOR(0, "clk_gmac1_tx_div5", "clk_gmac1", 0, 1, 5),
998*4882a593Smuzhiyun 	FACTOR(0, "clk_gmac1_tx_div50", "clk_gmac1", 0, 1, 50),
999*4882a593Smuzhiyun 	FACTOR(0, "clk_gmac1_rx_div2", "clk_gmac1", 0, 1, 2),
1000*4882a593Smuzhiyun 	FACTOR(0, "clk_gmac1_rx_div20", "clk_gmac1", 0, 1, 20),
1001*4882a593Smuzhiyun 	MUX(SCLK_GMAC1_RGMII_SPEED, "clk_gmac1_rgmii_speed", mux_gmac1_rgmii_speed_p, 0,
1002*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(33), 4, 2, MFLAGS),
1003*4882a593Smuzhiyun 	MUX(SCLK_GMAC1_RMII_SPEED, "clk_gmac1_rmii_speed", mux_gmac1_rmii_speed_p, 0,
1004*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(33), 3, 1, MFLAGS),
1005*4882a593Smuzhiyun 	MUX(SCLK_GMAC1_RX_TX, "clk_gmac1_rx_tx", mux_gmac1_rx_tx_p,  CLK_SET_RATE_PARENT,
1006*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(33), 0, 2, MFLAGS),
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	/* PD_PERI */
1009*4882a593Smuzhiyun 	COMPOSITE_NODIV(ACLK_PERIMID, "aclk_perimid", gpll300_gpll200_gpll100_xin24m_p, CLK_IS_CRITICAL,
1010*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(10), 4, 2, MFLAGS,
1011*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(14), 0, GFLAGS),
1012*4882a593Smuzhiyun 	COMPOSITE_NODIV(HCLK_PERIMID, "hclk_perimid", gpll150_gpll100_gpll75_xin24m_p, CLK_IS_CRITICAL,
1013*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(10), 6, 2, MFLAGS,
1014*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(14), 1, GFLAGS),
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	/* PD_VI */
1017*4882a593Smuzhiyun 	COMPOSITE_NODIV(ACLK_VI, "aclk_vi", gpll400_gpll300_gpll200_xin24m_p, 0,
1018*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(34), 0, 2, MFLAGS,
1019*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(18), 0, GFLAGS),
1020*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HCLK_VI, "hclk_vi", "aclk_vi", 0,
1021*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(34), 4, 4, DFLAGS,
1022*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(18), 1, GFLAGS),
1023*4882a593Smuzhiyun 	COMPOSITE_NOMUX(PCLK_VI, "pclk_vi", "aclk_vi", 0,
1024*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(34), 8, 4, DFLAGS,
1025*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(18), 2, GFLAGS),
1026*4882a593Smuzhiyun 	GATE(ACLK_VICAP, "aclk_vicap", "aclk_vi", 0,
1027*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(18), 9, GFLAGS),
1028*4882a593Smuzhiyun 	GATE(HCLK_VICAP, "hclk_vicap", "hclk_vi", 0,
1029*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(18), 10, GFLAGS),
1030*4882a593Smuzhiyun 	COMPOSITE_NODIV(DCLK_VICAP, "dclk_vicap", cpll333_gpll300_gpll200_p, 0,
1031*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(34), 14, 2, MFLAGS,
1032*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(18), 11, GFLAGS),
1033*4882a593Smuzhiyun 	GATE(ICLK_VICAP_G, "iclk_vicap_g", "iclk_vicap", 0,
1034*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(18), 13, GFLAGS),
1035*4882a593Smuzhiyun 	GATE(ACLK_ISP, "aclk_isp", "aclk_vi", 0,
1036*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(19), 0, GFLAGS),
1037*4882a593Smuzhiyun 	GATE(HCLK_ISP, "hclk_isp", "hclk_vi", 0,
1038*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(19), 1, GFLAGS),
1039*4882a593Smuzhiyun 	COMPOSITE(CLK_ISP, "clk_isp", cpll_gpll_hpll_p, 0,
1040*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(35), 6, 2, MFLAGS, 0, 5, DFLAGS,
1041*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(19), 2, GFLAGS),
1042*4882a593Smuzhiyun 	GATE(PCLK_CSI2HOST1, "pclk_csi2host1", "pclk_vi", 0,
1043*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(19), 4, GFLAGS),
1044*4882a593Smuzhiyun 	COMPOSITE(CLK_CIF_OUT, "clk_cif_out", gpll_usb480m_xin24m_p, 0,
1045*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(35), 14, 2, MFLAGS, 8, 6, DFLAGS,
1046*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(19), 8, GFLAGS),
1047*4882a593Smuzhiyun 	COMPOSITE(CLK_CAM0_OUT, "clk_cam0_out", gpll_usb480m_xin24m_p, 0,
1048*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(36), 6, 2, MFLAGS, 0, 6, DFLAGS,
1049*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(19), 9, GFLAGS),
1050*4882a593Smuzhiyun 	COMPOSITE(CLK_CAM1_OUT, "clk_cam1_out", gpll_usb480m_xin24m_p, 0,
1051*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(36), 14, 2, MFLAGS, 8, 6, DFLAGS,
1052*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(19), 10, GFLAGS),
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	/* PD_VO */
1055*4882a593Smuzhiyun 	COMPOSITE_NODIV(ACLK_VO, "aclk_vo", gpll300_cpll250_gpll100_xin24m_p, 0,
1056*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(37), 0, 2, MFLAGS,
1057*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(20), 0, GFLAGS),
1058*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HCLK_VO, "hclk_vo", "aclk_vo", 0,
1059*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(37), 8, 4, DFLAGS,
1060*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(20), 1, GFLAGS),
1061*4882a593Smuzhiyun 	COMPOSITE_NOMUX(PCLK_VO, "pclk_vo", "aclk_vo", 0,
1062*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(37), 12, 4, DFLAGS,
1063*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(20), 2, GFLAGS),
1064*4882a593Smuzhiyun 	COMPOSITE(ACLK_VOP_PRE, "aclk_vop_pre", cpll_gpll_hpll_vpll_p, 0,
1065*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(38), 6, 2, MFLAGS, 0, 5, DFLAGS,
1066*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(20), 6, GFLAGS),
1067*4882a593Smuzhiyun 	GATE(ACLK_VOP, "aclk_vop", "aclk_vop_pre", 0,
1068*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(20), 8, GFLAGS),
1069*4882a593Smuzhiyun 	GATE(HCLK_VOP, "hclk_vop", "hclk_vo", 0,
1070*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(20), 9, GFLAGS),
1071*4882a593Smuzhiyun 	COMPOSITE(DCLK_VOP0, "dclk_vop0", hpll_vpll_gpll_cpll_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
1072*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(39), 10, 2, MFLAGS, 0, 8, DFLAGS,
1073*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(20), 10, GFLAGS),
1074*4882a593Smuzhiyun 	COMPOSITE(DCLK_VOP1, "dclk_vop1", hpll_vpll_gpll_cpll_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
1075*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(40), 10, 2, MFLAGS, 0, 8, DFLAGS,
1076*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(20), 11, GFLAGS),
1077*4882a593Smuzhiyun 	COMPOSITE(DCLK_VOP2, "dclk_vop2", hpll_vpll_gpll_cpll_p, 0,
1078*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(41), 10, 2, MFLAGS, 0, 8, DFLAGS,
1079*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(20), 12, GFLAGS),
1080*4882a593Smuzhiyun 	GATE(CLK_VOP_PWM, "clk_vop_pwm", "xin24m", 0,
1081*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(20), 13, GFLAGS),
1082*4882a593Smuzhiyun 	GATE(ACLK_HDCP, "aclk_hdcp", "aclk_vo", 0,
1083*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(21), 0, GFLAGS),
1084*4882a593Smuzhiyun 	GATE(HCLK_HDCP, "hclk_hdcp", "hclk_vo", 0,
1085*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(21), 1, GFLAGS),
1086*4882a593Smuzhiyun 	GATE(PCLK_HDCP, "pclk_hdcp", "pclk_vo", 0,
1087*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(21), 2, GFLAGS),
1088*4882a593Smuzhiyun 	GATE(PCLK_HDMI_HOST, "pclk_hdmi_host", "pclk_vo", 0,
1089*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(21), 3, GFLAGS),
1090*4882a593Smuzhiyun 	GATE(CLK_HDMI_SFR, "clk_hdmi_sfr", "xin24m", 0,
1091*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(21), 4, GFLAGS),
1092*4882a593Smuzhiyun 	GATE(CLK_HDMI_CEC, "clk_hdmi_cec", "clk_rtc_32k", 0,
1093*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(21), 5, GFLAGS),
1094*4882a593Smuzhiyun 	GATE(PCLK_DSITX_0, "pclk_dsitx_0", "pclk_vo", 0,
1095*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(21), 6, GFLAGS),
1096*4882a593Smuzhiyun 	GATE(PCLK_DSITX_1, "pclk_dsitx_1", "pclk_vo", 0,
1097*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(21), 7, GFLAGS),
1098*4882a593Smuzhiyun 	GATE(PCLK_EDP_CTRL, "pclk_edp_ctrl", "pclk_vo", 0,
1099*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(21), 8, GFLAGS),
1100*4882a593Smuzhiyun 	COMPOSITE_NODIV(CLK_EDP_200M, "clk_edp_200m", gpll200_gpll150_cpll125_p, 0,
1101*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(38), 8, 2, MFLAGS,
1102*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(21), 9, GFLAGS),
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	/* PD_VPU */
1105*4882a593Smuzhiyun 	COMPOSITE(ACLK_VPU_PRE, "aclk_vpu_pre", gpll_cpll_p, 0,
1106*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(42), 7, 1, MFLAGS, 0, 5, DFLAGS,
1107*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(22), 0, GFLAGS),
1108*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HCLK_VPU_PRE, "hclk_vpu_pre", "aclk_vpu_pre", 0,
1109*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(42), 8, 4, DFLAGS,
1110*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(22), 1, GFLAGS),
1111*4882a593Smuzhiyun 	GATE(ACLK_VPU, "aclk_vpu", "aclk_vpu_pre", 0,
1112*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(22), 4, GFLAGS),
1113*4882a593Smuzhiyun 	GATE(HCLK_VPU, "hclk_vpu", "hclk_vpu_pre", 0,
1114*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(22), 5, GFLAGS),
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	/* PD_RGA */
1117*4882a593Smuzhiyun 	COMPOSITE_NODIV(ACLK_RGA_PRE, "aclk_rga_pre", gpll300_cpll250_gpll100_xin24m_p, 0,
1118*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(43), 0, 2, MFLAGS,
1119*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(23), 0, GFLAGS),
1120*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HCLK_RGA_PRE, "hclk_rga_pre", "aclk_rga_pre", 0,
1121*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(43), 8, 4, DFLAGS,
1122*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(23), 1, GFLAGS),
1123*4882a593Smuzhiyun 	COMPOSITE_NOMUX(PCLK_RGA_PRE, "pclk_rga_pre", "aclk_rga_pre", 0,
1124*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(43), 12, 4, DFLAGS,
1125*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(22), 12, GFLAGS),
1126*4882a593Smuzhiyun 	GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 0,
1127*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(23), 4, GFLAGS),
1128*4882a593Smuzhiyun 	GATE(HCLK_RGA, "hclk_rga", "hclk_rga_pre", 0,
1129*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(23), 5, GFLAGS),
1130*4882a593Smuzhiyun 	COMPOSITE_NODIV(CLK_RGA_CORE, "clk_rga_core", gpll300_gpll200_gpll100_p, 0,
1131*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(43), 2, 2, MFLAGS,
1132*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(23), 6, GFLAGS),
1133*4882a593Smuzhiyun 	GATE(ACLK_IEP, "aclk_iep", "aclk_rga_pre", 0,
1134*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(23), 7, GFLAGS),
1135*4882a593Smuzhiyun 	GATE(HCLK_IEP, "hclk_iep", "hclk_rga_pre", 0,
1136*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(23), 8, GFLAGS),
1137*4882a593Smuzhiyun 	COMPOSITE_NODIV(CLK_IEP_CORE, "clk_iep_core", gpll300_gpll200_gpll100_p, 0,
1138*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(43), 4, 2, MFLAGS,
1139*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(23), 9, GFLAGS),
1140*4882a593Smuzhiyun 	GATE(HCLK_EBC, "hclk_ebc", "hclk_rga_pre", 0, RK3568_CLKGATE_CON(23), 10, GFLAGS),
1141*4882a593Smuzhiyun 	COMPOSITE_NODIV(DCLK_EBC, "dclk_ebc", gpll400_cpll333_gpll200_p, 0,
1142*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(43), 6, 2, MFLAGS,
1143*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(23), 11, GFLAGS),
1144*4882a593Smuzhiyun 	GATE(ACLK_JDEC, "aclk_jdec", "aclk_rga_pre", 0,
1145*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(23), 12, GFLAGS),
1146*4882a593Smuzhiyun 	GATE(HCLK_JDEC, "hclk_jdec", "hclk_rga_pre", 0,
1147*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(23), 13, GFLAGS),
1148*4882a593Smuzhiyun 	GATE(ACLK_JENC, "aclk_jenc", "aclk_rga_pre", 0,
1149*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(23), 14, GFLAGS),
1150*4882a593Smuzhiyun 	GATE(HCLK_JENC, "hclk_jenc", "hclk_rga_pre", 0,
1151*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(23), 15, GFLAGS),
1152*4882a593Smuzhiyun 	GATE(PCLK_EINK, "pclk_eink", "pclk_rga_pre", 0,
1153*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(22), 14, GFLAGS),
1154*4882a593Smuzhiyun 	GATE(HCLK_EINK, "hclk_eink", "hclk_rga_pre", 0,
1155*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(22), 15, GFLAGS),
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 	/* PD_RKVENC */
1158*4882a593Smuzhiyun 	COMPOSITE(ACLK_RKVENC_PRE, "aclk_rkvenc_pre", gpll_cpll_npll_p, 0,
1159*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(44), 6, 2, MFLAGS, 0, 5, DFLAGS,
1160*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(24), 0, GFLAGS),
1161*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HCLK_RKVENC_PRE, "hclk_rkvenc_pre", "aclk_rkvenc_pre", 0,
1162*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(44), 8, 4, DFLAGS,
1163*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(24), 1, GFLAGS),
1164*4882a593Smuzhiyun 	GATE(ACLK_RKVENC, "aclk_rkvenc", "aclk_rkvenc_pre", 0,
1165*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(24), 6, GFLAGS),
1166*4882a593Smuzhiyun 	GATE(HCLK_RKVENC, "hclk_rkvenc", "hclk_rkvenc_pre", 0,
1167*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(24), 7, GFLAGS),
1168*4882a593Smuzhiyun 	COMPOSITE(CLK_RKVENC_CORE, "clk_rkvenc_core", gpll_cpll_npll_vpll_p, 0,
1169*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(45), 14, 2, MFLAGS, 0, 5, DFLAGS,
1170*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(24), 8, GFLAGS),
1171*4882a593Smuzhiyun 	COMPOSITE(ACLK_RKVDEC_PRE, "aclk_rkvdec_pre", aclk_rkvdec_pre_p, CLK_SET_RATE_NO_REPARENT,
1172*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(47), 7, 1, MFLAGS, 0, 5, DFLAGS,
1173*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(25), 0, GFLAGS),
1174*4882a593Smuzhiyun 	COMPOSITE_NOMUX(HCLK_RKVDEC_PRE, "hclk_rkvdec_pre", "aclk_rkvdec_pre", 0,
1175*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(47), 8, 4, DFLAGS,
1176*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(25), 1, GFLAGS),
1177*4882a593Smuzhiyun 	GATE(ACLK_RKVDEC, "aclk_rkvdec", "aclk_rkvdec_pre", 0,
1178*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(25), 4, GFLAGS),
1179*4882a593Smuzhiyun 	GATE(HCLK_RKVDEC, "hclk_rkvdec", "hclk_rkvdec_pre", 0,
1180*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(25), 5, GFLAGS),
1181*4882a593Smuzhiyun 	COMPOSITE(CLK_RKVDEC_CA, "clk_rkvdec_ca", gpll_cpll_npll_vpll_p, 0,
1182*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(48), 6, 2, MFLAGS, 0, 5, DFLAGS,
1183*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(25), 6, GFLAGS),
1184*4882a593Smuzhiyun 	COMPOSITE(CLK_RKVDEC_CORE, "clk_rkvdec_core", clk_rkvdec_core_p, CLK_SET_RATE_NO_REPARENT,
1185*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(49), 14, 2, MFLAGS, 8, 5, DFLAGS,
1186*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(25), 7, GFLAGS),
1187*4882a593Smuzhiyun 	COMPOSITE(CLK_RKVDEC_HEVC_CA, "clk_rkvdec_hevc_ca", gpll_cpll_npll_vpll_p, 0,
1188*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(49), 6, 2, MFLAGS, 0, 5, DFLAGS,
1189*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(25), 8, GFLAGS),
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	/* PD_BUS */
1192*4882a593Smuzhiyun 	COMPOSITE_NODIV(ACLK_BUS, "aclk_bus", gpll200_gpll150_gpll100_xin24m_p, CLK_IS_CRITICAL,
1193*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(50), 0, 2, MFLAGS,
1194*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(26), 0, GFLAGS),
1195*4882a593Smuzhiyun 	COMPOSITE_NODIV(PCLK_BUS, "pclk_bus", gpll100_gpll75_cpll50_xin24m_p, CLK_IS_CRITICAL,
1196*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(50), 4, 2, MFLAGS,
1197*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(26), 1, GFLAGS),
1198*4882a593Smuzhiyun 	GATE(PCLK_TSADC, "pclk_tsadc", "pclk_bus", 0,
1199*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(26), 4, GFLAGS),
1200*4882a593Smuzhiyun 	COMPOSITE(CLK_TSADC_TSEN, "clk_tsadc_tsen", xin24m_gpll100_cpll100_p, 0,
1201*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(51), 4, 2, MFLAGS, 0, 3, DFLAGS,
1202*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(26), 5, GFLAGS),
1203*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CLK_TSADC, "clk_tsadc", "clk_tsadc_tsen", 0,
1204*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(51), 8, 7, DFLAGS,
1205*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(26), 6, GFLAGS),
1206*4882a593Smuzhiyun 	GATE(PCLK_SARADC, "pclk_saradc", "pclk_bus", 0,
1207*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(26), 7, GFLAGS),
1208*4882a593Smuzhiyun 	GATE(CLK_SARADC, "clk_saradc", "xin24m", 0,
1209*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(26), 8, GFLAGS),
1210*4882a593Smuzhiyun 	GATE(PCLK_SCR, "pclk_scr", "pclk_bus", CLK_IGNORE_UNUSED,
1211*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(26), 12, GFLAGS),
1212*4882a593Smuzhiyun 	GATE(PCLK_WDT_NS, "pclk_wdt_ns", "pclk_bus", 0,
1213*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(26), 13, GFLAGS),
1214*4882a593Smuzhiyun 	GATE(TCLK_WDT_NS, "tclk_wdt_ns", "xin24m", 0,
1215*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(26), 14, GFLAGS),
1216*4882a593Smuzhiyun 	GATE(ACLK_MCU, "aclk_mcu", "aclk_bus", CLK_IGNORE_UNUSED,
1217*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(32), 13, GFLAGS),
1218*4882a593Smuzhiyun 	GATE(PCLK_INTMUX, "pclk_intmux", "pclk_bus", CLK_IGNORE_UNUSED,
1219*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(32), 14, GFLAGS),
1220*4882a593Smuzhiyun 	GATE(PCLK_MAILBOX, "pclk_mailbox", "pclk_bus", 0,
1221*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(32), 15, GFLAGS),
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	GATE(PCLK_UART1, "pclk_uart1", "pclk_bus", 0,
1224*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(27), 12, GFLAGS),
1225*4882a593Smuzhiyun 	COMPOSITE(CLK_UART1_SRC, "clk_uart1_src", gpll_cpll_usb480m_p, 0,
1226*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(52), 8, 2, MFLAGS, 0, 7, DFLAGS,
1227*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(27), 13, GFLAGS),
1228*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(CLK_UART1_FRAC, "clk_uart1_frac", "clk_uart1_src", CLK_SET_RATE_PARENT,
1229*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(53), CLK_FRAC_DIVIDER_NO_LIMIT,
1230*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(27), 14, GFLAGS,
1231*4882a593Smuzhiyun 			&rk3568_uart1_fracmux),
1232*4882a593Smuzhiyun 	GATE(SCLK_UART1, "sclk_uart1", "sclk_uart1_mux", 0,
1233*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(27), 15, GFLAGS),
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	GATE(PCLK_UART2, "pclk_uart2", "pclk_bus", 0,
1236*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(28), 0, GFLAGS),
1237*4882a593Smuzhiyun 	COMPOSITE(CLK_UART2_SRC, "clk_uart2_src", gpll_cpll_usb480m_p, 0,
1238*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(54), 8, 2, MFLAGS, 0, 7, DFLAGS,
1239*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(28), 1, GFLAGS),
1240*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(CLK_UART2_FRAC, "clk_uart2_frac", "clk_uart2_src", CLK_SET_RATE_PARENT,
1241*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(55), CLK_FRAC_DIVIDER_NO_LIMIT,
1242*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(28), 2, GFLAGS,
1243*4882a593Smuzhiyun 			&rk3568_uart2_fracmux),
1244*4882a593Smuzhiyun 	GATE(SCLK_UART2, "sclk_uart2", "sclk_uart2_mux", 0,
1245*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(28), 3, GFLAGS),
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	GATE(PCLK_UART3, "pclk_uart3", "pclk_bus", 0,
1248*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(28), 4, GFLAGS),
1249*4882a593Smuzhiyun 	COMPOSITE(CLK_UART3_SRC, "clk_uart3_src", gpll_cpll_usb480m_p, 0,
1250*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(56), 8, 2, MFLAGS, 0, 7, DFLAGS,
1251*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(28), 5, GFLAGS),
1252*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(CLK_UART3_FRAC, "clk_uart3_frac", "clk_uart3_src", CLK_SET_RATE_PARENT,
1253*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(57), CLK_FRAC_DIVIDER_NO_LIMIT,
1254*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(28), 6, GFLAGS,
1255*4882a593Smuzhiyun 			&rk3568_uart3_fracmux),
1256*4882a593Smuzhiyun 	GATE(SCLK_UART3, "sclk_uart3", "sclk_uart3_mux", 0,
1257*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(28), 7, GFLAGS),
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	GATE(PCLK_UART4, "pclk_uart4", "pclk_bus", 0,
1260*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(28), 8, GFLAGS),
1261*4882a593Smuzhiyun 	COMPOSITE(CLK_UART4_SRC, "clk_uart4_src", gpll_cpll_usb480m_p, 0,
1262*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(58), 8, 2, MFLAGS, 0, 7, DFLAGS,
1263*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(28), 9, GFLAGS),
1264*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(CLK_UART4_FRAC, "clk_uart4_frac", "clk_uart4_src", CLK_SET_RATE_PARENT,
1265*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(59), CLK_FRAC_DIVIDER_NO_LIMIT,
1266*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(28), 10, GFLAGS,
1267*4882a593Smuzhiyun 			&rk3568_uart4_fracmux),
1268*4882a593Smuzhiyun 	GATE(SCLK_UART4, "sclk_uart4", "sclk_uart4_mux", 0,
1269*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(28), 11, GFLAGS),
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 	GATE(PCLK_UART5, "pclk_uart5", "pclk_bus", 0,
1272*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(28), 12, GFLAGS),
1273*4882a593Smuzhiyun 	COMPOSITE(CLK_UART5_SRC, "clk_uart5_src", gpll_cpll_usb480m_p, 0,
1274*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(60), 8, 2, MFLAGS, 0, 7, DFLAGS,
1275*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(28), 13, GFLAGS),
1276*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(CLK_UART5_FRAC, "clk_uart5_frac", "clk_uart5_src", CLK_SET_RATE_PARENT,
1277*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(61), CLK_FRAC_DIVIDER_NO_LIMIT,
1278*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(28), 14, GFLAGS,
1279*4882a593Smuzhiyun 			&rk3568_uart5_fracmux),
1280*4882a593Smuzhiyun 	GATE(SCLK_UART5, "sclk_uart5", "sclk_uart5_mux", 0,
1281*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(28), 15, GFLAGS),
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	GATE(PCLK_UART6, "pclk_uart6", "pclk_bus", 0,
1284*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(29), 0, GFLAGS),
1285*4882a593Smuzhiyun 	COMPOSITE(CLK_UART6_SRC, "clk_uart6_src", gpll_cpll_usb480m_p, 0,
1286*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(62), 8, 2, MFLAGS, 0, 7, DFLAGS,
1287*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(29), 1, GFLAGS),
1288*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(CLK_UART6_FRAC, "clk_uart6_frac", "clk_uart6_src", CLK_SET_RATE_PARENT,
1289*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(63), CLK_FRAC_DIVIDER_NO_LIMIT,
1290*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(29), 2, GFLAGS,
1291*4882a593Smuzhiyun 			&rk3568_uart6_fracmux),
1292*4882a593Smuzhiyun 	GATE(SCLK_UART6, "sclk_uart6", "sclk_uart6_mux", 0,
1293*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(29), 3, GFLAGS),
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	GATE(PCLK_UART7, "pclk_uart7", "pclk_bus", 0,
1296*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(29), 4, GFLAGS),
1297*4882a593Smuzhiyun 	COMPOSITE(CLK_UART7_SRC, "clk_uart7_src", gpll_cpll_usb480m_p, 0,
1298*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(64), 8, 2, MFLAGS, 0, 7, DFLAGS,
1299*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(29), 5, GFLAGS),
1300*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(CLK_UART7_FRAC, "clk_uart7_frac", "clk_uart7_src", CLK_SET_RATE_PARENT,
1301*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(65), CLK_FRAC_DIVIDER_NO_LIMIT,
1302*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(29), 6, GFLAGS,
1303*4882a593Smuzhiyun 			&rk3568_uart7_fracmux),
1304*4882a593Smuzhiyun 	GATE(SCLK_UART7, "sclk_uart7", "sclk_uart7_mux", 0,
1305*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(29), 7, GFLAGS),
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 	GATE(PCLK_UART8, "pclk_uart8", "pclk_bus", 0,
1308*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(29), 8, GFLAGS),
1309*4882a593Smuzhiyun 	COMPOSITE(CLK_UART8_SRC, "clk_uart8_src", gpll_cpll_usb480m_p, 0,
1310*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(66), 8, 2, MFLAGS, 0, 7, DFLAGS,
1311*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(29), 9, GFLAGS),
1312*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(CLK_UART8_FRAC, "clk_uart8_frac", "clk_uart8_src", CLK_SET_RATE_PARENT,
1313*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(67), CLK_FRAC_DIVIDER_NO_LIMIT,
1314*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(29), 10, GFLAGS,
1315*4882a593Smuzhiyun 			&rk3568_uart8_fracmux),
1316*4882a593Smuzhiyun 	GATE(SCLK_UART8, "sclk_uart8", "sclk_uart8_mux", 0,
1317*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(29), 11, GFLAGS),
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	GATE(PCLK_UART9, "pclk_uart9", "pclk_bus", 0,
1320*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(29), 12, GFLAGS),
1321*4882a593Smuzhiyun 	COMPOSITE(CLK_UART9_SRC, "clk_uart9_src", gpll_cpll_usb480m_p, 0,
1322*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(68), 8, 2, MFLAGS, 0, 7, DFLAGS,
1323*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(29), 13, GFLAGS),
1324*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(CLK_UART9_FRAC, "clk_uart9_frac", "clk_uart9_src", CLK_SET_RATE_PARENT,
1325*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(69), CLK_FRAC_DIVIDER_NO_LIMIT,
1326*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(29), 14, GFLAGS,
1327*4882a593Smuzhiyun 			&rk3568_uart9_fracmux),
1328*4882a593Smuzhiyun 	GATE(SCLK_UART9, "sclk_uart9", "sclk_uart9_mux", 0,
1329*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(29), 15, GFLAGS),
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 	GATE(PCLK_CAN0, "pclk_can0", "pclk_bus", 0,
1332*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(27), 5, GFLAGS),
1333*4882a593Smuzhiyun 	COMPOSITE(CLK_CAN0, "clk_can0", gpll_cpll_p, 0,
1334*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(70), 7, 1, MFLAGS, 0, 5, DFLAGS,
1335*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(27), 6, GFLAGS),
1336*4882a593Smuzhiyun 	GATE(PCLK_CAN1, "pclk_can1", "pclk_bus", 0,
1337*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(27), 7, GFLAGS),
1338*4882a593Smuzhiyun 	COMPOSITE(CLK_CAN1, "clk_can1", gpll_cpll_p, 0,
1339*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(70), 15, 1, MFLAGS, 8, 5, DFLAGS,
1340*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(27), 8, GFLAGS),
1341*4882a593Smuzhiyun 	GATE(PCLK_CAN2, "pclk_can2", "pclk_bus", 0,
1342*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(27), 9, GFLAGS),
1343*4882a593Smuzhiyun 	COMPOSITE(CLK_CAN2, "clk_can2", gpll_cpll_p, 0,
1344*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(71), 7, 1, MFLAGS, 0, 5, DFLAGS,
1345*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(27), 10, GFLAGS),
1346*4882a593Smuzhiyun 	COMPOSITE_NODIV(CLK_I2C, "clk_i2c", clk_i2c_p, 0,
1347*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(71), 8, 2, MFLAGS,
1348*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(32), 10, GFLAGS),
1349*4882a593Smuzhiyun 	GATE(PCLK_I2C1, "pclk_i2c1", "pclk_bus", 0,
1350*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(30), 0, GFLAGS),
1351*4882a593Smuzhiyun 	GATE(CLK_I2C1, "clk_i2c1", "clk_i2c", 0,
1352*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(30), 1, GFLAGS),
1353*4882a593Smuzhiyun 	GATE(PCLK_I2C2, "pclk_i2c2", "pclk_bus", 0,
1354*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(30), 2, GFLAGS),
1355*4882a593Smuzhiyun 	GATE(CLK_I2C2, "clk_i2c2", "clk_i2c", 0,
1356*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(30), 3, GFLAGS),
1357*4882a593Smuzhiyun 	GATE(PCLK_I2C3, "pclk_i2c3", "pclk_bus", 0,
1358*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(30), 4, GFLAGS),
1359*4882a593Smuzhiyun 	GATE(CLK_I2C3, "clk_i2c3", "clk_i2c", 0,
1360*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(30), 5, GFLAGS),
1361*4882a593Smuzhiyun 	GATE(PCLK_I2C4, "pclk_i2c4", "pclk_bus", 0,
1362*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(30), 6, GFLAGS),
1363*4882a593Smuzhiyun 	GATE(CLK_I2C4, "clk_i2c4", "clk_i2c", 0,
1364*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(30), 7, GFLAGS),
1365*4882a593Smuzhiyun 	GATE(PCLK_I2C5, "pclk_i2c5", "pclk_bus", 0,
1366*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(30), 8, GFLAGS),
1367*4882a593Smuzhiyun 	GATE(CLK_I2C5, "clk_i2c5", "clk_i2c", 0,
1368*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(30), 9, GFLAGS),
1369*4882a593Smuzhiyun 	GATE(PCLK_SPI0, "pclk_spi0", "pclk_bus", 0,
1370*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(30), 10, GFLAGS),
1371*4882a593Smuzhiyun 	COMPOSITE_NODIV(CLK_SPI0, "clk_spi0", gpll200_xin24m_cpll100_p, 0,
1372*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(72), 0, 1, MFLAGS,
1373*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(30), 11, GFLAGS),
1374*4882a593Smuzhiyun 	GATE(PCLK_SPI1, "pclk_spi1", "pclk_bus", 0,
1375*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(30), 12, GFLAGS),
1376*4882a593Smuzhiyun 	COMPOSITE_NODIV(CLK_SPI1, "clk_spi1", gpll200_xin24m_cpll100_p, 0,
1377*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(72), 2, 1, MFLAGS,
1378*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(30), 13, GFLAGS),
1379*4882a593Smuzhiyun 	GATE(PCLK_SPI2, "pclk_spi2", "pclk_bus", 0,
1380*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(30), 14, GFLAGS),
1381*4882a593Smuzhiyun 	COMPOSITE_NODIV(CLK_SPI2, "clk_spi2", gpll200_xin24m_cpll100_p, 0,
1382*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(72), 4, 1, MFLAGS,
1383*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(30), 15, GFLAGS),
1384*4882a593Smuzhiyun 	GATE(PCLK_SPI3, "pclk_spi3", "pclk_bus", 0,
1385*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(31), 0, GFLAGS),
1386*4882a593Smuzhiyun 	COMPOSITE_NODIV(CLK_SPI3, "clk_spi3", gpll200_xin24m_cpll100_p, 0,
1387*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(72), 6, 1, MFLAGS, RK3568_CLKGATE_CON(31), 1, GFLAGS),
1388*4882a593Smuzhiyun 	GATE(PCLK_PWM1, "pclk_pwm1", "pclk_bus", 0, RK3568_CLKGATE_CON(31), 10, GFLAGS),
1389*4882a593Smuzhiyun 	COMPOSITE_NODIV(CLK_PWM1, "clk_pwm1", gpll100_xin24m_cpll100_p, 0,
1390*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(72), 8, 2, MFLAGS,
1391*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(31), 11, GFLAGS),
1392*4882a593Smuzhiyun 	GATE(CLK_PWM1_CAPTURE, "clk_pwm1_capture", "xin24m", 0,
1393*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(31), 12, GFLAGS),
1394*4882a593Smuzhiyun 	GATE(PCLK_PWM2, "pclk_pwm2", "pclk_bus", 0,
1395*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(31), 13, GFLAGS),
1396*4882a593Smuzhiyun 	COMPOSITE_NODIV(CLK_PWM2, "clk_pwm2", gpll100_xin24m_cpll100_p, 0,
1397*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(72), 10, 2, MFLAGS,
1398*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(31), 14, GFLAGS),
1399*4882a593Smuzhiyun 	GATE(CLK_PWM2_CAPTURE, "clk_pwm2_capture", "xin24m", 0,
1400*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(31), 15, GFLAGS),
1401*4882a593Smuzhiyun 	GATE(PCLK_PWM3, "pclk_pwm3", "pclk_bus", 0,
1402*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(32), 0, GFLAGS),
1403*4882a593Smuzhiyun 	COMPOSITE_NODIV(CLK_PWM3, "clk_pwm3", gpll100_xin24m_cpll100_p, 0,
1404*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(72), 12, 2, MFLAGS,
1405*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(32), 1, GFLAGS),
1406*4882a593Smuzhiyun 	GATE(CLK_PWM3_CAPTURE, "clk_pwm3_capture", "xin24m", 0,
1407*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(32), 2, GFLAGS),
1408*4882a593Smuzhiyun 	COMPOSITE_NODIV(DBCLK_GPIO, "dbclk_gpio", xin24m_32k_p, 0,
1409*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(72), 14, 1, MFLAGS,
1410*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(32), 11, GFLAGS),
1411*4882a593Smuzhiyun 	GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_bus", 0,
1412*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(31), 2, GFLAGS),
1413*4882a593Smuzhiyun 	GATE(DBCLK_GPIO1, "dbclk_gpio1", "dbclk_gpio", 0,
1414*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(31), 3, GFLAGS),
1415*4882a593Smuzhiyun 	GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_bus", 0,
1416*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(31), 4, GFLAGS),
1417*4882a593Smuzhiyun 	GATE(DBCLK_GPIO2, "dbclk_gpio2", "dbclk_gpio", 0,
1418*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(31), 5, GFLAGS),
1419*4882a593Smuzhiyun 	GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_bus", 0,
1420*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(31), 6, GFLAGS),
1421*4882a593Smuzhiyun 	GATE(DBCLK_GPIO3, "dbclk_gpio3", "dbclk_gpio", 0,
1422*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(31), 7, GFLAGS),
1423*4882a593Smuzhiyun 	GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_bus", 0,
1424*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(31), 8, GFLAGS),
1425*4882a593Smuzhiyun 	GATE(DBCLK_GPIO4, "dbclk_gpio4", "dbclk_gpio", 0,
1426*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(31), 9, GFLAGS),
1427*4882a593Smuzhiyun 	GATE(PCLK_TIMER, "pclk_timer", "pclk_bus", 0,
1428*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(32), 3, GFLAGS),
1429*4882a593Smuzhiyun 	GATE(CLK_TIMER0, "clk_timer0", "xin24m", 0,
1430*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(32), 4, GFLAGS),
1431*4882a593Smuzhiyun 	GATE(CLK_TIMER1, "clk_timer1", "xin24m", 0,
1432*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(32), 5, GFLAGS),
1433*4882a593Smuzhiyun 	GATE(CLK_TIMER2, "clk_timer2", "xin24m", 0,
1434*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(32), 6, GFLAGS),
1435*4882a593Smuzhiyun 	GATE(CLK_TIMER3, "clk_timer3", "xin24m", 0,
1436*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(32), 7, GFLAGS),
1437*4882a593Smuzhiyun 	GATE(CLK_TIMER4, "clk_timer4", "xin24m", 0,
1438*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(32), 8, GFLAGS),
1439*4882a593Smuzhiyun 	GATE(CLK_TIMER5, "clk_timer5", "xin24m", 0,
1440*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(32), 9, GFLAGS),
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun 	/* PD_TOP */
1443*4882a593Smuzhiyun 	COMPOSITE_NODIV(ACLK_TOP_HIGH, "aclk_top_high", cpll500_gpll400_gpll300_xin24m_p, CLK_IS_CRITICAL,
1444*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(73), 0, 2, MFLAGS,
1445*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(33), 0, GFLAGS),
1446*4882a593Smuzhiyun 	COMPOSITE_NODIV(ACLK_TOP_LOW, "aclk_top_low", gpll400_gpll300_gpll200_xin24m_p, CLK_IS_CRITICAL,
1447*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(73), 4, 2, MFLAGS,
1448*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(33), 1, GFLAGS),
1449*4882a593Smuzhiyun 	COMPOSITE_NODIV(HCLK_TOP, "hclk_top", gpll150_gpll100_gpll75_xin24m_p, CLK_IS_CRITICAL,
1450*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(73), 8, 2, MFLAGS,
1451*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(33), 2, GFLAGS),
1452*4882a593Smuzhiyun 	COMPOSITE_NODIV(PCLK_TOP, "pclk_top", gpll100_gpll75_cpll50_xin24m_p, CLK_IS_CRITICAL,
1453*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(73), 12, 2, MFLAGS,
1454*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(33), 3, GFLAGS),
1455*4882a593Smuzhiyun 	GATE(PCLK_PCIE30PHY, "pclk_pcie30phy", "pclk_top", 0,
1456*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(33), 8, GFLAGS),
1457*4882a593Smuzhiyun 	COMPOSITE_NODIV(CLK_OPTC_ARB, "clk_optc_arb", xin24m_cpll100_p, CLK_IS_CRITICAL,
1458*4882a593Smuzhiyun 			RK3568_CLKSEL_CON(73), 15, 1, MFLAGS,
1459*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(33), 9, GFLAGS),
1460*4882a593Smuzhiyun 	GATE(PCLK_MIPICSIPHY, "pclk_mipicsiphy", "pclk_top", 0,
1461*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(33), 13, GFLAGS),
1462*4882a593Smuzhiyun 	GATE(PCLK_MIPIDSIPHY0, "pclk_mipidsiphy0", "pclk_top", 0,
1463*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(33), 14, GFLAGS),
1464*4882a593Smuzhiyun 	GATE(PCLK_MIPIDSIPHY1, "pclk_mipidsiphy1", "pclk_top", 0,
1465*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(33), 15, GFLAGS),
1466*4882a593Smuzhiyun 	GATE(PCLK_PIPEPHY0, "pclk_pipephy0", "pclk_top", 0,
1467*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(34), 4, GFLAGS),
1468*4882a593Smuzhiyun 	GATE(PCLK_PIPEPHY1, "pclk_pipephy1", "pclk_top", 0,
1469*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(34), 5, GFLAGS),
1470*4882a593Smuzhiyun 	GATE(PCLK_PIPEPHY2, "pclk_pipephy2", "pclk_top", 0,
1471*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(34), 6, GFLAGS),
1472*4882a593Smuzhiyun 	GATE(PCLK_CPU_BOOST, "pclk_cpu_boost", "pclk_top", 0,
1473*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(34), 11, GFLAGS),
1474*4882a593Smuzhiyun 	GATE(CLK_CPU_BOOST, "clk_cpu_boost", "xin24m", 0,
1475*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(34), 12, GFLAGS),
1476*4882a593Smuzhiyun 	GATE(PCLK_OTPPHY, "pclk_otpphy", "pclk_top", 0,
1477*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(34), 13, GFLAGS),
1478*4882a593Smuzhiyun 	GATE(PCLK_EDPPHY_GRF, "pclk_edpphy_grf", "pclk_top", 0,
1479*4882a593Smuzhiyun 			RK3568_CLKGATE_CON(34), 14, GFLAGS),
1480*4882a593Smuzhiyun };
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun static struct rockchip_clk_branch rk3568_clk_pmu_branches[] __initdata = {
1483*4882a593Smuzhiyun 	/* PD_PMU */
1484*4882a593Smuzhiyun 	FACTOR(0, "ppll_ph0", "ppll", 0, 1, 2),
1485*4882a593Smuzhiyun 	FACTOR(0, "ppll_ph180", "ppll", 0, 1, 2),
1486*4882a593Smuzhiyun 	FACTOR(0, "hpll_ph0", "hpll", 0, 1, 2),
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 	MUX(CLK_PDPMU, "clk_pdpmu", clk_pdpmu_p, 0,
1489*4882a593Smuzhiyun 			RK3568_PMU_CLKSEL_CON(2), 15, 1, MFLAGS),
1490*4882a593Smuzhiyun 	COMPOSITE_NOMUX(PCLK_PDPMU, "pclk_pdpmu", "clk_pdpmu", CLK_IS_CRITICAL,
1491*4882a593Smuzhiyun 			RK3568_PMU_CLKSEL_CON(2), 0, 5, DFLAGS,
1492*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(0), 2, GFLAGS),
1493*4882a593Smuzhiyun 	GATE(PCLK_PMU, "pclk_pmu", "pclk_pdpmu", CLK_IS_CRITICAL,
1494*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(0), 6, GFLAGS),
1495*4882a593Smuzhiyun 	GATE(CLK_PMU, "clk_pmu", "xin24m", CLK_IS_CRITICAL,
1496*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(0), 7, GFLAGS),
1497*4882a593Smuzhiyun 	GATE(PCLK_I2C0, "pclk_i2c0", "pclk_pdpmu", 0,
1498*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(1), 0, GFLAGS),
1499*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CLK_I2C0, "clk_i2c0", "clk_pdpmu", 0,
1500*4882a593Smuzhiyun 			RK3568_PMU_CLKSEL_CON(3), 0, 7, DFLAGS,
1501*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(1), 1, GFLAGS),
1502*4882a593Smuzhiyun 	GATE(PCLK_UART0, "pclk_uart0", "pclk_pdpmu", 0,
1503*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(1), 2, GFLAGS),
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(CLK_RTC32K_FRAC, "clk_rtc32k_frac", "xin24m", CLK_IGNORE_UNUSED,
1506*4882a593Smuzhiyun 			RK3568_PMU_CLKSEL_CON(1), 0,
1507*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(0), 1, GFLAGS,
1508*4882a593Smuzhiyun 			&rk3568_rtc32k_pmu_fracmux),
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun 	COMPOSITE_NOMUX(XIN_OSC0_DIV, "xin_osc0_div", "xin24m", CLK_IGNORE_UNUSED,
1511*4882a593Smuzhiyun 			RK3568_PMU_CLKSEL_CON(0), 0, 5, DFLAGS,
1512*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(0), 0, GFLAGS),
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun 	COMPOSITE(CLK_UART0_DIV, "sclk_uart0_div", ppll_usb480m_cpll_gpll_p, 0,
1515*4882a593Smuzhiyun 			RK3568_PMU_CLKSEL_CON(4), 8, 2, MFLAGS, 0, 7, DFLAGS,
1516*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(1), 3, GFLAGS),
1517*4882a593Smuzhiyun 	COMPOSITE_FRACMUX(CLK_UART0_FRAC, "sclk_uart0_frac", "sclk_uart0_div", CLK_SET_RATE_PARENT,
1518*4882a593Smuzhiyun 			RK3568_PMU_CLKSEL_CON(5), CLK_FRAC_DIVIDER_NO_LIMIT,
1519*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(1), 4, GFLAGS,
1520*4882a593Smuzhiyun 			&rk3568_uart0_fracmux),
1521*4882a593Smuzhiyun 	GATE(SCLK_UART0, "sclk_uart0", "sclk_uart0_mux", 0,
1522*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(1), 5, GFLAGS),
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 	GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_pdpmu", 0,
1525*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(1), 9, GFLAGS),
1526*4882a593Smuzhiyun 	COMPOSITE_NODIV(DBCLK_GPIO0, "dbclk_gpio0", xin24m_32k_p, 0,
1527*4882a593Smuzhiyun 			RK3568_PMU_CLKSEL_CON(6), 15, 1, MFLAGS,
1528*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(1), 10, GFLAGS),
1529*4882a593Smuzhiyun 	GATE(PCLK_PWM0, "pclk_pwm0", "pclk_pdpmu", 0,
1530*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(1), 6, GFLAGS),
1531*4882a593Smuzhiyun 	COMPOSITE(CLK_PWM0, "clk_pwm0", clk_pwm0_p, 0,
1532*4882a593Smuzhiyun 			RK3568_PMU_CLKSEL_CON(6), 7, 1, MFLAGS, 0, 7, DFLAGS,
1533*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(1), 7, GFLAGS),
1534*4882a593Smuzhiyun 	GATE(CLK_CAPTURE_PWM0_NDFT, "clk_capture_pwm0_ndft", "xin24m", 0,
1535*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(1), 8, GFLAGS),
1536*4882a593Smuzhiyun 	GATE(PCLK_PMUPVTM, "pclk_pmupvtm", "pclk_pdpmu", 0,
1537*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(1), 11, GFLAGS),
1538*4882a593Smuzhiyun 	GATE(CLK_PMUPVTM, "clk_pmupvtm", "xin24m", 0,
1539*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(1), 12, GFLAGS),
1540*4882a593Smuzhiyun 	GATE(CLK_CORE_PMUPVTM, "clk_core_pmupvtm", "xin24m", 0,
1541*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(1), 13, GFLAGS),
1542*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CLK_REF24M, "clk_ref24m", "clk_pdpmu", 0,
1543*4882a593Smuzhiyun 			RK3568_PMU_CLKSEL_CON(7), 0, 6, DFLAGS,
1544*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(2), 0, GFLAGS),
1545*4882a593Smuzhiyun 	GATE(XIN_OSC0_USBPHY0_G, "xin_osc0_usbphy0_g", "xin24m", 0,
1546*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(2), 1, GFLAGS),
1547*4882a593Smuzhiyun 	MUX(CLK_USBPHY0_REF, "clk_usbphy0_ref", clk_usbphy0_ref_p, 0,
1548*4882a593Smuzhiyun 			RK3568_PMU_CLKSEL_CON(8), 0, 1, MFLAGS),
1549*4882a593Smuzhiyun 	GATE(XIN_OSC0_USBPHY1_G, "xin_osc0_usbphy1_g", "xin24m", 0,
1550*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(2), 2, GFLAGS),
1551*4882a593Smuzhiyun 	MUX(CLK_USBPHY1_REF, "clk_usbphy1_ref", clk_usbphy1_ref_p, 0,
1552*4882a593Smuzhiyun 			RK3568_PMU_CLKSEL_CON(8), 1, 1, MFLAGS),
1553*4882a593Smuzhiyun 	GATE(XIN_OSC0_MIPIDSIPHY0_G, "xin_osc0_mipidsiphy0_g", "xin24m", 0,
1554*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(2), 3, GFLAGS),
1555*4882a593Smuzhiyun 	MUX(CLK_MIPIDSIPHY0_REF, "clk_mipidsiphy0_ref", clk_mipidsiphy0_ref_p, 0,
1556*4882a593Smuzhiyun 			RK3568_PMU_CLKSEL_CON(8), 2, 1, MFLAGS),
1557*4882a593Smuzhiyun 	GATE(XIN_OSC0_MIPIDSIPHY1_G, "xin_osc0_mipidsiphy1_g", "xin24m", 0,
1558*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(2), 4, GFLAGS),
1559*4882a593Smuzhiyun 	MUX(CLK_MIPIDSIPHY1_REF, "clk_mipidsiphy1_ref", clk_mipidsiphy1_ref_p, 0,
1560*4882a593Smuzhiyun 			RK3568_PMU_CLKSEL_CON(8), 3, 1, MFLAGS),
1561*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CLK_WIFI_DIV, "clk_wifi_div", "clk_pdpmu", 0,
1562*4882a593Smuzhiyun 			RK3568_PMU_CLKSEL_CON(8), 8, 6, DFLAGS,
1563*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(2), 5, GFLAGS),
1564*4882a593Smuzhiyun 	GATE(CLK_WIFI_OSC0, "clk_wifi_osc0", "xin24m", 0,
1565*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(2), 6, GFLAGS),
1566*4882a593Smuzhiyun 	MUX(CLK_WIFI, "clk_wifi", clk_wifi_p, CLK_SET_RATE_PARENT,
1567*4882a593Smuzhiyun 			RK3568_PMU_CLKSEL_CON(8), 15, 1, MFLAGS),
1568*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CLK_PCIEPHY0_DIV, "clk_pciephy0_div", "ppll_ph0", 0,
1569*4882a593Smuzhiyun 			RK3568_PMU_CLKSEL_CON(9), 0, 3, DFLAGS,
1570*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(2), 7, GFLAGS),
1571*4882a593Smuzhiyun 	GATE(CLK_PCIEPHY0_OSC0, "clk_pciephy0_osc0", "xin24m", 0,
1572*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(2), 8, GFLAGS),
1573*4882a593Smuzhiyun 	MUX(CLK_PCIEPHY0_REF, "clk_pciephy0_ref", clk_pciephy0_ref_p, CLK_SET_RATE_PARENT,
1574*4882a593Smuzhiyun 			RK3568_PMU_CLKSEL_CON(9), 3, 1, MFLAGS),
1575*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CLK_PCIEPHY1_DIV, "clk_pciephy1_div", "ppll_ph0", 0,
1576*4882a593Smuzhiyun 			RK3568_PMU_CLKSEL_CON(9), 4, 3, DFLAGS,
1577*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(2), 9, GFLAGS),
1578*4882a593Smuzhiyun 	GATE(CLK_PCIEPHY1_OSC0, "clk_pciephy1_osc0", "xin24m", 0,
1579*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(2), 10, GFLAGS),
1580*4882a593Smuzhiyun 	MUX(CLK_PCIEPHY1_REF, "clk_pciephy1_ref", clk_pciephy1_ref_p, CLK_SET_RATE_PARENT,
1581*4882a593Smuzhiyun 			RK3568_PMU_CLKSEL_CON(9), 7, 1, MFLAGS),
1582*4882a593Smuzhiyun 	COMPOSITE_NOMUX(CLK_PCIEPHY2_DIV, "clk_pciephy2_div", "ppll_ph0", 0,
1583*4882a593Smuzhiyun 			RK3568_PMU_CLKSEL_CON(9), 8, 3, DFLAGS,
1584*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(2), 11, GFLAGS),
1585*4882a593Smuzhiyun 	GATE(CLK_PCIEPHY2_OSC0, "clk_pciephy2_osc0", "xin24m", 0,
1586*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(2), 12, GFLAGS),
1587*4882a593Smuzhiyun 	MUX(CLK_PCIEPHY2_REF, "clk_pciephy2_ref", clk_pciephy2_ref_p, CLK_SET_RATE_PARENT,
1588*4882a593Smuzhiyun 			RK3568_PMU_CLKSEL_CON(9), 11, 1, MFLAGS),
1589*4882a593Smuzhiyun 	GATE(CLK_PCIE30PHY_REF_M, "clk_pcie30phy_ref_m", "ppll_ph0", 0,
1590*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(2), 13, GFLAGS),
1591*4882a593Smuzhiyun 	GATE(CLK_PCIE30PHY_REF_N, "clk_pcie30phy_ref_n", "ppll_ph180", 0,
1592*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(2), 14, GFLAGS),
1593*4882a593Smuzhiyun 	GATE(XIN_OSC0_EDPPHY_G, "xin_osc0_edpphy_g", "xin24m", 0,
1594*4882a593Smuzhiyun 			RK3568_PMU_CLKGATE_CON(2), 15, GFLAGS),
1595*4882a593Smuzhiyun 	MUX(CLK_HDMI_REF, "clk_hdmi_ref", clk_hdmi_ref_p, 0,
1596*4882a593Smuzhiyun 			RK3568_PMU_CLKSEL_CON(8), 7, 1, MFLAGS),
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 	MUXPMUGRF(SCLK_32K_IOE, "clk_32k_ioe", clk_32k_ioe_p,  0,
1599*4882a593Smuzhiyun 			RK3568_PMU_GRF_SOC_CON0, 0, 1, MFLAGS)
1600*4882a593Smuzhiyun };
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun static void __iomem *rk3568_cru_base;
1603*4882a593Smuzhiyun static void __iomem *rk3568_pmucru_base;
1604*4882a593Smuzhiyun 
rk3568_dump_cru(void)1605*4882a593Smuzhiyun static void rk3568_dump_cru(void)
1606*4882a593Smuzhiyun {
1607*4882a593Smuzhiyun 	if (rk3568_pmucru_base) {
1608*4882a593Smuzhiyun 		pr_warn("PMU CRU:\n");
1609*4882a593Smuzhiyun 		print_hex_dump(KERN_WARNING, "", DUMP_PREFIX_OFFSET,
1610*4882a593Smuzhiyun 			       32, 4, rk3568_pmucru_base,
1611*4882a593Smuzhiyun 			       0x248, false);
1612*4882a593Smuzhiyun 	}
1613*4882a593Smuzhiyun 	if (rk3568_cru_base) {
1614*4882a593Smuzhiyun 		pr_warn("CRU:\n");
1615*4882a593Smuzhiyun 		print_hex_dump(KERN_WARNING, "", DUMP_PREFIX_OFFSET,
1616*4882a593Smuzhiyun 			       32, 4, rk3568_cru_base,
1617*4882a593Smuzhiyun 			       0x588, false);
1618*4882a593Smuzhiyun 	}
1619*4882a593Smuzhiyun }
1620*4882a593Smuzhiyun 
rk3568_pmu_clk_init(struct device_node * np)1621*4882a593Smuzhiyun static void __init rk3568_pmu_clk_init(struct device_node *np)
1622*4882a593Smuzhiyun {
1623*4882a593Smuzhiyun 	struct rockchip_clk_provider *ctx;
1624*4882a593Smuzhiyun 	void __iomem *reg_base;
1625*4882a593Smuzhiyun 
1626*4882a593Smuzhiyun 	reg_base = of_iomap(np, 0);
1627*4882a593Smuzhiyun 	if (!reg_base) {
1628*4882a593Smuzhiyun 		pr_err("%s: could not map cru pmu region\n", __func__);
1629*4882a593Smuzhiyun 		return;
1630*4882a593Smuzhiyun 	}
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 	rk3568_pmucru_base = reg_base;
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 	ctx = rockchip_clk_init(np, reg_base, CLKPMU_NR_CLKS);
1635*4882a593Smuzhiyun 	if (IS_ERR(ctx)) {
1636*4882a593Smuzhiyun 		pr_err("%s: rockchip pmu clk init failed\n", __func__);
1637*4882a593Smuzhiyun 		return;
1638*4882a593Smuzhiyun 	}
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun 	rockchip_clk_register_plls(ctx, rk3568_pmu_pll_clks,
1641*4882a593Smuzhiyun 				   ARRAY_SIZE(rk3568_pmu_pll_clks),
1642*4882a593Smuzhiyun 				   RK3568_GRF_SOC_STATUS0);
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun 	rockchip_clk_register_branches(ctx, rk3568_clk_pmu_branches,
1645*4882a593Smuzhiyun 				       ARRAY_SIZE(rk3568_clk_pmu_branches));
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun 	rockchip_register_softrst(np, 1, reg_base + RK3568_PMU_SOFTRST_CON(0),
1648*4882a593Smuzhiyun 				  ROCKCHIP_SOFTRST_HIWORD_MASK);
1649*4882a593Smuzhiyun 
1650*4882a593Smuzhiyun 	rockchip_clk_of_add_provider(np, ctx);
1651*4882a593Smuzhiyun }
1652*4882a593Smuzhiyun 
1653*4882a593Smuzhiyun CLK_OF_DECLARE(rk3568_cru_pmu, "rockchip,rk3568-pmucru", rk3568_pmu_clk_init);
1654*4882a593Smuzhiyun 
rk3568_clk_init(struct device_node * np)1655*4882a593Smuzhiyun static void __init rk3568_clk_init(struct device_node *np)
1656*4882a593Smuzhiyun {
1657*4882a593Smuzhiyun 	struct rockchip_clk_provider *ctx;
1658*4882a593Smuzhiyun 	void __iomem *reg_base;
1659*4882a593Smuzhiyun 	struct clk **clks;
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun 	reg_base = of_iomap(np, 0);
1662*4882a593Smuzhiyun 	if (!reg_base) {
1663*4882a593Smuzhiyun 		pr_err("%s: could not map cru region\n", __func__);
1664*4882a593Smuzhiyun 		return;
1665*4882a593Smuzhiyun 	}
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	rk3568_cru_base = reg_base;
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun 	ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
1670*4882a593Smuzhiyun 	if (IS_ERR(ctx)) {
1671*4882a593Smuzhiyun 		pr_err("%s: rockchip clk init failed\n", __func__);
1672*4882a593Smuzhiyun 		iounmap(reg_base);
1673*4882a593Smuzhiyun 		return;
1674*4882a593Smuzhiyun 	}
1675*4882a593Smuzhiyun 	clks = ctx->clk_data.clks;
1676*4882a593Smuzhiyun 
1677*4882a593Smuzhiyun 	rockchip_clk_register_plls(ctx, rk3568_pll_clks,
1678*4882a593Smuzhiyun 				   ARRAY_SIZE(rk3568_pll_clks),
1679*4882a593Smuzhiyun 				   RK3568_GRF_SOC_STATUS0);
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun 	rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
1682*4882a593Smuzhiyun 				     2, clks[PLL_APLL], clks[PLL_GPLL],
1683*4882a593Smuzhiyun 				     &rk3568_cpuclk_data, rk3568_cpuclk_rates,
1684*4882a593Smuzhiyun 				     ARRAY_SIZE(rk3568_cpuclk_rates));
1685*4882a593Smuzhiyun 
1686*4882a593Smuzhiyun 	rockchip_clk_register_branches(ctx, rk3568_clk_branches,
1687*4882a593Smuzhiyun 				       ARRAY_SIZE(rk3568_clk_branches));
1688*4882a593Smuzhiyun 
1689*4882a593Smuzhiyun 	rockchip_register_softrst(np, 30, reg_base + RK3568_SOFTRST_CON(0),
1690*4882a593Smuzhiyun 				  ROCKCHIP_SOFTRST_HIWORD_MASK);
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun 	rockchip_register_restart_notifier(ctx, RK3568_GLB_SRST_FST, NULL);
1693*4882a593Smuzhiyun 
1694*4882a593Smuzhiyun 	rockchip_clk_of_add_provider(np, ctx);
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun 	if (!rk_dump_cru)
1697*4882a593Smuzhiyun 		rk_dump_cru = rk3568_dump_cru;
1698*4882a593Smuzhiyun }
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun CLK_OF_DECLARE(rk3568_cru, "rockchip,rk3568-cru", rk3568_clk_init);
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun #ifdef MODULE
1703*4882a593Smuzhiyun struct clk_rk3568_inits {
1704*4882a593Smuzhiyun 	void (*inits)(struct device_node *np);
1705*4882a593Smuzhiyun };
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun static const struct clk_rk3568_inits clk_rk3568_pmucru_init = {
1708*4882a593Smuzhiyun 	.inits = rk3568_pmu_clk_init,
1709*4882a593Smuzhiyun };
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun static const struct clk_rk3568_inits clk_3568_cru_init = {
1712*4882a593Smuzhiyun 	.inits = rk3568_clk_init,
1713*4882a593Smuzhiyun };
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun static const struct of_device_id clk_rk3568_match_table[] = {
1716*4882a593Smuzhiyun 	{
1717*4882a593Smuzhiyun 		.compatible = "rockchip,rk3568-cru",
1718*4882a593Smuzhiyun 		.data = &clk_3568_cru_init,
1719*4882a593Smuzhiyun 	},  {
1720*4882a593Smuzhiyun 		.compatible = "rockchip,rk3568-pmucru",
1721*4882a593Smuzhiyun 		.data = &clk_rk3568_pmucru_init,
1722*4882a593Smuzhiyun 	},
1723*4882a593Smuzhiyun 	{ }
1724*4882a593Smuzhiyun };
1725*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, clk_rk3568_match_table);
1726*4882a593Smuzhiyun 
clk_rk3568_probe(struct platform_device * pdev)1727*4882a593Smuzhiyun static int clk_rk3568_probe(struct platform_device *pdev)
1728*4882a593Smuzhiyun {
1729*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
1730*4882a593Smuzhiyun 	const struct of_device_id *match;
1731*4882a593Smuzhiyun 	const struct clk_rk3568_inits *init_data;
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun 	match = of_match_device(clk_rk3568_match_table, &pdev->dev);
1734*4882a593Smuzhiyun 	if (!match || !match->data)
1735*4882a593Smuzhiyun 		return -EINVAL;
1736*4882a593Smuzhiyun 
1737*4882a593Smuzhiyun 	init_data = match->data;
1738*4882a593Smuzhiyun 	if (init_data->inits)
1739*4882a593Smuzhiyun 		init_data->inits(np);
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun 	return 0;
1742*4882a593Smuzhiyun }
1743*4882a593Smuzhiyun 
1744*4882a593Smuzhiyun static struct platform_driver clk_rk3568_driver = {
1745*4882a593Smuzhiyun 	.probe		= clk_rk3568_probe,
1746*4882a593Smuzhiyun 	.driver		= {
1747*4882a593Smuzhiyun 		.name	= "clk-rk3568",
1748*4882a593Smuzhiyun 		.of_match_table = clk_rk3568_match_table,
1749*4882a593Smuzhiyun 		.suppress_bind_attrs = true,
1750*4882a593Smuzhiyun 	},
1751*4882a593Smuzhiyun };
1752*4882a593Smuzhiyun module_platform_driver(clk_rk3568_driver);
1753*4882a593Smuzhiyun 
1754*4882a593Smuzhiyun MODULE_DESCRIPTION("Rockchip RK3568 Clock Driver");
1755*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1756*4882a593Smuzhiyun MODULE_ALIAS("platform:clk-rk3568");
1757*4882a593Smuzhiyun #endif /* MODULE */
1758