xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/tegra/pinctrl-tegra20.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Pinctrl data for the NVIDIA Tegra20 pinmux
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author: Stephen Warren <swarren@nvidia.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (c) 2011-2012, NVIDIA CORPORATION.  All rights reserved.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Derived from code:
10*4882a593Smuzhiyun  * Copyright (C) 2010 Google, Inc.
11*4882a593Smuzhiyun  * Copyright (C) 2010 NVIDIA Corporation
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/clk-provider.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
19*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include "pinctrl-tegra.h"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /*
24*4882a593Smuzhiyun  * Most pins affected by the pinmux can also be GPIOs. Define these first.
25*4882a593Smuzhiyun  * These must match how the GPIO driver names/numbers its pins.
26*4882a593Smuzhiyun  */
27*4882a593Smuzhiyun #define _GPIO(offset)			(offset)
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define TEGRA_PIN_VI_GP6_PA0		_GPIO(0)
30*4882a593Smuzhiyun #define TEGRA_PIN_UART3_CTS_N_PA1	_GPIO(1)
31*4882a593Smuzhiyun #define TEGRA_PIN_DAP2_FS_PA2		_GPIO(2)
32*4882a593Smuzhiyun #define TEGRA_PIN_DAP2_SCLK_PA3		_GPIO(3)
33*4882a593Smuzhiyun #define TEGRA_PIN_DAP2_DIN_PA4		_GPIO(4)
34*4882a593Smuzhiyun #define TEGRA_PIN_DAP2_DOUT_PA5		_GPIO(5)
35*4882a593Smuzhiyun #define TEGRA_PIN_SDIO3_CLK_PA6		_GPIO(6)
36*4882a593Smuzhiyun #define TEGRA_PIN_SDIO3_CMD_PA7		_GPIO(7)
37*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD17_PB0		_GPIO(8)
38*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD18_PB1		_GPIO(9)
39*4882a593Smuzhiyun #define TEGRA_PIN_LCD_PWR0_PB2		_GPIO(10)
40*4882a593Smuzhiyun #define TEGRA_PIN_LCD_PCLK_PB3		_GPIO(11)
41*4882a593Smuzhiyun #define TEGRA_PIN_SDIO3_DAT3_PB4	_GPIO(12)
42*4882a593Smuzhiyun #define TEGRA_PIN_SDIO3_DAT2_PB5	_GPIO(13)
43*4882a593Smuzhiyun #define TEGRA_PIN_SDIO3_DAT1_PB6	_GPIO(14)
44*4882a593Smuzhiyun #define TEGRA_PIN_SDIO3_DAT0_PB7	_GPIO(15)
45*4882a593Smuzhiyun #define TEGRA_PIN_UART3_RTS_N_PC0	_GPIO(16)
46*4882a593Smuzhiyun #define TEGRA_PIN_LCD_PWR1_PC1		_GPIO(17)
47*4882a593Smuzhiyun #define TEGRA_PIN_UART2_TXD_PC2		_GPIO(18)
48*4882a593Smuzhiyun #define TEGRA_PIN_UART2_RXD_PC3		_GPIO(19)
49*4882a593Smuzhiyun #define TEGRA_PIN_GEN1_I2C_SCL_PC4	_GPIO(20)
50*4882a593Smuzhiyun #define TEGRA_PIN_GEN1_I2C_SDA_PC5	_GPIO(21)
51*4882a593Smuzhiyun #define TEGRA_PIN_LCD_PWR2_PC6		_GPIO(22)
52*4882a593Smuzhiyun #define TEGRA_PIN_GMI_WP_N_PC7		_GPIO(23)
53*4882a593Smuzhiyun #define TEGRA_PIN_SDIO3_DAT5_PD0	_GPIO(24)
54*4882a593Smuzhiyun #define TEGRA_PIN_SDIO3_DAT4_PD1	_GPIO(25)
55*4882a593Smuzhiyun #define TEGRA_PIN_VI_GP5_PD2		_GPIO(26)
56*4882a593Smuzhiyun #define TEGRA_PIN_SDIO3_DAT6_PD3	_GPIO(27)
57*4882a593Smuzhiyun #define TEGRA_PIN_SDIO3_DAT7_PD4	_GPIO(28)
58*4882a593Smuzhiyun #define TEGRA_PIN_VI_D1_PD5		_GPIO(29)
59*4882a593Smuzhiyun #define TEGRA_PIN_VI_VSYNC_PD6		_GPIO(30)
60*4882a593Smuzhiyun #define TEGRA_PIN_VI_HSYNC_PD7		_GPIO(31)
61*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D0_PE0		_GPIO(32)
62*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D1_PE1		_GPIO(33)
63*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D2_PE2		_GPIO(34)
64*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D3_PE3		_GPIO(35)
65*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D4_PE4		_GPIO(36)
66*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D5_PE5		_GPIO(37)
67*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D6_PE6		_GPIO(38)
68*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D7_PE7		_GPIO(39)
69*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D8_PF0		_GPIO(40)
70*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D9_PF1		_GPIO(41)
71*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D10_PF2		_GPIO(42)
72*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D11_PF3		_GPIO(43)
73*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D12_PF4		_GPIO(44)
74*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D13_PF5		_GPIO(45)
75*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D14_PF6		_GPIO(46)
76*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D15_PF7		_GPIO(47)
77*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD0_PG0		_GPIO(48)
78*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD1_PG1		_GPIO(49)
79*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD2_PG2		_GPIO(50)
80*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD3_PG3		_GPIO(51)
81*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD4_PG4		_GPIO(52)
82*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD5_PG5		_GPIO(53)
83*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD6_PG6		_GPIO(54)
84*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD7_PG7		_GPIO(55)
85*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD8_PH0		_GPIO(56)
86*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD9_PH1		_GPIO(57)
87*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD10_PH2		_GPIO(58)
88*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD11_PH3		_GPIO(59)
89*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD12_PH4		_GPIO(60)
90*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD13_PH5		_GPIO(61)
91*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD14_PH6		_GPIO(62)
92*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD15_PH7		_GPIO(63)
93*4882a593Smuzhiyun #define TEGRA_PIN_GMI_HIOW_N_PI0	_GPIO(64)
94*4882a593Smuzhiyun #define TEGRA_PIN_GMI_HIOR_N_PI1	_GPIO(65)
95*4882a593Smuzhiyun #define TEGRA_PIN_GMI_CS5_N_PI2		_GPIO(66)
96*4882a593Smuzhiyun #define TEGRA_PIN_GMI_CS6_N_PI3		_GPIO(67)
97*4882a593Smuzhiyun #define TEGRA_PIN_GMI_RST_N_PI4		_GPIO(68)
98*4882a593Smuzhiyun #define TEGRA_PIN_GMI_IORDY_PI5		_GPIO(69)
99*4882a593Smuzhiyun #define TEGRA_PIN_GMI_CS7_N_PI6		_GPIO(70)
100*4882a593Smuzhiyun #define TEGRA_PIN_GMI_WAIT_PI7		_GPIO(71)
101*4882a593Smuzhiyun #define TEGRA_PIN_GMI_CS0_N_PJ0		_GPIO(72)
102*4882a593Smuzhiyun #define TEGRA_PIN_LCD_DE_PJ1		_GPIO(73)
103*4882a593Smuzhiyun #define TEGRA_PIN_GMI_CS1_N_PJ2		_GPIO(74)
104*4882a593Smuzhiyun #define TEGRA_PIN_LCD_HSYNC_PJ3		_GPIO(75)
105*4882a593Smuzhiyun #define TEGRA_PIN_LCD_VSYNC_PJ4		_GPIO(76)
106*4882a593Smuzhiyun #define TEGRA_PIN_UART2_CTS_N_PJ5	_GPIO(77)
107*4882a593Smuzhiyun #define TEGRA_PIN_UART2_RTS_N_PJ6	_GPIO(78)
108*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD16_PJ7		_GPIO(79)
109*4882a593Smuzhiyun #define TEGRA_PIN_GMI_ADV_N_PK0		_GPIO(80)
110*4882a593Smuzhiyun #define TEGRA_PIN_GMI_CLK_PK1		_GPIO(81)
111*4882a593Smuzhiyun #define TEGRA_PIN_GMI_CS4_N_PK2		_GPIO(82)
112*4882a593Smuzhiyun #define TEGRA_PIN_GMI_CS2_N_PK3		_GPIO(83)
113*4882a593Smuzhiyun #define TEGRA_PIN_GMI_CS3_N_PK4		_GPIO(84)
114*4882a593Smuzhiyun #define TEGRA_PIN_SPDIF_OUT_PK5		_GPIO(85)
115*4882a593Smuzhiyun #define TEGRA_PIN_SPDIF_IN_PK6		_GPIO(86)
116*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD19_PK7		_GPIO(87)
117*4882a593Smuzhiyun #define TEGRA_PIN_VI_D2_PL0		_GPIO(88)
118*4882a593Smuzhiyun #define TEGRA_PIN_VI_D3_PL1		_GPIO(89)
119*4882a593Smuzhiyun #define TEGRA_PIN_VI_D4_PL2		_GPIO(90)
120*4882a593Smuzhiyun #define TEGRA_PIN_VI_D5_PL3		_GPIO(91)
121*4882a593Smuzhiyun #define TEGRA_PIN_VI_D6_PL4		_GPIO(92)
122*4882a593Smuzhiyun #define TEGRA_PIN_VI_D7_PL5		_GPIO(93)
123*4882a593Smuzhiyun #define TEGRA_PIN_VI_D8_PL6		_GPIO(94)
124*4882a593Smuzhiyun #define TEGRA_PIN_VI_D9_PL7		_GPIO(95)
125*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D16_PM0		_GPIO(96)
126*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D17_PM1		_GPIO(97)
127*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D18_PM2		_GPIO(98)
128*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D19_PM3		_GPIO(99)
129*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D20_PM4		_GPIO(100)
130*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D21_PM5		_GPIO(101)
131*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D22_PM6		_GPIO(102)
132*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D23_PM7		_GPIO(103)
133*4882a593Smuzhiyun #define TEGRA_PIN_DAP1_FS_PN0		_GPIO(104)
134*4882a593Smuzhiyun #define TEGRA_PIN_DAP1_DIN_PN1		_GPIO(105)
135*4882a593Smuzhiyun #define TEGRA_PIN_DAP1_DOUT_PN2		_GPIO(106)
136*4882a593Smuzhiyun #define TEGRA_PIN_DAP1_SCLK_PN3		_GPIO(107)
137*4882a593Smuzhiyun #define TEGRA_PIN_LCD_CS0_N_PN4		_GPIO(108)
138*4882a593Smuzhiyun #define TEGRA_PIN_LCD_SDOUT_PN5		_GPIO(109)
139*4882a593Smuzhiyun #define TEGRA_PIN_LCD_DC0_PN6		_GPIO(110)
140*4882a593Smuzhiyun #define TEGRA_PIN_HDMI_INT_N_PN7	_GPIO(111)
141*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_DATA7_PO0	_GPIO(112)
142*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_DATA0_PO1	_GPIO(113)
143*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_DATA1_PO2	_GPIO(114)
144*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_DATA2_PO3	_GPIO(115)
145*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_DATA3_PO4	_GPIO(116)
146*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_DATA4_PO5	_GPIO(117)
147*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_DATA5_PO6	_GPIO(118)
148*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_DATA6_PO7	_GPIO(119)
149*4882a593Smuzhiyun #define TEGRA_PIN_DAP3_FS_PP0		_GPIO(120)
150*4882a593Smuzhiyun #define TEGRA_PIN_DAP3_DIN_PP1		_GPIO(121)
151*4882a593Smuzhiyun #define TEGRA_PIN_DAP3_DOUT_PP2		_GPIO(122)
152*4882a593Smuzhiyun #define TEGRA_PIN_DAP3_SCLK_PP3		_GPIO(123)
153*4882a593Smuzhiyun #define TEGRA_PIN_DAP4_FS_PP4		_GPIO(124)
154*4882a593Smuzhiyun #define TEGRA_PIN_DAP4_DIN_PP5		_GPIO(125)
155*4882a593Smuzhiyun #define TEGRA_PIN_DAP4_DOUT_PP6		_GPIO(126)
156*4882a593Smuzhiyun #define TEGRA_PIN_DAP4_SCLK_PP7		_GPIO(127)
157*4882a593Smuzhiyun #define TEGRA_PIN_KB_COL0_PQ0		_GPIO(128)
158*4882a593Smuzhiyun #define TEGRA_PIN_KB_COL1_PQ1		_GPIO(129)
159*4882a593Smuzhiyun #define TEGRA_PIN_KB_COL2_PQ2		_GPIO(130)
160*4882a593Smuzhiyun #define TEGRA_PIN_KB_COL3_PQ3		_GPIO(131)
161*4882a593Smuzhiyun #define TEGRA_PIN_KB_COL4_PQ4		_GPIO(132)
162*4882a593Smuzhiyun #define TEGRA_PIN_KB_COL5_PQ5		_GPIO(133)
163*4882a593Smuzhiyun #define TEGRA_PIN_KB_COL6_PQ6		_GPIO(134)
164*4882a593Smuzhiyun #define TEGRA_PIN_KB_COL7_PQ7		_GPIO(135)
165*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW0_PR0		_GPIO(136)
166*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW1_PR1		_GPIO(137)
167*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW2_PR2		_GPIO(138)
168*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW3_PR3		_GPIO(139)
169*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW4_PR4		_GPIO(140)
170*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW5_PR5		_GPIO(141)
171*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW6_PR6		_GPIO(142)
172*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW7_PR7		_GPIO(143)
173*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW8_PS0		_GPIO(144)
174*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW9_PS1		_GPIO(145)
175*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW10_PS2		_GPIO(146)
176*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW11_PS3		_GPIO(147)
177*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW12_PS4		_GPIO(148)
178*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW13_PS5		_GPIO(149)
179*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW14_PS6		_GPIO(150)
180*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW15_PS7		_GPIO(151)
181*4882a593Smuzhiyun #define TEGRA_PIN_VI_PCLK_PT0		_GPIO(152)
182*4882a593Smuzhiyun #define TEGRA_PIN_VI_MCLK_PT1		_GPIO(153)
183*4882a593Smuzhiyun #define TEGRA_PIN_VI_D10_PT2		_GPIO(154)
184*4882a593Smuzhiyun #define TEGRA_PIN_VI_D11_PT3		_GPIO(155)
185*4882a593Smuzhiyun #define TEGRA_PIN_VI_D0_PT4		_GPIO(156)
186*4882a593Smuzhiyun #define TEGRA_PIN_GEN2_I2C_SCL_PT5	_GPIO(157)
187*4882a593Smuzhiyun #define TEGRA_PIN_GEN2_I2C_SDA_PT6	_GPIO(158)
188*4882a593Smuzhiyun #define TEGRA_PIN_GMI_DPD_PT7		_GPIO(159)
189*4882a593Smuzhiyun #define TEGRA_PIN_PU0			_GPIO(160)
190*4882a593Smuzhiyun #define TEGRA_PIN_PU1			_GPIO(161)
191*4882a593Smuzhiyun #define TEGRA_PIN_PU2			_GPIO(162)
192*4882a593Smuzhiyun #define TEGRA_PIN_PU3			_GPIO(163)
193*4882a593Smuzhiyun #define TEGRA_PIN_PU4			_GPIO(164)
194*4882a593Smuzhiyun #define TEGRA_PIN_PU5			_GPIO(165)
195*4882a593Smuzhiyun #define TEGRA_PIN_PU6			_GPIO(166)
196*4882a593Smuzhiyun #define TEGRA_PIN_JTAG_RTCK_PU7		_GPIO(167)
197*4882a593Smuzhiyun #define TEGRA_PIN_PV0			_GPIO(168)
198*4882a593Smuzhiyun #define TEGRA_PIN_PV1			_GPIO(169)
199*4882a593Smuzhiyun #define TEGRA_PIN_PV2			_GPIO(170)
200*4882a593Smuzhiyun #define TEGRA_PIN_PV3			_GPIO(171)
201*4882a593Smuzhiyun #define TEGRA_PIN_PV4			_GPIO(172)
202*4882a593Smuzhiyun #define TEGRA_PIN_PV5			_GPIO(173)
203*4882a593Smuzhiyun #define TEGRA_PIN_PV6			_GPIO(174)
204*4882a593Smuzhiyun #define TEGRA_PIN_LCD_DC1_PV7		_GPIO(175)
205*4882a593Smuzhiyun #define TEGRA_PIN_LCD_CS1_N_PW0		_GPIO(176)
206*4882a593Smuzhiyun #define TEGRA_PIN_LCD_M1_PW1		_GPIO(177)
207*4882a593Smuzhiyun #define TEGRA_PIN_SPI2_CS1_N_PW2	_GPIO(178)
208*4882a593Smuzhiyun #define TEGRA_PIN_SPI2_CS2_N_PW3	_GPIO(179)
209*4882a593Smuzhiyun #define TEGRA_PIN_DAP_MCLK1_PW4		_GPIO(180)
210*4882a593Smuzhiyun #define TEGRA_PIN_DAP_MCLK2_PW5		_GPIO(181)
211*4882a593Smuzhiyun #define TEGRA_PIN_UART3_TXD_PW6		_GPIO(182)
212*4882a593Smuzhiyun #define TEGRA_PIN_UART3_RXD_PW7		_GPIO(183)
213*4882a593Smuzhiyun #define TEGRA_PIN_SPI2_MOSI_PX0		_GPIO(184)
214*4882a593Smuzhiyun #define TEGRA_PIN_SPI2_MISO_PX1		_GPIO(185)
215*4882a593Smuzhiyun #define TEGRA_PIN_SPI2_SCK_PX2		_GPIO(186)
216*4882a593Smuzhiyun #define TEGRA_PIN_SPI2_CS0_N_PX3	_GPIO(187)
217*4882a593Smuzhiyun #define TEGRA_PIN_SPI1_MOSI_PX4		_GPIO(188)
218*4882a593Smuzhiyun #define TEGRA_PIN_SPI1_SCK_PX5		_GPIO(189)
219*4882a593Smuzhiyun #define TEGRA_PIN_SPI1_CS0_N_PX6	_GPIO(190)
220*4882a593Smuzhiyun #define TEGRA_PIN_SPI1_MISO_PX7		_GPIO(191)
221*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_CLK_PY0		_GPIO(192)
222*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_DIR_PY1		_GPIO(193)
223*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_NXT_PY2		_GPIO(194)
224*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_STP_PY3		_GPIO(195)
225*4882a593Smuzhiyun #define TEGRA_PIN_SDIO1_DAT3_PY4	_GPIO(196)
226*4882a593Smuzhiyun #define TEGRA_PIN_SDIO1_DAT2_PY5	_GPIO(197)
227*4882a593Smuzhiyun #define TEGRA_PIN_SDIO1_DAT1_PY6	_GPIO(198)
228*4882a593Smuzhiyun #define TEGRA_PIN_SDIO1_DAT0_PY7	_GPIO(199)
229*4882a593Smuzhiyun #define TEGRA_PIN_SDIO1_CLK_PZ0		_GPIO(200)
230*4882a593Smuzhiyun #define TEGRA_PIN_SDIO1_CMD_PZ1		_GPIO(201)
231*4882a593Smuzhiyun #define TEGRA_PIN_LCD_SDIN_PZ2		_GPIO(202)
232*4882a593Smuzhiyun #define TEGRA_PIN_LCD_WR_N_PZ3		_GPIO(203)
233*4882a593Smuzhiyun #define TEGRA_PIN_LCD_SCK_PZ4		_GPIO(204)
234*4882a593Smuzhiyun #define TEGRA_PIN_SYS_CLK_REQ_PZ5	_GPIO(205)
235*4882a593Smuzhiyun #define TEGRA_PIN_PWR_I2C_SCL_PZ6	_GPIO(206)
236*4882a593Smuzhiyun #define TEGRA_PIN_PWR_I2C_SDA_PZ7	_GPIO(207)
237*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD20_PAA0		_GPIO(208)
238*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD21_PAA1		_GPIO(209)
239*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD22_PAA2		_GPIO(210)
240*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD23_PAA3		_GPIO(211)
241*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD24_PAA4		_GPIO(212)
242*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD25_PAA5		_GPIO(213)
243*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD26_PAA6		_GPIO(214)
244*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD27_PAA7		_GPIO(215)
245*4882a593Smuzhiyun #define TEGRA_PIN_LED_BLINK_PBB0	_GPIO(216)
246*4882a593Smuzhiyun #define TEGRA_PIN_VI_GP0_PBB1		_GPIO(217)
247*4882a593Smuzhiyun #define TEGRA_PIN_CAM_I2C_SCL_PBB2	_GPIO(218)
248*4882a593Smuzhiyun #define TEGRA_PIN_CAM_I2C_SDA_PBB3	_GPIO(219)
249*4882a593Smuzhiyun #define TEGRA_PIN_VI_GP3_PBB4		_GPIO(220)
250*4882a593Smuzhiyun #define TEGRA_PIN_VI_GP4_PBB5		_GPIO(221)
251*4882a593Smuzhiyun #define TEGRA_PIN_PBB6			_GPIO(222)
252*4882a593Smuzhiyun #define TEGRA_PIN_PBB7			_GPIO(223)
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun /* All non-GPIO pins follow */
255*4882a593Smuzhiyun #define NUM_GPIOS			(TEGRA_PIN_PBB7 + 1)
256*4882a593Smuzhiyun #define _PIN(offset)			(NUM_GPIOS + (offset))
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun #define TEGRA_PIN_CRT_HSYNC		_PIN(30)
259*4882a593Smuzhiyun #define TEGRA_PIN_CRT_VSYNC		_PIN(31)
260*4882a593Smuzhiyun #define TEGRA_PIN_DDC_SCL		_PIN(32)
261*4882a593Smuzhiyun #define TEGRA_PIN_DDC_SDA		_PIN(33)
262*4882a593Smuzhiyun #define TEGRA_PIN_OWC			_PIN(34)
263*4882a593Smuzhiyun #define TEGRA_PIN_CORE_PWR_REQ		_PIN(35)
264*4882a593Smuzhiyun #define TEGRA_PIN_CPU_PWR_REQ		_PIN(36)
265*4882a593Smuzhiyun #define TEGRA_PIN_PWR_INT_N		_PIN(37)
266*4882a593Smuzhiyun #define TEGRA_PIN_CLK_32_K_IN		_PIN(38)
267*4882a593Smuzhiyun #define TEGRA_PIN_DDR_COMP_PD		_PIN(39)
268*4882a593Smuzhiyun #define TEGRA_PIN_DDR_COMP_PU		_PIN(40)
269*4882a593Smuzhiyun #define TEGRA_PIN_DDR_A0		_PIN(41)
270*4882a593Smuzhiyun #define TEGRA_PIN_DDR_A1		_PIN(42)
271*4882a593Smuzhiyun #define TEGRA_PIN_DDR_A2		_PIN(43)
272*4882a593Smuzhiyun #define TEGRA_PIN_DDR_A3		_PIN(44)
273*4882a593Smuzhiyun #define TEGRA_PIN_DDR_A4		_PIN(45)
274*4882a593Smuzhiyun #define TEGRA_PIN_DDR_A5		_PIN(46)
275*4882a593Smuzhiyun #define TEGRA_PIN_DDR_A6		_PIN(47)
276*4882a593Smuzhiyun #define TEGRA_PIN_DDR_A7		_PIN(48)
277*4882a593Smuzhiyun #define TEGRA_PIN_DDR_A8		_PIN(49)
278*4882a593Smuzhiyun #define TEGRA_PIN_DDR_A9		_PIN(50)
279*4882a593Smuzhiyun #define TEGRA_PIN_DDR_A10		_PIN(51)
280*4882a593Smuzhiyun #define TEGRA_PIN_DDR_A11		_PIN(52)
281*4882a593Smuzhiyun #define TEGRA_PIN_DDR_A12		_PIN(53)
282*4882a593Smuzhiyun #define TEGRA_PIN_DDR_A13		_PIN(54)
283*4882a593Smuzhiyun #define TEGRA_PIN_DDR_A14		_PIN(55)
284*4882a593Smuzhiyun #define TEGRA_PIN_DDR_CAS_N		_PIN(56)
285*4882a593Smuzhiyun #define TEGRA_PIN_DDR_BA0		_PIN(57)
286*4882a593Smuzhiyun #define TEGRA_PIN_DDR_BA1		_PIN(58)
287*4882a593Smuzhiyun #define TEGRA_PIN_DDR_BA2		_PIN(59)
288*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQS0P		_PIN(60)
289*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQS0N		_PIN(61)
290*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQS1P		_PIN(62)
291*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQS1N		_PIN(63)
292*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQS2P		_PIN(64)
293*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQS2N		_PIN(65)
294*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQS3P		_PIN(66)
295*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQS3N		_PIN(67)
296*4882a593Smuzhiyun #define TEGRA_PIN_DDR_CKE0		_PIN(68)
297*4882a593Smuzhiyun #define TEGRA_PIN_DDR_CKE1		_PIN(69)
298*4882a593Smuzhiyun #define TEGRA_PIN_DDR_CLK		_PIN(70)
299*4882a593Smuzhiyun #define TEGRA_PIN_DDR_CLK_N		_PIN(71)
300*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DM0		_PIN(72)
301*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DM1		_PIN(73)
302*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DM2		_PIN(74)
303*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DM3		_PIN(75)
304*4882a593Smuzhiyun #define TEGRA_PIN_DDR_ODT		_PIN(76)
305*4882a593Smuzhiyun #define TEGRA_PIN_DDR_QUSE0		_PIN(77)
306*4882a593Smuzhiyun #define TEGRA_PIN_DDR_QUSE1		_PIN(78)
307*4882a593Smuzhiyun #define TEGRA_PIN_DDR_QUSE2		_PIN(79)
308*4882a593Smuzhiyun #define TEGRA_PIN_DDR_QUSE3		_PIN(80)
309*4882a593Smuzhiyun #define TEGRA_PIN_DDR_RAS_N		_PIN(81)
310*4882a593Smuzhiyun #define TEGRA_PIN_DDR_WE_N		_PIN(82)
311*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ0		_PIN(83)
312*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ1		_PIN(84)
313*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ2		_PIN(85)
314*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ3		_PIN(86)
315*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ4		_PIN(87)
316*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ5		_PIN(88)
317*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ6		_PIN(89)
318*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ7		_PIN(90)
319*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ8		_PIN(91)
320*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ9		_PIN(92)
321*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ10		_PIN(93)
322*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ11		_PIN(94)
323*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ12		_PIN(95)
324*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ13		_PIN(96)
325*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ14		_PIN(97)
326*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ15		_PIN(98)
327*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ16		_PIN(99)
328*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ17		_PIN(100)
329*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ18		_PIN(101)
330*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ19		_PIN(102)
331*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ20		_PIN(103)
332*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ21		_PIN(104)
333*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ22		_PIN(105)
334*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ23		_PIN(106)
335*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ24		_PIN(107)
336*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ25		_PIN(108)
337*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ26		_PIN(109)
338*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ27		_PIN(110)
339*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ28		_PIN(111)
340*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ29		_PIN(112)
341*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ30		_PIN(113)
342*4882a593Smuzhiyun #define TEGRA_PIN_DDR_DQ31		_PIN(114)
343*4882a593Smuzhiyun #define TEGRA_PIN_DDR_CS0_N		_PIN(115)
344*4882a593Smuzhiyun #define TEGRA_PIN_DDR_CS1_N		_PIN(116)
345*4882a593Smuzhiyun #define TEGRA_PIN_SYS_RESET		_PIN(117)
346*4882a593Smuzhiyun #define TEGRA_PIN_JTAG_TRST_N		_PIN(118)
347*4882a593Smuzhiyun #define TEGRA_PIN_JTAG_TDO		_PIN(119)
348*4882a593Smuzhiyun #define TEGRA_PIN_JTAG_TMS		_PIN(120)
349*4882a593Smuzhiyun #define TEGRA_PIN_JTAG_TCK		_PIN(121)
350*4882a593Smuzhiyun #define TEGRA_PIN_JTAG_TDI		_PIN(122)
351*4882a593Smuzhiyun #define TEGRA_PIN_TEST_MODE_EN		_PIN(123)
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun static const struct pinctrl_pin_desc tegra20_pins[] = {
354*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_VI_GP6_PA0, "VI_GP6 PA0"),
355*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_UART3_CTS_N_PA1, "UART3_CTS_N PA1"),
356*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DAP2_FS_PA2, "DAP2_FS PA2"),
357*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DAP2_SCLK_PA3, "DAP2_SCLK PA3"),
358*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DAP2_DIN_PA4, "DAP2_DIN PA4"),
359*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DAP2_DOUT_PA5, "DAP2_DOUT PA5"),
360*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SDIO3_CLK_PA6, "SDIO3_CLK PA6"),
361*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SDIO3_CMD_PA7, "SDIO3_CMD PA7"),
362*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD17_PB0, "GMI_AD17 PB0"),
363*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD18_PB1, "GMI_AD18 PB1"),
364*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_PWR0_PB2, "LCD_PWR0 PB2"),
365*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_PCLK_PB3, "LCD_PCLK PB3"),
366*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SDIO3_DAT3_PB4, "SDIO3_DAT3 PB4"),
367*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SDIO3_DAT2_PB5, "SDIO3_DAT2 PB5"),
368*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SDIO3_DAT1_PB6, "SDIO3_DAT1 PB6"),
369*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SDIO3_DAT0_PB7, "SDIO3_DAT0 PB7"),
370*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_UART3_RTS_N_PC0, "UART3_RTS_N PC0"),
371*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_PWR1_PC1, "LCD_PWR1 PC1"),
372*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_UART2_TXD_PC2, "UART2_TXD PC2"),
373*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_UART2_RXD_PC3, "UART2_RXD PC3"),
374*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GEN1_I2C_SCL_PC4, "GEN1_I2C_SCL PC4"),
375*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GEN1_I2C_SDA_PC5, "GEN1_I2C_SDA PC5"),
376*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_PWR2_PC6, "LCD_PWR2 PC6"),
377*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_WP_N_PC7, "GMI_WP_N PC7"),
378*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SDIO3_DAT5_PD0, "SDIO3_DAT5 PD0"),
379*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SDIO3_DAT4_PD1, "SDIO3_DAT4 PD1"),
380*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_VI_GP5_PD2, "VI_GP5 PD2"),
381*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SDIO3_DAT6_PD3, "SDIO3_DAT6 PD3"),
382*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SDIO3_DAT7_PD4, "SDIO3_DAT7 PD4"),
383*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_VI_D1_PD5, "VI_D1 PD5"),
384*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_VI_VSYNC_PD6, "VI_VSYNC PD6"),
385*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_VI_HSYNC_PD7, "VI_HSYNC PD7"),
386*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_D0_PE0, "LCD_D0 PE0"),
387*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_D1_PE1, "LCD_D1 PE1"),
388*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_D2_PE2, "LCD_D2 PE2"),
389*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_D3_PE3, "LCD_D3 PE3"),
390*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_D4_PE4, "LCD_D4 PE4"),
391*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_D5_PE5, "LCD_D5 PE5"),
392*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_D6_PE6, "LCD_D6 PE6"),
393*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_D7_PE7, "LCD_D7 PE7"),
394*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_D8_PF0, "LCD_D8 PF0"),
395*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_D9_PF1, "LCD_D9 PF1"),
396*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_D10_PF2, "LCD_D10 PF2"),
397*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_D11_PF3, "LCD_D11 PF3"),
398*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_D12_PF4, "LCD_D12 PF4"),
399*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_D13_PF5, "LCD_D13 PF5"),
400*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_D14_PF6, "LCD_D14 PF6"),
401*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_D15_PF7, "LCD_D15 PF7"),
402*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD0_PG0, "GMI_AD0 PG0"),
403*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD1_PG1, "GMI_AD1 PG1"),
404*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD2_PG2, "GMI_AD2 PG2"),
405*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD3_PG3, "GMI_AD3 PG3"),
406*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD4_PG4, "GMI_AD4 PG4"),
407*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD5_PG5, "GMI_AD5 PG5"),
408*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD6_PG6, "GMI_AD6 PG6"),
409*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD7_PG7, "GMI_AD7 PG7"),
410*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD8_PH0, "GMI_AD8 PH0"),
411*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD9_PH1, "GMI_AD9 PH1"),
412*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD10_PH2, "GMI_AD10 PH2"),
413*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD11_PH3, "GMI_AD11 PH3"),
414*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD12_PH4, "GMI_AD12 PH4"),
415*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD13_PH5, "GMI_AD13 PH5"),
416*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD14_PH6, "GMI_AD14 PH6"),
417*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD15_PH7, "GMI_AD15 PH7"),
418*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_HIOW_N_PI0, "GMI_HIOW_N PI0"),
419*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_HIOR_N_PI1, "GMI_HIOR_N PI1"),
420*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_CS5_N_PI2, "GMI_CS5_N PI2"),
421*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_CS6_N_PI3, "GMI_CS6_N PI3"),
422*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_RST_N_PI4, "GMI_RST_N PI4"),
423*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_IORDY_PI5, "GMI_IORDY PI5"),
424*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_CS7_N_PI6, "GMI_CS7_N PI6"),
425*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_WAIT_PI7, "GMI_WAIT PI7"),
426*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_CS0_N_PJ0, "GMI_CS0_N PJ0"),
427*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_DE_PJ1, "LCD_DE PJ1"),
428*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_CS1_N_PJ2, "GMI_CS1_N PJ2"),
429*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_HSYNC_PJ3, "LCD_HSYNC PJ3"),
430*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_VSYNC_PJ4, "LCD_VSYNC PJ4"),
431*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_UART2_CTS_N_PJ5, "UART2_CTS_N PJ5"),
432*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_UART2_RTS_N_PJ6, "UART2_RTS_N PJ6"),
433*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD16_PJ7, "GMI_AD16 PJ7"),
434*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_ADV_N_PK0, "GMI_ADV_N PK0"),
435*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_CLK_PK1, "GMI_CLK PK1"),
436*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_CS4_N_PK2, "GMI_CS4_N PK2"),
437*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_CS2_N_PK3, "GMI_CS2_N PK3"),
438*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_CS3_N_PK4, "GMI_CS3_N PK4"),
439*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SPDIF_OUT_PK5, "SPDIF_OUT PK5"),
440*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SPDIF_IN_PK6, "SPDIF_IN PK6"),
441*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD19_PK7, "GMI_AD19 PK7"),
442*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_VI_D2_PL0, "VI_D2 PL0"),
443*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_VI_D3_PL1, "VI_D3 PL1"),
444*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_VI_D4_PL2, "VI_D4 PL2"),
445*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_VI_D5_PL3, "VI_D5 PL3"),
446*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_VI_D6_PL4, "VI_D6 PL4"),
447*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_VI_D7_PL5, "VI_D7 PL5"),
448*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_VI_D8_PL6, "VI_D8 PL6"),
449*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_VI_D9_PL7, "VI_D9 PL7"),
450*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_D16_PM0, "LCD_D16 PM0"),
451*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_D17_PM1, "LCD_D17 PM1"),
452*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_D18_PM2, "LCD_D18 PM2"),
453*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_D19_PM3, "LCD_D19 PM3"),
454*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_D20_PM4, "LCD_D20 PM4"),
455*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_D21_PM5, "LCD_D21 PM5"),
456*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_D22_PM6, "LCD_D22 PM6"),
457*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_D23_PM7, "LCD_D23 PM7"),
458*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DAP1_FS_PN0, "DAP1_FS PN0"),
459*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DAP1_DIN_PN1, "DAP1_DIN PN1"),
460*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DAP1_DOUT_PN2, "DAP1_DOUT PN2"),
461*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DAP1_SCLK_PN3, "DAP1_SCLK PN3"),
462*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_CS0_N_PN4, "LCD_CS0_N PN4"),
463*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_SDOUT_PN5, "LCD_SDOUT PN5"),
464*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_DC0_PN6, "LCD_DC0 PN6"),
465*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_HDMI_INT_N_PN7, "HDMI_INT_N PN7"),
466*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_ULPI_DATA7_PO0, "ULPI_DATA7 PO0"),
467*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_ULPI_DATA0_PO1, "ULPI_DATA0 PO1"),
468*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_ULPI_DATA1_PO2, "ULPI_DATA1 PO2"),
469*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_ULPI_DATA2_PO3, "ULPI_DATA2 PO3"),
470*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_ULPI_DATA3_PO4, "ULPI_DATA3 PO4"),
471*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_ULPI_DATA4_PO5, "ULPI_DATA4 PO5"),
472*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_ULPI_DATA5_PO6, "ULPI_DATA5 PO6"),
473*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_ULPI_DATA6_PO7, "ULPI_DATA6 PO7"),
474*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DAP3_FS_PP0, "DAP3_FS PP0"),
475*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DAP3_DIN_PP1, "DAP3_DIN PP1"),
476*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DAP3_DOUT_PP2, "DAP3_DOUT PP2"),
477*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DAP3_SCLK_PP3, "DAP3_SCLK PP3"),
478*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DAP4_FS_PP4, "DAP4_FS PP4"),
479*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DAP4_DIN_PP5, "DAP4_DIN PP5"),
480*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DAP4_DOUT_PP6, "DAP4_DOUT PP6"),
481*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DAP4_SCLK_PP7, "DAP4_SCLK PP7"),
482*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_KB_COL0_PQ0, "KB_COL0 PQ0"),
483*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_KB_COL1_PQ1, "KB_COL1 PQ1"),
484*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_KB_COL2_PQ2, "KB_COL2 PQ2"),
485*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_KB_COL3_PQ3, "KB_COL3 PQ3"),
486*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_KB_COL4_PQ4, "KB_COL4 PQ4"),
487*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_KB_COL5_PQ5, "KB_COL5 PQ5"),
488*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_KB_COL6_PQ6, "KB_COL6 PQ6"),
489*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_KB_COL7_PQ7, "KB_COL7 PQ7"),
490*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_KB_ROW0_PR0, "KB_ROW0 PR0"),
491*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_KB_ROW1_PR1, "KB_ROW1 PR1"),
492*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_KB_ROW2_PR2, "KB_ROW2 PR2"),
493*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_KB_ROW3_PR3, "KB_ROW3 PR3"),
494*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_KB_ROW4_PR4, "KB_ROW4 PR4"),
495*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_KB_ROW5_PR5, "KB_ROW5 PR5"),
496*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_KB_ROW6_PR6, "KB_ROW6 PR6"),
497*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_KB_ROW7_PR7, "KB_ROW7 PR7"),
498*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_KB_ROW8_PS0, "KB_ROW8 PS0"),
499*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_KB_ROW9_PS1, "KB_ROW9 PS1"),
500*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_KB_ROW10_PS2, "KB_ROW10 PS2"),
501*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_KB_ROW11_PS3, "KB_ROW11 PS3"),
502*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_KB_ROW12_PS4, "KB_ROW12 PS4"),
503*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_KB_ROW13_PS5, "KB_ROW13 PS5"),
504*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_KB_ROW14_PS6, "KB_ROW14 PS6"),
505*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_KB_ROW15_PS7, "KB_ROW15 PS7"),
506*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_VI_PCLK_PT0, "VI_PCLK PT0"),
507*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_VI_MCLK_PT1, "VI_MCLK PT1"),
508*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_VI_D10_PT2, "VD_D10 PT2"),
509*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_VI_D11_PT3, "VI_D11 PT3"),
510*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_VI_D0_PT4, "VI_D0 PT4"),
511*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GEN2_I2C_SCL_PT5, "GEN2_I2C_SCL PT5"),
512*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GEN2_I2C_SDA_PT6, "GEN2_I2C_SDA PT6"),
513*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_DPD_PT7, "GMI_DPD PT7"),
514*4882a593Smuzhiyun 	/* PU0..6: GPIO only */
515*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_PU0, "PU0"),
516*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_PU1, "PU1"),
517*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_PU2, "PU2"),
518*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_PU3, "PU3"),
519*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_PU4, "PU4"),
520*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_PU5, "PU5"),
521*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_PU6, "PU6"),
522*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_JTAG_RTCK_PU7, "JTAG_RTCK PU7"),
523*4882a593Smuzhiyun 	/* PV0..1: GPIO only */
524*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_PV0, "PV0"),
525*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_PV1, "PV1"),
526*4882a593Smuzhiyun 	/* PV2..3: Balls are named after GPIO not function */
527*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_PV2, "PV2"),
528*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_PV3, "PV3"),
529*4882a593Smuzhiyun 	/* PV4..6: GPIO only */
530*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_PV4, "PV4"),
531*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_PV5, "PV5"),
532*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_PV6, "PV6"),
533*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_DC1_PV7, "LCD_DC1 PV7"),
534*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_CS1_N_PW0, "LCD_CS1_N PW0"),
535*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_M1_PW1, "LCD_M1 PW1"),
536*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SPI2_CS1_N_PW2, "SPI2_CS1_N PW2"),
537*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SPI2_CS2_N_PW3, "SPI2_CS2_N PW3"),
538*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DAP_MCLK1_PW4, "DAP_MCLK1 PW4"),
539*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DAP_MCLK2_PW5, "DAP_MCLK2 PW5"),
540*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_UART3_TXD_PW6, "UART3_TXD PW6"),
541*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_UART3_RXD_PW7, "UART3_RXD PW7"),
542*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SPI2_MOSI_PX0, "SPI2_MOSI PX0"),
543*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SPI2_MISO_PX1, "SPI2_MISO PX1"),
544*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SPI2_SCK_PX2, "SPI2_SCK PX2"),
545*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SPI2_CS0_N_PX3, "SPI2_CS0_N PX3"),
546*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SPI1_MOSI_PX4, "SPI1_MOSI PX4"),
547*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SPI1_SCK_PX5, "SPI1_SCK PX5"),
548*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SPI1_CS0_N_PX6, "SPI1_CS0_N PX6"),
549*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SPI1_MISO_PX7, "SPI1_MISO PX7"),
550*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_ULPI_CLK_PY0, "ULPI_CLK PY0"),
551*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_ULPI_DIR_PY1, "ULPI_DIR PY1"),
552*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_ULPI_NXT_PY2, "ULPI_NXT PY2"),
553*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_ULPI_STP_PY3, "ULPI_STP PY3"),
554*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SDIO1_DAT3_PY4, "SDIO1_DAT3 PY4"),
555*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SDIO1_DAT2_PY5, "SDIO1_DAT2 PY5"),
556*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SDIO1_DAT1_PY6, "SDIO1_DAT1 PY6"),
557*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SDIO1_DAT0_PY7, "SDIO1_DAT0 PY7"),
558*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SDIO1_CLK_PZ0, "SDIO1_CLK PZ0"),
559*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SDIO1_CMD_PZ1, "SDIO1_CMD PZ1"),
560*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_SDIN_PZ2, "LCD_SDIN PZ2"),
561*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_WR_N_PZ3, "LCD_WR_N PZ3"),
562*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LCD_SCK_PZ4, "LCD_SCK PZ4"),
563*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SYS_CLK_REQ_PZ5, "SYS_CLK_REQ PZ5"),
564*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_PWR_I2C_SCL_PZ6, "PWR_I2C_SCL PZ6"),
565*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_PWR_I2C_SDA_PZ7, "PWR_I2C_SDA PZ7"),
566*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD20_PAA0, "GMI_AD20 PAA0"),
567*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD21_PAA1, "GMI_AD21 PAA1"),
568*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD22_PAA2, "GMI_AD22 PAA2"),
569*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD23_PAA3, "GMI_AD23 PAA3"),
570*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD24_PAA4, "GMI_AD24 PAA4"),
571*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD25_PAA5, "GMI_AD25 PAA5"),
572*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD26_PAA6, "GMI_AD26 PAA6"),
573*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_GMI_AD27_PAA7, "GMI_AD27 PAA7"),
574*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_LED_BLINK_PBB0, "LED_BLINK PBB0"),
575*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_VI_GP0_PBB1, "VI_GP0 PBB1"),
576*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_CAM_I2C_SCL_PBB2, "CAM_I2C_SCL PBB2"),
577*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_CAM_I2C_SDA_PBB3, "CAM_I2C_SDA PBB3"),
578*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_VI_GP3_PBB4, "VI_GP3 PBB4"),
579*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_VI_GP4_PBB5, "VI_GP4 PBB5"),
580*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_PBB6, "PBB6"),
581*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_PBB7, "PBB7"),
582*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_CRT_HSYNC, "CRT_HSYNC"),
583*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_CRT_VSYNC, "CRT_VSYNC"),
584*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDC_SCL, "DDC_SCL"),
585*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDC_SDA, "DDC_SDA"),
586*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_OWC, "OWC"),
587*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_CORE_PWR_REQ, "CORE_PWR_REQ"),
588*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_CPU_PWR_REQ, "CPU_PWR_REQ"),
589*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_PWR_INT_N, "PWR_INT_N"),
590*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_CLK_32_K_IN, "CLK_32_K_IN"),
591*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_COMP_PD, "DDR_COMP_PD"),
592*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_COMP_PU, "DDR_COMP_PU"),
593*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_A0, "DDR_A0"),
594*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_A1, "DDR_A1"),
595*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_A2, "DDR_A2"),
596*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_A3, "DDR_A3"),
597*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_A4, "DDR_A4"),
598*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_A5, "DDR_A5"),
599*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_A6, "DDR_A6"),
600*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_A7, "DDR_A7"),
601*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_A8, "DDR_A8"),
602*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_A9, "DDR_A9"),
603*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_A10, "DDR_A10"),
604*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_A11, "DDR_A11"),
605*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_A12, "DDR_A12"),
606*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_A13, "DDR_A13"),
607*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_A14, "DDR_A14"),
608*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_CAS_N, "DDR_CAS_N"),
609*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_BA0, "DDR_BA0"),
610*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_BA1, "DDR_BA1"),
611*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_BA2, "DDR_BA2"),
612*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQS0P, "DDR_DQS0P"),
613*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQS0N, "DDR_DQS0N"),
614*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQS1P, "DDR_DQS1P"),
615*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQS1N, "DDR_DQS1N"),
616*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQS2P, "DDR_DQS2P"),
617*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQS2N, "DDR_DQS2N"),
618*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQS3P, "DDR_DQS3P"),
619*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQS3N, "DDR_DQS3N"),
620*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_CKE0, "DDR_CKE0"),
621*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_CKE1, "DDR_CKE1"),
622*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_CLK, "DDR_CLK"),
623*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_CLK_N, "DDR_CLK_N"),
624*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DM0, "DDR_DM0"),
625*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DM1, "DDR_DM1"),
626*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DM2, "DDR_DM2"),
627*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DM3, "DDR_DM3"),
628*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_ODT, "DDR_ODT"),
629*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_QUSE0, "DDR_QUSE0"),
630*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_QUSE1, "DDR_QUSE1"),
631*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_QUSE2, "DDR_QUSE2"),
632*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_QUSE3, "DDR_QUSE3"),
633*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_RAS_N, "DDR_RAS_N"),
634*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_WE_N, "DDR_WE_N"),
635*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ0, "DDR_DQ0"),
636*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ1, "DDR_DQ1"),
637*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ2, "DDR_DQ2"),
638*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ3, "DDR_DQ3"),
639*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ4, "DDR_DQ4"),
640*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ5, "DDR_DQ5"),
641*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ6, "DDR_DQ6"),
642*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ7, "DDR_DQ7"),
643*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ8, "DDR_DQ8"),
644*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ9, "DDR_DQ9"),
645*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ10, "DDR_DQ10"),
646*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ11, "DDR_DQ11"),
647*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ12, "DDR_DQ12"),
648*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ13, "DDR_DQ13"),
649*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ14, "DDR_DQ14"),
650*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ15, "DDR_DQ15"),
651*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ16, "DDR_DQ16"),
652*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ17, "DDR_DQ17"),
653*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ18, "DDR_DQ18"),
654*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ19, "DDR_DQ19"),
655*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ20, "DDR_DQ20"),
656*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ21, "DDR_DQ21"),
657*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ22, "DDR_DQ22"),
658*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ23, "DDR_DQ23"),
659*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ24, "DDR_DQ24"),
660*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ25, "DDR_DQ25"),
661*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ26, "DDR_DQ26"),
662*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ27, "DDR_DQ27"),
663*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ28, "DDR_DQ28"),
664*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ29, "DDR_DQ29"),
665*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ30, "DDR_DQ30"),
666*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_DQ31, "DDR_DQ31"),
667*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_CS0_N, "DDR_CS0_N"),
668*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_DDR_CS1_N, "DDR_CS1_N"),
669*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_SYS_RESET, "SYS_RESET"),
670*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_JTAG_TRST_N, "JTAG_TRST_N"),
671*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_JTAG_TDO, "JTAG_TDO"),
672*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_JTAG_TMS, "JTAG_TMS"),
673*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_JTAG_TCK, "JTAG_TCK"),
674*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_JTAG_TDI, "JTAG_TDI"),
675*4882a593Smuzhiyun 	PINCTRL_PIN(TEGRA_PIN_TEST_MODE_EN, "TEST_MODE_EN"),
676*4882a593Smuzhiyun };
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun static const unsigned ata_pins[] = {
679*4882a593Smuzhiyun 	TEGRA_PIN_GMI_CS6_N_PI3,
680*4882a593Smuzhiyun 	TEGRA_PIN_GMI_CS7_N_PI6,
681*4882a593Smuzhiyun 	TEGRA_PIN_GMI_RST_N_PI4,
682*4882a593Smuzhiyun };
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun static const unsigned atb_pins[] = {
685*4882a593Smuzhiyun 	TEGRA_PIN_GMI_CS5_N_PI2,
686*4882a593Smuzhiyun 	TEGRA_PIN_GMI_DPD_PT7,
687*4882a593Smuzhiyun };
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun static const unsigned atc_pins[] = {
690*4882a593Smuzhiyun 	TEGRA_PIN_GMI_IORDY_PI5,
691*4882a593Smuzhiyun 	TEGRA_PIN_GMI_WAIT_PI7,
692*4882a593Smuzhiyun 	TEGRA_PIN_GMI_ADV_N_PK0,
693*4882a593Smuzhiyun 	TEGRA_PIN_GMI_CLK_PK1,
694*4882a593Smuzhiyun 	TEGRA_PIN_GMI_CS2_N_PK3,
695*4882a593Smuzhiyun 	TEGRA_PIN_GMI_CS3_N_PK4,
696*4882a593Smuzhiyun 	TEGRA_PIN_GMI_CS4_N_PK2,
697*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD0_PG0,
698*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD1_PG1,
699*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD2_PG2,
700*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD3_PG3,
701*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD4_PG4,
702*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD5_PG5,
703*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD6_PG6,
704*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD7_PG7,
705*4882a593Smuzhiyun 	TEGRA_PIN_GMI_HIOW_N_PI0,
706*4882a593Smuzhiyun 	TEGRA_PIN_GMI_HIOR_N_PI1,
707*4882a593Smuzhiyun };
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun static const unsigned atd_pins[] = {
710*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD8_PH0,
711*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD9_PH1,
712*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD10_PH2,
713*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD11_PH3,
714*4882a593Smuzhiyun };
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun static const unsigned ate_pins[] = {
717*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD12_PH4,
718*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD13_PH5,
719*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD14_PH6,
720*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD15_PH7,
721*4882a593Smuzhiyun };
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun static const unsigned cdev1_pins[] = {
724*4882a593Smuzhiyun 	TEGRA_PIN_DAP_MCLK1_PW4,
725*4882a593Smuzhiyun };
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun static const unsigned cdev2_pins[] = {
728*4882a593Smuzhiyun 	TEGRA_PIN_DAP_MCLK2_PW5,
729*4882a593Smuzhiyun };
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun static const unsigned crtp_pins[] = {
732*4882a593Smuzhiyun 	TEGRA_PIN_CRT_HSYNC,
733*4882a593Smuzhiyun 	TEGRA_PIN_CRT_VSYNC,
734*4882a593Smuzhiyun };
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun static const unsigned csus_pins[] = {
737*4882a593Smuzhiyun 	TEGRA_PIN_VI_MCLK_PT1,
738*4882a593Smuzhiyun };
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun static const unsigned dap1_pins[] = {
741*4882a593Smuzhiyun 	TEGRA_PIN_DAP1_FS_PN0,
742*4882a593Smuzhiyun 	TEGRA_PIN_DAP1_DIN_PN1,
743*4882a593Smuzhiyun 	TEGRA_PIN_DAP1_DOUT_PN2,
744*4882a593Smuzhiyun 	TEGRA_PIN_DAP1_SCLK_PN3,
745*4882a593Smuzhiyun };
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun static const unsigned dap2_pins[] = {
748*4882a593Smuzhiyun 	TEGRA_PIN_DAP2_FS_PA2,
749*4882a593Smuzhiyun 	TEGRA_PIN_DAP2_SCLK_PA3,
750*4882a593Smuzhiyun 	TEGRA_PIN_DAP2_DIN_PA4,
751*4882a593Smuzhiyun 	TEGRA_PIN_DAP2_DOUT_PA5,
752*4882a593Smuzhiyun };
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun static const unsigned dap3_pins[] = {
755*4882a593Smuzhiyun 	TEGRA_PIN_DAP3_FS_PP0,
756*4882a593Smuzhiyun 	TEGRA_PIN_DAP3_DIN_PP1,
757*4882a593Smuzhiyun 	TEGRA_PIN_DAP3_DOUT_PP2,
758*4882a593Smuzhiyun 	TEGRA_PIN_DAP3_SCLK_PP3,
759*4882a593Smuzhiyun };
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun static const unsigned dap4_pins[] = {
762*4882a593Smuzhiyun 	TEGRA_PIN_DAP4_FS_PP4,
763*4882a593Smuzhiyun 	TEGRA_PIN_DAP4_DIN_PP5,
764*4882a593Smuzhiyun 	TEGRA_PIN_DAP4_DOUT_PP6,
765*4882a593Smuzhiyun 	TEGRA_PIN_DAP4_SCLK_PP7,
766*4882a593Smuzhiyun };
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun static const unsigned ddc_pins[] = {
769*4882a593Smuzhiyun 	TEGRA_PIN_DDC_SCL,
770*4882a593Smuzhiyun 	TEGRA_PIN_DDC_SDA,
771*4882a593Smuzhiyun };
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun static const unsigned dta_pins[] = {
774*4882a593Smuzhiyun 	TEGRA_PIN_VI_D0_PT4,
775*4882a593Smuzhiyun 	TEGRA_PIN_VI_D1_PD5,
776*4882a593Smuzhiyun };
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun static const unsigned dtb_pins[] = {
779*4882a593Smuzhiyun 	TEGRA_PIN_VI_D10_PT2,
780*4882a593Smuzhiyun 	TEGRA_PIN_VI_D11_PT3,
781*4882a593Smuzhiyun };
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun static const unsigned dtc_pins[] = {
784*4882a593Smuzhiyun 	TEGRA_PIN_VI_HSYNC_PD7,
785*4882a593Smuzhiyun 	TEGRA_PIN_VI_VSYNC_PD6,
786*4882a593Smuzhiyun };
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun static const unsigned dtd_pins[] = {
789*4882a593Smuzhiyun 	TEGRA_PIN_VI_PCLK_PT0,
790*4882a593Smuzhiyun 	TEGRA_PIN_VI_D2_PL0,
791*4882a593Smuzhiyun 	TEGRA_PIN_VI_D3_PL1,
792*4882a593Smuzhiyun 	TEGRA_PIN_VI_D4_PL2,
793*4882a593Smuzhiyun 	TEGRA_PIN_VI_D5_PL3,
794*4882a593Smuzhiyun 	TEGRA_PIN_VI_D6_PL4,
795*4882a593Smuzhiyun 	TEGRA_PIN_VI_D7_PL5,
796*4882a593Smuzhiyun 	TEGRA_PIN_VI_D8_PL6,
797*4882a593Smuzhiyun 	TEGRA_PIN_VI_D9_PL7,
798*4882a593Smuzhiyun };
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun static const unsigned dte_pins[] = {
801*4882a593Smuzhiyun 	TEGRA_PIN_VI_GP0_PBB1,
802*4882a593Smuzhiyun 	TEGRA_PIN_VI_GP3_PBB4,
803*4882a593Smuzhiyun 	TEGRA_PIN_VI_GP4_PBB5,
804*4882a593Smuzhiyun 	TEGRA_PIN_VI_GP5_PD2,
805*4882a593Smuzhiyun 	TEGRA_PIN_VI_GP6_PA0,
806*4882a593Smuzhiyun };
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun static const unsigned dtf_pins[] = {
809*4882a593Smuzhiyun 	TEGRA_PIN_CAM_I2C_SCL_PBB2,
810*4882a593Smuzhiyun 	TEGRA_PIN_CAM_I2C_SDA_PBB3,
811*4882a593Smuzhiyun };
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun static const unsigned gma_pins[] = {
814*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD20_PAA0,
815*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD21_PAA1,
816*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD22_PAA2,
817*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD23_PAA3,
818*4882a593Smuzhiyun };
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun static const unsigned gmb_pins[] = {
821*4882a593Smuzhiyun 	TEGRA_PIN_GMI_WP_N_PC7,
822*4882a593Smuzhiyun };
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun static const unsigned gmc_pins[] = {
825*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD16_PJ7,
826*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD17_PB0,
827*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD18_PB1,
828*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD19_PK7,
829*4882a593Smuzhiyun };
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun static const unsigned gmd_pins[] = {
832*4882a593Smuzhiyun 	TEGRA_PIN_GMI_CS0_N_PJ0,
833*4882a593Smuzhiyun 	TEGRA_PIN_GMI_CS1_N_PJ2,
834*4882a593Smuzhiyun };
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun static const unsigned gme_pins[] = {
837*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD24_PAA4,
838*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD25_PAA5,
839*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD26_PAA6,
840*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD27_PAA7,
841*4882a593Smuzhiyun };
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun static const unsigned gpu_pins[] = {
844*4882a593Smuzhiyun 	TEGRA_PIN_PU0,
845*4882a593Smuzhiyun 	TEGRA_PIN_PU1,
846*4882a593Smuzhiyun 	TEGRA_PIN_PU2,
847*4882a593Smuzhiyun 	TEGRA_PIN_PU3,
848*4882a593Smuzhiyun 	TEGRA_PIN_PU4,
849*4882a593Smuzhiyun 	TEGRA_PIN_PU5,
850*4882a593Smuzhiyun 	TEGRA_PIN_PU6,
851*4882a593Smuzhiyun };
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun static const unsigned gpu7_pins[] = {
854*4882a593Smuzhiyun 	TEGRA_PIN_JTAG_RTCK_PU7,
855*4882a593Smuzhiyun };
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun static const unsigned gpv_pins[] = {
858*4882a593Smuzhiyun 	TEGRA_PIN_PV4,
859*4882a593Smuzhiyun 	TEGRA_PIN_PV5,
860*4882a593Smuzhiyun 	TEGRA_PIN_PV6,
861*4882a593Smuzhiyun };
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun static const unsigned hdint_pins[] = {
864*4882a593Smuzhiyun 	TEGRA_PIN_HDMI_INT_N_PN7,
865*4882a593Smuzhiyun };
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun static const unsigned i2cp_pins[] = {
868*4882a593Smuzhiyun 	TEGRA_PIN_PWR_I2C_SCL_PZ6,
869*4882a593Smuzhiyun 	TEGRA_PIN_PWR_I2C_SDA_PZ7,
870*4882a593Smuzhiyun };
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun static const unsigned irrx_pins[] = {
873*4882a593Smuzhiyun 	TEGRA_PIN_UART2_RTS_N_PJ6,
874*4882a593Smuzhiyun };
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun static const unsigned irtx_pins[] = {
877*4882a593Smuzhiyun 	TEGRA_PIN_UART2_CTS_N_PJ5,
878*4882a593Smuzhiyun };
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun static const unsigned kbca_pins[] = {
881*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW0_PR0,
882*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW1_PR1,
883*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW2_PR2,
884*4882a593Smuzhiyun };
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun static const unsigned kbcb_pins[] = {
887*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW7_PR7,
888*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW8_PS0,
889*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW9_PS1,
890*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW10_PS2,
891*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW11_PS3,
892*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW12_PS4,
893*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW13_PS5,
894*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW14_PS6,
895*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW15_PS7,
896*4882a593Smuzhiyun };
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun static const unsigned kbcc_pins[] = {
899*4882a593Smuzhiyun 	TEGRA_PIN_KB_COL0_PQ0,
900*4882a593Smuzhiyun 	TEGRA_PIN_KB_COL1_PQ1,
901*4882a593Smuzhiyun };
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun static const unsigned kbcd_pins[] = {
904*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW3_PR3,
905*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW4_PR4,
906*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW5_PR5,
907*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW6_PR6,
908*4882a593Smuzhiyun };
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun static const unsigned kbce_pins[] = {
911*4882a593Smuzhiyun 	TEGRA_PIN_KB_COL7_PQ7,
912*4882a593Smuzhiyun };
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun static const unsigned kbcf_pins[] = {
915*4882a593Smuzhiyun 	TEGRA_PIN_KB_COL2_PQ2,
916*4882a593Smuzhiyun 	TEGRA_PIN_KB_COL3_PQ3,
917*4882a593Smuzhiyun 	TEGRA_PIN_KB_COL4_PQ4,
918*4882a593Smuzhiyun 	TEGRA_PIN_KB_COL5_PQ5,
919*4882a593Smuzhiyun 	TEGRA_PIN_KB_COL6_PQ6,
920*4882a593Smuzhiyun };
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun static const unsigned lcsn_pins[] = {
923*4882a593Smuzhiyun 	TEGRA_PIN_LCD_CS0_N_PN4,
924*4882a593Smuzhiyun };
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun static const unsigned ld0_pins[] = {
927*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D0_PE0,
928*4882a593Smuzhiyun };
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun static const unsigned ld1_pins[] = {
931*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D1_PE1,
932*4882a593Smuzhiyun };
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun static const unsigned ld2_pins[] = {
935*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D2_PE2,
936*4882a593Smuzhiyun };
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun static const unsigned ld3_pins[] = {
939*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D3_PE3,
940*4882a593Smuzhiyun };
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun static const unsigned ld4_pins[] = {
943*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D4_PE4,
944*4882a593Smuzhiyun };
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun static const unsigned ld5_pins[] = {
947*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D5_PE5,
948*4882a593Smuzhiyun };
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun static const unsigned ld6_pins[] = {
951*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D6_PE6,
952*4882a593Smuzhiyun };
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun static const unsigned ld7_pins[] = {
955*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D7_PE7,
956*4882a593Smuzhiyun };
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun static const unsigned ld8_pins[] = {
959*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D8_PF0,
960*4882a593Smuzhiyun };
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun static const unsigned ld9_pins[] = {
963*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D9_PF1,
964*4882a593Smuzhiyun };
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun static const unsigned ld10_pins[] = {
967*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D10_PF2,
968*4882a593Smuzhiyun };
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun static const unsigned ld11_pins[] = {
971*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D11_PF3,
972*4882a593Smuzhiyun };
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun static const unsigned ld12_pins[] = {
975*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D12_PF4,
976*4882a593Smuzhiyun };
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun static const unsigned ld13_pins[] = {
979*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D13_PF5,
980*4882a593Smuzhiyun };
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun static const unsigned ld14_pins[] = {
983*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D14_PF6,
984*4882a593Smuzhiyun };
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun static const unsigned ld15_pins[] = {
987*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D15_PF7,
988*4882a593Smuzhiyun };
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun static const unsigned ld16_pins[] = {
991*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D16_PM0,
992*4882a593Smuzhiyun };
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun static const unsigned ld17_pins[] = {
995*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D17_PM1,
996*4882a593Smuzhiyun };
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun static const unsigned ldc_pins[] = {
999*4882a593Smuzhiyun 	TEGRA_PIN_LCD_DC0_PN6,
1000*4882a593Smuzhiyun };
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun static const unsigned ldi_pins[] = {
1003*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D22_PM6,
1004*4882a593Smuzhiyun };
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun static const unsigned lhp0_pins[] = {
1007*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D21_PM5,
1008*4882a593Smuzhiyun };
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun static const unsigned lhp1_pins[] = {
1011*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D18_PM2,
1012*4882a593Smuzhiyun };
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun static const unsigned lhp2_pins[] = {
1015*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D19_PM3,
1016*4882a593Smuzhiyun };
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun static const unsigned lhs_pins[] = {
1019*4882a593Smuzhiyun 	TEGRA_PIN_LCD_HSYNC_PJ3,
1020*4882a593Smuzhiyun };
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun static const unsigned lm0_pins[] = {
1023*4882a593Smuzhiyun 	TEGRA_PIN_LCD_CS1_N_PW0,
1024*4882a593Smuzhiyun };
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun static const unsigned lm1_pins[] = {
1027*4882a593Smuzhiyun 	TEGRA_PIN_LCD_M1_PW1,
1028*4882a593Smuzhiyun };
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun static const unsigned lpp_pins[] = {
1031*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D23_PM7,
1032*4882a593Smuzhiyun };
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun static const unsigned lpw0_pins[] = {
1035*4882a593Smuzhiyun 	TEGRA_PIN_LCD_PWR0_PB2,
1036*4882a593Smuzhiyun };
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun static const unsigned lpw1_pins[] = {
1039*4882a593Smuzhiyun 	TEGRA_PIN_LCD_PWR1_PC1,
1040*4882a593Smuzhiyun };
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun static const unsigned lpw2_pins[] = {
1043*4882a593Smuzhiyun 	TEGRA_PIN_LCD_PWR2_PC6,
1044*4882a593Smuzhiyun };
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun static const unsigned lsc0_pins[] = {
1047*4882a593Smuzhiyun 	TEGRA_PIN_LCD_PCLK_PB3,
1048*4882a593Smuzhiyun };
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun static const unsigned lsc1_pins[] = {
1051*4882a593Smuzhiyun 	TEGRA_PIN_LCD_WR_N_PZ3,
1052*4882a593Smuzhiyun };
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun static const unsigned lsck_pins[] = {
1055*4882a593Smuzhiyun 	TEGRA_PIN_LCD_SCK_PZ4,
1056*4882a593Smuzhiyun };
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun static const unsigned lsda_pins[] = {
1059*4882a593Smuzhiyun 	TEGRA_PIN_LCD_SDOUT_PN5,
1060*4882a593Smuzhiyun };
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun static const unsigned lsdi_pins[] = {
1063*4882a593Smuzhiyun 	TEGRA_PIN_LCD_SDIN_PZ2,
1064*4882a593Smuzhiyun };
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun static const unsigned lspi_pins[] = {
1067*4882a593Smuzhiyun 	TEGRA_PIN_LCD_DE_PJ1,
1068*4882a593Smuzhiyun };
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun static const unsigned lvp0_pins[] = {
1071*4882a593Smuzhiyun 	TEGRA_PIN_LCD_DC1_PV7,
1072*4882a593Smuzhiyun };
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun static const unsigned lvp1_pins[] = {
1075*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D20_PM4,
1076*4882a593Smuzhiyun };
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun static const unsigned lvs_pins[] = {
1079*4882a593Smuzhiyun 	TEGRA_PIN_LCD_VSYNC_PJ4,
1080*4882a593Smuzhiyun };
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun static const unsigned ls_pins[] = {
1083*4882a593Smuzhiyun 	TEGRA_PIN_LCD_PWR0_PB2,
1084*4882a593Smuzhiyun 	TEGRA_PIN_LCD_PWR1_PC1,
1085*4882a593Smuzhiyun 	TEGRA_PIN_LCD_PWR2_PC6,
1086*4882a593Smuzhiyun 	TEGRA_PIN_LCD_SDIN_PZ2,
1087*4882a593Smuzhiyun 	TEGRA_PIN_LCD_SDOUT_PN5,
1088*4882a593Smuzhiyun 	TEGRA_PIN_LCD_WR_N_PZ3,
1089*4882a593Smuzhiyun 	TEGRA_PIN_LCD_CS0_N_PN4,
1090*4882a593Smuzhiyun 	TEGRA_PIN_LCD_DC0_PN6,
1091*4882a593Smuzhiyun 	TEGRA_PIN_LCD_SCK_PZ4,
1092*4882a593Smuzhiyun };
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun static const unsigned lc_pins[] = {
1095*4882a593Smuzhiyun 	TEGRA_PIN_LCD_PCLK_PB3,
1096*4882a593Smuzhiyun 	TEGRA_PIN_LCD_DE_PJ1,
1097*4882a593Smuzhiyun 	TEGRA_PIN_LCD_HSYNC_PJ3,
1098*4882a593Smuzhiyun 	TEGRA_PIN_LCD_VSYNC_PJ4,
1099*4882a593Smuzhiyun 	TEGRA_PIN_LCD_CS1_N_PW0,
1100*4882a593Smuzhiyun 	TEGRA_PIN_LCD_M1_PW1,
1101*4882a593Smuzhiyun 	TEGRA_PIN_LCD_DC1_PV7,
1102*4882a593Smuzhiyun 	TEGRA_PIN_HDMI_INT_N_PN7,
1103*4882a593Smuzhiyun };
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun static const unsigned ld17_0_pins[] = {
1106*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D0_PE0,
1107*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D1_PE1,
1108*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D2_PE2,
1109*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D3_PE3,
1110*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D4_PE4,
1111*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D5_PE5,
1112*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D6_PE6,
1113*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D7_PE7,
1114*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D8_PF0,
1115*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D9_PF1,
1116*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D10_PF2,
1117*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D11_PF3,
1118*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D12_PF4,
1119*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D13_PF5,
1120*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D14_PF6,
1121*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D15_PF7,
1122*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D16_PM0,
1123*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D17_PM1,
1124*4882a593Smuzhiyun };
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun static const unsigned ld19_18_pins[] = {
1127*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D18_PM2,
1128*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D19_PM3,
1129*4882a593Smuzhiyun };
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun static const unsigned ld21_20_pins[] = {
1132*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D20_PM4,
1133*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D21_PM5,
1134*4882a593Smuzhiyun };
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun static const unsigned ld23_22_pins[] = {
1137*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D22_PM6,
1138*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D23_PM7,
1139*4882a593Smuzhiyun };
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun static const unsigned owc_pins[] = {
1142*4882a593Smuzhiyun 	TEGRA_PIN_OWC,
1143*4882a593Smuzhiyun };
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun static const unsigned pmc_pins[] = {
1146*4882a593Smuzhiyun 	TEGRA_PIN_LED_BLINK_PBB0,
1147*4882a593Smuzhiyun 	TEGRA_PIN_SYS_CLK_REQ_PZ5,
1148*4882a593Smuzhiyun 	TEGRA_PIN_CORE_PWR_REQ,
1149*4882a593Smuzhiyun 	TEGRA_PIN_CPU_PWR_REQ,
1150*4882a593Smuzhiyun 	TEGRA_PIN_PWR_INT_N,
1151*4882a593Smuzhiyun };
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun static const unsigned pta_pins[] = {
1154*4882a593Smuzhiyun 	TEGRA_PIN_GEN2_I2C_SCL_PT5,
1155*4882a593Smuzhiyun 	TEGRA_PIN_GEN2_I2C_SDA_PT6,
1156*4882a593Smuzhiyun };
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun static const unsigned rm_pins[] = {
1159*4882a593Smuzhiyun 	TEGRA_PIN_GEN1_I2C_SCL_PC4,
1160*4882a593Smuzhiyun 	TEGRA_PIN_GEN1_I2C_SDA_PC5,
1161*4882a593Smuzhiyun };
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun static const unsigned sdb_pins[] = {
1164*4882a593Smuzhiyun 	TEGRA_PIN_SDIO3_CMD_PA7,
1165*4882a593Smuzhiyun };
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun static const unsigned sdc_pins[] = {
1168*4882a593Smuzhiyun 	TEGRA_PIN_SDIO3_DAT0_PB7,
1169*4882a593Smuzhiyun 	TEGRA_PIN_SDIO3_DAT1_PB6,
1170*4882a593Smuzhiyun 	TEGRA_PIN_SDIO3_DAT2_PB5,
1171*4882a593Smuzhiyun 	TEGRA_PIN_SDIO3_DAT3_PB4,
1172*4882a593Smuzhiyun };
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun static const unsigned sdd_pins[] = {
1175*4882a593Smuzhiyun 	TEGRA_PIN_SDIO3_CLK_PA6,
1176*4882a593Smuzhiyun };
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun static const unsigned sdio1_pins[] = {
1179*4882a593Smuzhiyun 	TEGRA_PIN_SDIO1_CLK_PZ0,
1180*4882a593Smuzhiyun 	TEGRA_PIN_SDIO1_CMD_PZ1,
1181*4882a593Smuzhiyun 	TEGRA_PIN_SDIO1_DAT0_PY7,
1182*4882a593Smuzhiyun 	TEGRA_PIN_SDIO1_DAT1_PY6,
1183*4882a593Smuzhiyun 	TEGRA_PIN_SDIO1_DAT2_PY5,
1184*4882a593Smuzhiyun 	TEGRA_PIN_SDIO1_DAT3_PY4,
1185*4882a593Smuzhiyun };
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun static const unsigned slxa_pins[] = {
1188*4882a593Smuzhiyun 	TEGRA_PIN_SDIO3_DAT4_PD1,
1189*4882a593Smuzhiyun };
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun static const unsigned slxc_pins[] = {
1192*4882a593Smuzhiyun 	TEGRA_PIN_SDIO3_DAT6_PD3,
1193*4882a593Smuzhiyun };
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun static const unsigned slxd_pins[] = {
1196*4882a593Smuzhiyun 	TEGRA_PIN_SDIO3_DAT7_PD4,
1197*4882a593Smuzhiyun };
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun static const unsigned slxk_pins[] = {
1200*4882a593Smuzhiyun 	TEGRA_PIN_SDIO3_DAT5_PD0,
1201*4882a593Smuzhiyun };
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun static const unsigned spdi_pins[] = {
1204*4882a593Smuzhiyun 	TEGRA_PIN_SPDIF_IN_PK6,
1205*4882a593Smuzhiyun };
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun static const unsigned spdo_pins[] = {
1208*4882a593Smuzhiyun 	TEGRA_PIN_SPDIF_OUT_PK5,
1209*4882a593Smuzhiyun };
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun static const unsigned spia_pins[] = {
1212*4882a593Smuzhiyun 	TEGRA_PIN_SPI2_MOSI_PX0,
1213*4882a593Smuzhiyun };
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun static const unsigned spib_pins[] = {
1216*4882a593Smuzhiyun 	TEGRA_PIN_SPI2_MISO_PX1,
1217*4882a593Smuzhiyun };
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun static const unsigned spic_pins[] = {
1220*4882a593Smuzhiyun 	TEGRA_PIN_SPI2_CS0_N_PX3,
1221*4882a593Smuzhiyun 	TEGRA_PIN_SPI2_SCK_PX2,
1222*4882a593Smuzhiyun };
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun static const unsigned spid_pins[] = {
1225*4882a593Smuzhiyun 	TEGRA_PIN_SPI1_MOSI_PX4,
1226*4882a593Smuzhiyun };
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun static const unsigned spie_pins[] = {
1229*4882a593Smuzhiyun 	TEGRA_PIN_SPI1_CS0_N_PX6,
1230*4882a593Smuzhiyun 	TEGRA_PIN_SPI1_SCK_PX5,
1231*4882a593Smuzhiyun };
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun static const unsigned spif_pins[] = {
1234*4882a593Smuzhiyun 	TEGRA_PIN_SPI1_MISO_PX7,
1235*4882a593Smuzhiyun };
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun static const unsigned spig_pins[] = {
1238*4882a593Smuzhiyun 	TEGRA_PIN_SPI2_CS1_N_PW2,
1239*4882a593Smuzhiyun };
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun static const unsigned spih_pins[] = {
1242*4882a593Smuzhiyun 	TEGRA_PIN_SPI2_CS2_N_PW3,
1243*4882a593Smuzhiyun };
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun static const unsigned uaa_pins[] = {
1246*4882a593Smuzhiyun 	TEGRA_PIN_ULPI_DATA0_PO1,
1247*4882a593Smuzhiyun 	TEGRA_PIN_ULPI_DATA1_PO2,
1248*4882a593Smuzhiyun 	TEGRA_PIN_ULPI_DATA2_PO3,
1249*4882a593Smuzhiyun 	TEGRA_PIN_ULPI_DATA3_PO4,
1250*4882a593Smuzhiyun };
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun static const unsigned uab_pins[] = {
1253*4882a593Smuzhiyun 	TEGRA_PIN_ULPI_DATA4_PO5,
1254*4882a593Smuzhiyun 	TEGRA_PIN_ULPI_DATA5_PO6,
1255*4882a593Smuzhiyun 	TEGRA_PIN_ULPI_DATA6_PO7,
1256*4882a593Smuzhiyun 	TEGRA_PIN_ULPI_DATA7_PO0,
1257*4882a593Smuzhiyun };
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun static const unsigned uac_pins[] = {
1260*4882a593Smuzhiyun 	TEGRA_PIN_PV0,
1261*4882a593Smuzhiyun 	TEGRA_PIN_PV1,
1262*4882a593Smuzhiyun 	TEGRA_PIN_PV2,
1263*4882a593Smuzhiyun 	TEGRA_PIN_PV3,
1264*4882a593Smuzhiyun };
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun static const unsigned ck32_pins[] = {
1267*4882a593Smuzhiyun 	TEGRA_PIN_CLK_32_K_IN,
1268*4882a593Smuzhiyun };
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun static const unsigned uad_pins[] = {
1271*4882a593Smuzhiyun 	TEGRA_PIN_UART2_RXD_PC3,
1272*4882a593Smuzhiyun 	TEGRA_PIN_UART2_TXD_PC2,
1273*4882a593Smuzhiyun };
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun static const unsigned uca_pins[] = {
1276*4882a593Smuzhiyun 	TEGRA_PIN_UART3_RXD_PW7,
1277*4882a593Smuzhiyun 	TEGRA_PIN_UART3_TXD_PW6,
1278*4882a593Smuzhiyun };
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun static const unsigned ucb_pins[] = {
1281*4882a593Smuzhiyun 	TEGRA_PIN_UART3_CTS_N_PA1,
1282*4882a593Smuzhiyun 	TEGRA_PIN_UART3_RTS_N_PC0,
1283*4882a593Smuzhiyun };
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun static const unsigned uda_pins[] = {
1286*4882a593Smuzhiyun 	TEGRA_PIN_ULPI_CLK_PY0,
1287*4882a593Smuzhiyun 	TEGRA_PIN_ULPI_DIR_PY1,
1288*4882a593Smuzhiyun 	TEGRA_PIN_ULPI_NXT_PY2,
1289*4882a593Smuzhiyun 	TEGRA_PIN_ULPI_STP_PY3,
1290*4882a593Smuzhiyun };
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun static const unsigned ddrc_pins[] = {
1293*4882a593Smuzhiyun 	TEGRA_PIN_DDR_COMP_PD,
1294*4882a593Smuzhiyun 	TEGRA_PIN_DDR_COMP_PU,
1295*4882a593Smuzhiyun };
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun static const unsigned pmca_pins[] = {
1298*4882a593Smuzhiyun 	TEGRA_PIN_LED_BLINK_PBB0,
1299*4882a593Smuzhiyun };
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun static const unsigned pmcb_pins[] = {
1302*4882a593Smuzhiyun 	TEGRA_PIN_SYS_CLK_REQ_PZ5,
1303*4882a593Smuzhiyun };
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun static const unsigned pmcc_pins[] = {
1306*4882a593Smuzhiyun 	TEGRA_PIN_CORE_PWR_REQ,
1307*4882a593Smuzhiyun };
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun static const unsigned pmcd_pins[] = {
1310*4882a593Smuzhiyun 	TEGRA_PIN_CPU_PWR_REQ,
1311*4882a593Smuzhiyun };
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun static const unsigned pmce_pins[] = {
1314*4882a593Smuzhiyun 	TEGRA_PIN_PWR_INT_N,
1315*4882a593Smuzhiyun };
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun static const unsigned xm2c_pins[] = {
1318*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A0,
1319*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A1,
1320*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A2,
1321*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A3,
1322*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A4,
1323*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A5,
1324*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A6,
1325*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A7,
1326*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A8,
1327*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A9,
1328*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A10,
1329*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A11,
1330*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A12,
1331*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A13,
1332*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A14,
1333*4882a593Smuzhiyun 	TEGRA_PIN_DDR_CAS_N,
1334*4882a593Smuzhiyun 	TEGRA_PIN_DDR_BA0,
1335*4882a593Smuzhiyun 	TEGRA_PIN_DDR_BA1,
1336*4882a593Smuzhiyun 	TEGRA_PIN_DDR_BA2,
1337*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQS0P,
1338*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQS0N,
1339*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQS1P,
1340*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQS1N,
1341*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQS2P,
1342*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQS2N,
1343*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQS3P,
1344*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQS3N,
1345*4882a593Smuzhiyun 	TEGRA_PIN_DDR_CS0_N,
1346*4882a593Smuzhiyun 	TEGRA_PIN_DDR_CS1_N,
1347*4882a593Smuzhiyun 	TEGRA_PIN_DDR_CKE0,
1348*4882a593Smuzhiyun 	TEGRA_PIN_DDR_CKE1,
1349*4882a593Smuzhiyun 	TEGRA_PIN_DDR_CLK,
1350*4882a593Smuzhiyun 	TEGRA_PIN_DDR_CLK_N,
1351*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DM0,
1352*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DM1,
1353*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DM2,
1354*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DM3,
1355*4882a593Smuzhiyun 	TEGRA_PIN_DDR_ODT,
1356*4882a593Smuzhiyun 	TEGRA_PIN_DDR_RAS_N,
1357*4882a593Smuzhiyun 	TEGRA_PIN_DDR_WE_N,
1358*4882a593Smuzhiyun 	TEGRA_PIN_DDR_QUSE0,
1359*4882a593Smuzhiyun 	TEGRA_PIN_DDR_QUSE1,
1360*4882a593Smuzhiyun 	TEGRA_PIN_DDR_QUSE2,
1361*4882a593Smuzhiyun 	TEGRA_PIN_DDR_QUSE3,
1362*4882a593Smuzhiyun };
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun static const unsigned xm2d_pins[] = {
1365*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ0,
1366*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ1,
1367*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ2,
1368*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ3,
1369*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ4,
1370*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ5,
1371*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ6,
1372*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ7,
1373*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ8,
1374*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ9,
1375*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ10,
1376*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ11,
1377*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ12,
1378*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ13,
1379*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ14,
1380*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ15,
1381*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ16,
1382*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ17,
1383*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ18,
1384*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ19,
1385*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ20,
1386*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ21,
1387*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ22,
1388*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ23,
1389*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ24,
1390*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ25,
1391*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ26,
1392*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ27,
1393*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ28,
1394*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ29,
1395*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ30,
1396*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ31,
1397*4882a593Smuzhiyun };
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun static const unsigned drive_ao1_pins[] = {
1400*4882a593Smuzhiyun 	TEGRA_PIN_SYS_RESET,
1401*4882a593Smuzhiyun 	TEGRA_PIN_PWR_I2C_SCL_PZ6,
1402*4882a593Smuzhiyun 	TEGRA_PIN_PWR_I2C_SDA_PZ7,
1403*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW0_PR0,
1404*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW1_PR1,
1405*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW2_PR2,
1406*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW3_PR3,
1407*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW4_PR4,
1408*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW5_PR5,
1409*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW6_PR6,
1410*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW7_PR7,
1411*4882a593Smuzhiyun };
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun static const unsigned drive_ao2_pins[] = {
1414*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW8_PS0,
1415*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW9_PS1,
1416*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW10_PS2,
1417*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW11_PS3,
1418*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW12_PS4,
1419*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW13_PS5,
1420*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW14_PS6,
1421*4882a593Smuzhiyun 	TEGRA_PIN_KB_ROW15_PS7,
1422*4882a593Smuzhiyun 	TEGRA_PIN_KB_COL0_PQ0,
1423*4882a593Smuzhiyun 	TEGRA_PIN_KB_COL1_PQ1,
1424*4882a593Smuzhiyun 	TEGRA_PIN_KB_COL2_PQ2,
1425*4882a593Smuzhiyun 	TEGRA_PIN_KB_COL3_PQ3,
1426*4882a593Smuzhiyun 	TEGRA_PIN_KB_COL4_PQ4,
1427*4882a593Smuzhiyun 	TEGRA_PIN_KB_COL5_PQ5,
1428*4882a593Smuzhiyun 	TEGRA_PIN_KB_COL6_PQ6,
1429*4882a593Smuzhiyun 	TEGRA_PIN_KB_COL7_PQ7,
1430*4882a593Smuzhiyun 	TEGRA_PIN_LED_BLINK_PBB0,
1431*4882a593Smuzhiyun 	TEGRA_PIN_SYS_CLK_REQ_PZ5,
1432*4882a593Smuzhiyun 	TEGRA_PIN_CORE_PWR_REQ,
1433*4882a593Smuzhiyun 	TEGRA_PIN_CPU_PWR_REQ,
1434*4882a593Smuzhiyun 	TEGRA_PIN_PWR_INT_N,
1435*4882a593Smuzhiyun 	TEGRA_PIN_CLK_32_K_IN,
1436*4882a593Smuzhiyun };
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun static const unsigned drive_at1_pins[] = {
1439*4882a593Smuzhiyun 	TEGRA_PIN_GMI_IORDY_PI5,
1440*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD8_PH0,
1441*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD9_PH1,
1442*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD10_PH2,
1443*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD11_PH3,
1444*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD12_PH4,
1445*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD13_PH5,
1446*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD14_PH6,
1447*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD15_PH7,
1448*4882a593Smuzhiyun 	TEGRA_PIN_GMI_CS7_N_PI6,
1449*4882a593Smuzhiyun 	TEGRA_PIN_GMI_DPD_PT7,
1450*4882a593Smuzhiyun 	TEGRA_PIN_GEN2_I2C_SCL_PT5,
1451*4882a593Smuzhiyun 	TEGRA_PIN_GEN2_I2C_SDA_PT6,
1452*4882a593Smuzhiyun };
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun static const unsigned drive_at2_pins[] = {
1455*4882a593Smuzhiyun 	TEGRA_PIN_GMI_WAIT_PI7,
1456*4882a593Smuzhiyun 	TEGRA_PIN_GMI_ADV_N_PK0,
1457*4882a593Smuzhiyun 	TEGRA_PIN_GMI_CLK_PK1,
1458*4882a593Smuzhiyun 	TEGRA_PIN_GMI_CS6_N_PI3,
1459*4882a593Smuzhiyun 	TEGRA_PIN_GMI_CS5_N_PI2,
1460*4882a593Smuzhiyun 	TEGRA_PIN_GMI_CS4_N_PK2,
1461*4882a593Smuzhiyun 	TEGRA_PIN_GMI_CS3_N_PK4,
1462*4882a593Smuzhiyun 	TEGRA_PIN_GMI_CS2_N_PK3,
1463*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD0_PG0,
1464*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD1_PG1,
1465*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD2_PG2,
1466*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD3_PG3,
1467*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD4_PG4,
1468*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD5_PG5,
1469*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD6_PG6,
1470*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD7_PG7,
1471*4882a593Smuzhiyun 	TEGRA_PIN_GMI_HIOW_N_PI0,
1472*4882a593Smuzhiyun 	TEGRA_PIN_GMI_HIOR_N_PI1,
1473*4882a593Smuzhiyun 	TEGRA_PIN_GMI_RST_N_PI4,
1474*4882a593Smuzhiyun };
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun static const unsigned drive_cdev1_pins[] = {
1477*4882a593Smuzhiyun 	TEGRA_PIN_DAP_MCLK1_PW4,
1478*4882a593Smuzhiyun };
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun static const unsigned drive_cdev2_pins[] = {
1481*4882a593Smuzhiyun 	TEGRA_PIN_DAP_MCLK2_PW5,
1482*4882a593Smuzhiyun };
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun static const unsigned drive_csus_pins[] = {
1485*4882a593Smuzhiyun 	TEGRA_PIN_VI_MCLK_PT1,
1486*4882a593Smuzhiyun };
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun static const unsigned drive_dap1_pins[] = {
1489*4882a593Smuzhiyun 	TEGRA_PIN_DAP1_FS_PN0,
1490*4882a593Smuzhiyun 	TEGRA_PIN_DAP1_DIN_PN1,
1491*4882a593Smuzhiyun 	TEGRA_PIN_DAP1_DOUT_PN2,
1492*4882a593Smuzhiyun 	TEGRA_PIN_DAP1_SCLK_PN3,
1493*4882a593Smuzhiyun 	TEGRA_PIN_SPDIF_OUT_PK5,
1494*4882a593Smuzhiyun 	TEGRA_PIN_SPDIF_IN_PK6,
1495*4882a593Smuzhiyun };
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun static const unsigned drive_dap2_pins[] = {
1498*4882a593Smuzhiyun 	TEGRA_PIN_DAP2_FS_PA2,
1499*4882a593Smuzhiyun 	TEGRA_PIN_DAP2_SCLK_PA3,
1500*4882a593Smuzhiyun 	TEGRA_PIN_DAP2_DIN_PA4,
1501*4882a593Smuzhiyun 	TEGRA_PIN_DAP2_DOUT_PA5,
1502*4882a593Smuzhiyun };
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun static const unsigned drive_dap3_pins[] = {
1505*4882a593Smuzhiyun 	TEGRA_PIN_DAP3_FS_PP0,
1506*4882a593Smuzhiyun 	TEGRA_PIN_DAP3_DIN_PP1,
1507*4882a593Smuzhiyun 	TEGRA_PIN_DAP3_DOUT_PP2,
1508*4882a593Smuzhiyun 	TEGRA_PIN_DAP3_SCLK_PP3,
1509*4882a593Smuzhiyun };
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun static const unsigned drive_dap4_pins[] = {
1512*4882a593Smuzhiyun 	TEGRA_PIN_DAP4_FS_PP4,
1513*4882a593Smuzhiyun 	TEGRA_PIN_DAP4_DIN_PP5,
1514*4882a593Smuzhiyun 	TEGRA_PIN_DAP4_DOUT_PP6,
1515*4882a593Smuzhiyun 	TEGRA_PIN_DAP4_SCLK_PP7,
1516*4882a593Smuzhiyun };
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun static const unsigned drive_dbg_pins[] = {
1519*4882a593Smuzhiyun 	TEGRA_PIN_PU0,
1520*4882a593Smuzhiyun 	TEGRA_PIN_PU1,
1521*4882a593Smuzhiyun 	TEGRA_PIN_PU2,
1522*4882a593Smuzhiyun 	TEGRA_PIN_PU3,
1523*4882a593Smuzhiyun 	TEGRA_PIN_PU4,
1524*4882a593Smuzhiyun 	TEGRA_PIN_PU5,
1525*4882a593Smuzhiyun 	TEGRA_PIN_PU6,
1526*4882a593Smuzhiyun 	TEGRA_PIN_JTAG_RTCK_PU7,
1527*4882a593Smuzhiyun 	TEGRA_PIN_GEN1_I2C_SDA_PC5,
1528*4882a593Smuzhiyun 	TEGRA_PIN_GEN1_I2C_SCL_PC4,
1529*4882a593Smuzhiyun 	TEGRA_PIN_JTAG_TRST_N,
1530*4882a593Smuzhiyun 	TEGRA_PIN_JTAG_TDO,
1531*4882a593Smuzhiyun 	TEGRA_PIN_JTAG_TMS,
1532*4882a593Smuzhiyun 	TEGRA_PIN_JTAG_TCK,
1533*4882a593Smuzhiyun 	TEGRA_PIN_JTAG_TDI,
1534*4882a593Smuzhiyun 	TEGRA_PIN_TEST_MODE_EN,
1535*4882a593Smuzhiyun };
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun static const unsigned drive_lcd1_pins[] = {
1538*4882a593Smuzhiyun 	TEGRA_PIN_LCD_PWR1_PC1,
1539*4882a593Smuzhiyun 	TEGRA_PIN_LCD_PWR2_PC6,
1540*4882a593Smuzhiyun 	TEGRA_PIN_LCD_SDIN_PZ2,
1541*4882a593Smuzhiyun 	TEGRA_PIN_LCD_SDOUT_PN5,
1542*4882a593Smuzhiyun 	TEGRA_PIN_LCD_WR_N_PZ3,
1543*4882a593Smuzhiyun 	TEGRA_PIN_LCD_CS0_N_PN4,
1544*4882a593Smuzhiyun 	TEGRA_PIN_LCD_DC0_PN6,
1545*4882a593Smuzhiyun 	TEGRA_PIN_LCD_SCK_PZ4,
1546*4882a593Smuzhiyun };
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun static const unsigned drive_lcd2_pins[] = {
1549*4882a593Smuzhiyun 	TEGRA_PIN_LCD_PWR0_PB2,
1550*4882a593Smuzhiyun 	TEGRA_PIN_LCD_PCLK_PB3,
1551*4882a593Smuzhiyun 	TEGRA_PIN_LCD_DE_PJ1,
1552*4882a593Smuzhiyun 	TEGRA_PIN_LCD_HSYNC_PJ3,
1553*4882a593Smuzhiyun 	TEGRA_PIN_LCD_VSYNC_PJ4,
1554*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D0_PE0,
1555*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D1_PE1,
1556*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D2_PE2,
1557*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D3_PE3,
1558*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D4_PE4,
1559*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D5_PE5,
1560*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D6_PE6,
1561*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D7_PE7,
1562*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D8_PF0,
1563*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D9_PF1,
1564*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D10_PF2,
1565*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D11_PF3,
1566*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D12_PF4,
1567*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D13_PF5,
1568*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D14_PF6,
1569*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D15_PF7,
1570*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D16_PM0,
1571*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D17_PM1,
1572*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D18_PM2,
1573*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D19_PM3,
1574*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D20_PM4,
1575*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D21_PM5,
1576*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D22_PM6,
1577*4882a593Smuzhiyun 	TEGRA_PIN_LCD_D23_PM7,
1578*4882a593Smuzhiyun 	TEGRA_PIN_LCD_CS1_N_PW0,
1579*4882a593Smuzhiyun 	TEGRA_PIN_LCD_M1_PW1,
1580*4882a593Smuzhiyun 	TEGRA_PIN_LCD_DC1_PV7,
1581*4882a593Smuzhiyun 	TEGRA_PIN_HDMI_INT_N_PN7,
1582*4882a593Smuzhiyun };
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun static const unsigned drive_sdmmc2_pins[] = {
1585*4882a593Smuzhiyun 	TEGRA_PIN_SDIO3_DAT4_PD1,
1586*4882a593Smuzhiyun 	TEGRA_PIN_SDIO3_DAT5_PD0,
1587*4882a593Smuzhiyun 	TEGRA_PIN_SDIO3_DAT6_PD3,
1588*4882a593Smuzhiyun 	TEGRA_PIN_SDIO3_DAT7_PD4,
1589*4882a593Smuzhiyun };
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun static const unsigned drive_sdmmc3_pins[] = {
1592*4882a593Smuzhiyun 	TEGRA_PIN_SDIO3_CLK_PA6,
1593*4882a593Smuzhiyun 	TEGRA_PIN_SDIO3_CMD_PA7,
1594*4882a593Smuzhiyun 	TEGRA_PIN_SDIO3_DAT0_PB7,
1595*4882a593Smuzhiyun 	TEGRA_PIN_SDIO3_DAT1_PB6,
1596*4882a593Smuzhiyun 	TEGRA_PIN_SDIO3_DAT2_PB5,
1597*4882a593Smuzhiyun 	TEGRA_PIN_SDIO3_DAT3_PB4,
1598*4882a593Smuzhiyun 	TEGRA_PIN_PV4,
1599*4882a593Smuzhiyun 	TEGRA_PIN_PV5,
1600*4882a593Smuzhiyun 	TEGRA_PIN_PV6,
1601*4882a593Smuzhiyun };
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun static const unsigned drive_spi_pins[] = {
1604*4882a593Smuzhiyun 	TEGRA_PIN_SPI2_MOSI_PX0,
1605*4882a593Smuzhiyun 	TEGRA_PIN_SPI2_MISO_PX1,
1606*4882a593Smuzhiyun 	TEGRA_PIN_SPI2_SCK_PX2,
1607*4882a593Smuzhiyun 	TEGRA_PIN_SPI2_CS0_N_PX3,
1608*4882a593Smuzhiyun 	TEGRA_PIN_SPI1_MOSI_PX4,
1609*4882a593Smuzhiyun 	TEGRA_PIN_SPI1_SCK_PX5,
1610*4882a593Smuzhiyun 	TEGRA_PIN_SPI1_CS0_N_PX6,
1611*4882a593Smuzhiyun 	TEGRA_PIN_SPI1_MISO_PX7,
1612*4882a593Smuzhiyun 	TEGRA_PIN_SPI2_CS1_N_PW2,
1613*4882a593Smuzhiyun 	TEGRA_PIN_SPI2_CS2_N_PW3,
1614*4882a593Smuzhiyun };
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun static const unsigned drive_uaa_pins[] = {
1617*4882a593Smuzhiyun 	TEGRA_PIN_ULPI_DATA0_PO1,
1618*4882a593Smuzhiyun 	TEGRA_PIN_ULPI_DATA1_PO2,
1619*4882a593Smuzhiyun 	TEGRA_PIN_ULPI_DATA2_PO3,
1620*4882a593Smuzhiyun 	TEGRA_PIN_ULPI_DATA3_PO4,
1621*4882a593Smuzhiyun };
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun static const unsigned drive_uab_pins[] = {
1624*4882a593Smuzhiyun 	TEGRA_PIN_ULPI_DATA4_PO5,
1625*4882a593Smuzhiyun 	TEGRA_PIN_ULPI_DATA5_PO6,
1626*4882a593Smuzhiyun 	TEGRA_PIN_ULPI_DATA6_PO7,
1627*4882a593Smuzhiyun 	TEGRA_PIN_ULPI_DATA7_PO0,
1628*4882a593Smuzhiyun 	TEGRA_PIN_PV0,
1629*4882a593Smuzhiyun 	TEGRA_PIN_PV1,
1630*4882a593Smuzhiyun 	TEGRA_PIN_PV2,
1631*4882a593Smuzhiyun 	TEGRA_PIN_PV3,
1632*4882a593Smuzhiyun };
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun static const unsigned drive_uart2_pins[] = {
1635*4882a593Smuzhiyun 	TEGRA_PIN_UART2_TXD_PC2,
1636*4882a593Smuzhiyun 	TEGRA_PIN_UART2_RXD_PC3,
1637*4882a593Smuzhiyun 	TEGRA_PIN_UART2_RTS_N_PJ6,
1638*4882a593Smuzhiyun 	TEGRA_PIN_UART2_CTS_N_PJ5,
1639*4882a593Smuzhiyun };
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun static const unsigned drive_uart3_pins[] = {
1642*4882a593Smuzhiyun 	TEGRA_PIN_UART3_TXD_PW6,
1643*4882a593Smuzhiyun 	TEGRA_PIN_UART3_RXD_PW7,
1644*4882a593Smuzhiyun 	TEGRA_PIN_UART3_RTS_N_PC0,
1645*4882a593Smuzhiyun 	TEGRA_PIN_UART3_CTS_N_PA1,
1646*4882a593Smuzhiyun };
1647*4882a593Smuzhiyun 
1648*4882a593Smuzhiyun static const unsigned drive_vi1_pins[] = {
1649*4882a593Smuzhiyun 	TEGRA_PIN_VI_D0_PT4,
1650*4882a593Smuzhiyun 	TEGRA_PIN_VI_D1_PD5,
1651*4882a593Smuzhiyun 	TEGRA_PIN_VI_D2_PL0,
1652*4882a593Smuzhiyun 	TEGRA_PIN_VI_D3_PL1,
1653*4882a593Smuzhiyun 	TEGRA_PIN_VI_D4_PL2,
1654*4882a593Smuzhiyun 	TEGRA_PIN_VI_D5_PL3,
1655*4882a593Smuzhiyun 	TEGRA_PIN_VI_D6_PL4,
1656*4882a593Smuzhiyun 	TEGRA_PIN_VI_D7_PL5,
1657*4882a593Smuzhiyun 	TEGRA_PIN_VI_D8_PL6,
1658*4882a593Smuzhiyun 	TEGRA_PIN_VI_D9_PL7,
1659*4882a593Smuzhiyun 	TEGRA_PIN_VI_D10_PT2,
1660*4882a593Smuzhiyun 	TEGRA_PIN_VI_D11_PT3,
1661*4882a593Smuzhiyun 	TEGRA_PIN_VI_PCLK_PT0,
1662*4882a593Smuzhiyun 	TEGRA_PIN_VI_VSYNC_PD6,
1663*4882a593Smuzhiyun 	TEGRA_PIN_VI_HSYNC_PD7,
1664*4882a593Smuzhiyun };
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun static const unsigned drive_vi2_pins[] = {
1667*4882a593Smuzhiyun 	TEGRA_PIN_VI_GP0_PBB1,
1668*4882a593Smuzhiyun 	TEGRA_PIN_CAM_I2C_SCL_PBB2,
1669*4882a593Smuzhiyun 	TEGRA_PIN_CAM_I2C_SDA_PBB3,
1670*4882a593Smuzhiyun 	TEGRA_PIN_VI_GP3_PBB4,
1671*4882a593Smuzhiyun 	TEGRA_PIN_VI_GP4_PBB5,
1672*4882a593Smuzhiyun 	TEGRA_PIN_VI_GP5_PD2,
1673*4882a593Smuzhiyun 	TEGRA_PIN_VI_GP6_PA0,
1674*4882a593Smuzhiyun };
1675*4882a593Smuzhiyun 
1676*4882a593Smuzhiyun static const unsigned drive_xm2a_pins[] = {
1677*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A0,
1678*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A1,
1679*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A2,
1680*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A3,
1681*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A4,
1682*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A5,
1683*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A6,
1684*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A7,
1685*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A8,
1686*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A9,
1687*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A10,
1688*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A11,
1689*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A12,
1690*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A13,
1691*4882a593Smuzhiyun 	TEGRA_PIN_DDR_A14,
1692*4882a593Smuzhiyun 	TEGRA_PIN_DDR_BA0,
1693*4882a593Smuzhiyun 	TEGRA_PIN_DDR_BA1,
1694*4882a593Smuzhiyun 	TEGRA_PIN_DDR_BA2,
1695*4882a593Smuzhiyun 	TEGRA_PIN_DDR_CS0_N,
1696*4882a593Smuzhiyun 	TEGRA_PIN_DDR_CS1_N,
1697*4882a593Smuzhiyun 	TEGRA_PIN_DDR_ODT,
1698*4882a593Smuzhiyun 	TEGRA_PIN_DDR_RAS_N,
1699*4882a593Smuzhiyun 	TEGRA_PIN_DDR_CAS_N,
1700*4882a593Smuzhiyun 	TEGRA_PIN_DDR_WE_N,
1701*4882a593Smuzhiyun 	TEGRA_PIN_DDR_CKE0,
1702*4882a593Smuzhiyun 	TEGRA_PIN_DDR_CKE1,
1703*4882a593Smuzhiyun };
1704*4882a593Smuzhiyun 
1705*4882a593Smuzhiyun static const unsigned drive_xm2c_pins[] = {
1706*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQS0P,
1707*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQS0N,
1708*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQS1P,
1709*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQS1N,
1710*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQS2P,
1711*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQS2N,
1712*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQS3P,
1713*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQS3N,
1714*4882a593Smuzhiyun 	TEGRA_PIN_DDR_QUSE0,
1715*4882a593Smuzhiyun 	TEGRA_PIN_DDR_QUSE1,
1716*4882a593Smuzhiyun 	TEGRA_PIN_DDR_QUSE2,
1717*4882a593Smuzhiyun 	TEGRA_PIN_DDR_QUSE3,
1718*4882a593Smuzhiyun };
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun static const unsigned drive_xm2d_pins[] = {
1721*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ0,
1722*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ1,
1723*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ2,
1724*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ3,
1725*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ4,
1726*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ5,
1727*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ6,
1728*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ7,
1729*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ8,
1730*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ9,
1731*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ10,
1732*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ11,
1733*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ12,
1734*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ13,
1735*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ14,
1736*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ15,
1737*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ16,
1738*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ17,
1739*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ18,
1740*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ19,
1741*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ20,
1742*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ21,
1743*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ22,
1744*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ23,
1745*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ24,
1746*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ25,
1747*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ26,
1748*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ27,
1749*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ28,
1750*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ29,
1751*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ30,
1752*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DQ31,
1753*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DM0,
1754*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DM1,
1755*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DM2,
1756*4882a593Smuzhiyun 	TEGRA_PIN_DDR_DM3,
1757*4882a593Smuzhiyun };
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun static const unsigned drive_xm2clk_pins[] = {
1760*4882a593Smuzhiyun 	TEGRA_PIN_DDR_CLK,
1761*4882a593Smuzhiyun 	TEGRA_PIN_DDR_CLK_N,
1762*4882a593Smuzhiyun };
1763*4882a593Smuzhiyun 
1764*4882a593Smuzhiyun static const unsigned drive_sdio1_pins[] = {
1765*4882a593Smuzhiyun 	TEGRA_PIN_SDIO1_CLK_PZ0,
1766*4882a593Smuzhiyun 	TEGRA_PIN_SDIO1_CMD_PZ1,
1767*4882a593Smuzhiyun 	TEGRA_PIN_SDIO1_DAT0_PY7,
1768*4882a593Smuzhiyun 	TEGRA_PIN_SDIO1_DAT1_PY6,
1769*4882a593Smuzhiyun 	TEGRA_PIN_SDIO1_DAT2_PY5,
1770*4882a593Smuzhiyun 	TEGRA_PIN_SDIO1_DAT3_PY4,
1771*4882a593Smuzhiyun };
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun static const unsigned drive_crt_pins[] = {
1774*4882a593Smuzhiyun 	TEGRA_PIN_CRT_HSYNC,
1775*4882a593Smuzhiyun 	TEGRA_PIN_CRT_VSYNC,
1776*4882a593Smuzhiyun };
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun static const unsigned drive_ddc_pins[] = {
1779*4882a593Smuzhiyun 	TEGRA_PIN_DDC_SCL,
1780*4882a593Smuzhiyun 	TEGRA_PIN_DDC_SDA,
1781*4882a593Smuzhiyun };
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun static const unsigned drive_gma_pins[] = {
1784*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD20_PAA0,
1785*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD21_PAA1,
1786*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD22_PAA2,
1787*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD23_PAA3,
1788*4882a593Smuzhiyun };
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun static const unsigned drive_gmb_pins[] = {
1791*4882a593Smuzhiyun 	TEGRA_PIN_GMI_WP_N_PC7,
1792*4882a593Smuzhiyun };
1793*4882a593Smuzhiyun 
1794*4882a593Smuzhiyun static const unsigned drive_gmc_pins[] = {
1795*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD16_PJ7,
1796*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD17_PB0,
1797*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD18_PB1,
1798*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD19_PK7,
1799*4882a593Smuzhiyun };
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun static const unsigned drive_gmd_pins[] = {
1802*4882a593Smuzhiyun 	TEGRA_PIN_GMI_CS0_N_PJ0,
1803*4882a593Smuzhiyun 	TEGRA_PIN_GMI_CS1_N_PJ2,
1804*4882a593Smuzhiyun };
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun static const unsigned drive_gme_pins[] = {
1807*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD24_PAA4,
1808*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD25_PAA5,
1809*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD26_PAA6,
1810*4882a593Smuzhiyun 	TEGRA_PIN_GMI_AD27_PAA7,
1811*4882a593Smuzhiyun };
1812*4882a593Smuzhiyun 
1813*4882a593Smuzhiyun static const unsigned drive_owr_pins[] = {
1814*4882a593Smuzhiyun 	TEGRA_PIN_OWC,
1815*4882a593Smuzhiyun };
1816*4882a593Smuzhiyun 
1817*4882a593Smuzhiyun static const unsigned drive_uda_pins[] = {
1818*4882a593Smuzhiyun 	TEGRA_PIN_ULPI_CLK_PY0,
1819*4882a593Smuzhiyun 	TEGRA_PIN_ULPI_DIR_PY1,
1820*4882a593Smuzhiyun 	TEGRA_PIN_ULPI_NXT_PY2,
1821*4882a593Smuzhiyun 	TEGRA_PIN_ULPI_STP_PY3,
1822*4882a593Smuzhiyun };
1823*4882a593Smuzhiyun 
1824*4882a593Smuzhiyun enum tegra_mux {
1825*4882a593Smuzhiyun 	TEGRA_MUX_AHB_CLK,
1826*4882a593Smuzhiyun 	TEGRA_MUX_APB_CLK,
1827*4882a593Smuzhiyun 	TEGRA_MUX_AUDIO_SYNC,
1828*4882a593Smuzhiyun 	TEGRA_MUX_CRT,
1829*4882a593Smuzhiyun 	TEGRA_MUX_DAP1,
1830*4882a593Smuzhiyun 	TEGRA_MUX_DAP2,
1831*4882a593Smuzhiyun 	TEGRA_MUX_DAP3,
1832*4882a593Smuzhiyun 	TEGRA_MUX_DAP4,
1833*4882a593Smuzhiyun 	TEGRA_MUX_DAP5,
1834*4882a593Smuzhiyun 	TEGRA_MUX_DISPLAYA,
1835*4882a593Smuzhiyun 	TEGRA_MUX_DISPLAYB,
1836*4882a593Smuzhiyun 	TEGRA_MUX_EMC_TEST0_DLL,
1837*4882a593Smuzhiyun 	TEGRA_MUX_EMC_TEST1_DLL,
1838*4882a593Smuzhiyun 	TEGRA_MUX_GMI,
1839*4882a593Smuzhiyun 	TEGRA_MUX_GMI_INT,
1840*4882a593Smuzhiyun 	TEGRA_MUX_HDMI,
1841*4882a593Smuzhiyun 	TEGRA_MUX_I2CP,
1842*4882a593Smuzhiyun 	TEGRA_MUX_I2C1,
1843*4882a593Smuzhiyun 	TEGRA_MUX_I2C2,
1844*4882a593Smuzhiyun 	TEGRA_MUX_I2C3,
1845*4882a593Smuzhiyun 	TEGRA_MUX_IDE,
1846*4882a593Smuzhiyun 	TEGRA_MUX_IRDA,
1847*4882a593Smuzhiyun 	TEGRA_MUX_KBC,
1848*4882a593Smuzhiyun 	TEGRA_MUX_MIO,
1849*4882a593Smuzhiyun 	TEGRA_MUX_MIPI_HS,
1850*4882a593Smuzhiyun 	TEGRA_MUX_NAND,
1851*4882a593Smuzhiyun 	TEGRA_MUX_OSC,
1852*4882a593Smuzhiyun 	TEGRA_MUX_OWR,
1853*4882a593Smuzhiyun 	TEGRA_MUX_PCIE,
1854*4882a593Smuzhiyun 	TEGRA_MUX_PLLA_OUT,
1855*4882a593Smuzhiyun 	TEGRA_MUX_PLLC_OUT1,
1856*4882a593Smuzhiyun 	TEGRA_MUX_PLLM_OUT1,
1857*4882a593Smuzhiyun 	TEGRA_MUX_PLLP_OUT2,
1858*4882a593Smuzhiyun 	TEGRA_MUX_PLLP_OUT3,
1859*4882a593Smuzhiyun 	TEGRA_MUX_PLLP_OUT4,
1860*4882a593Smuzhiyun 	TEGRA_MUX_PWM,
1861*4882a593Smuzhiyun 	TEGRA_MUX_PWR_INTR,
1862*4882a593Smuzhiyun 	TEGRA_MUX_PWR_ON,
1863*4882a593Smuzhiyun 	TEGRA_MUX_RSVD1,
1864*4882a593Smuzhiyun 	TEGRA_MUX_RSVD2,
1865*4882a593Smuzhiyun 	TEGRA_MUX_RSVD3,
1866*4882a593Smuzhiyun 	TEGRA_MUX_RSVD4,
1867*4882a593Smuzhiyun 	TEGRA_MUX_RTCK,
1868*4882a593Smuzhiyun 	TEGRA_MUX_SDIO1,
1869*4882a593Smuzhiyun 	TEGRA_MUX_SDIO2,
1870*4882a593Smuzhiyun 	TEGRA_MUX_SDIO3,
1871*4882a593Smuzhiyun 	TEGRA_MUX_SDIO4,
1872*4882a593Smuzhiyun 	TEGRA_MUX_SFLASH,
1873*4882a593Smuzhiyun 	TEGRA_MUX_SPDIF,
1874*4882a593Smuzhiyun 	TEGRA_MUX_SPI1,
1875*4882a593Smuzhiyun 	TEGRA_MUX_SPI2,
1876*4882a593Smuzhiyun 	TEGRA_MUX_SPI2_ALT,
1877*4882a593Smuzhiyun 	TEGRA_MUX_SPI3,
1878*4882a593Smuzhiyun 	TEGRA_MUX_SPI4,
1879*4882a593Smuzhiyun 	TEGRA_MUX_TRACE,
1880*4882a593Smuzhiyun 	TEGRA_MUX_TWC,
1881*4882a593Smuzhiyun 	TEGRA_MUX_UARTA,
1882*4882a593Smuzhiyun 	TEGRA_MUX_UARTB,
1883*4882a593Smuzhiyun 	TEGRA_MUX_UARTC,
1884*4882a593Smuzhiyun 	TEGRA_MUX_UARTD,
1885*4882a593Smuzhiyun 	TEGRA_MUX_UARTE,
1886*4882a593Smuzhiyun 	TEGRA_MUX_ULPI,
1887*4882a593Smuzhiyun 	TEGRA_MUX_VI,
1888*4882a593Smuzhiyun 	TEGRA_MUX_VI_SENSOR_CLK,
1889*4882a593Smuzhiyun 	TEGRA_MUX_XIO,
1890*4882a593Smuzhiyun };
1891*4882a593Smuzhiyun 
1892*4882a593Smuzhiyun #define FUNCTION(fname)					\
1893*4882a593Smuzhiyun 	{						\
1894*4882a593Smuzhiyun 		.name = #fname,				\
1895*4882a593Smuzhiyun 	}
1896*4882a593Smuzhiyun 
1897*4882a593Smuzhiyun static struct tegra_function tegra20_functions[] = {
1898*4882a593Smuzhiyun 	FUNCTION(ahb_clk),
1899*4882a593Smuzhiyun 	FUNCTION(apb_clk),
1900*4882a593Smuzhiyun 	FUNCTION(audio_sync),
1901*4882a593Smuzhiyun 	FUNCTION(crt),
1902*4882a593Smuzhiyun 	FUNCTION(dap1),
1903*4882a593Smuzhiyun 	FUNCTION(dap2),
1904*4882a593Smuzhiyun 	FUNCTION(dap3),
1905*4882a593Smuzhiyun 	FUNCTION(dap4),
1906*4882a593Smuzhiyun 	FUNCTION(dap5),
1907*4882a593Smuzhiyun 	FUNCTION(displaya),
1908*4882a593Smuzhiyun 	FUNCTION(displayb),
1909*4882a593Smuzhiyun 	FUNCTION(emc_test0_dll),
1910*4882a593Smuzhiyun 	FUNCTION(emc_test1_dll),
1911*4882a593Smuzhiyun 	FUNCTION(gmi),
1912*4882a593Smuzhiyun 	FUNCTION(gmi_int),
1913*4882a593Smuzhiyun 	FUNCTION(hdmi),
1914*4882a593Smuzhiyun 	FUNCTION(i2cp),
1915*4882a593Smuzhiyun 	FUNCTION(i2c1),
1916*4882a593Smuzhiyun 	FUNCTION(i2c2),
1917*4882a593Smuzhiyun 	FUNCTION(i2c3),
1918*4882a593Smuzhiyun 	FUNCTION(ide),
1919*4882a593Smuzhiyun 	FUNCTION(irda),
1920*4882a593Smuzhiyun 	FUNCTION(kbc),
1921*4882a593Smuzhiyun 	FUNCTION(mio),
1922*4882a593Smuzhiyun 	FUNCTION(mipi_hs),
1923*4882a593Smuzhiyun 	FUNCTION(nand),
1924*4882a593Smuzhiyun 	FUNCTION(osc),
1925*4882a593Smuzhiyun 	FUNCTION(owr),
1926*4882a593Smuzhiyun 	FUNCTION(pcie),
1927*4882a593Smuzhiyun 	FUNCTION(plla_out),
1928*4882a593Smuzhiyun 	FUNCTION(pllc_out1),
1929*4882a593Smuzhiyun 	FUNCTION(pllm_out1),
1930*4882a593Smuzhiyun 	FUNCTION(pllp_out2),
1931*4882a593Smuzhiyun 	FUNCTION(pllp_out3),
1932*4882a593Smuzhiyun 	FUNCTION(pllp_out4),
1933*4882a593Smuzhiyun 	FUNCTION(pwm),
1934*4882a593Smuzhiyun 	FUNCTION(pwr_intr),
1935*4882a593Smuzhiyun 	FUNCTION(pwr_on),
1936*4882a593Smuzhiyun 	FUNCTION(rsvd1),
1937*4882a593Smuzhiyun 	FUNCTION(rsvd2),
1938*4882a593Smuzhiyun 	FUNCTION(rsvd3),
1939*4882a593Smuzhiyun 	FUNCTION(rsvd4),
1940*4882a593Smuzhiyun 	FUNCTION(rtck),
1941*4882a593Smuzhiyun 	FUNCTION(sdio1),
1942*4882a593Smuzhiyun 	FUNCTION(sdio2),
1943*4882a593Smuzhiyun 	FUNCTION(sdio3),
1944*4882a593Smuzhiyun 	FUNCTION(sdio4),
1945*4882a593Smuzhiyun 	FUNCTION(sflash),
1946*4882a593Smuzhiyun 	FUNCTION(spdif),
1947*4882a593Smuzhiyun 	FUNCTION(spi1),
1948*4882a593Smuzhiyun 	FUNCTION(spi2),
1949*4882a593Smuzhiyun 	FUNCTION(spi2_alt),
1950*4882a593Smuzhiyun 	FUNCTION(spi3),
1951*4882a593Smuzhiyun 	FUNCTION(spi4),
1952*4882a593Smuzhiyun 	FUNCTION(trace),
1953*4882a593Smuzhiyun 	FUNCTION(twc),
1954*4882a593Smuzhiyun 	FUNCTION(uarta),
1955*4882a593Smuzhiyun 	FUNCTION(uartb),
1956*4882a593Smuzhiyun 	FUNCTION(uartc),
1957*4882a593Smuzhiyun 	FUNCTION(uartd),
1958*4882a593Smuzhiyun 	FUNCTION(uarte),
1959*4882a593Smuzhiyun 	FUNCTION(ulpi),
1960*4882a593Smuzhiyun 	FUNCTION(vi),
1961*4882a593Smuzhiyun 	FUNCTION(vi_sensor_clk),
1962*4882a593Smuzhiyun 	FUNCTION(xio),
1963*4882a593Smuzhiyun };
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun #define TRISTATE_REG_A		0x14
1966*4882a593Smuzhiyun #define PIN_MUX_CTL_REG_A	0x80
1967*4882a593Smuzhiyun #define PULLUPDOWN_REG_A	0xa0
1968*4882a593Smuzhiyun #define PINGROUP_REG_A		0x868
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun /* Pin group with mux control, and typically tri-state and pull-up/down too */
1971*4882a593Smuzhiyun #define MUX_PG(pg_name, f0, f1, f2, f3,				\
1972*4882a593Smuzhiyun 	       tri_r, tri_b, mux_r, mux_b, pupd_r, pupd_b)	\
1973*4882a593Smuzhiyun 	{							\
1974*4882a593Smuzhiyun 		.name = #pg_name,				\
1975*4882a593Smuzhiyun 		.pins = pg_name##_pins,				\
1976*4882a593Smuzhiyun 		.npins = ARRAY_SIZE(pg_name##_pins),		\
1977*4882a593Smuzhiyun 		.funcs = {					\
1978*4882a593Smuzhiyun 			TEGRA_MUX_ ## f0,			\
1979*4882a593Smuzhiyun 			TEGRA_MUX_ ## f1,			\
1980*4882a593Smuzhiyun 			TEGRA_MUX_ ## f2,			\
1981*4882a593Smuzhiyun 			TEGRA_MUX_ ## f3,			\
1982*4882a593Smuzhiyun 		},						\
1983*4882a593Smuzhiyun 		.mux_reg = ((mux_r) - PIN_MUX_CTL_REG_A),	\
1984*4882a593Smuzhiyun 		.mux_bank = 1,					\
1985*4882a593Smuzhiyun 		.mux_bit = mux_b,				\
1986*4882a593Smuzhiyun 		.pupd_reg = ((pupd_r) - PULLUPDOWN_REG_A),	\
1987*4882a593Smuzhiyun 		.pupd_bank = 2,					\
1988*4882a593Smuzhiyun 		.pupd_bit = pupd_b,				\
1989*4882a593Smuzhiyun 		.tri_reg = ((tri_r) - TRISTATE_REG_A),		\
1990*4882a593Smuzhiyun 		.tri_bank = 0,					\
1991*4882a593Smuzhiyun 		.tri_bit = tri_b,				\
1992*4882a593Smuzhiyun 		.einput_bit = -1,				\
1993*4882a593Smuzhiyun 		.odrain_bit = -1,				\
1994*4882a593Smuzhiyun 		.lock_bit = -1,					\
1995*4882a593Smuzhiyun 		.ioreset_bit = -1,				\
1996*4882a593Smuzhiyun 		.rcv_sel_bit = -1,				\
1997*4882a593Smuzhiyun 		.drv_reg = -1,					\
1998*4882a593Smuzhiyun 		.parked_bitmask = 0,				\
1999*4882a593Smuzhiyun 	}
2000*4882a593Smuzhiyun 
2001*4882a593Smuzhiyun /* Pin groups with only pull up and pull down control */
2002*4882a593Smuzhiyun #define PULL_PG(pg_name, pupd_r, pupd_b)			\
2003*4882a593Smuzhiyun 	{							\
2004*4882a593Smuzhiyun 		.name = #pg_name,				\
2005*4882a593Smuzhiyun 		.pins = pg_name##_pins,				\
2006*4882a593Smuzhiyun 		.npins = ARRAY_SIZE(pg_name##_pins),		\
2007*4882a593Smuzhiyun 		.mux_reg = -1,					\
2008*4882a593Smuzhiyun 		.pupd_reg = ((pupd_r) - PULLUPDOWN_REG_A),	\
2009*4882a593Smuzhiyun 		.pupd_bank = 2,					\
2010*4882a593Smuzhiyun 		.pupd_bit = pupd_b,				\
2011*4882a593Smuzhiyun 		.drv_reg = -1,					\
2012*4882a593Smuzhiyun 		.parked_bitmask = 0,				\
2013*4882a593Smuzhiyun 	}
2014*4882a593Smuzhiyun 
2015*4882a593Smuzhiyun /* Pin groups for drive strength registers (configurable version) */
2016*4882a593Smuzhiyun #define DRV_PG_EXT(pg_name, r, hsm_b, schmitt_b, lpmd_b,	\
2017*4882a593Smuzhiyun 		   drvdn_b, drvup_b,				\
2018*4882a593Smuzhiyun 		   slwr_b, slwr_w, slwf_b, slwf_w)		\
2019*4882a593Smuzhiyun 	{							\
2020*4882a593Smuzhiyun 		.name = "drive_" #pg_name,			\
2021*4882a593Smuzhiyun 		.pins = drive_##pg_name##_pins,			\
2022*4882a593Smuzhiyun 		.npins = ARRAY_SIZE(drive_##pg_name##_pins),	\
2023*4882a593Smuzhiyun 		.mux_reg = -1,					\
2024*4882a593Smuzhiyun 		.pupd_reg = -1,					\
2025*4882a593Smuzhiyun 		.tri_reg = -1,					\
2026*4882a593Smuzhiyun 		.drv_reg = ((r) - PINGROUP_REG_A),		\
2027*4882a593Smuzhiyun 		.drv_bank = 3,					\
2028*4882a593Smuzhiyun 		.parked_bitmask = 0,				\
2029*4882a593Smuzhiyun 		.hsm_bit = hsm_b,				\
2030*4882a593Smuzhiyun 		.schmitt_bit = schmitt_b,			\
2031*4882a593Smuzhiyun 		.lpmd_bit = lpmd_b,				\
2032*4882a593Smuzhiyun 		.drvdn_bit = drvdn_b,				\
2033*4882a593Smuzhiyun 		.drvdn_width = 5,				\
2034*4882a593Smuzhiyun 		.drvup_bit = drvup_b,				\
2035*4882a593Smuzhiyun 		.drvup_width = 5,				\
2036*4882a593Smuzhiyun 		.slwr_bit = slwr_b,				\
2037*4882a593Smuzhiyun 		.slwr_width = slwr_w,				\
2038*4882a593Smuzhiyun 		.slwf_bit = slwf_b,				\
2039*4882a593Smuzhiyun 		.slwf_width = slwf_w,				\
2040*4882a593Smuzhiyun 		.drvtype_bit = -1,				\
2041*4882a593Smuzhiyun 	}
2042*4882a593Smuzhiyun 
2043*4882a593Smuzhiyun /* Pin groups for drive strength registers (simple version) */
2044*4882a593Smuzhiyun #define DRV_PG(pg_name, r) \
2045*4882a593Smuzhiyun 	DRV_PG_EXT(pg_name, r, 2,  3,  4, 12, 20, 28, 2, 30, 2)
2046*4882a593Smuzhiyun 
2047*4882a593Smuzhiyun static const struct tegra_pingroup tegra20_groups[] = {
2048*4882a593Smuzhiyun 	/*     name,   f0,        f1,        f2,        f3,            tri r/b,  mux r/b,  pupd r/b */
2049*4882a593Smuzhiyun 	MUX_PG(ata,    IDE,       NAND,      GMI,       RSVD4,         0x14, 0,  0x80, 24, 0xa0, 0),
2050*4882a593Smuzhiyun 	MUX_PG(atb,    IDE,       NAND,      GMI,       SDIO4,         0x14, 1,  0x80, 16, 0xa0, 2),
2051*4882a593Smuzhiyun 	MUX_PG(atc,    IDE,       NAND,      GMI,       SDIO4,         0x14, 2,  0x80, 22, 0xa0, 4),
2052*4882a593Smuzhiyun 	MUX_PG(atd,    IDE,       NAND,      GMI,       SDIO4,         0x14, 3,  0x80, 20, 0xa0, 6),
2053*4882a593Smuzhiyun 	MUX_PG(ate,    IDE,       NAND,      GMI,       RSVD4,         0x18, 25, 0x80, 12, 0xa0, 8),
2054*4882a593Smuzhiyun 	MUX_PG(cdev1,  OSC,       PLLA_OUT,  PLLM_OUT1, AUDIO_SYNC,    0x14, 4,  0x88, 2,  0xa8, 0),
2055*4882a593Smuzhiyun 	MUX_PG(cdev2,  OSC,       AHB_CLK,   APB_CLK,   PLLP_OUT4,     0x14, 5,  0x88, 4,  0xa8, 2),
2056*4882a593Smuzhiyun 	MUX_PG(crtp,   CRT,       RSVD2,     RSVD3,     RSVD4,         0x20, 14, 0x98, 20, 0xa4, 24),
2057*4882a593Smuzhiyun 	MUX_PG(csus,   PLLC_OUT1, PLLP_OUT2, PLLP_OUT3, VI_SENSOR_CLK, 0x14, 6,  0x88, 6,  0xac, 24),
2058*4882a593Smuzhiyun 	MUX_PG(dap1,   DAP1,      RSVD2,     GMI,       SDIO2,         0x14, 7,  0x88, 20, 0xa0, 10),
2059*4882a593Smuzhiyun 	MUX_PG(dap2,   DAP2,      TWC,       RSVD3,     GMI,           0x14, 8,  0x88, 22, 0xa0, 12),
2060*4882a593Smuzhiyun 	MUX_PG(dap3,   DAP3,      RSVD2,     RSVD3,     RSVD4,         0x14, 9,  0x88, 24, 0xa0, 14),
2061*4882a593Smuzhiyun 	MUX_PG(dap4,   DAP4,      RSVD2,     GMI,       RSVD4,         0x14, 10, 0x88, 26, 0xa0, 16),
2062*4882a593Smuzhiyun 	MUX_PG(ddc,    I2C2,      RSVD2,     RSVD3,     RSVD4,         0x18, 31, 0x88, 0,  0xb0, 28),
2063*4882a593Smuzhiyun 	MUX_PG(dta,    RSVD1,     SDIO2,     VI,        RSVD4,         0x14, 11, 0x84, 20, 0xa0, 18),
2064*4882a593Smuzhiyun 	MUX_PG(dtb,    RSVD1,     RSVD2,     VI,        SPI1,          0x14, 12, 0x84, 22, 0xa0, 20),
2065*4882a593Smuzhiyun 	MUX_PG(dtc,    RSVD1,     RSVD2,     VI,        RSVD4,         0x14, 13, 0x84, 26, 0xa0, 22),
2066*4882a593Smuzhiyun 	MUX_PG(dtd,    RSVD1,     SDIO2,     VI,        RSVD4,         0x14, 14, 0x84, 28, 0xa0, 24),
2067*4882a593Smuzhiyun 	MUX_PG(dte,    RSVD1,     RSVD2,     VI,        SPI1,          0x14, 15, 0x84, 30, 0xa0, 26),
2068*4882a593Smuzhiyun 	MUX_PG(dtf,    I2C3,      RSVD2,     VI,        RSVD4,         0x20, 12, 0x98, 30, 0xa0, 28),
2069*4882a593Smuzhiyun 	MUX_PG(gma,    UARTE,     SPI3,      GMI,       SDIO4,         0x14, 28, 0x84, 0,  0xb0, 20),
2070*4882a593Smuzhiyun 	MUX_PG(gmb,    IDE,       NAND,      GMI,       GMI_INT,       0x18, 29, 0x88, 28, 0xb0, 22),
2071*4882a593Smuzhiyun 	MUX_PG(gmc,    UARTD,     SPI4,      GMI,       SFLASH,        0x14, 29, 0x84, 2,  0xb0, 24),
2072*4882a593Smuzhiyun 	MUX_PG(gmd,    RSVD1,     NAND,      GMI,       SFLASH,        0x18, 30, 0x88, 30, 0xb0, 26),
2073*4882a593Smuzhiyun 	MUX_PG(gme,    RSVD1,     DAP5,      GMI,       SDIO4,         0x18, 0,  0x8c, 0,  0xa8, 24),
2074*4882a593Smuzhiyun 	MUX_PG(gpu,    PWM,       UARTA,     GMI,       RSVD4,         0x14, 16, 0x8c, 4,  0xa4, 20),
2075*4882a593Smuzhiyun 	MUX_PG(gpu7,   RTCK,      RSVD2,     RSVD3,     RSVD4,         0x20, 11, 0x98, 28, 0xa4, 6),
2076*4882a593Smuzhiyun 	MUX_PG(gpv,    PCIE,      RSVD2,     RSVD3,     RSVD4,         0x14, 17, 0x8c, 2,  0xa0, 30),
2077*4882a593Smuzhiyun 	MUX_PG(hdint,  HDMI,      RSVD2,     RSVD3,     RSVD4,         0x1c, 23, 0x84, 4,  -1,   -1),
2078*4882a593Smuzhiyun 	MUX_PG(i2cp,   I2CP,      RSVD2,     RSVD3,     RSVD4,         0x14, 18, 0x88, 8,  0xa4, 2),
2079*4882a593Smuzhiyun 	MUX_PG(irrx,   UARTA,     UARTB,     GMI,       SPI4,          0x14, 20, 0x88, 18, 0xa8, 22),
2080*4882a593Smuzhiyun 	MUX_PG(irtx,   UARTA,     UARTB,     GMI,       SPI4,          0x14, 19, 0x88, 16, 0xa8, 20),
2081*4882a593Smuzhiyun 	MUX_PG(kbca,   KBC,       NAND,      SDIO2,     EMC_TEST0_DLL, 0x14, 22, 0x88, 10, 0xa4, 8),
2082*4882a593Smuzhiyun 	MUX_PG(kbcb,   KBC,       NAND,      SDIO2,     MIO,           0x14, 21, 0x88, 12, 0xa4, 10),
2083*4882a593Smuzhiyun 	MUX_PG(kbcc,   KBC,       NAND,      TRACE,     EMC_TEST1_DLL, 0x18, 26, 0x88, 14, 0xa4, 12),
2084*4882a593Smuzhiyun 	MUX_PG(kbcd,   KBC,       NAND,      SDIO2,     MIO,           0x20, 10, 0x98, 26, 0xa4, 14),
2085*4882a593Smuzhiyun 	MUX_PG(kbce,   KBC,       NAND,      OWR,       RSVD4,         0x14, 26, 0x80, 28, 0xb0, 2),
2086*4882a593Smuzhiyun 	MUX_PG(kbcf,   KBC,       NAND,      TRACE,     MIO,           0x14, 27, 0x80, 26, 0xb0, 0),
2087*4882a593Smuzhiyun 	MUX_PG(lcsn,   DISPLAYA,  DISPLAYB,  SPI3,      RSVD4,         0x1c, 31, 0x90, 12, -1,   -1),
2088*4882a593Smuzhiyun 	MUX_PG(ld0,    DISPLAYA,  DISPLAYB,  XIO,       RSVD4,         0x1c, 0,  0x94, 0,  -1,   -1),
2089*4882a593Smuzhiyun 	MUX_PG(ld1,    DISPLAYA,  DISPLAYB,  XIO,       RSVD4,         0x1c, 1,  0x94, 2,  -1,   -1),
2090*4882a593Smuzhiyun 	MUX_PG(ld2,    DISPLAYA,  DISPLAYB,  XIO,       RSVD4,         0x1c, 2,  0x94, 4,  -1,   -1),
2091*4882a593Smuzhiyun 	MUX_PG(ld3,    DISPLAYA,  DISPLAYB,  XIO,       RSVD4,         0x1c, 3,  0x94, 6,  -1,   -1),
2092*4882a593Smuzhiyun 	MUX_PG(ld4,    DISPLAYA,  DISPLAYB,  XIO,       RSVD4,         0x1c, 4,  0x94, 8,  -1,   -1),
2093*4882a593Smuzhiyun 	MUX_PG(ld5,    DISPLAYA,  DISPLAYB,  XIO,       RSVD4,         0x1c, 5,  0x94, 10, -1,   -1),
2094*4882a593Smuzhiyun 	MUX_PG(ld6,    DISPLAYA,  DISPLAYB,  XIO,       RSVD4,         0x1c, 6,  0x94, 12, -1,   -1),
2095*4882a593Smuzhiyun 	MUX_PG(ld7,    DISPLAYA,  DISPLAYB,  XIO,       RSVD4,         0x1c, 7,  0x94, 14, -1,   -1),
2096*4882a593Smuzhiyun 	MUX_PG(ld8,    DISPLAYA,  DISPLAYB,  XIO,       RSVD4,         0x1c, 8,  0x94, 16, -1,   -1),
2097*4882a593Smuzhiyun 	MUX_PG(ld9,    DISPLAYA,  DISPLAYB,  XIO,       RSVD4,         0x1c, 9,  0x94, 18, -1,   -1),
2098*4882a593Smuzhiyun 	MUX_PG(ld10,   DISPLAYA,  DISPLAYB,  XIO,       RSVD4,         0x1c, 10, 0x94, 20, -1,   -1),
2099*4882a593Smuzhiyun 	MUX_PG(ld11,   DISPLAYA,  DISPLAYB,  XIO,       RSVD4,         0x1c, 11, 0x94, 22, -1,   -1),
2100*4882a593Smuzhiyun 	MUX_PG(ld12,   DISPLAYA,  DISPLAYB,  XIO,       RSVD4,         0x1c, 12, 0x94, 24, -1,   -1),
2101*4882a593Smuzhiyun 	MUX_PG(ld13,   DISPLAYA,  DISPLAYB,  XIO,       RSVD4,         0x1c, 13, 0x94, 26, -1,   -1),
2102*4882a593Smuzhiyun 	MUX_PG(ld14,   DISPLAYA,  DISPLAYB,  XIO,       RSVD4,         0x1c, 14, 0x94, 28, -1,   -1),
2103*4882a593Smuzhiyun 	MUX_PG(ld15,   DISPLAYA,  DISPLAYB,  XIO,       RSVD4,         0x1c, 15, 0x94, 30, -1,   -1),
2104*4882a593Smuzhiyun 	MUX_PG(ld16,   DISPLAYA,  DISPLAYB,  XIO,       RSVD4,         0x1c, 16, 0x98, 0,  -1,   -1),
2105*4882a593Smuzhiyun 	MUX_PG(ld17,   DISPLAYA,  DISPLAYB,  RSVD3,     RSVD4,         0x1c, 17, 0x98, 2,  -1,   -1),
2106*4882a593Smuzhiyun 	MUX_PG(ldc,    DISPLAYA,  DISPLAYB,  RSVD3,     RSVD4,         0x1c, 30, 0x90, 14, -1,   -1),
2107*4882a593Smuzhiyun 	MUX_PG(ldi,    DISPLAYA,  DISPLAYB,  RSVD3,     RSVD4,         0x20, 6,  0x98, 16, -1,   -1),
2108*4882a593Smuzhiyun 	MUX_PG(lhp0,   DISPLAYA,  DISPLAYB,  RSVD3,     RSVD4,         0x1c, 18, 0x98, 10, -1,   -1),
2109*4882a593Smuzhiyun 	MUX_PG(lhp1,   DISPLAYA,  DISPLAYB,  RSVD3,     RSVD4,         0x1c, 19, 0x98, 4,  -1,   -1),
2110*4882a593Smuzhiyun 	MUX_PG(lhp2,   DISPLAYA,  DISPLAYB,  RSVD3,     RSVD4,         0x1c, 20, 0x98, 6,  -1,   -1),
2111*4882a593Smuzhiyun 	MUX_PG(lhs,    DISPLAYA,  DISPLAYB,  XIO,       RSVD4,         0x20, 7,  0x90, 22, -1,   -1),
2112*4882a593Smuzhiyun 	MUX_PG(lm0,    DISPLAYA,  DISPLAYB,  SPI3,      RSVD4,         0x1c, 24, 0x90, 26, -1,   -1),
2113*4882a593Smuzhiyun 	MUX_PG(lm1,    DISPLAYA,  DISPLAYB,  RSVD3,     CRT,           0x1c, 25, 0x90, 28, -1,   -1),
2114*4882a593Smuzhiyun 	MUX_PG(lpp,    DISPLAYA,  DISPLAYB,  RSVD3,     RSVD4,         0x20, 8,  0x98, 14, -1,   -1),
2115*4882a593Smuzhiyun 	MUX_PG(lpw0,   DISPLAYA,  DISPLAYB,  SPI3,      HDMI,          0x20, 3,  0x90, 0,  -1,   -1),
2116*4882a593Smuzhiyun 	MUX_PG(lpw1,   DISPLAYA,  DISPLAYB,  RSVD3,     RSVD4,         0x20, 4,  0x90, 2,  -1,   -1),
2117*4882a593Smuzhiyun 	MUX_PG(lpw2,   DISPLAYA,  DISPLAYB,  SPI3,      HDMI,          0x20, 5,  0x90, 4,  -1,   -1),
2118*4882a593Smuzhiyun 	MUX_PG(lsc0,   DISPLAYA,  DISPLAYB,  XIO,       RSVD4,         0x1c, 27, 0x90, 18, -1,   -1),
2119*4882a593Smuzhiyun 	MUX_PG(lsc1,   DISPLAYA,  DISPLAYB,  SPI3,      HDMI,          0x1c, 28, 0x90, 20, -1,   -1),
2120*4882a593Smuzhiyun 	MUX_PG(lsck,   DISPLAYA,  DISPLAYB,  SPI3,      HDMI,          0x1c, 29, 0x90, 16, -1,   -1),
2121*4882a593Smuzhiyun 	MUX_PG(lsda,   DISPLAYA,  DISPLAYB,  SPI3,      HDMI,          0x20, 1,  0x90, 8,  -1,   -1),
2122*4882a593Smuzhiyun 	MUX_PG(lsdi,   DISPLAYA,  DISPLAYB,  SPI3,      RSVD4,         0x20, 2,  0x90, 6,  -1,   -1),
2123*4882a593Smuzhiyun 	MUX_PG(lspi,   DISPLAYA,  DISPLAYB,  XIO,       HDMI,          0x20, 0,  0x90, 10, -1,   -1),
2124*4882a593Smuzhiyun 	MUX_PG(lvp0,   DISPLAYA,  DISPLAYB,  RSVD3,     RSVD4,         0x1c, 21, 0x90, 30, -1,   -1),
2125*4882a593Smuzhiyun 	MUX_PG(lvp1,   DISPLAYA,  DISPLAYB,  RSVD3,     RSVD4,         0x1c, 22, 0x98, 8,  -1,   -1),
2126*4882a593Smuzhiyun 	MUX_PG(lvs,    DISPLAYA,  DISPLAYB,  XIO,       RSVD4,         0x1c, 26, 0x90, 24, -1,   -1),
2127*4882a593Smuzhiyun 	MUX_PG(owc,    OWR,       RSVD2,     RSVD3,     RSVD4,         0x14, 31, 0x84, 8,  0xb0, 30),
2128*4882a593Smuzhiyun 	MUX_PG(pmc,    PWR_ON,    PWR_INTR,  RSVD3,     RSVD4,         0x14, 23, 0x98, 18, -1,   -1),
2129*4882a593Smuzhiyun 	MUX_PG(pta,    I2C2,      HDMI,      GMI,       RSVD4,         0x14, 24, 0x98, 22, 0xa4, 4),
2130*4882a593Smuzhiyun 	MUX_PG(rm,     I2C1,      RSVD2,     RSVD3,     RSVD4,         0x14, 25, 0x80, 14, 0xa4, 0),
2131*4882a593Smuzhiyun 	MUX_PG(sdb,    UARTA,     PWM,       SDIO3,     SPI2,          0x20, 15, 0x8c, 10, -1,   -1),
2132*4882a593Smuzhiyun 	MUX_PG(sdc,    PWM,       TWC,       SDIO3,     SPI3,          0x18, 1,  0x8c, 12, 0xac, 28),
2133*4882a593Smuzhiyun 	MUX_PG(sdd,    UARTA,     PWM,       SDIO3,     SPI3,          0x18, 2,  0x8c, 14, 0xac, 30),
2134*4882a593Smuzhiyun 	MUX_PG(sdio1,  SDIO1,     RSVD2,     UARTE,     UARTA,         0x14, 30, 0x80, 30, 0xb0, 18),
2135*4882a593Smuzhiyun 	MUX_PG(slxa,   PCIE,      SPI4,      SDIO3,     SPI2,          0x18, 3,  0x84, 6,  0xa4, 22),
2136*4882a593Smuzhiyun 	MUX_PG(slxc,   SPDIF,     SPI4,      SDIO3,     SPI2,          0x18, 5,  0x84, 10, 0xa4, 26),
2137*4882a593Smuzhiyun 	MUX_PG(slxd,   SPDIF,     SPI4,      SDIO3,     SPI2,          0x18, 6,  0x84, 12, 0xa4, 28),
2138*4882a593Smuzhiyun 	MUX_PG(slxk,   PCIE,      SPI4,      SDIO3,     SPI2,          0x18, 7,  0x84, 14, 0xa4, 30),
2139*4882a593Smuzhiyun 	MUX_PG(spdi,   SPDIF,     RSVD2,     I2C1,      SDIO2,         0x18, 8,  0x8c, 8,  0xa4, 16),
2140*4882a593Smuzhiyun 	MUX_PG(spdo,   SPDIF,     RSVD2,     I2C1,      SDIO2,         0x18, 9,  0x8c, 6,  0xa4, 18),
2141*4882a593Smuzhiyun 	MUX_PG(spia,   SPI1,      SPI2,      SPI3,      GMI,           0x18, 10, 0x8c, 30, 0xa8, 4),
2142*4882a593Smuzhiyun 	MUX_PG(spib,   SPI1,      SPI2,      SPI3,      GMI,           0x18, 11, 0x8c, 28, 0xa8, 6),
2143*4882a593Smuzhiyun 	MUX_PG(spic,   SPI1,      SPI2,      SPI3,      GMI,           0x18, 12, 0x8c, 26, 0xa8, 8),
2144*4882a593Smuzhiyun 	MUX_PG(spid,   SPI2,      SPI1,      SPI2_ALT,  GMI,           0x18, 13, 0x8c, 24, 0xa8, 10),
2145*4882a593Smuzhiyun 	MUX_PG(spie,   SPI2,      SPI1,      SPI2_ALT,  GMI,           0x18, 14, 0x8c, 22, 0xa8, 12),
2146*4882a593Smuzhiyun 	MUX_PG(spif,   SPI3,      SPI1,      SPI2,      RSVD4,         0x18, 15, 0x8c, 20, 0xa8, 14),
2147*4882a593Smuzhiyun 	MUX_PG(spig,   SPI3,      SPI2,      SPI2_ALT,  I2C1,          0x18, 16, 0x8c, 18, 0xa8, 16),
2148*4882a593Smuzhiyun 	MUX_PG(spih,   SPI3,      SPI2,      SPI2_ALT,  I2C1,          0x18, 17, 0x8c, 16, 0xa8, 18),
2149*4882a593Smuzhiyun 	MUX_PG(uaa,    SPI3,      MIPI_HS,   UARTA,     ULPI,          0x18, 18, 0x80, 0,  0xac, 0),
2150*4882a593Smuzhiyun 	MUX_PG(uab,    SPI2,      MIPI_HS,   UARTA,     ULPI,          0x18, 19, 0x80, 2,  0xac, 2),
2151*4882a593Smuzhiyun 	MUX_PG(uac,    OWR,       RSVD2,     RSVD3,     RSVD4,         0x18, 20, 0x80, 4,  0xac, 4),
2152*4882a593Smuzhiyun 	MUX_PG(uad,    IRDA,      SPDIF,     UARTA,     SPI4,          0x18, 21, 0x80, 6,  0xac, 6),
2153*4882a593Smuzhiyun 	MUX_PG(uca,    UARTC,     RSVD2,     GMI,       RSVD4,         0x18, 22, 0x84, 16, 0xac, 8),
2154*4882a593Smuzhiyun 	MUX_PG(ucb,    UARTC,     PWM,       GMI,       RSVD4,         0x18, 23, 0x84, 18, 0xac, 10),
2155*4882a593Smuzhiyun 	MUX_PG(uda,    SPI1,      RSVD2,     UARTD,     ULPI,          0x20, 13, 0x80, 8,  0xb0, 16),
2156*4882a593Smuzhiyun 	/*      pg_name, pupd_r/b */
2157*4882a593Smuzhiyun 	PULL_PG(ck32,    0xb0, 14),
2158*4882a593Smuzhiyun 	PULL_PG(ddrc,    0xac, 26),
2159*4882a593Smuzhiyun 	PULL_PG(pmca,    0xb0, 4),
2160*4882a593Smuzhiyun 	PULL_PG(pmcb,    0xb0, 6),
2161*4882a593Smuzhiyun 	PULL_PG(pmcc,    0xb0, 8),
2162*4882a593Smuzhiyun 	PULL_PG(pmcd,    0xb0, 10),
2163*4882a593Smuzhiyun 	PULL_PG(pmce,    0xb0, 12),
2164*4882a593Smuzhiyun 	PULL_PG(xm2c,    0xa8, 30),
2165*4882a593Smuzhiyun 	PULL_PG(xm2d,    0xa8, 28),
2166*4882a593Smuzhiyun 	PULL_PG(ls,      0xac, 20),
2167*4882a593Smuzhiyun 	PULL_PG(lc,      0xac, 22),
2168*4882a593Smuzhiyun 	PULL_PG(ld17_0,  0xac, 12),
2169*4882a593Smuzhiyun 	PULL_PG(ld19_18, 0xac, 14),
2170*4882a593Smuzhiyun 	PULL_PG(ld21_20, 0xac, 16),
2171*4882a593Smuzhiyun 	PULL_PG(ld23_22, 0xac, 18),
2172*4882a593Smuzhiyun 	/*     pg_name,    r */
2173*4882a593Smuzhiyun 	DRV_PG(ao1,        0x868),
2174*4882a593Smuzhiyun 	DRV_PG(ao2,        0x86c),
2175*4882a593Smuzhiyun 	DRV_PG(at1,        0x870),
2176*4882a593Smuzhiyun 	DRV_PG(at2,        0x874),
2177*4882a593Smuzhiyun 	DRV_PG(cdev1,      0x878),
2178*4882a593Smuzhiyun 	DRV_PG(cdev2,      0x87c),
2179*4882a593Smuzhiyun 	DRV_PG(csus,       0x880),
2180*4882a593Smuzhiyun 	DRV_PG(dap1,       0x884),
2181*4882a593Smuzhiyun 	DRV_PG(dap2,       0x888),
2182*4882a593Smuzhiyun 	DRV_PG(dap3,       0x88c),
2183*4882a593Smuzhiyun 	DRV_PG(dap4,       0x890),
2184*4882a593Smuzhiyun 	DRV_PG(dbg,        0x894),
2185*4882a593Smuzhiyun 	DRV_PG(lcd1,       0x898),
2186*4882a593Smuzhiyun 	DRV_PG(lcd2,       0x89c),
2187*4882a593Smuzhiyun 	DRV_PG(sdmmc2,     0x8a0),
2188*4882a593Smuzhiyun 	DRV_PG(sdmmc3,     0x8a4),
2189*4882a593Smuzhiyun 	DRV_PG(spi,        0x8a8),
2190*4882a593Smuzhiyun 	DRV_PG(uaa,        0x8ac),
2191*4882a593Smuzhiyun 	DRV_PG(uab,        0x8b0),
2192*4882a593Smuzhiyun 	DRV_PG(uart2,      0x8b4),
2193*4882a593Smuzhiyun 	DRV_PG(uart3,      0x8b8),
2194*4882a593Smuzhiyun 	DRV_PG(vi1,        0x8bc),
2195*4882a593Smuzhiyun 	DRV_PG(vi2,        0x8c0),
2196*4882a593Smuzhiyun 	/*         pg_name, r, hsm_b, schmitt_b, lpmd_b, drvdn_b, drvup_b, slwr_b, slwr_w, slwf_b, slwf_w */
2197*4882a593Smuzhiyun 	DRV_PG_EXT(xm2a,   0x8c4, -1, -1,  4, 14, 19, 24, 4, 28, 4),
2198*4882a593Smuzhiyun 	DRV_PG_EXT(xm2c,   0x8c8, -1,  3, -1, 14, 19, 24, 4, 28, 4),
2199*4882a593Smuzhiyun 	DRV_PG_EXT(xm2d,   0x8cc, -1,  3, -1, 14, 19, 24, 4, 28, 4),
2200*4882a593Smuzhiyun 	DRV_PG_EXT(xm2clk, 0x8d0, -1, -1, -1, 14, 19, 24, 4, 28, 4),
2201*4882a593Smuzhiyun 	/*     pg_name,    r */
2202*4882a593Smuzhiyun 	DRV_PG(sdio1,      0x8e0),
2203*4882a593Smuzhiyun 	DRV_PG(crt,        0x8ec),
2204*4882a593Smuzhiyun 	DRV_PG(ddc,        0x8f0),
2205*4882a593Smuzhiyun 	DRV_PG(gma,        0x8f4),
2206*4882a593Smuzhiyun 	DRV_PG(gmb,        0x8f8),
2207*4882a593Smuzhiyun 	DRV_PG(gmc,        0x8fc),
2208*4882a593Smuzhiyun 	DRV_PG(gmd,        0x900),
2209*4882a593Smuzhiyun 	DRV_PG(gme,        0x904),
2210*4882a593Smuzhiyun 	DRV_PG(owr,        0x908),
2211*4882a593Smuzhiyun 	DRV_PG(uda,        0x90c),
2212*4882a593Smuzhiyun };
2213*4882a593Smuzhiyun 
2214*4882a593Smuzhiyun static const struct tegra_pinctrl_soc_data tegra20_pinctrl = {
2215*4882a593Smuzhiyun 	.ngpios = NUM_GPIOS,
2216*4882a593Smuzhiyun 	.gpio_compatible = "nvidia,tegra20-gpio",
2217*4882a593Smuzhiyun 	.pins = tegra20_pins,
2218*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(tegra20_pins),
2219*4882a593Smuzhiyun 	.functions = tegra20_functions,
2220*4882a593Smuzhiyun 	.nfunctions = ARRAY_SIZE(tegra20_functions),
2221*4882a593Smuzhiyun 	.groups = tegra20_groups,
2222*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(tegra20_groups),
2223*4882a593Smuzhiyun 	.hsm_in_mux = false,
2224*4882a593Smuzhiyun 	.schmitt_in_mux = false,
2225*4882a593Smuzhiyun 	.drvtype_in_mux = false,
2226*4882a593Smuzhiyun };
2227*4882a593Smuzhiyun 
2228*4882a593Smuzhiyun static const char *cdev1_parents[] = {
2229*4882a593Smuzhiyun 	"dev1_osc_div", "pll_a_out0", "pll_m_out1", "audio",
2230*4882a593Smuzhiyun };
2231*4882a593Smuzhiyun 
2232*4882a593Smuzhiyun static const char *cdev2_parents[] = {
2233*4882a593Smuzhiyun 	"dev2_osc_div", "hclk", "pclk", "pll_p_out4",
2234*4882a593Smuzhiyun };
2235*4882a593Smuzhiyun 
tegra20_pinctrl_register_clock_muxes(struct platform_device * pdev)2236*4882a593Smuzhiyun static void tegra20_pinctrl_register_clock_muxes(struct platform_device *pdev)
2237*4882a593Smuzhiyun {
2238*4882a593Smuzhiyun 	struct tegra_pmx *pmx = platform_get_drvdata(pdev);
2239*4882a593Smuzhiyun 
2240*4882a593Smuzhiyun 	clk_register_mux(NULL, "cdev1_mux", cdev1_parents, 4, 0,
2241*4882a593Smuzhiyun 			 pmx->regs[1] + 0x8, 2, 2, CLK_MUX_READ_ONLY, NULL);
2242*4882a593Smuzhiyun 
2243*4882a593Smuzhiyun 	clk_register_mux(NULL, "cdev2_mux", cdev2_parents, 4, 0,
2244*4882a593Smuzhiyun 			 pmx->regs[1] + 0x8, 4, 2, CLK_MUX_READ_ONLY, NULL);
2245*4882a593Smuzhiyun }
2246*4882a593Smuzhiyun 
tegra20_pinctrl_probe(struct platform_device * pdev)2247*4882a593Smuzhiyun static int tegra20_pinctrl_probe(struct platform_device *pdev)
2248*4882a593Smuzhiyun {
2249*4882a593Smuzhiyun 	int err;
2250*4882a593Smuzhiyun 
2251*4882a593Smuzhiyun 	err = tegra_pinctrl_probe(pdev, &tegra20_pinctrl);
2252*4882a593Smuzhiyun 	if (err)
2253*4882a593Smuzhiyun 		return err;
2254*4882a593Smuzhiyun 
2255*4882a593Smuzhiyun 	tegra20_pinctrl_register_clock_muxes(pdev);
2256*4882a593Smuzhiyun 
2257*4882a593Smuzhiyun 	return 0;
2258*4882a593Smuzhiyun }
2259*4882a593Smuzhiyun 
2260*4882a593Smuzhiyun static const struct of_device_id tegra20_pinctrl_of_match[] = {
2261*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra20-pinmux", },
2262*4882a593Smuzhiyun 	{ },
2263*4882a593Smuzhiyun };
2264*4882a593Smuzhiyun 
2265*4882a593Smuzhiyun static struct platform_driver tegra20_pinctrl_driver = {
2266*4882a593Smuzhiyun 	.driver = {
2267*4882a593Smuzhiyun 		.name = "tegra20-pinctrl",
2268*4882a593Smuzhiyun 		.of_match_table = tegra20_pinctrl_of_match,
2269*4882a593Smuzhiyun 	},
2270*4882a593Smuzhiyun 	.probe = tegra20_pinctrl_probe,
2271*4882a593Smuzhiyun };
2272*4882a593Smuzhiyun 
tegra20_pinctrl_init(void)2273*4882a593Smuzhiyun static int __init tegra20_pinctrl_init(void)
2274*4882a593Smuzhiyun {
2275*4882a593Smuzhiyun 	return platform_driver_register(&tegra20_pinctrl_driver);
2276*4882a593Smuzhiyun }
2277*4882a593Smuzhiyun arch_initcall(tegra20_pinctrl_init);
2278