xref: /OK3568_Linux_fs/kernel/drivers/clk/nxp/clk-lpc32xx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2015 Vladimir Zapolskiy <vz@mleia.com>
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/of_address.h>
10*4882a593Smuzhiyun #include <linux/regmap.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <dt-bindings/clock/lpc32xx-clock.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #undef pr_fmt
15*4882a593Smuzhiyun #define pr_fmt(fmt) "%s: " fmt, __func__
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /* Common bitfield definitions for x397 PLL (lock), USB PLL and HCLK PLL */
18*4882a593Smuzhiyun #define PLL_CTRL_ENABLE			BIT(16)
19*4882a593Smuzhiyun #define PLL_CTRL_BYPASS			BIT(15)
20*4882a593Smuzhiyun #define PLL_CTRL_DIRECT			BIT(14)
21*4882a593Smuzhiyun #define PLL_CTRL_FEEDBACK		BIT(13)
22*4882a593Smuzhiyun #define PLL_CTRL_POSTDIV		(BIT(12)|BIT(11))
23*4882a593Smuzhiyun #define PLL_CTRL_PREDIV			(BIT(10)|BIT(9))
24*4882a593Smuzhiyun #define PLL_CTRL_FEEDDIV		(0xFF << 1)
25*4882a593Smuzhiyun #define PLL_CTRL_LOCK			BIT(0)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* Clock registers on System Control Block */
28*4882a593Smuzhiyun #define LPC32XX_CLKPWR_DEBUG_CTRL	0x00
29*4882a593Smuzhiyun #define LPC32XX_CLKPWR_USB_DIV		0x1C
30*4882a593Smuzhiyun #define LPC32XX_CLKPWR_HCLKDIV_CTRL	0x40
31*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PWR_CTRL		0x44
32*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PLL397_CTRL	0x48
33*4882a593Smuzhiyun #define LPC32XX_CLKPWR_OSC_CTRL		0x4C
34*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SYSCLK_CTRL	0x50
35*4882a593Smuzhiyun #define LPC32XX_CLKPWR_LCDCLK_CTRL	0x54
36*4882a593Smuzhiyun #define LPC32XX_CLKPWR_HCLKPLL_CTRL	0x58
37*4882a593Smuzhiyun #define LPC32XX_CLKPWR_ADCCLK_CTRL1	0x60
38*4882a593Smuzhiyun #define LPC32XX_CLKPWR_USB_CTRL		0x64
39*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SSP_CTRL		0x78
40*4882a593Smuzhiyun #define LPC32XX_CLKPWR_I2S_CTRL		0x7C
41*4882a593Smuzhiyun #define LPC32XX_CLKPWR_MS_CTRL		0x80
42*4882a593Smuzhiyun #define LPC32XX_CLKPWR_MACCLK_CTRL	0x90
43*4882a593Smuzhiyun #define LPC32XX_CLKPWR_TEST_CLK_CTRL	0xA4
44*4882a593Smuzhiyun #define LPC32XX_CLKPWR_I2CCLK_CTRL	0xAC
45*4882a593Smuzhiyun #define LPC32XX_CLKPWR_KEYCLK_CTRL	0xB0
46*4882a593Smuzhiyun #define LPC32XX_CLKPWR_ADCCLK_CTRL	0xB4
47*4882a593Smuzhiyun #define LPC32XX_CLKPWR_PWMCLK_CTRL	0xB8
48*4882a593Smuzhiyun #define LPC32XX_CLKPWR_TIMCLK_CTRL	0xBC
49*4882a593Smuzhiyun #define LPC32XX_CLKPWR_TIMCLK_CTRL1	0xC0
50*4882a593Smuzhiyun #define LPC32XX_CLKPWR_SPI_CTRL		0xC4
51*4882a593Smuzhiyun #define LPC32XX_CLKPWR_FLASHCLK_CTRL	0xC8
52*4882a593Smuzhiyun #define LPC32XX_CLKPWR_UART3_CLK_CTRL	0xD0
53*4882a593Smuzhiyun #define LPC32XX_CLKPWR_UART4_CLK_CTRL	0xD4
54*4882a593Smuzhiyun #define LPC32XX_CLKPWR_UART5_CLK_CTRL	0xD8
55*4882a593Smuzhiyun #define LPC32XX_CLKPWR_UART6_CLK_CTRL	0xDC
56*4882a593Smuzhiyun #define LPC32XX_CLKPWR_IRDA_CLK_CTRL	0xE0
57*4882a593Smuzhiyun #define LPC32XX_CLKPWR_UART_CLK_CTRL	0xE4
58*4882a593Smuzhiyun #define LPC32XX_CLKPWR_DMA_CLK_CTRL	0xE8
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* Clock registers on USB controller */
61*4882a593Smuzhiyun #define LPC32XX_USB_CLK_CTRL		0xF4
62*4882a593Smuzhiyun #define LPC32XX_USB_CLK_STS		0xF8
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun static struct regmap_config lpc32xx_scb_regmap_config = {
65*4882a593Smuzhiyun 	.name = "scb",
66*4882a593Smuzhiyun 	.reg_bits = 32,
67*4882a593Smuzhiyun 	.val_bits = 32,
68*4882a593Smuzhiyun 	.reg_stride = 4,
69*4882a593Smuzhiyun 	.val_format_endian = REGMAP_ENDIAN_LITTLE,
70*4882a593Smuzhiyun 	.max_register = 0x114,
71*4882a593Smuzhiyun 	.fast_io = true,
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun static struct regmap *clk_regmap;
75*4882a593Smuzhiyun static void __iomem *usb_clk_vbase;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun enum {
78*4882a593Smuzhiyun 	LPC32XX_USB_CLK_OTG = LPC32XX_USB_CLK_HOST + 1,
79*4882a593Smuzhiyun 	LPC32XX_USB_CLK_AHB,
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	LPC32XX_USB_CLK_MAX = LPC32XX_USB_CLK_AHB + 1,
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun enum {
85*4882a593Smuzhiyun 	/* Start from the last defined clock in dt bindings */
86*4882a593Smuzhiyun 	LPC32XX_CLK_ADC_DIV = LPC32XX_CLK_PERIPH + 1,
87*4882a593Smuzhiyun 	LPC32XX_CLK_ADC_RTC,
88*4882a593Smuzhiyun 	LPC32XX_CLK_TEST1,
89*4882a593Smuzhiyun 	LPC32XX_CLK_TEST2,
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	/* System clocks, PLL 397x and HCLK PLL clocks */
92*4882a593Smuzhiyun 	LPC32XX_CLK_OSC,
93*4882a593Smuzhiyun 	LPC32XX_CLK_SYS,
94*4882a593Smuzhiyun 	LPC32XX_CLK_PLL397X,
95*4882a593Smuzhiyun 	LPC32XX_CLK_HCLK_DIV_PERIPH,
96*4882a593Smuzhiyun 	LPC32XX_CLK_HCLK_DIV,
97*4882a593Smuzhiyun 	LPC32XX_CLK_HCLK,
98*4882a593Smuzhiyun 	LPC32XX_CLK_ARM,
99*4882a593Smuzhiyun 	LPC32XX_CLK_ARM_VFP,
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	/* USB clocks */
102*4882a593Smuzhiyun 	LPC32XX_CLK_USB_PLL,
103*4882a593Smuzhiyun 	LPC32XX_CLK_USB_DIV,
104*4882a593Smuzhiyun 	LPC32XX_CLK_USB,
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	/* Only one control PWR_CTRL[10] for both muxes */
107*4882a593Smuzhiyun 	LPC32XX_CLK_PERIPH_HCLK_MUX,
108*4882a593Smuzhiyun 	LPC32XX_CLK_PERIPH_ARM_MUX,
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	/* Only one control PWR_CTRL[2] for all three muxes */
111*4882a593Smuzhiyun 	LPC32XX_CLK_SYSCLK_PERIPH_MUX,
112*4882a593Smuzhiyun 	LPC32XX_CLK_SYSCLK_HCLK_MUX,
113*4882a593Smuzhiyun 	LPC32XX_CLK_SYSCLK_ARM_MUX,
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	/* Two clock sources external to the driver */
116*4882a593Smuzhiyun 	LPC32XX_CLK_XTAL_32K,
117*4882a593Smuzhiyun 	LPC32XX_CLK_XTAL,
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	/* Renumbered USB clocks, may have a parent from SCB table */
120*4882a593Smuzhiyun 	LPC32XX_CLK_USB_OFFSET,
121*4882a593Smuzhiyun 	LPC32XX_CLK_USB_I2C = LPC32XX_USB_CLK_I2C + LPC32XX_CLK_USB_OFFSET,
122*4882a593Smuzhiyun 	LPC32XX_CLK_USB_DEV = LPC32XX_USB_CLK_DEVICE + LPC32XX_CLK_USB_OFFSET,
123*4882a593Smuzhiyun 	LPC32XX_CLK_USB_HOST = LPC32XX_USB_CLK_HOST + LPC32XX_CLK_USB_OFFSET,
124*4882a593Smuzhiyun 	LPC32XX_CLK_USB_OTG = LPC32XX_USB_CLK_OTG + LPC32XX_CLK_USB_OFFSET,
125*4882a593Smuzhiyun 	LPC32XX_CLK_USB_AHB = LPC32XX_USB_CLK_AHB + LPC32XX_CLK_USB_OFFSET,
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	/* Stub for composite clocks */
128*4882a593Smuzhiyun 	LPC32XX_CLK__NULL,
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	/* Subclocks of composite clocks, clocks above are for CCF */
131*4882a593Smuzhiyun 	LPC32XX_CLK_PWM1_MUX,
132*4882a593Smuzhiyun 	LPC32XX_CLK_PWM1_DIV,
133*4882a593Smuzhiyun 	LPC32XX_CLK_PWM1_GATE,
134*4882a593Smuzhiyun 	LPC32XX_CLK_PWM2_MUX,
135*4882a593Smuzhiyun 	LPC32XX_CLK_PWM2_DIV,
136*4882a593Smuzhiyun 	LPC32XX_CLK_PWM2_GATE,
137*4882a593Smuzhiyun 	LPC32XX_CLK_UART3_MUX,
138*4882a593Smuzhiyun 	LPC32XX_CLK_UART3_DIV,
139*4882a593Smuzhiyun 	LPC32XX_CLK_UART3_GATE,
140*4882a593Smuzhiyun 	LPC32XX_CLK_UART4_MUX,
141*4882a593Smuzhiyun 	LPC32XX_CLK_UART4_DIV,
142*4882a593Smuzhiyun 	LPC32XX_CLK_UART4_GATE,
143*4882a593Smuzhiyun 	LPC32XX_CLK_UART5_MUX,
144*4882a593Smuzhiyun 	LPC32XX_CLK_UART5_DIV,
145*4882a593Smuzhiyun 	LPC32XX_CLK_UART5_GATE,
146*4882a593Smuzhiyun 	LPC32XX_CLK_UART6_MUX,
147*4882a593Smuzhiyun 	LPC32XX_CLK_UART6_DIV,
148*4882a593Smuzhiyun 	LPC32XX_CLK_UART6_GATE,
149*4882a593Smuzhiyun 	LPC32XX_CLK_TEST1_MUX,
150*4882a593Smuzhiyun 	LPC32XX_CLK_TEST1_GATE,
151*4882a593Smuzhiyun 	LPC32XX_CLK_TEST2_MUX,
152*4882a593Smuzhiyun 	LPC32XX_CLK_TEST2_GATE,
153*4882a593Smuzhiyun 	LPC32XX_CLK_USB_DIV_DIV,
154*4882a593Smuzhiyun 	LPC32XX_CLK_USB_DIV_GATE,
155*4882a593Smuzhiyun 	LPC32XX_CLK_SD_DIV,
156*4882a593Smuzhiyun 	LPC32XX_CLK_SD_GATE,
157*4882a593Smuzhiyun 	LPC32XX_CLK_LCD_DIV,
158*4882a593Smuzhiyun 	LPC32XX_CLK_LCD_GATE,
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	LPC32XX_CLK_HW_MAX,
161*4882a593Smuzhiyun 	LPC32XX_CLK_MAX = LPC32XX_CLK_SYSCLK_ARM_MUX + 1,
162*4882a593Smuzhiyun 	LPC32XX_CLK_CCF_MAX = LPC32XX_CLK_USB_AHB + 1,
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun static struct clk *clk[LPC32XX_CLK_MAX];
166*4882a593Smuzhiyun static struct clk_onecell_data clk_data = {
167*4882a593Smuzhiyun 	.clks = clk,
168*4882a593Smuzhiyun 	.clk_num = LPC32XX_CLK_MAX,
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun static struct clk *usb_clk[LPC32XX_USB_CLK_MAX];
172*4882a593Smuzhiyun static struct clk_onecell_data usb_clk_data = {
173*4882a593Smuzhiyun 	.clks = usb_clk,
174*4882a593Smuzhiyun 	.clk_num = LPC32XX_USB_CLK_MAX,
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #define LPC32XX_CLK_PARENTS_MAX			5
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun struct clk_proto_t {
180*4882a593Smuzhiyun 	const char *name;
181*4882a593Smuzhiyun 	const u8 parents[LPC32XX_CLK_PARENTS_MAX];
182*4882a593Smuzhiyun 	u8 num_parents;
183*4882a593Smuzhiyun 	unsigned long flags;
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #define CLK_PREFIX(LITERAL)		LPC32XX_CLK_ ## LITERAL
187*4882a593Smuzhiyun #define NUMARGS(...)	(sizeof((int[]){__VA_ARGS__})/sizeof(int))
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define LPC32XX_CLK_DEFINE(_idx, _name, _flags, ...)		\
190*4882a593Smuzhiyun 	[CLK_PREFIX(_idx)] = {					\
191*4882a593Smuzhiyun 		.name = _name,					\
192*4882a593Smuzhiyun 		.flags = _flags,				\
193*4882a593Smuzhiyun 		.parents = { __VA_ARGS__ },			\
194*4882a593Smuzhiyun 		.num_parents = NUMARGS(__VA_ARGS__),		\
195*4882a593Smuzhiyun 	 }
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun static const struct clk_proto_t clk_proto[LPC32XX_CLK_CCF_MAX] __initconst = {
198*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(XTAL, "xtal", 0x0),
199*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(XTAL_32K, "xtal_32k", 0x0),
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(RTC, "rtc", 0x0, LPC32XX_CLK_XTAL_32K),
202*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(OSC, "osc", CLK_IGNORE_UNUSED, LPC32XX_CLK_XTAL),
203*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(SYS, "sys", CLK_IGNORE_UNUSED,
204*4882a593Smuzhiyun 		LPC32XX_CLK_OSC, LPC32XX_CLK_PLL397X),
205*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(PLL397X, "pll_397x", CLK_IGNORE_UNUSED,
206*4882a593Smuzhiyun 		LPC32XX_CLK_RTC),
207*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(HCLK_PLL, "hclk_pll", CLK_IGNORE_UNUSED,
208*4882a593Smuzhiyun 		LPC32XX_CLK_SYS),
209*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(HCLK_DIV_PERIPH, "hclk_div_periph",
210*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED, LPC32XX_CLK_HCLK_PLL),
211*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(HCLK_DIV, "hclk_div", CLK_IGNORE_UNUSED,
212*4882a593Smuzhiyun 		LPC32XX_CLK_HCLK_PLL),
213*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(HCLK, "hclk", CLK_IGNORE_UNUSED,
214*4882a593Smuzhiyun 		LPC32XX_CLK_PERIPH_HCLK_MUX),
215*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(PERIPH, "pclk", CLK_IGNORE_UNUSED,
216*4882a593Smuzhiyun 		LPC32XX_CLK_SYSCLK_PERIPH_MUX),
217*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(ARM, "arm", CLK_IGNORE_UNUSED,
218*4882a593Smuzhiyun 		LPC32XX_CLK_PERIPH_ARM_MUX),
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(PERIPH_HCLK_MUX, "periph_hclk_mux",
221*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED,
222*4882a593Smuzhiyun 		LPC32XX_CLK_SYSCLK_HCLK_MUX, LPC32XX_CLK_SYSCLK_PERIPH_MUX),
223*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(PERIPH_ARM_MUX, "periph_arm_mux", CLK_IGNORE_UNUSED,
224*4882a593Smuzhiyun 		LPC32XX_CLK_SYSCLK_ARM_MUX, LPC32XX_CLK_SYSCLK_PERIPH_MUX),
225*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(SYSCLK_PERIPH_MUX, "sysclk_periph_mux",
226*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED,
227*4882a593Smuzhiyun 		LPC32XX_CLK_SYS, LPC32XX_CLK_HCLK_DIV_PERIPH),
228*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(SYSCLK_HCLK_MUX, "sysclk_hclk_mux",
229*4882a593Smuzhiyun 		CLK_IGNORE_UNUSED,
230*4882a593Smuzhiyun 		LPC32XX_CLK_SYS, LPC32XX_CLK_HCLK_DIV),
231*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(SYSCLK_ARM_MUX, "sysclk_arm_mux", CLK_IGNORE_UNUSED,
232*4882a593Smuzhiyun 		LPC32XX_CLK_SYS, LPC32XX_CLK_HCLK_PLL),
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(ARM_VFP, "vfp9", CLK_IGNORE_UNUSED,
235*4882a593Smuzhiyun 		LPC32XX_CLK_ARM),
236*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(USB_PLL, "usb_pll",
237*4882a593Smuzhiyun 		CLK_SET_RATE_GATE | CLK_SET_RATE_PARENT, LPC32XX_CLK_USB_DIV),
238*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(USB_DIV, "usb_div", 0x0, LPC32XX_CLK_OSC),
239*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(USB, "usb", 0x0, LPC32XX_CLK_USB_PLL),
240*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(DMA, "dma", 0x0, LPC32XX_CLK_HCLK),
241*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(MLC, "mlc", 0x0, LPC32XX_CLK_HCLK),
242*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(SLC, "slc", 0x0, LPC32XX_CLK_HCLK),
243*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(LCD, "lcd", 0x0, LPC32XX_CLK_HCLK),
244*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(MAC, "mac", 0x0, LPC32XX_CLK_HCLK),
245*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(SD, "sd", 0x0, LPC32XX_CLK_ARM),
246*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(DDRAM, "ddram", CLK_GET_RATE_NOCACHE,
247*4882a593Smuzhiyun 		LPC32XX_CLK_SYSCLK_ARM_MUX),
248*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(SSP0, "ssp0", 0x0, LPC32XX_CLK_HCLK),
249*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(SSP1, "ssp1", 0x0, LPC32XX_CLK_HCLK),
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	/*
252*4882a593Smuzhiyun 	 * CLK_GET_RATE_NOCACHE is needed, if UART clock is disabled, its
253*4882a593Smuzhiyun 	 * divider register does not contain information about selected rate.
254*4882a593Smuzhiyun 	 */
255*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(UART3, "uart3", CLK_GET_RATE_NOCACHE,
256*4882a593Smuzhiyun 		LPC32XX_CLK_PERIPH, LPC32XX_CLK_HCLK),
257*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(UART4, "uart4", CLK_GET_RATE_NOCACHE,
258*4882a593Smuzhiyun 		LPC32XX_CLK_PERIPH, LPC32XX_CLK_HCLK),
259*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(UART5, "uart5", CLK_GET_RATE_NOCACHE,
260*4882a593Smuzhiyun 		LPC32XX_CLK_PERIPH, LPC32XX_CLK_HCLK),
261*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(UART6, "uart6", CLK_GET_RATE_NOCACHE,
262*4882a593Smuzhiyun 		LPC32XX_CLK_PERIPH, LPC32XX_CLK_HCLK),
263*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(IRDA, "irda", 0x0, LPC32XX_CLK_PERIPH),
264*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(I2C1, "i2c1", 0x0, LPC32XX_CLK_HCLK),
265*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(I2C2, "i2c2", 0x0, LPC32XX_CLK_HCLK),
266*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(TIMER0, "timer0", 0x0, LPC32XX_CLK_PERIPH),
267*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(TIMER1, "timer1", 0x0, LPC32XX_CLK_PERIPH),
268*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(TIMER2, "timer2", 0x0, LPC32XX_CLK_PERIPH),
269*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(TIMER3, "timer3", 0x0, LPC32XX_CLK_PERIPH),
270*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(TIMER4, "timer4", 0x0, LPC32XX_CLK_PERIPH),
271*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(TIMER5, "timer5", 0x0, LPC32XX_CLK_PERIPH),
272*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(WDOG, "watchdog", 0x0, LPC32XX_CLK_PERIPH),
273*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(I2S0, "i2s0", 0x0, LPC32XX_CLK_HCLK),
274*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(I2S1, "i2s1", 0x0, LPC32XX_CLK_HCLK),
275*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(SPI1, "spi1", 0x0, LPC32XX_CLK_HCLK),
276*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(SPI2, "spi2", 0x0, LPC32XX_CLK_HCLK),
277*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(MCPWM, "mcpwm", 0x0, LPC32XX_CLK_HCLK),
278*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(HSTIMER, "hstimer", 0x0, LPC32XX_CLK_PERIPH),
279*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(KEY, "key", 0x0, LPC32XX_CLK_RTC),
280*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(PWM1, "pwm1", 0x0,
281*4882a593Smuzhiyun 		LPC32XX_CLK_RTC, LPC32XX_CLK_PERIPH),
282*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(PWM2, "pwm2", 0x0,
283*4882a593Smuzhiyun 		LPC32XX_CLK_RTC, LPC32XX_CLK_PERIPH),
284*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(ADC, "adc", 0x0,
285*4882a593Smuzhiyun 		LPC32XX_CLK_ADC_RTC, LPC32XX_CLK_ADC_DIV),
286*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(ADC_DIV, "adc_div", 0x0, LPC32XX_CLK_PERIPH),
287*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(ADC_RTC, "adc_rtc", 0x0, LPC32XX_CLK_RTC),
288*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(TEST1, "test1", 0x0,
289*4882a593Smuzhiyun 		LPC32XX_CLK_PERIPH, LPC32XX_CLK_RTC, LPC32XX_CLK_OSC),
290*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(TEST2, "test2", 0x0,
291*4882a593Smuzhiyun 		LPC32XX_CLK_HCLK, LPC32XX_CLK_PERIPH, LPC32XX_CLK_USB,
292*4882a593Smuzhiyun 		LPC32XX_CLK_OSC, LPC32XX_CLK_PLL397X),
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	/* USB controller clocks */
295*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(USB_AHB, "usb_ahb", 0x0, LPC32XX_CLK_USB),
296*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(USB_OTG, "usb_otg", 0x0, LPC32XX_CLK_USB_AHB),
297*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(USB_I2C, "usb_i2c", 0x0, LPC32XX_CLK_USB_AHB),
298*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(USB_DEV, "usb_dev", 0x0, LPC32XX_CLK_USB_OTG),
299*4882a593Smuzhiyun 	LPC32XX_CLK_DEFINE(USB_HOST, "usb_host", 0x0, LPC32XX_CLK_USB_OTG),
300*4882a593Smuzhiyun };
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun struct lpc32xx_clk {
303*4882a593Smuzhiyun 	struct clk_hw hw;
304*4882a593Smuzhiyun 	u32 reg;
305*4882a593Smuzhiyun 	u32 enable;
306*4882a593Smuzhiyun 	u32 enable_mask;
307*4882a593Smuzhiyun 	u32 disable;
308*4882a593Smuzhiyun 	u32 disable_mask;
309*4882a593Smuzhiyun 	u32 busy;
310*4882a593Smuzhiyun 	u32 busy_mask;
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun enum clk_pll_mode {
314*4882a593Smuzhiyun 	PLL_UNKNOWN,
315*4882a593Smuzhiyun 	PLL_DIRECT,
316*4882a593Smuzhiyun 	PLL_BYPASS,
317*4882a593Smuzhiyun 	PLL_DIRECT_BYPASS,
318*4882a593Smuzhiyun 	PLL_INTEGER,
319*4882a593Smuzhiyun 	PLL_NON_INTEGER,
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun struct lpc32xx_pll_clk {
323*4882a593Smuzhiyun 	struct clk_hw hw;
324*4882a593Smuzhiyun 	u32 reg;
325*4882a593Smuzhiyun 	u32 enable;
326*4882a593Smuzhiyun 	unsigned long m_div;
327*4882a593Smuzhiyun 	unsigned long n_div;
328*4882a593Smuzhiyun 	unsigned long p_div;
329*4882a593Smuzhiyun 	enum clk_pll_mode mode;
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun struct lpc32xx_usb_clk {
333*4882a593Smuzhiyun 	struct clk_hw hw;
334*4882a593Smuzhiyun 	u32 ctrl_enable;
335*4882a593Smuzhiyun 	u32 ctrl_disable;
336*4882a593Smuzhiyun 	u32 ctrl_mask;
337*4882a593Smuzhiyun 	u32 enable;
338*4882a593Smuzhiyun 	u32 busy;
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun struct lpc32xx_clk_mux {
342*4882a593Smuzhiyun 	struct clk_hw	hw;
343*4882a593Smuzhiyun 	u32		reg;
344*4882a593Smuzhiyun 	u32		mask;
345*4882a593Smuzhiyun 	u8		shift;
346*4882a593Smuzhiyun 	u32		*table;
347*4882a593Smuzhiyun 	u8		flags;
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun struct lpc32xx_clk_div {
351*4882a593Smuzhiyun 	struct clk_hw	hw;
352*4882a593Smuzhiyun 	u32		reg;
353*4882a593Smuzhiyun 	u8		shift;
354*4882a593Smuzhiyun 	u8		width;
355*4882a593Smuzhiyun 	const struct clk_div_table	*table;
356*4882a593Smuzhiyun 	u8		flags;
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun struct lpc32xx_clk_gate {
360*4882a593Smuzhiyun 	struct clk_hw	hw;
361*4882a593Smuzhiyun 	u32		reg;
362*4882a593Smuzhiyun 	u8		bit_idx;
363*4882a593Smuzhiyun 	u8		flags;
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun #define to_lpc32xx_clk(_hw)	container_of(_hw, struct lpc32xx_clk, hw)
367*4882a593Smuzhiyun #define to_lpc32xx_pll_clk(_hw)	container_of(_hw, struct lpc32xx_pll_clk, hw)
368*4882a593Smuzhiyun #define to_lpc32xx_usb_clk(_hw)	container_of(_hw, struct lpc32xx_usb_clk, hw)
369*4882a593Smuzhiyun #define to_lpc32xx_mux(_hw)	container_of(_hw, struct lpc32xx_clk_mux, hw)
370*4882a593Smuzhiyun #define to_lpc32xx_div(_hw)	container_of(_hw, struct lpc32xx_clk_div, hw)
371*4882a593Smuzhiyun #define to_lpc32xx_gate(_hw)	container_of(_hw, struct lpc32xx_clk_gate, hw)
372*4882a593Smuzhiyun 
pll_is_valid(u64 val0,u64 val1,u64 min,u64 max)373*4882a593Smuzhiyun static inline bool pll_is_valid(u64 val0, u64 val1, u64 min, u64 max)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun 	return (val0 >= (val1 * min) && val0 <= (val1 * max));
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun 
lpc32xx_usb_clk_read(struct lpc32xx_usb_clk * clk)378*4882a593Smuzhiyun static inline u32 lpc32xx_usb_clk_read(struct lpc32xx_usb_clk *clk)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun 	return readl(usb_clk_vbase + LPC32XX_USB_CLK_STS);
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun 
lpc32xx_usb_clk_write(struct lpc32xx_usb_clk * clk,u32 val)383*4882a593Smuzhiyun static inline void lpc32xx_usb_clk_write(struct lpc32xx_usb_clk *clk, u32 val)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun 	writel(val, usb_clk_vbase + LPC32XX_USB_CLK_CTRL);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun 
clk_mask_enable(struct clk_hw * hw)388*4882a593Smuzhiyun static int clk_mask_enable(struct clk_hw *hw)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun 	struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
391*4882a593Smuzhiyun 	u32 val;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	regmap_read(clk_regmap, clk->reg, &val);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	if (clk->busy_mask && (val & clk->busy_mask) == clk->busy)
396*4882a593Smuzhiyun 		return -EBUSY;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	return regmap_update_bits(clk_regmap, clk->reg,
399*4882a593Smuzhiyun 				  clk->enable_mask, clk->enable);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
clk_mask_disable(struct clk_hw * hw)402*4882a593Smuzhiyun static void clk_mask_disable(struct clk_hw *hw)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	regmap_update_bits(clk_regmap, clk->reg,
407*4882a593Smuzhiyun 			   clk->disable_mask, clk->disable);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun 
clk_mask_is_enabled(struct clk_hw * hw)410*4882a593Smuzhiyun static int clk_mask_is_enabled(struct clk_hw *hw)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun 	struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
413*4882a593Smuzhiyun 	u32 val;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	regmap_read(clk_regmap, clk->reg, &val);
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	return ((val & clk->enable_mask) == clk->enable);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun static const struct clk_ops clk_mask_ops = {
421*4882a593Smuzhiyun 	.enable = clk_mask_enable,
422*4882a593Smuzhiyun 	.disable = clk_mask_disable,
423*4882a593Smuzhiyun 	.is_enabled = clk_mask_is_enabled,
424*4882a593Smuzhiyun };
425*4882a593Smuzhiyun 
clk_pll_enable(struct clk_hw * hw)426*4882a593Smuzhiyun static int clk_pll_enable(struct clk_hw *hw)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun 	struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
429*4882a593Smuzhiyun 	u32 val, count;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	regmap_update_bits(clk_regmap, clk->reg, clk->enable, clk->enable);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	for (count = 0; count < 1000; count++) {
434*4882a593Smuzhiyun 		regmap_read(clk_regmap, clk->reg, &val);
435*4882a593Smuzhiyun 		if (val & PLL_CTRL_LOCK)
436*4882a593Smuzhiyun 			break;
437*4882a593Smuzhiyun 	}
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	if (val & PLL_CTRL_LOCK)
440*4882a593Smuzhiyun 		return 0;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	return -ETIMEDOUT;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
clk_pll_disable(struct clk_hw * hw)445*4882a593Smuzhiyun static void clk_pll_disable(struct clk_hw *hw)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun 	struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	regmap_update_bits(clk_regmap, clk->reg, clk->enable, 0x0);
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun 
clk_pll_is_enabled(struct clk_hw * hw)452*4882a593Smuzhiyun static int clk_pll_is_enabled(struct clk_hw *hw)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun 	struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
455*4882a593Smuzhiyun 	u32 val;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	regmap_read(clk_regmap, clk->reg, &val);
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	val &= clk->enable | PLL_CTRL_LOCK;
460*4882a593Smuzhiyun 	if (val == (clk->enable | PLL_CTRL_LOCK))
461*4882a593Smuzhiyun 		return 1;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	return 0;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun 
clk_pll_397x_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)466*4882a593Smuzhiyun static unsigned long clk_pll_397x_recalc_rate(struct clk_hw *hw,
467*4882a593Smuzhiyun 					      unsigned long parent_rate)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun 	return parent_rate * 397;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun 
clk_pll_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)472*4882a593Smuzhiyun static unsigned long clk_pll_recalc_rate(struct clk_hw *hw,
473*4882a593Smuzhiyun 					 unsigned long parent_rate)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun 	struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
476*4882a593Smuzhiyun 	bool is_direct, is_bypass, is_feedback;
477*4882a593Smuzhiyun 	unsigned long rate, cco_rate, ref_rate;
478*4882a593Smuzhiyun 	u32 val;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	regmap_read(clk_regmap, clk->reg, &val);
481*4882a593Smuzhiyun 	is_direct = val & PLL_CTRL_DIRECT;
482*4882a593Smuzhiyun 	is_bypass = val & PLL_CTRL_BYPASS;
483*4882a593Smuzhiyun 	is_feedback = val & PLL_CTRL_FEEDBACK;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	clk->m_div = ((val & PLL_CTRL_FEEDDIV) >> 1) + 1;
486*4882a593Smuzhiyun 	clk->n_div = ((val & PLL_CTRL_PREDIV) >> 9) + 1;
487*4882a593Smuzhiyun 	clk->p_div = ((val & PLL_CTRL_POSTDIV) >> 11) + 1;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	if (is_direct && is_bypass) {
490*4882a593Smuzhiyun 		clk->p_div = 0;
491*4882a593Smuzhiyun 		clk->mode = PLL_DIRECT_BYPASS;
492*4882a593Smuzhiyun 		return parent_rate;
493*4882a593Smuzhiyun 	}
494*4882a593Smuzhiyun 	if (is_bypass) {
495*4882a593Smuzhiyun 		clk->mode = PLL_BYPASS;
496*4882a593Smuzhiyun 		return parent_rate / (1 << clk->p_div);
497*4882a593Smuzhiyun 	}
498*4882a593Smuzhiyun 	if (is_direct) {
499*4882a593Smuzhiyun 		clk->p_div = 0;
500*4882a593Smuzhiyun 		clk->mode = PLL_DIRECT;
501*4882a593Smuzhiyun 	}
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	ref_rate = parent_rate / clk->n_div;
504*4882a593Smuzhiyun 	rate = cco_rate = ref_rate * clk->m_div;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	if (!is_direct) {
507*4882a593Smuzhiyun 		if (is_feedback) {
508*4882a593Smuzhiyun 			cco_rate *= (1 << clk->p_div);
509*4882a593Smuzhiyun 			clk->mode = PLL_INTEGER;
510*4882a593Smuzhiyun 		} else {
511*4882a593Smuzhiyun 			rate /= (1 << clk->p_div);
512*4882a593Smuzhiyun 			clk->mode = PLL_NON_INTEGER;
513*4882a593Smuzhiyun 		}
514*4882a593Smuzhiyun 	}
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	pr_debug("%s: %lu: 0x%x: %d/%d/%d, %lu/%lu/%d => %lu\n",
517*4882a593Smuzhiyun 		 clk_hw_get_name(hw),
518*4882a593Smuzhiyun 		 parent_rate, val, is_direct, is_bypass, is_feedback,
519*4882a593Smuzhiyun 		 clk->n_div, clk->m_div, (1 << clk->p_div), rate);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	if (clk_pll_is_enabled(hw) &&
522*4882a593Smuzhiyun 	    !(pll_is_valid(parent_rate, 1, 1000000, 20000000)
523*4882a593Smuzhiyun 	      && pll_is_valid(cco_rate, 1, 156000000, 320000000)
524*4882a593Smuzhiyun 	      && pll_is_valid(ref_rate, 1, 1000000, 27000000)))
525*4882a593Smuzhiyun 		pr_err("%s: PLL clocks are not in valid ranges: %lu/%lu/%lu\n",
526*4882a593Smuzhiyun 		       clk_hw_get_name(hw),
527*4882a593Smuzhiyun 		       parent_rate, cco_rate, ref_rate);
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	return rate;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun 
clk_pll_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)532*4882a593Smuzhiyun static int clk_pll_set_rate(struct clk_hw *hw, unsigned long rate,
533*4882a593Smuzhiyun 			    unsigned long parent_rate)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun 	struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
536*4882a593Smuzhiyun 	u32 val;
537*4882a593Smuzhiyun 	unsigned long new_rate;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	/* Validate PLL clock parameters computed on round rate stage */
540*4882a593Smuzhiyun 	switch (clk->mode) {
541*4882a593Smuzhiyun 	case PLL_DIRECT:
542*4882a593Smuzhiyun 		val = PLL_CTRL_DIRECT;
543*4882a593Smuzhiyun 		val |= (clk->m_div - 1) << 1;
544*4882a593Smuzhiyun 		val |= (clk->n_div - 1) << 9;
545*4882a593Smuzhiyun 		new_rate = (parent_rate * clk->m_div) / clk->n_div;
546*4882a593Smuzhiyun 		break;
547*4882a593Smuzhiyun 	case PLL_BYPASS:
548*4882a593Smuzhiyun 		val = PLL_CTRL_BYPASS;
549*4882a593Smuzhiyun 		val |= (clk->p_div - 1) << 11;
550*4882a593Smuzhiyun 		new_rate = parent_rate / (1 << (clk->p_div));
551*4882a593Smuzhiyun 		break;
552*4882a593Smuzhiyun 	case PLL_DIRECT_BYPASS:
553*4882a593Smuzhiyun 		val = PLL_CTRL_DIRECT | PLL_CTRL_BYPASS;
554*4882a593Smuzhiyun 		new_rate = parent_rate;
555*4882a593Smuzhiyun 		break;
556*4882a593Smuzhiyun 	case PLL_INTEGER:
557*4882a593Smuzhiyun 		val = PLL_CTRL_FEEDBACK;
558*4882a593Smuzhiyun 		val |= (clk->m_div - 1) << 1;
559*4882a593Smuzhiyun 		val |= (clk->n_div - 1) << 9;
560*4882a593Smuzhiyun 		val |= (clk->p_div - 1) << 11;
561*4882a593Smuzhiyun 		new_rate = (parent_rate * clk->m_div) / clk->n_div;
562*4882a593Smuzhiyun 		break;
563*4882a593Smuzhiyun 	case PLL_NON_INTEGER:
564*4882a593Smuzhiyun 		val = 0x0;
565*4882a593Smuzhiyun 		val |= (clk->m_div - 1) << 1;
566*4882a593Smuzhiyun 		val |= (clk->n_div - 1) << 9;
567*4882a593Smuzhiyun 		val |= (clk->p_div - 1) << 11;
568*4882a593Smuzhiyun 		new_rate = (parent_rate * clk->m_div) /
569*4882a593Smuzhiyun 				(clk->n_div * (1 << clk->p_div));
570*4882a593Smuzhiyun 		break;
571*4882a593Smuzhiyun 	default:
572*4882a593Smuzhiyun 		return -EINVAL;
573*4882a593Smuzhiyun 	}
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	/* Sanity check that round rate is equal to the requested one */
576*4882a593Smuzhiyun 	if (new_rate != rate)
577*4882a593Smuzhiyun 		return -EINVAL;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	return regmap_update_bits(clk_regmap, clk->reg, 0x1FFFF, val);
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun 
clk_hclk_pll_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)582*4882a593Smuzhiyun static long clk_hclk_pll_round_rate(struct clk_hw *hw, unsigned long rate,
583*4882a593Smuzhiyun 				    unsigned long *parent_rate)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
586*4882a593Smuzhiyun 	u64 m_i, o = rate, i = *parent_rate, d = (u64)rate << 6;
587*4882a593Smuzhiyun 	u64 m = 0, n = 0, p = 0;
588*4882a593Smuzhiyun 	int p_i, n_i;
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	pr_debug("%s: %lu/%lu\n", clk_hw_get_name(hw), *parent_rate, rate);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	if (rate > 266500000)
593*4882a593Smuzhiyun 		return -EINVAL;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	/* Have to check all 20 possibilities to find the minimal M */
596*4882a593Smuzhiyun 	for (p_i = 4; p_i >= 0; p_i--) {
597*4882a593Smuzhiyun 		for (n_i = 4; n_i > 0; n_i--) {
598*4882a593Smuzhiyun 			m_i = div64_u64(o * n_i * (1 << p_i), i);
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 			/* Check for valid PLL parameter constraints */
601*4882a593Smuzhiyun 			if (!(m_i && m_i <= 256
602*4882a593Smuzhiyun 			      && pll_is_valid(i, n_i, 1000000, 27000000)
603*4882a593Smuzhiyun 			      && pll_is_valid(i * m_i * (1 << p_i), n_i,
604*4882a593Smuzhiyun 					      156000000, 320000000)))
605*4882a593Smuzhiyun 				continue;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 			/* Store some intermediate valid parameters */
608*4882a593Smuzhiyun 			if (o * n_i * (1 << p_i) - i * m_i <= d) {
609*4882a593Smuzhiyun 				m = m_i;
610*4882a593Smuzhiyun 				n = n_i;
611*4882a593Smuzhiyun 				p = p_i;
612*4882a593Smuzhiyun 				d = o * n_i * (1 << p_i) - i * m_i;
613*4882a593Smuzhiyun 			}
614*4882a593Smuzhiyun 		}
615*4882a593Smuzhiyun 	}
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	if (d == (u64)rate << 6) {
618*4882a593Smuzhiyun 		pr_err("%s: %lu: no valid PLL parameters are found\n",
619*4882a593Smuzhiyun 		       clk_hw_get_name(hw), rate);
620*4882a593Smuzhiyun 		return -EINVAL;
621*4882a593Smuzhiyun 	}
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	clk->m_div = m;
624*4882a593Smuzhiyun 	clk->n_div = n;
625*4882a593Smuzhiyun 	clk->p_div = p;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	/* Set only direct or non-integer mode of PLL */
628*4882a593Smuzhiyun 	if (!p)
629*4882a593Smuzhiyun 		clk->mode = PLL_DIRECT;
630*4882a593Smuzhiyun 	else
631*4882a593Smuzhiyun 		clk->mode = PLL_NON_INTEGER;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	o = div64_u64(i * m, n * (1 << p));
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	if (!d)
636*4882a593Smuzhiyun 		pr_debug("%s: %lu: found exact match: %llu/%llu/%llu\n",
637*4882a593Smuzhiyun 			 clk_hw_get_name(hw), rate, m, n, p);
638*4882a593Smuzhiyun 	else
639*4882a593Smuzhiyun 		pr_debug("%s: %lu: found closest: %llu/%llu/%llu - %llu\n",
640*4882a593Smuzhiyun 			 clk_hw_get_name(hw), rate, m, n, p, o);
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	return o;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun 
clk_usb_pll_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)645*4882a593Smuzhiyun static long clk_usb_pll_round_rate(struct clk_hw *hw, unsigned long rate,
646*4882a593Smuzhiyun 				   unsigned long *parent_rate)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun 	struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
649*4882a593Smuzhiyun 	struct clk_hw *usb_div_hw, *osc_hw;
650*4882a593Smuzhiyun 	u64 d_i, n_i, m, o;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	pr_debug("%s: %lu/%lu\n", clk_hw_get_name(hw), *parent_rate, rate);
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	/*
655*4882a593Smuzhiyun 	 * The only supported USB clock is 48MHz, with PLL internal constraints
656*4882a593Smuzhiyun 	 * on Fclkin, Fcco and Fref this implies that Fcco must be 192MHz
657*4882a593Smuzhiyun 	 * and post-divider must be 4, this slightly simplifies calculation of
658*4882a593Smuzhiyun 	 * USB divider, USB PLL N and M parameters.
659*4882a593Smuzhiyun 	 */
660*4882a593Smuzhiyun 	if (rate != 48000000)
661*4882a593Smuzhiyun 		return -EINVAL;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	/* USB divider clock */
664*4882a593Smuzhiyun 	usb_div_hw = clk_hw_get_parent_by_index(hw, 0);
665*4882a593Smuzhiyun 	if (!usb_div_hw)
666*4882a593Smuzhiyun 		return -EINVAL;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	/* Main oscillator clock */
669*4882a593Smuzhiyun 	osc_hw = clk_hw_get_parent_by_index(usb_div_hw, 0);
670*4882a593Smuzhiyun 	if (!osc_hw)
671*4882a593Smuzhiyun 		return -EINVAL;
672*4882a593Smuzhiyun 	o = clk_hw_get_rate(osc_hw);	/* must be in range 1..20 MHz */
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	/* Check if valid USB divider and USB PLL parameters exists */
675*4882a593Smuzhiyun 	for (d_i = 16; d_i >= 1; d_i--) {
676*4882a593Smuzhiyun 		for (n_i = 1; n_i <= 4; n_i++) {
677*4882a593Smuzhiyun 			m = div64_u64(192000000 * d_i * n_i, o);
678*4882a593Smuzhiyun 			if (!(m && m <= 256
679*4882a593Smuzhiyun 			      && m * o == 192000000 * d_i * n_i
680*4882a593Smuzhiyun 			      && pll_is_valid(o, d_i, 1000000, 20000000)
681*4882a593Smuzhiyun 			      && pll_is_valid(o, d_i * n_i, 1000000, 27000000)))
682*4882a593Smuzhiyun 				continue;
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 			clk->n_div = n_i;
685*4882a593Smuzhiyun 			clk->m_div = m;
686*4882a593Smuzhiyun 			clk->p_div = 2;
687*4882a593Smuzhiyun 			clk->mode = PLL_NON_INTEGER;
688*4882a593Smuzhiyun 			*parent_rate = div64_u64(o, d_i);
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 			return rate;
691*4882a593Smuzhiyun 		}
692*4882a593Smuzhiyun 	}
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	return -EINVAL;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun #define LPC32XX_DEFINE_PLL_OPS(_name, _rc, _sr, _rr)			\
698*4882a593Smuzhiyun 	static const struct clk_ops clk_ ##_name ## _ops = {		\
699*4882a593Smuzhiyun 		.enable = clk_pll_enable,				\
700*4882a593Smuzhiyun 		.disable = clk_pll_disable,				\
701*4882a593Smuzhiyun 		.is_enabled = clk_pll_is_enabled,			\
702*4882a593Smuzhiyun 		.recalc_rate = _rc,					\
703*4882a593Smuzhiyun 		.set_rate = _sr,					\
704*4882a593Smuzhiyun 		.round_rate = _rr,					\
705*4882a593Smuzhiyun 	}
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun LPC32XX_DEFINE_PLL_OPS(pll_397x, clk_pll_397x_recalc_rate, NULL, NULL);
708*4882a593Smuzhiyun LPC32XX_DEFINE_PLL_OPS(hclk_pll, clk_pll_recalc_rate,
709*4882a593Smuzhiyun 		       clk_pll_set_rate, clk_hclk_pll_round_rate);
710*4882a593Smuzhiyun LPC32XX_DEFINE_PLL_OPS(usb_pll,  clk_pll_recalc_rate,
711*4882a593Smuzhiyun 		       clk_pll_set_rate, clk_usb_pll_round_rate);
712*4882a593Smuzhiyun 
clk_ddram_is_enabled(struct clk_hw * hw)713*4882a593Smuzhiyun static int clk_ddram_is_enabled(struct clk_hw *hw)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun 	struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
716*4882a593Smuzhiyun 	u32 val;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	regmap_read(clk_regmap, clk->reg, &val);
719*4882a593Smuzhiyun 	val &= clk->enable_mask | clk->busy_mask;
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	return (val == (BIT(7) | BIT(0)) ||
722*4882a593Smuzhiyun 		val == (BIT(8) | BIT(1)));
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun 
clk_ddram_enable(struct clk_hw * hw)725*4882a593Smuzhiyun static int clk_ddram_enable(struct clk_hw *hw)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun 	struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
728*4882a593Smuzhiyun 	u32 val, hclk_div;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	regmap_read(clk_regmap, clk->reg, &val);
731*4882a593Smuzhiyun 	hclk_div = val & clk->busy_mask;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	/*
734*4882a593Smuzhiyun 	 * DDRAM clock must be 2 times higher than HCLK,
735*4882a593Smuzhiyun 	 * this implies DDRAM clock can not be enabled,
736*4882a593Smuzhiyun 	 * if HCLK clock rate is equal to ARM clock rate
737*4882a593Smuzhiyun 	 */
738*4882a593Smuzhiyun 	if (hclk_div == 0x0 || hclk_div == (BIT(1) | BIT(0)))
739*4882a593Smuzhiyun 		return -EINVAL;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	return regmap_update_bits(clk_regmap, clk->reg,
742*4882a593Smuzhiyun 				  clk->enable_mask, hclk_div << 7);
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun 
clk_ddram_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)745*4882a593Smuzhiyun static unsigned long clk_ddram_recalc_rate(struct clk_hw *hw,
746*4882a593Smuzhiyun 					   unsigned long parent_rate)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun 	struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
749*4882a593Smuzhiyun 	u32 val;
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	if (!clk_ddram_is_enabled(hw))
752*4882a593Smuzhiyun 		return 0;
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	regmap_read(clk_regmap, clk->reg, &val);
755*4882a593Smuzhiyun 	val &= clk->enable_mask;
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	return parent_rate / (val >> 7);
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun static const struct clk_ops clk_ddram_ops = {
761*4882a593Smuzhiyun 	.enable = clk_ddram_enable,
762*4882a593Smuzhiyun 	.disable = clk_mask_disable,
763*4882a593Smuzhiyun 	.is_enabled = clk_ddram_is_enabled,
764*4882a593Smuzhiyun 	.recalc_rate = clk_ddram_recalc_rate,
765*4882a593Smuzhiyun };
766*4882a593Smuzhiyun 
lpc32xx_clk_uart_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)767*4882a593Smuzhiyun static unsigned long lpc32xx_clk_uart_recalc_rate(struct clk_hw *hw,
768*4882a593Smuzhiyun 						  unsigned long parent_rate)
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun 	struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
771*4882a593Smuzhiyun 	u32 val, x, y;
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	regmap_read(clk_regmap, clk->reg, &val);
774*4882a593Smuzhiyun 	x = (val & 0xFF00) >> 8;
775*4882a593Smuzhiyun 	y = val & 0xFF;
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	if (x && y)
778*4882a593Smuzhiyun 		return (parent_rate * x) / y;
779*4882a593Smuzhiyun 	else
780*4882a593Smuzhiyun 		return 0;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun static const struct clk_ops lpc32xx_uart_div_ops = {
784*4882a593Smuzhiyun 	.recalc_rate = lpc32xx_clk_uart_recalc_rate,
785*4882a593Smuzhiyun };
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun static const struct clk_div_table clk_hclk_div_table[] = {
788*4882a593Smuzhiyun 	{ .val = 0, .div = 1 },
789*4882a593Smuzhiyun 	{ .val = 1, .div = 2 },
790*4882a593Smuzhiyun 	{ .val = 2, .div = 4 },
791*4882a593Smuzhiyun 	{ },
792*4882a593Smuzhiyun };
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun static u32 test1_mux_table[] = { 0, 1, 2, };
795*4882a593Smuzhiyun static u32 test2_mux_table[] = { 0, 1, 2, 5, 7, };
796*4882a593Smuzhiyun 
clk_usb_enable(struct clk_hw * hw)797*4882a593Smuzhiyun static int clk_usb_enable(struct clk_hw *hw)
798*4882a593Smuzhiyun {
799*4882a593Smuzhiyun 	struct lpc32xx_usb_clk *clk = to_lpc32xx_usb_clk(hw);
800*4882a593Smuzhiyun 	u32 val, ctrl_val, count;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	pr_debug("%s: 0x%x\n", clk_hw_get_name(hw), clk->enable);
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	if (clk->ctrl_mask) {
805*4882a593Smuzhiyun 		regmap_read(clk_regmap, LPC32XX_CLKPWR_USB_CTRL, &ctrl_val);
806*4882a593Smuzhiyun 		regmap_update_bits(clk_regmap, LPC32XX_CLKPWR_USB_CTRL,
807*4882a593Smuzhiyun 				   clk->ctrl_mask, clk->ctrl_enable);
808*4882a593Smuzhiyun 	}
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	val = lpc32xx_usb_clk_read(clk);
811*4882a593Smuzhiyun 	if (clk->busy && (val & clk->busy) == clk->busy) {
812*4882a593Smuzhiyun 		if (clk->ctrl_mask)
813*4882a593Smuzhiyun 			regmap_write(clk_regmap, LPC32XX_CLKPWR_USB_CTRL,
814*4882a593Smuzhiyun 				     ctrl_val);
815*4882a593Smuzhiyun 		return -EBUSY;
816*4882a593Smuzhiyun 	}
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	val |= clk->enable;
819*4882a593Smuzhiyun 	lpc32xx_usb_clk_write(clk, val);
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	for (count = 0; count < 1000; count++) {
822*4882a593Smuzhiyun 		val = lpc32xx_usb_clk_read(clk);
823*4882a593Smuzhiyun 		if ((val & clk->enable) == clk->enable)
824*4882a593Smuzhiyun 			break;
825*4882a593Smuzhiyun 	}
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	if ((val & clk->enable) == clk->enable)
828*4882a593Smuzhiyun 		return 0;
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	if (clk->ctrl_mask)
831*4882a593Smuzhiyun 		regmap_write(clk_regmap, LPC32XX_CLKPWR_USB_CTRL, ctrl_val);
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	return -ETIMEDOUT;
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun 
clk_usb_disable(struct clk_hw * hw)836*4882a593Smuzhiyun static void clk_usb_disable(struct clk_hw *hw)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun 	struct lpc32xx_usb_clk *clk = to_lpc32xx_usb_clk(hw);
839*4882a593Smuzhiyun 	u32 val = lpc32xx_usb_clk_read(clk);
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	val &= ~clk->enable;
842*4882a593Smuzhiyun 	lpc32xx_usb_clk_write(clk, val);
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	if (clk->ctrl_mask)
845*4882a593Smuzhiyun 		regmap_update_bits(clk_regmap, LPC32XX_CLKPWR_USB_CTRL,
846*4882a593Smuzhiyun 				   clk->ctrl_mask, clk->ctrl_disable);
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun 
clk_usb_is_enabled(struct clk_hw * hw)849*4882a593Smuzhiyun static int clk_usb_is_enabled(struct clk_hw *hw)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun 	struct lpc32xx_usb_clk *clk = to_lpc32xx_usb_clk(hw);
852*4882a593Smuzhiyun 	u32 ctrl_val, val;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	if (clk->ctrl_mask) {
855*4882a593Smuzhiyun 		regmap_read(clk_regmap, LPC32XX_CLKPWR_USB_CTRL, &ctrl_val);
856*4882a593Smuzhiyun 		if ((ctrl_val & clk->ctrl_mask) != clk->ctrl_enable)
857*4882a593Smuzhiyun 			return 0;
858*4882a593Smuzhiyun 	}
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	val = lpc32xx_usb_clk_read(clk);
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	return ((val & clk->enable) == clk->enable);
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun 
clk_usb_i2c_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)865*4882a593Smuzhiyun static unsigned long clk_usb_i2c_recalc_rate(struct clk_hw *hw,
866*4882a593Smuzhiyun 					     unsigned long parent_rate)
867*4882a593Smuzhiyun {
868*4882a593Smuzhiyun 	return clk_get_rate(clk[LPC32XX_CLK_PERIPH]);
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun static const struct clk_ops clk_usb_ops = {
872*4882a593Smuzhiyun 	.enable = clk_usb_enable,
873*4882a593Smuzhiyun 	.disable = clk_usb_disable,
874*4882a593Smuzhiyun 	.is_enabled = clk_usb_is_enabled,
875*4882a593Smuzhiyun };
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun static const struct clk_ops clk_usb_i2c_ops = {
878*4882a593Smuzhiyun 	.enable = clk_usb_enable,
879*4882a593Smuzhiyun 	.disable = clk_usb_disable,
880*4882a593Smuzhiyun 	.is_enabled = clk_usb_is_enabled,
881*4882a593Smuzhiyun 	.recalc_rate = clk_usb_i2c_recalc_rate,
882*4882a593Smuzhiyun };
883*4882a593Smuzhiyun 
lpc32xx_clk_gate_enable(struct clk_hw * hw)884*4882a593Smuzhiyun static int lpc32xx_clk_gate_enable(struct clk_hw *hw)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun 	struct lpc32xx_clk_gate *clk = to_lpc32xx_gate(hw);
887*4882a593Smuzhiyun 	u32 mask = BIT(clk->bit_idx);
888*4882a593Smuzhiyun 	u32 val = (clk->flags & CLK_GATE_SET_TO_DISABLE ? 0x0 : mask);
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	return regmap_update_bits(clk_regmap, clk->reg, mask, val);
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun 
lpc32xx_clk_gate_disable(struct clk_hw * hw)893*4882a593Smuzhiyun static void lpc32xx_clk_gate_disable(struct clk_hw *hw)
894*4882a593Smuzhiyun {
895*4882a593Smuzhiyun 	struct lpc32xx_clk_gate *clk = to_lpc32xx_gate(hw);
896*4882a593Smuzhiyun 	u32 mask = BIT(clk->bit_idx);
897*4882a593Smuzhiyun 	u32 val = (clk->flags & CLK_GATE_SET_TO_DISABLE ? mask : 0x0);
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	regmap_update_bits(clk_regmap, clk->reg, mask, val);
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun 
lpc32xx_clk_gate_is_enabled(struct clk_hw * hw)902*4882a593Smuzhiyun static int lpc32xx_clk_gate_is_enabled(struct clk_hw *hw)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun 	struct lpc32xx_clk_gate *clk = to_lpc32xx_gate(hw);
905*4882a593Smuzhiyun 	u32 val;
906*4882a593Smuzhiyun 	bool is_set;
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	regmap_read(clk_regmap, clk->reg, &val);
909*4882a593Smuzhiyun 	is_set = val & BIT(clk->bit_idx);
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	return (clk->flags & CLK_GATE_SET_TO_DISABLE ? !is_set : is_set);
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun static const struct clk_ops lpc32xx_clk_gate_ops = {
915*4882a593Smuzhiyun 	.enable = lpc32xx_clk_gate_enable,
916*4882a593Smuzhiyun 	.disable = lpc32xx_clk_gate_disable,
917*4882a593Smuzhiyun 	.is_enabled = lpc32xx_clk_gate_is_enabled,
918*4882a593Smuzhiyun };
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun #define div_mask(width)	((1 << (width)) - 1)
921*4882a593Smuzhiyun 
_get_table_div(const struct clk_div_table * table,unsigned int val)922*4882a593Smuzhiyun static unsigned int _get_table_div(const struct clk_div_table *table,
923*4882a593Smuzhiyun 							unsigned int val)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun 	const struct clk_div_table *clkt;
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	for (clkt = table; clkt->div; clkt++)
928*4882a593Smuzhiyun 		if (clkt->val == val)
929*4882a593Smuzhiyun 			return clkt->div;
930*4882a593Smuzhiyun 	return 0;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun 
_get_div(const struct clk_div_table * table,unsigned int val,unsigned long flags,u8 width)933*4882a593Smuzhiyun static unsigned int _get_div(const struct clk_div_table *table,
934*4882a593Smuzhiyun 			     unsigned int val, unsigned long flags, u8 width)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun 	if (flags & CLK_DIVIDER_ONE_BASED)
937*4882a593Smuzhiyun 		return val;
938*4882a593Smuzhiyun 	if (table)
939*4882a593Smuzhiyun 		return _get_table_div(table, val);
940*4882a593Smuzhiyun 	return val + 1;
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun 
clk_divider_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)943*4882a593Smuzhiyun static unsigned long clk_divider_recalc_rate(struct clk_hw *hw,
944*4882a593Smuzhiyun 		unsigned long parent_rate)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun 	struct lpc32xx_clk_div *divider = to_lpc32xx_div(hw);
947*4882a593Smuzhiyun 	unsigned int val;
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	regmap_read(clk_regmap, divider->reg, &val);
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	val >>= divider->shift;
952*4882a593Smuzhiyun 	val &= div_mask(divider->width);
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	return divider_recalc_rate(hw, parent_rate, val, divider->table,
955*4882a593Smuzhiyun 				   divider->flags, divider->width);
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun 
clk_divider_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)958*4882a593Smuzhiyun static long clk_divider_round_rate(struct clk_hw *hw, unsigned long rate,
959*4882a593Smuzhiyun 				unsigned long *prate)
960*4882a593Smuzhiyun {
961*4882a593Smuzhiyun 	struct lpc32xx_clk_div *divider = to_lpc32xx_div(hw);
962*4882a593Smuzhiyun 	unsigned int bestdiv;
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	/* if read only, just return current value */
965*4882a593Smuzhiyun 	if (divider->flags & CLK_DIVIDER_READ_ONLY) {
966*4882a593Smuzhiyun 		regmap_read(clk_regmap, divider->reg, &bestdiv);
967*4882a593Smuzhiyun 		bestdiv >>= divider->shift;
968*4882a593Smuzhiyun 		bestdiv &= div_mask(divider->width);
969*4882a593Smuzhiyun 		bestdiv = _get_div(divider->table, bestdiv, divider->flags,
970*4882a593Smuzhiyun 			divider->width);
971*4882a593Smuzhiyun 		return DIV_ROUND_UP(*prate, bestdiv);
972*4882a593Smuzhiyun 	}
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	return divider_round_rate(hw, rate, prate, divider->table,
975*4882a593Smuzhiyun 				  divider->width, divider->flags);
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun 
clk_divider_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)978*4882a593Smuzhiyun static int clk_divider_set_rate(struct clk_hw *hw, unsigned long rate,
979*4882a593Smuzhiyun 				unsigned long parent_rate)
980*4882a593Smuzhiyun {
981*4882a593Smuzhiyun 	struct lpc32xx_clk_div *divider = to_lpc32xx_div(hw);
982*4882a593Smuzhiyun 	unsigned int value;
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	value = divider_get_val(rate, parent_rate, divider->table,
985*4882a593Smuzhiyun 				divider->width, divider->flags);
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	return regmap_update_bits(clk_regmap, divider->reg,
988*4882a593Smuzhiyun 				  div_mask(divider->width) << divider->shift,
989*4882a593Smuzhiyun 				  value << divider->shift);
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun static const struct clk_ops lpc32xx_clk_divider_ops = {
993*4882a593Smuzhiyun 	.recalc_rate = clk_divider_recalc_rate,
994*4882a593Smuzhiyun 	.round_rate = clk_divider_round_rate,
995*4882a593Smuzhiyun 	.set_rate = clk_divider_set_rate,
996*4882a593Smuzhiyun };
997*4882a593Smuzhiyun 
clk_mux_get_parent(struct clk_hw * hw)998*4882a593Smuzhiyun static u8 clk_mux_get_parent(struct clk_hw *hw)
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun 	struct lpc32xx_clk_mux *mux = to_lpc32xx_mux(hw);
1001*4882a593Smuzhiyun 	u32 num_parents = clk_hw_get_num_parents(hw);
1002*4882a593Smuzhiyun 	u32 val;
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	regmap_read(clk_regmap, mux->reg, &val);
1005*4882a593Smuzhiyun 	val >>= mux->shift;
1006*4882a593Smuzhiyun 	val &= mux->mask;
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	if (mux->table) {
1009*4882a593Smuzhiyun 		u32 i;
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 		for (i = 0; i < num_parents; i++)
1012*4882a593Smuzhiyun 			if (mux->table[i] == val)
1013*4882a593Smuzhiyun 				return i;
1014*4882a593Smuzhiyun 		return -EINVAL;
1015*4882a593Smuzhiyun 	}
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	if (val >= num_parents)
1018*4882a593Smuzhiyun 		return -EINVAL;
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	return val;
1021*4882a593Smuzhiyun }
1022*4882a593Smuzhiyun 
clk_mux_set_parent(struct clk_hw * hw,u8 index)1023*4882a593Smuzhiyun static int clk_mux_set_parent(struct clk_hw *hw, u8 index)
1024*4882a593Smuzhiyun {
1025*4882a593Smuzhiyun 	struct lpc32xx_clk_mux *mux = to_lpc32xx_mux(hw);
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	if (mux->table)
1028*4882a593Smuzhiyun 		index = mux->table[index];
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	return regmap_update_bits(clk_regmap, mux->reg,
1031*4882a593Smuzhiyun 			  mux->mask << mux->shift, index << mux->shift);
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun static const struct clk_ops lpc32xx_clk_mux_ro_ops = {
1035*4882a593Smuzhiyun 	.get_parent = clk_mux_get_parent,
1036*4882a593Smuzhiyun };
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun static const struct clk_ops lpc32xx_clk_mux_ops = {
1039*4882a593Smuzhiyun 	.get_parent = clk_mux_get_parent,
1040*4882a593Smuzhiyun 	.set_parent = clk_mux_set_parent,
1041*4882a593Smuzhiyun 	.determine_rate = __clk_mux_determine_rate,
1042*4882a593Smuzhiyun };
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun enum lpc32xx_clk_type {
1045*4882a593Smuzhiyun 	CLK_FIXED,
1046*4882a593Smuzhiyun 	CLK_MUX,
1047*4882a593Smuzhiyun 	CLK_DIV,
1048*4882a593Smuzhiyun 	CLK_GATE,
1049*4882a593Smuzhiyun 	CLK_COMPOSITE,
1050*4882a593Smuzhiyun 	CLK_LPC32XX,
1051*4882a593Smuzhiyun 	CLK_LPC32XX_PLL,
1052*4882a593Smuzhiyun 	CLK_LPC32XX_USB,
1053*4882a593Smuzhiyun };
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun struct clk_hw_proto0 {
1056*4882a593Smuzhiyun 	const struct clk_ops *ops;
1057*4882a593Smuzhiyun 	union {
1058*4882a593Smuzhiyun 		struct lpc32xx_pll_clk pll;
1059*4882a593Smuzhiyun 		struct lpc32xx_clk clk;
1060*4882a593Smuzhiyun 		struct lpc32xx_usb_clk usb_clk;
1061*4882a593Smuzhiyun 		struct lpc32xx_clk_mux mux;
1062*4882a593Smuzhiyun 		struct lpc32xx_clk_div div;
1063*4882a593Smuzhiyun 		struct lpc32xx_clk_gate gate;
1064*4882a593Smuzhiyun 	};
1065*4882a593Smuzhiyun };
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun struct clk_hw_proto1 {
1068*4882a593Smuzhiyun 	struct clk_hw_proto0 *mux;
1069*4882a593Smuzhiyun 	struct clk_hw_proto0 *div;
1070*4882a593Smuzhiyun 	struct clk_hw_proto0 *gate;
1071*4882a593Smuzhiyun };
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun struct clk_hw_proto {
1074*4882a593Smuzhiyun 	enum lpc32xx_clk_type type;
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	union {
1077*4882a593Smuzhiyun 		struct clk_fixed_rate f;
1078*4882a593Smuzhiyun 		struct clk_hw_proto0 hw0;
1079*4882a593Smuzhiyun 		struct clk_hw_proto1 hw1;
1080*4882a593Smuzhiyun 	};
1081*4882a593Smuzhiyun };
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun #define LPC32XX_DEFINE_FIXED(_idx, _rate)			\
1084*4882a593Smuzhiyun [CLK_PREFIX(_idx)] = {							\
1085*4882a593Smuzhiyun 	.type = CLK_FIXED,						\
1086*4882a593Smuzhiyun 	{								\
1087*4882a593Smuzhiyun 		.f = {							\
1088*4882a593Smuzhiyun 			.fixed_rate = (_rate),				\
1089*4882a593Smuzhiyun 		},							\
1090*4882a593Smuzhiyun 	},								\
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun #define LPC32XX_DEFINE_PLL(_idx, _name, _reg, _enable)			\
1094*4882a593Smuzhiyun [CLK_PREFIX(_idx)] = {							\
1095*4882a593Smuzhiyun 	.type = CLK_LPC32XX_PLL,					\
1096*4882a593Smuzhiyun 	{								\
1097*4882a593Smuzhiyun 		.hw0 = {						\
1098*4882a593Smuzhiyun 			.ops = &clk_ ##_name ## _ops,			\
1099*4882a593Smuzhiyun 			{						\
1100*4882a593Smuzhiyun 				.pll = {				\
1101*4882a593Smuzhiyun 					.reg = LPC32XX_CLKPWR_ ## _reg,	\
1102*4882a593Smuzhiyun 					.enable = (_enable),		\
1103*4882a593Smuzhiyun 				},					\
1104*4882a593Smuzhiyun 			},						\
1105*4882a593Smuzhiyun 		},							\
1106*4882a593Smuzhiyun 	},								\
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun #define LPC32XX_DEFINE_MUX(_idx, _reg, _shift, _mask, _table, _flags)	\
1110*4882a593Smuzhiyun [CLK_PREFIX(_idx)] = {							\
1111*4882a593Smuzhiyun 	.type = CLK_MUX,						\
1112*4882a593Smuzhiyun 	{								\
1113*4882a593Smuzhiyun 		.hw0 = {						\
1114*4882a593Smuzhiyun 			.ops = (_flags & CLK_MUX_READ_ONLY ?		\
1115*4882a593Smuzhiyun 				&lpc32xx_clk_mux_ro_ops :		\
1116*4882a593Smuzhiyun 				&lpc32xx_clk_mux_ops),			\
1117*4882a593Smuzhiyun 			{						\
1118*4882a593Smuzhiyun 				.mux = {				\
1119*4882a593Smuzhiyun 					.reg = LPC32XX_CLKPWR_ ## _reg,	\
1120*4882a593Smuzhiyun 					.mask = (_mask),		\
1121*4882a593Smuzhiyun 					.shift = (_shift),		\
1122*4882a593Smuzhiyun 					.table = (_table),		\
1123*4882a593Smuzhiyun 					.flags = (_flags),		\
1124*4882a593Smuzhiyun 				},					\
1125*4882a593Smuzhiyun 			},						\
1126*4882a593Smuzhiyun 		},							\
1127*4882a593Smuzhiyun 	},								\
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun #define LPC32XX_DEFINE_DIV(_idx, _reg, _shift, _width, _table, _flags)	\
1131*4882a593Smuzhiyun [CLK_PREFIX(_idx)] = {							\
1132*4882a593Smuzhiyun 	.type = CLK_DIV,						\
1133*4882a593Smuzhiyun 	{								\
1134*4882a593Smuzhiyun 		.hw0 = {						\
1135*4882a593Smuzhiyun 			.ops = &lpc32xx_clk_divider_ops,		\
1136*4882a593Smuzhiyun 			{						\
1137*4882a593Smuzhiyun 				.div = {				\
1138*4882a593Smuzhiyun 					.reg = LPC32XX_CLKPWR_ ## _reg,	\
1139*4882a593Smuzhiyun 					.shift = (_shift),		\
1140*4882a593Smuzhiyun 					.width = (_width),		\
1141*4882a593Smuzhiyun 					.table = (_table),		\
1142*4882a593Smuzhiyun 					.flags = (_flags),		\
1143*4882a593Smuzhiyun 				 },					\
1144*4882a593Smuzhiyun 			},						\
1145*4882a593Smuzhiyun 		 },							\
1146*4882a593Smuzhiyun 	},								\
1147*4882a593Smuzhiyun }
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun #define LPC32XX_DEFINE_GATE(_idx, _reg, _bit, _flags)			\
1150*4882a593Smuzhiyun [CLK_PREFIX(_idx)] = {							\
1151*4882a593Smuzhiyun 	.type = CLK_GATE,						\
1152*4882a593Smuzhiyun 	{								\
1153*4882a593Smuzhiyun 		.hw0 = {						\
1154*4882a593Smuzhiyun 			.ops = &lpc32xx_clk_gate_ops,			\
1155*4882a593Smuzhiyun 			{						\
1156*4882a593Smuzhiyun 				.gate = {				\
1157*4882a593Smuzhiyun 					.reg = LPC32XX_CLKPWR_ ## _reg,	\
1158*4882a593Smuzhiyun 					.bit_idx = (_bit),		\
1159*4882a593Smuzhiyun 					.flags = (_flags),		\
1160*4882a593Smuzhiyun 				},					\
1161*4882a593Smuzhiyun 			},						\
1162*4882a593Smuzhiyun 		},							\
1163*4882a593Smuzhiyun 	},								\
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun #define LPC32XX_DEFINE_CLK(_idx, _reg, _e, _em, _d, _dm, _b, _bm, _ops)	\
1167*4882a593Smuzhiyun [CLK_PREFIX(_idx)] = {							\
1168*4882a593Smuzhiyun 	.type = CLK_LPC32XX,						\
1169*4882a593Smuzhiyun 	{								\
1170*4882a593Smuzhiyun 		.hw0 = {						\
1171*4882a593Smuzhiyun 			.ops = &(_ops),					\
1172*4882a593Smuzhiyun 			{						\
1173*4882a593Smuzhiyun 				.clk = {				\
1174*4882a593Smuzhiyun 					.reg = LPC32XX_CLKPWR_ ## _reg,	\
1175*4882a593Smuzhiyun 					.enable = (_e),			\
1176*4882a593Smuzhiyun 					.enable_mask = (_em),		\
1177*4882a593Smuzhiyun 					.disable = (_d),		\
1178*4882a593Smuzhiyun 					.disable_mask = (_dm),		\
1179*4882a593Smuzhiyun 					.busy = (_b),			\
1180*4882a593Smuzhiyun 					.busy_mask = (_bm),		\
1181*4882a593Smuzhiyun 				},					\
1182*4882a593Smuzhiyun 			},						\
1183*4882a593Smuzhiyun 		},							\
1184*4882a593Smuzhiyun 	},								\
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun #define LPC32XX_DEFINE_USB(_idx, _ce, _cd, _cm, _e, _b, _ops)		\
1188*4882a593Smuzhiyun [CLK_PREFIX(_idx)] = {							\
1189*4882a593Smuzhiyun 	.type = CLK_LPC32XX_USB,					\
1190*4882a593Smuzhiyun 	{								\
1191*4882a593Smuzhiyun 		.hw0 = {						\
1192*4882a593Smuzhiyun 			.ops = &(_ops),					\
1193*4882a593Smuzhiyun 			{						\
1194*4882a593Smuzhiyun 				.usb_clk = {				\
1195*4882a593Smuzhiyun 					.ctrl_enable = (_ce),		\
1196*4882a593Smuzhiyun 					.ctrl_disable = (_cd),		\
1197*4882a593Smuzhiyun 					.ctrl_mask = (_cm),		\
1198*4882a593Smuzhiyun 					.enable = (_e),			\
1199*4882a593Smuzhiyun 					.busy = (_b),			\
1200*4882a593Smuzhiyun 				}					\
1201*4882a593Smuzhiyun 			},						\
1202*4882a593Smuzhiyun 		}							\
1203*4882a593Smuzhiyun 	},								\
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun #define LPC32XX_DEFINE_COMPOSITE(_idx, _mux, _div, _gate)		\
1207*4882a593Smuzhiyun [CLK_PREFIX(_idx)] = {							\
1208*4882a593Smuzhiyun 	.type = CLK_COMPOSITE,						\
1209*4882a593Smuzhiyun 	{								\
1210*4882a593Smuzhiyun 		.hw1 = {						\
1211*4882a593Smuzhiyun 		.mux = (CLK_PREFIX(_mux) == LPC32XX_CLK__NULL ? NULL :	\
1212*4882a593Smuzhiyun 			&clk_hw_proto[CLK_PREFIX(_mux)].hw0),		\
1213*4882a593Smuzhiyun 		.div = (CLK_PREFIX(_div) == LPC32XX_CLK__NULL ? NULL :	\
1214*4882a593Smuzhiyun 			&clk_hw_proto[CLK_PREFIX(_div)].hw0),		\
1215*4882a593Smuzhiyun 		.gate = (CLK_PREFIX(_gate) == LPC32XX_CLK__NULL ? NULL :\
1216*4882a593Smuzhiyun 			 &clk_hw_proto[CLK_PREFIX(_gate)].hw0),		\
1217*4882a593Smuzhiyun 		},							\
1218*4882a593Smuzhiyun 	},								\
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun static struct clk_hw_proto clk_hw_proto[LPC32XX_CLK_HW_MAX] = {
1222*4882a593Smuzhiyun 	LPC32XX_DEFINE_FIXED(RTC, 32768),
1223*4882a593Smuzhiyun 	LPC32XX_DEFINE_PLL(PLL397X, pll_397x, HCLKPLL_CTRL, BIT(1)),
1224*4882a593Smuzhiyun 	LPC32XX_DEFINE_PLL(HCLK_PLL, hclk_pll, HCLKPLL_CTRL, PLL_CTRL_ENABLE),
1225*4882a593Smuzhiyun 	LPC32XX_DEFINE_PLL(USB_PLL, usb_pll, USB_CTRL, PLL_CTRL_ENABLE),
1226*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(OSC, OSC_CTRL, 0, CLK_GATE_SET_TO_DISABLE),
1227*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(USB, USB_CTRL, 18, 0),
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	LPC32XX_DEFINE_DIV(HCLK_DIV_PERIPH, HCLKDIV_CTRL, 2, 5, NULL,
1230*4882a593Smuzhiyun 			   CLK_DIVIDER_READ_ONLY),
1231*4882a593Smuzhiyun 	LPC32XX_DEFINE_DIV(HCLK_DIV, HCLKDIV_CTRL, 0, 2, clk_hclk_div_table,
1232*4882a593Smuzhiyun 			   CLK_DIVIDER_READ_ONLY),
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	/* Register 3 read-only muxes with a single control PWR_CTRL[2] */
1235*4882a593Smuzhiyun 	LPC32XX_DEFINE_MUX(SYSCLK_PERIPH_MUX, PWR_CTRL, 2, 0x1, NULL,
1236*4882a593Smuzhiyun 			   CLK_MUX_READ_ONLY),
1237*4882a593Smuzhiyun 	LPC32XX_DEFINE_MUX(SYSCLK_HCLK_MUX, PWR_CTRL, 2, 0x1, NULL,
1238*4882a593Smuzhiyun 			   CLK_MUX_READ_ONLY),
1239*4882a593Smuzhiyun 	LPC32XX_DEFINE_MUX(SYSCLK_ARM_MUX, PWR_CTRL, 2, 0x1, NULL,
1240*4882a593Smuzhiyun 			   CLK_MUX_READ_ONLY),
1241*4882a593Smuzhiyun 	/* Register 2 read-only muxes with a single control PWR_CTRL[10] */
1242*4882a593Smuzhiyun 	LPC32XX_DEFINE_MUX(PERIPH_HCLK_MUX, PWR_CTRL, 10, 0x1, NULL,
1243*4882a593Smuzhiyun 			   CLK_MUX_READ_ONLY),
1244*4882a593Smuzhiyun 	LPC32XX_DEFINE_MUX(PERIPH_ARM_MUX, PWR_CTRL, 10, 0x1, NULL,
1245*4882a593Smuzhiyun 			   CLK_MUX_READ_ONLY),
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	/* 3 always on gates with a single control PWR_CTRL[0] same as OSC */
1248*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(PERIPH, PWR_CTRL, 0, CLK_GATE_SET_TO_DISABLE),
1249*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(HCLK, PWR_CTRL, 0, CLK_GATE_SET_TO_DISABLE),
1250*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(ARM, PWR_CTRL, 0, CLK_GATE_SET_TO_DISABLE),
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(ARM_VFP, DEBUG_CTRL, 4, 0),
1253*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(DMA, DMA_CLK_CTRL, 0, 0),
1254*4882a593Smuzhiyun 	LPC32XX_DEFINE_CLK(DDRAM, HCLKDIV_CTRL, 0x0, BIT(8) | BIT(7),
1255*4882a593Smuzhiyun 		   0x0, BIT(8) | BIT(7), 0x0, BIT(1) | BIT(0), clk_ddram_ops),
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(TIMER0, TIMCLK_CTRL1, 2, 0),
1258*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(TIMER1, TIMCLK_CTRL1, 3, 0),
1259*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(TIMER2, TIMCLK_CTRL1, 4, 0),
1260*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(TIMER3, TIMCLK_CTRL1, 5, 0),
1261*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(TIMER4, TIMCLK_CTRL1, 0, 0),
1262*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(TIMER5, TIMCLK_CTRL1, 1, 0),
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(SSP0, SSP_CTRL, 0, 0),
1265*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(SSP1, SSP_CTRL, 1, 0),
1266*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(SPI1, SPI_CTRL, 0, 0),
1267*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(SPI2, SPI_CTRL, 4, 0),
1268*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(I2S0, I2S_CTRL, 0, 0),
1269*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(I2S1, I2S_CTRL, 1, 0),
1270*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(I2C1, I2CCLK_CTRL, 0, 0),
1271*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(I2C2, I2CCLK_CTRL, 1, 0),
1272*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(WDOG, TIMCLK_CTRL, 0, 0),
1273*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(HSTIMER, TIMCLK_CTRL, 1, 0),
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(KEY, KEYCLK_CTRL, 0, 0),
1276*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(MCPWM, TIMCLK_CTRL1, 6, 0),
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	LPC32XX_DEFINE_MUX(PWM1_MUX, PWMCLK_CTRL, 1, 0x1, NULL, 0),
1279*4882a593Smuzhiyun 	LPC32XX_DEFINE_DIV(PWM1_DIV, PWMCLK_CTRL, 4, 4, NULL,
1280*4882a593Smuzhiyun 			   CLK_DIVIDER_ONE_BASED),
1281*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(PWM1_GATE, PWMCLK_CTRL, 0, 0),
1282*4882a593Smuzhiyun 	LPC32XX_DEFINE_COMPOSITE(PWM1, PWM1_MUX, PWM1_DIV, PWM1_GATE),
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	LPC32XX_DEFINE_MUX(PWM2_MUX, PWMCLK_CTRL, 3, 0x1, NULL, 0),
1285*4882a593Smuzhiyun 	LPC32XX_DEFINE_DIV(PWM2_DIV, PWMCLK_CTRL, 8, 4, NULL,
1286*4882a593Smuzhiyun 			   CLK_DIVIDER_ONE_BASED),
1287*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(PWM2_GATE, PWMCLK_CTRL, 2, 0),
1288*4882a593Smuzhiyun 	LPC32XX_DEFINE_COMPOSITE(PWM2, PWM2_MUX, PWM2_DIV, PWM2_GATE),
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 	LPC32XX_DEFINE_MUX(UART3_MUX, UART3_CLK_CTRL, 16, 0x1, NULL, 0),
1291*4882a593Smuzhiyun 	LPC32XX_DEFINE_CLK(UART3_DIV, UART3_CLK_CTRL,
1292*4882a593Smuzhiyun 			   0, 0, 0, 0, 0, 0, lpc32xx_uart_div_ops),
1293*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(UART3_GATE, UART_CLK_CTRL, 0, 0),
1294*4882a593Smuzhiyun 	LPC32XX_DEFINE_COMPOSITE(UART3, UART3_MUX, UART3_DIV, UART3_GATE),
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	LPC32XX_DEFINE_MUX(UART4_MUX, UART4_CLK_CTRL, 16, 0x1, NULL, 0),
1297*4882a593Smuzhiyun 	LPC32XX_DEFINE_CLK(UART4_DIV, UART4_CLK_CTRL,
1298*4882a593Smuzhiyun 			   0, 0, 0, 0, 0, 0, lpc32xx_uart_div_ops),
1299*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(UART4_GATE, UART_CLK_CTRL, 1, 0),
1300*4882a593Smuzhiyun 	LPC32XX_DEFINE_COMPOSITE(UART4, UART4_MUX, UART4_DIV, UART4_GATE),
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	LPC32XX_DEFINE_MUX(UART5_MUX, UART5_CLK_CTRL, 16, 0x1, NULL, 0),
1303*4882a593Smuzhiyun 	LPC32XX_DEFINE_CLK(UART5_DIV, UART5_CLK_CTRL,
1304*4882a593Smuzhiyun 			   0, 0, 0, 0, 0, 0, lpc32xx_uart_div_ops),
1305*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(UART5_GATE, UART_CLK_CTRL, 2, 0),
1306*4882a593Smuzhiyun 	LPC32XX_DEFINE_COMPOSITE(UART5, UART5_MUX, UART5_DIV, UART5_GATE),
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	LPC32XX_DEFINE_MUX(UART6_MUX, UART6_CLK_CTRL, 16, 0x1, NULL, 0),
1309*4882a593Smuzhiyun 	LPC32XX_DEFINE_CLK(UART6_DIV, UART6_CLK_CTRL,
1310*4882a593Smuzhiyun 			   0, 0, 0, 0, 0, 0, lpc32xx_uart_div_ops),
1311*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(UART6_GATE, UART_CLK_CTRL, 3, 0),
1312*4882a593Smuzhiyun 	LPC32XX_DEFINE_COMPOSITE(UART6, UART6_MUX, UART6_DIV, UART6_GATE),
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 	LPC32XX_DEFINE_CLK(IRDA, IRDA_CLK_CTRL,
1315*4882a593Smuzhiyun 			   0, 0, 0, 0, 0, 0, lpc32xx_uart_div_ops),
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	LPC32XX_DEFINE_MUX(TEST1_MUX, TEST_CLK_CTRL, 5, 0x3,
1318*4882a593Smuzhiyun 			   test1_mux_table, 0),
1319*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(TEST1_GATE, TEST_CLK_CTRL, 4, 0),
1320*4882a593Smuzhiyun 	LPC32XX_DEFINE_COMPOSITE(TEST1, TEST1_MUX, _NULL, TEST1_GATE),
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	LPC32XX_DEFINE_MUX(TEST2_MUX, TEST_CLK_CTRL, 1, 0x7,
1323*4882a593Smuzhiyun 			   test2_mux_table, 0),
1324*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(TEST2_GATE, TEST_CLK_CTRL, 0, 0),
1325*4882a593Smuzhiyun 	LPC32XX_DEFINE_COMPOSITE(TEST2, TEST2_MUX, _NULL, TEST2_GATE),
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun 	LPC32XX_DEFINE_MUX(SYS, SYSCLK_CTRL, 0, 0x1, NULL, CLK_MUX_READ_ONLY),
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	LPC32XX_DEFINE_DIV(USB_DIV_DIV, USB_DIV, 0, 4, NULL, 0),
1330*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(USB_DIV_GATE, USB_CTRL, 17, 0),
1331*4882a593Smuzhiyun 	LPC32XX_DEFINE_COMPOSITE(USB_DIV, _NULL, USB_DIV_DIV, USB_DIV_GATE),
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 	LPC32XX_DEFINE_DIV(SD_DIV, MS_CTRL, 0, 4, NULL, CLK_DIVIDER_ONE_BASED),
1334*4882a593Smuzhiyun 	LPC32XX_DEFINE_CLK(SD_GATE, MS_CTRL, BIT(5) | BIT(9), BIT(5) | BIT(9),
1335*4882a593Smuzhiyun 			   0x0, BIT(5) | BIT(9), 0x0, 0x0, clk_mask_ops),
1336*4882a593Smuzhiyun 	LPC32XX_DEFINE_COMPOSITE(SD, _NULL, SD_DIV, SD_GATE),
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	LPC32XX_DEFINE_DIV(LCD_DIV, LCDCLK_CTRL, 0, 5, NULL, 0),
1339*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(LCD_GATE, LCDCLK_CTRL, 5, 0),
1340*4882a593Smuzhiyun 	LPC32XX_DEFINE_COMPOSITE(LCD, _NULL, LCD_DIV, LCD_GATE),
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 	LPC32XX_DEFINE_CLK(MAC, MACCLK_CTRL,
1343*4882a593Smuzhiyun 			   BIT(2) | BIT(1) | BIT(0), BIT(2) | BIT(1) | BIT(0),
1344*4882a593Smuzhiyun 			   BIT(2) | BIT(1) | BIT(0), BIT(2) | BIT(1) | BIT(0),
1345*4882a593Smuzhiyun 			   0x0, 0x0, clk_mask_ops),
1346*4882a593Smuzhiyun 	LPC32XX_DEFINE_CLK(SLC, FLASHCLK_CTRL,
1347*4882a593Smuzhiyun 			   BIT(2) | BIT(0), BIT(2) | BIT(0), 0x0,
1348*4882a593Smuzhiyun 			   BIT(0), BIT(1), BIT(2) | BIT(1), clk_mask_ops),
1349*4882a593Smuzhiyun 	LPC32XX_DEFINE_CLK(MLC, FLASHCLK_CTRL,
1350*4882a593Smuzhiyun 			   BIT(1), BIT(2) | BIT(1), 0x0, BIT(1),
1351*4882a593Smuzhiyun 			   BIT(2) | BIT(0), BIT(2) | BIT(0), clk_mask_ops),
1352*4882a593Smuzhiyun 	/*
1353*4882a593Smuzhiyun 	 * ADC/TS clock unfortunately cannot be registered as a composite one
1354*4882a593Smuzhiyun 	 * due to a different connection of gate, div and mux, e.g. gating it
1355*4882a593Smuzhiyun 	 * won't mean that the clock is off, if peripheral clock is its parent:
1356*4882a593Smuzhiyun 	 *
1357*4882a593Smuzhiyun 	 * rtc-->[gate]-->|     |
1358*4882a593Smuzhiyun 	 *                | mux |--> adc/ts
1359*4882a593Smuzhiyun 	 * pclk-->[div]-->|     |
1360*4882a593Smuzhiyun 	 *
1361*4882a593Smuzhiyun 	 * Constraints:
1362*4882a593Smuzhiyun 	 * ADC --- resulting clock must be <= 4.5 MHz
1363*4882a593Smuzhiyun 	 * TS  --- resulting clock must be <= 400 KHz
1364*4882a593Smuzhiyun 	 */
1365*4882a593Smuzhiyun 	LPC32XX_DEFINE_DIV(ADC_DIV, ADCCLK_CTRL1, 0, 8, NULL, 0),
1366*4882a593Smuzhiyun 	LPC32XX_DEFINE_GATE(ADC_RTC, ADCCLK_CTRL, 0, 0),
1367*4882a593Smuzhiyun 	LPC32XX_DEFINE_MUX(ADC, ADCCLK_CTRL1, 8, 0x1, NULL, 0),
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	/* USB controller clocks */
1370*4882a593Smuzhiyun 	LPC32XX_DEFINE_USB(USB_AHB,
1371*4882a593Smuzhiyun 			   BIT(24), 0x0, BIT(24), BIT(4), 0, clk_usb_ops),
1372*4882a593Smuzhiyun 	LPC32XX_DEFINE_USB(USB_OTG,
1373*4882a593Smuzhiyun 			   0x0, 0x0, 0x0, BIT(3), 0, clk_usb_ops),
1374*4882a593Smuzhiyun 	LPC32XX_DEFINE_USB(USB_I2C,
1375*4882a593Smuzhiyun 			   0x0, BIT(23), BIT(23), BIT(2), 0, clk_usb_i2c_ops),
1376*4882a593Smuzhiyun 	LPC32XX_DEFINE_USB(USB_DEV,
1377*4882a593Smuzhiyun 			   BIT(22), 0x0, BIT(22), BIT(1), BIT(0), clk_usb_ops),
1378*4882a593Smuzhiyun 	LPC32XX_DEFINE_USB(USB_HOST,
1379*4882a593Smuzhiyun 			   BIT(21), 0x0, BIT(21), BIT(0), BIT(1), clk_usb_ops),
1380*4882a593Smuzhiyun };
1381*4882a593Smuzhiyun 
lpc32xx_clk_register(u32 id)1382*4882a593Smuzhiyun static struct clk * __init lpc32xx_clk_register(u32 id)
1383*4882a593Smuzhiyun {
1384*4882a593Smuzhiyun 	const struct clk_proto_t *lpc32xx_clk = &clk_proto[id];
1385*4882a593Smuzhiyun 	struct clk_hw_proto *clk_hw = &clk_hw_proto[id];
1386*4882a593Smuzhiyun 	const char *parents[LPC32XX_CLK_PARENTS_MAX];
1387*4882a593Smuzhiyun 	struct clk *clk;
1388*4882a593Smuzhiyun 	unsigned int i;
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun 	for (i = 0; i < lpc32xx_clk->num_parents; i++)
1391*4882a593Smuzhiyun 		parents[i] = clk_proto[lpc32xx_clk->parents[i]].name;
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	pr_debug("%s: derived from '%s', clock type %d\n", lpc32xx_clk->name,
1394*4882a593Smuzhiyun 		 parents[0], clk_hw->type);
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	switch (clk_hw->type) {
1397*4882a593Smuzhiyun 	case CLK_LPC32XX:
1398*4882a593Smuzhiyun 	case CLK_LPC32XX_PLL:
1399*4882a593Smuzhiyun 	case CLK_LPC32XX_USB:
1400*4882a593Smuzhiyun 	case CLK_MUX:
1401*4882a593Smuzhiyun 	case CLK_DIV:
1402*4882a593Smuzhiyun 	case CLK_GATE:
1403*4882a593Smuzhiyun 	{
1404*4882a593Smuzhiyun 		struct clk_init_data clk_init = {
1405*4882a593Smuzhiyun 			.name = lpc32xx_clk->name,
1406*4882a593Smuzhiyun 			.parent_names = parents,
1407*4882a593Smuzhiyun 			.num_parents = lpc32xx_clk->num_parents,
1408*4882a593Smuzhiyun 			.flags = lpc32xx_clk->flags,
1409*4882a593Smuzhiyun 			.ops = clk_hw->hw0.ops,
1410*4882a593Smuzhiyun 		};
1411*4882a593Smuzhiyun 		struct clk_hw *hw;
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 		if (clk_hw->type == CLK_LPC32XX)
1414*4882a593Smuzhiyun 			hw = &clk_hw->hw0.clk.hw;
1415*4882a593Smuzhiyun 		else if (clk_hw->type == CLK_LPC32XX_PLL)
1416*4882a593Smuzhiyun 			hw = &clk_hw->hw0.pll.hw;
1417*4882a593Smuzhiyun 		else if (clk_hw->type == CLK_LPC32XX_USB)
1418*4882a593Smuzhiyun 			hw = &clk_hw->hw0.usb_clk.hw;
1419*4882a593Smuzhiyun 		else if (clk_hw->type == CLK_MUX)
1420*4882a593Smuzhiyun 			hw = &clk_hw->hw0.mux.hw;
1421*4882a593Smuzhiyun 		else if (clk_hw->type == CLK_DIV)
1422*4882a593Smuzhiyun 			hw = &clk_hw->hw0.div.hw;
1423*4882a593Smuzhiyun 		else if (clk_hw->type == CLK_GATE)
1424*4882a593Smuzhiyun 			hw = &clk_hw->hw0.gate.hw;
1425*4882a593Smuzhiyun 		else
1426*4882a593Smuzhiyun 			return ERR_PTR(-EINVAL);
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 		hw->init = &clk_init;
1429*4882a593Smuzhiyun 		clk = clk_register(NULL, hw);
1430*4882a593Smuzhiyun 		break;
1431*4882a593Smuzhiyun 	}
1432*4882a593Smuzhiyun 	case CLK_COMPOSITE:
1433*4882a593Smuzhiyun 	{
1434*4882a593Smuzhiyun 		struct clk_hw *mux_hw = NULL, *div_hw = NULL, *gate_hw = NULL;
1435*4882a593Smuzhiyun 		const struct clk_ops *mops = NULL, *dops = NULL, *gops = NULL;
1436*4882a593Smuzhiyun 		struct clk_hw_proto0 *mux0, *div0, *gate0;
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 		mux0 = clk_hw->hw1.mux;
1439*4882a593Smuzhiyun 		div0 = clk_hw->hw1.div;
1440*4882a593Smuzhiyun 		gate0 = clk_hw->hw1.gate;
1441*4882a593Smuzhiyun 		if (mux0) {
1442*4882a593Smuzhiyun 			mops = mux0->ops;
1443*4882a593Smuzhiyun 			mux_hw = &mux0->clk.hw;
1444*4882a593Smuzhiyun 		}
1445*4882a593Smuzhiyun 		if (div0) {
1446*4882a593Smuzhiyun 			dops = div0->ops;
1447*4882a593Smuzhiyun 			div_hw = &div0->clk.hw;
1448*4882a593Smuzhiyun 		}
1449*4882a593Smuzhiyun 		if (gate0) {
1450*4882a593Smuzhiyun 			gops = gate0->ops;
1451*4882a593Smuzhiyun 			gate_hw = &gate0->clk.hw;
1452*4882a593Smuzhiyun 		}
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 		clk = clk_register_composite(NULL, lpc32xx_clk->name,
1455*4882a593Smuzhiyun 				parents, lpc32xx_clk->num_parents,
1456*4882a593Smuzhiyun 				mux_hw, mops, div_hw, dops,
1457*4882a593Smuzhiyun 				gate_hw, gops, lpc32xx_clk->flags);
1458*4882a593Smuzhiyun 		break;
1459*4882a593Smuzhiyun 	}
1460*4882a593Smuzhiyun 	case CLK_FIXED:
1461*4882a593Smuzhiyun 	{
1462*4882a593Smuzhiyun 		struct clk_fixed_rate *fixed = &clk_hw->f;
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 		clk = clk_register_fixed_rate(NULL, lpc32xx_clk->name,
1465*4882a593Smuzhiyun 			parents[0], 0, fixed->fixed_rate);
1466*4882a593Smuzhiyun 		break;
1467*4882a593Smuzhiyun 	}
1468*4882a593Smuzhiyun 	default:
1469*4882a593Smuzhiyun 		clk = ERR_PTR(-EINVAL);
1470*4882a593Smuzhiyun 	}
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	return clk;
1473*4882a593Smuzhiyun }
1474*4882a593Smuzhiyun 
lpc32xx_clk_div_quirk(u32 reg,u32 div_mask,u32 gate)1475*4882a593Smuzhiyun static void __init lpc32xx_clk_div_quirk(u32 reg, u32 div_mask, u32 gate)
1476*4882a593Smuzhiyun {
1477*4882a593Smuzhiyun 	u32 val;
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 	regmap_read(clk_regmap, reg, &val);
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 	if (!(val & div_mask)) {
1482*4882a593Smuzhiyun 		val &= ~gate;
1483*4882a593Smuzhiyun 		val |= BIT(__ffs(div_mask));
1484*4882a593Smuzhiyun 	}
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	regmap_update_bits(clk_regmap, reg, gate | div_mask, val);
1487*4882a593Smuzhiyun }
1488*4882a593Smuzhiyun 
lpc32xx_clk_init(struct device_node * np)1489*4882a593Smuzhiyun static void __init lpc32xx_clk_init(struct device_node *np)
1490*4882a593Smuzhiyun {
1491*4882a593Smuzhiyun 	unsigned int i;
1492*4882a593Smuzhiyun 	struct clk *clk_osc, *clk_32k;
1493*4882a593Smuzhiyun 	void __iomem *base = NULL;
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 	/* Ensure that parent clocks are available and valid */
1496*4882a593Smuzhiyun 	clk_32k = of_clk_get_by_name(np, clk_proto[LPC32XX_CLK_XTAL_32K].name);
1497*4882a593Smuzhiyun 	if (IS_ERR(clk_32k)) {
1498*4882a593Smuzhiyun 		pr_err("failed to find external 32KHz clock: %ld\n",
1499*4882a593Smuzhiyun 		       PTR_ERR(clk_32k));
1500*4882a593Smuzhiyun 		return;
1501*4882a593Smuzhiyun 	}
1502*4882a593Smuzhiyun 	if (clk_get_rate(clk_32k) != 32768) {
1503*4882a593Smuzhiyun 		pr_err("invalid clock rate of external 32KHz oscillator\n");
1504*4882a593Smuzhiyun 		return;
1505*4882a593Smuzhiyun 	}
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun 	clk_osc = of_clk_get_by_name(np, clk_proto[LPC32XX_CLK_XTAL].name);
1508*4882a593Smuzhiyun 	if (IS_ERR(clk_osc)) {
1509*4882a593Smuzhiyun 		pr_err("failed to find external main oscillator clock: %ld\n",
1510*4882a593Smuzhiyun 		       PTR_ERR(clk_osc));
1511*4882a593Smuzhiyun 		return;
1512*4882a593Smuzhiyun 	}
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun 	base = of_iomap(np, 0);
1515*4882a593Smuzhiyun 	if (!base) {
1516*4882a593Smuzhiyun 		pr_err("failed to map system control block registers\n");
1517*4882a593Smuzhiyun 		return;
1518*4882a593Smuzhiyun 	}
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun 	clk_regmap = regmap_init_mmio(NULL, base, &lpc32xx_scb_regmap_config);
1521*4882a593Smuzhiyun 	if (IS_ERR(clk_regmap)) {
1522*4882a593Smuzhiyun 		pr_err("failed to regmap system control block: %ld\n",
1523*4882a593Smuzhiyun 			PTR_ERR(clk_regmap));
1524*4882a593Smuzhiyun 		iounmap(base);
1525*4882a593Smuzhiyun 		return;
1526*4882a593Smuzhiyun 	}
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun 	/*
1529*4882a593Smuzhiyun 	 * Divider part of PWM and MS clocks requires a quirk to avoid
1530*4882a593Smuzhiyun 	 * a misinterpretation of formally valid zero value in register
1531*4882a593Smuzhiyun 	 * bitfield, which indicates another clock gate. Instead of
1532*4882a593Smuzhiyun 	 * adding complexity to a gate clock ensure that zero value in
1533*4882a593Smuzhiyun 	 * divider clock is never met in runtime.
1534*4882a593Smuzhiyun 	 */
1535*4882a593Smuzhiyun 	lpc32xx_clk_div_quirk(LPC32XX_CLKPWR_PWMCLK_CTRL, 0xf0, BIT(0));
1536*4882a593Smuzhiyun 	lpc32xx_clk_div_quirk(LPC32XX_CLKPWR_PWMCLK_CTRL, 0xf00, BIT(2));
1537*4882a593Smuzhiyun 	lpc32xx_clk_div_quirk(LPC32XX_CLKPWR_MS_CTRL, 0xf, BIT(5) | BIT(9));
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 	for (i = 1; i < LPC32XX_CLK_MAX; i++) {
1540*4882a593Smuzhiyun 		clk[i] = lpc32xx_clk_register(i);
1541*4882a593Smuzhiyun 		if (IS_ERR(clk[i])) {
1542*4882a593Smuzhiyun 			pr_err("failed to register %s clock: %ld\n",
1543*4882a593Smuzhiyun 				clk_proto[i].name, PTR_ERR(clk[i]));
1544*4882a593Smuzhiyun 			clk[i] = NULL;
1545*4882a593Smuzhiyun 		}
1546*4882a593Smuzhiyun 	}
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun 	of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	/* Set 48MHz rate of USB PLL clock */
1551*4882a593Smuzhiyun 	clk_set_rate(clk[LPC32XX_CLK_USB_PLL], 48000000);
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun 	/* These two clocks must be always on independently on consumers */
1554*4882a593Smuzhiyun 	clk_prepare_enable(clk[LPC32XX_CLK_ARM]);
1555*4882a593Smuzhiyun 	clk_prepare_enable(clk[LPC32XX_CLK_HCLK]);
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	/* Enable ARM VFP by default */
1558*4882a593Smuzhiyun 	clk_prepare_enable(clk[LPC32XX_CLK_ARM_VFP]);
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	/* Disable enabled by default clocks for NAND MLC and SLC */
1561*4882a593Smuzhiyun 	clk_mask_disable(&clk_hw_proto[LPC32XX_CLK_SLC].hw0.clk.hw);
1562*4882a593Smuzhiyun 	clk_mask_disable(&clk_hw_proto[LPC32XX_CLK_MLC].hw0.clk.hw);
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun CLK_OF_DECLARE(lpc32xx_clk, "nxp,lpc3220-clk", lpc32xx_clk_init);
1565*4882a593Smuzhiyun 
lpc32xx_usb_clk_init(struct device_node * np)1566*4882a593Smuzhiyun static void __init lpc32xx_usb_clk_init(struct device_node *np)
1567*4882a593Smuzhiyun {
1568*4882a593Smuzhiyun 	unsigned int i;
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 	usb_clk_vbase = of_iomap(np, 0);
1571*4882a593Smuzhiyun 	if (!usb_clk_vbase) {
1572*4882a593Smuzhiyun 		pr_err("failed to map address range\n");
1573*4882a593Smuzhiyun 		return;
1574*4882a593Smuzhiyun 	}
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 	for (i = 1; i < LPC32XX_USB_CLK_MAX; i++) {
1577*4882a593Smuzhiyun 		usb_clk[i] = lpc32xx_clk_register(i + LPC32XX_CLK_USB_OFFSET);
1578*4882a593Smuzhiyun 		if (IS_ERR(usb_clk[i])) {
1579*4882a593Smuzhiyun 			pr_err("failed to register %s clock: %ld\n",
1580*4882a593Smuzhiyun 				clk_proto[i].name, PTR_ERR(usb_clk[i]));
1581*4882a593Smuzhiyun 			usb_clk[i] = NULL;
1582*4882a593Smuzhiyun 		}
1583*4882a593Smuzhiyun 	}
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 	of_clk_add_provider(np, of_clk_src_onecell_get, &usb_clk_data);
1586*4882a593Smuzhiyun }
1587*4882a593Smuzhiyun CLK_OF_DECLARE(lpc32xx_usb_clk, "nxp,lpc3220-usb-clk", lpc32xx_usb_clk_init);
1588