Home
last modified time | relevance | path

Searched full:ltdc (Results 1 – 25 of 26) sorted by relevance

12

/OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/display/
H A Dst,stm32-ltdc.yaml4 $id: http://devicetree.org/schemas/display/st,stm32-ltdc.yaml#
15 const: st,stm32-ltdc
41 ltdc has one video port with up to 2 endpoints:
64 ltdc: display-controller@40016800 {
65 compatible = "st,stm32-ltdc";
H A Dst,stm32-dsi.yaml64 DSI input port node, connected to the ltdc rgb output port.
/OK3568_Linux_fs/kernel/drivers/gpu/drm/stm/
H A Dltdc.c38 #include "ltdc.h"
114 #define GCR_LTDCEN BIT(0) /* LTDC ENable */
457 /* immediately commit disable of layers before switching off LTDC */ in ltdc_crtc_atomic_disable()
584 /* Convert video timings to ltdc timings */ in ltdc_crtc_mode_set_nofb()
884 DRM_WARN("ltdc fifo underrun: please verify display mode\n"); in ltdc_plane_atomic_update()
888 DRM_WARN("ltdc transfer error\n"); in ltdc_plane_atomic_update()
1072 /* Disable LTDC */ in ltdc_encoder_disable()
1086 /* Enable LTDC */ in ltdc_encoder_enable()
1295 DRM_ERROR("Unable to get ltdc registers\n"); in ltdc_load()
1311 DRM_DEBUG_DRIVER("ltdc hw version 0x%08x\n", ldev->caps.hw_version); in ltdc_load()
[all …]
H A Ddrv.c27 #include "ltdc.h"
224 { .compatible = "st,stm32-ltdc"},
245 MODULE_DESCRIPTION("STMicroelectronics ST DRM LTDC driver");
H A DMakefile4 ltdc.o
/OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/clock/
H A Dst,stm32mp1-rcc.yaml38 For example on STM32MP1, for LTDC reset:
39 ltdc = APB4_RSTSETR_offset / 4 * 32 + LTDC_bit_offset
/OK3568_Linux_fs/kernel/arch/arm/boot/dts/
H A Dstm32f429-disco.dts156 &ltdc {
194 /* Connect panel-ilitek-9341 to ltdc */
H A Dstm32h743.dtsi337 ltdc: display-controller@50001000 { label
338 compatible = "st,stm32-ltdc";
341 resets = <&rcc STM32H7_APB3_RESET(LTDC)>;
H A Dstm32mp157c-dk2.dts80 &ltdc {
H A Dstm32f429.dtsi687 ltdc: display-controller@40016800 { label
688 compatible = "st,stm32-ltdc";
691 resets = <&rcc STM32F4_APB2_RESET(LTDC)>;
H A Dstm32mp15-pinctrl.dtsi489 ltdc_pins_a: ltdc-0 {
525 ltdc_sleep_pins_a: ltdc-sleep-0 {
558 ltdc_pins_b: ltdc-1 {
594 ltdc_sleep_pins_b: ltdc-sleep-1 {
627 ltdc_pins_c: ltdc-2 {
662 ltdc_sleep_pins_c: ltdc-sleep-2 {
689 ltdc_pins_d: ltdc-3 {
730 ltdc_sleep_pins_d: ltdc-sleep-3 {
H A Dstm32f469-disco.dts174 &ltdc {
H A Dstm32f4-pinctrl.dtsi285 ltdc_pins_a: ltdc-0 {
319 ltdc_pins_b: ltdc-1 {
H A Dstm32mp157c-lxa-mc1.dts156 &ltdc {
H A Dstm32mp15xx-dhcom-pdk2.dtsi197 &ltdc {
H A Dstm32429i-eval.dts239 &ltdc {
H A Dstm32mp157c-ev1.dts237 &ltdc {
H A Dstm32mp15xx-dhcor-avenger96.dtsi237 &ltdc {
H A Dstm32mp15xx-dkx.dtsi424 &ltdc {
H A Dstm32mp151.dtsi1448 ltdc: display-controller@5a001000 { label
1449 compatible = "st,stm32-ltdc";
/OK3568_Linux_fs/kernel/include/dt-bindings/clock/
H A Dstm32mp1-clks.h69 #define LTDC 56 macro
/OK3568_Linux_fs/u-boot/drivers/clk/
H A Dclk_stm32f7.c220 case STM32F7_APB2_CLOCK(TIM1) ... STM32F7_APB2_CLOCK(LTDC): in stm32_clk_get_rate()
/OK3568_Linux_fs/u-boot/board/st/stm32mp1/
H A Dstm32mp1.c383 /* LTDC = AXI_M9 */ in sysconf_init()
/OK3568_Linux_fs/kernel/drivers/clk/
H A Dclk-stm32mp1.c1846 PCLK(LTDC, "ltdc", "pclk4", 0, G_LTDC),
H A Dclk-stm32h7.c1108 KER_CLKF_NOMUX(RCC_APB3ENR, 3, "ltdc", ltdc_src, CLK_SET_RATE_PARENT),

12