xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/stm32mp15-pinctrl.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (C) STMicroelectronics 2017 - All Rights Reserved
4*4882a593Smuzhiyun * Author: Ludovic Barre <ludovic.barre@st.com> for STMicroelectronics.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun#include <dt-bindings/pinctrl/stm32-pinfunc.h>
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun&pinctrl {
9*4882a593Smuzhiyun	adc1_in6_pins_a: adc1-in6-0 {
10*4882a593Smuzhiyun		pins {
11*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 12, ANALOG)>;
12*4882a593Smuzhiyun		};
13*4882a593Smuzhiyun	};
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun	adc12_ain_pins_a: adc12-ain-0 {
16*4882a593Smuzhiyun		pins {
17*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('C', 3, ANALOG)>, /* ADC1 in13 */
18*4882a593Smuzhiyun				 <STM32_PINMUX('F', 12, ANALOG)>, /* ADC1 in6 */
19*4882a593Smuzhiyun				 <STM32_PINMUX('F', 13, ANALOG)>, /* ADC2 in2 */
20*4882a593Smuzhiyun				 <STM32_PINMUX('F', 14, ANALOG)>; /* ADC2 in6 */
21*4882a593Smuzhiyun		};
22*4882a593Smuzhiyun	};
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun	adc12_ain_pins_b: adc12-ain-1 {
25*4882a593Smuzhiyun		pins {
26*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 12, ANALOG)>, /* ADC1 in6 */
27*4882a593Smuzhiyun				 <STM32_PINMUX('F', 13, ANALOG)>; /* ADC2 in2 */
28*4882a593Smuzhiyun		};
29*4882a593Smuzhiyun	};
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun	adc12_usb_cc_pins_a: adc12-usb-cc-pins-0 {
32*4882a593Smuzhiyun		pins {
33*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('A', 4, ANALOG)>, /* ADC12 in18 */
34*4882a593Smuzhiyun				 <STM32_PINMUX('A', 5, ANALOG)>; /* ADC12 in19 */
35*4882a593Smuzhiyun		};
36*4882a593Smuzhiyun	};
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun	cec_pins_a: cec-0 {
39*4882a593Smuzhiyun		pins {
40*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('A', 15, AF4)>;
41*4882a593Smuzhiyun			bias-disable;
42*4882a593Smuzhiyun			drive-open-drain;
43*4882a593Smuzhiyun			slew-rate = <0>;
44*4882a593Smuzhiyun		};
45*4882a593Smuzhiyun	};
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun	cec_sleep_pins_a: cec-sleep-0 {
48*4882a593Smuzhiyun		pins {
49*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('A', 15, ANALOG)>; /* HDMI_CEC */
50*4882a593Smuzhiyun		};
51*4882a593Smuzhiyun	};
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun	cec_pins_b: cec-1 {
54*4882a593Smuzhiyun		pins {
55*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 6, AF5)>;
56*4882a593Smuzhiyun			bias-disable;
57*4882a593Smuzhiyun			drive-open-drain;
58*4882a593Smuzhiyun			slew-rate = <0>;
59*4882a593Smuzhiyun		};
60*4882a593Smuzhiyun	};
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun	cec_sleep_pins_b: cec-sleep-1 {
63*4882a593Smuzhiyun		pins {
64*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 6, ANALOG)>; /* HDMI_CEC */
65*4882a593Smuzhiyun		};
66*4882a593Smuzhiyun	};
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun	dac_ch1_pins_a: dac-ch1-0 {
69*4882a593Smuzhiyun		pins {
70*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('A', 4, ANALOG)>;
71*4882a593Smuzhiyun		};
72*4882a593Smuzhiyun	};
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun	dac_ch2_pins_a: dac-ch2-0 {
75*4882a593Smuzhiyun		pins {
76*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('A', 5, ANALOG)>;
77*4882a593Smuzhiyun		};
78*4882a593Smuzhiyun	};
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun	dcmi_pins_a: dcmi-0 {
81*4882a593Smuzhiyun		pins {
82*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('H', 8,  AF13)>,/* DCMI_HSYNC */
83*4882a593Smuzhiyun				 <STM32_PINMUX('B', 7,  AF13)>,/* DCMI_VSYNC */
84*4882a593Smuzhiyun				 <STM32_PINMUX('A', 6,  AF13)>,/* DCMI_PIXCLK */
85*4882a593Smuzhiyun				 <STM32_PINMUX('H', 9,  AF13)>,/* DCMI_D0 */
86*4882a593Smuzhiyun				 <STM32_PINMUX('H', 10, AF13)>,/* DCMI_D1 */
87*4882a593Smuzhiyun				 <STM32_PINMUX('H', 11, AF13)>,/* DCMI_D2 */
88*4882a593Smuzhiyun				 <STM32_PINMUX('H', 12, AF13)>,/* DCMI_D3 */
89*4882a593Smuzhiyun				 <STM32_PINMUX('H', 14, AF13)>,/* DCMI_D4 */
90*4882a593Smuzhiyun				 <STM32_PINMUX('I', 4,  AF13)>,/* DCMI_D5 */
91*4882a593Smuzhiyun				 <STM32_PINMUX('B', 8,  AF13)>,/* DCMI_D6 */
92*4882a593Smuzhiyun				 <STM32_PINMUX('E', 6,  AF13)>,/* DCMI_D7 */
93*4882a593Smuzhiyun				 <STM32_PINMUX('I', 1,  AF13)>,/* DCMI_D8 */
94*4882a593Smuzhiyun				 <STM32_PINMUX('H', 7,  AF13)>,/* DCMI_D9 */
95*4882a593Smuzhiyun				 <STM32_PINMUX('I', 3,  AF13)>,/* DCMI_D10 */
96*4882a593Smuzhiyun				 <STM32_PINMUX('H', 15, AF13)>;/* DCMI_D11 */
97*4882a593Smuzhiyun			bias-disable;
98*4882a593Smuzhiyun		};
99*4882a593Smuzhiyun	};
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun	dcmi_sleep_pins_a: dcmi-sleep-0 {
102*4882a593Smuzhiyun		pins {
103*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('H', 8,  ANALOG)>,/* DCMI_HSYNC */
104*4882a593Smuzhiyun				 <STM32_PINMUX('B', 7,  ANALOG)>,/* DCMI_VSYNC */
105*4882a593Smuzhiyun				 <STM32_PINMUX('A', 6,  ANALOG)>,/* DCMI_PIXCLK */
106*4882a593Smuzhiyun				 <STM32_PINMUX('H', 9,  ANALOG)>,/* DCMI_D0 */
107*4882a593Smuzhiyun				 <STM32_PINMUX('H', 10, ANALOG)>,/* DCMI_D1 */
108*4882a593Smuzhiyun				 <STM32_PINMUX('H', 11, ANALOG)>,/* DCMI_D2 */
109*4882a593Smuzhiyun				 <STM32_PINMUX('H', 12, ANALOG)>,/* DCMI_D3 */
110*4882a593Smuzhiyun				 <STM32_PINMUX('H', 14, ANALOG)>,/* DCMI_D4 */
111*4882a593Smuzhiyun				 <STM32_PINMUX('I', 4,  ANALOG)>,/* DCMI_D5 */
112*4882a593Smuzhiyun				 <STM32_PINMUX('B', 8,  ANALOG)>,/* DCMI_D6 */
113*4882a593Smuzhiyun				 <STM32_PINMUX('E', 6,  ANALOG)>,/* DCMI_D7 */
114*4882a593Smuzhiyun				 <STM32_PINMUX('I', 1,  ANALOG)>,/* DCMI_D8 */
115*4882a593Smuzhiyun				 <STM32_PINMUX('H', 7,  ANALOG)>,/* DCMI_D9 */
116*4882a593Smuzhiyun				 <STM32_PINMUX('I', 3,  ANALOG)>,/* DCMI_D10 */
117*4882a593Smuzhiyun				 <STM32_PINMUX('H', 15, ANALOG)>;/* DCMI_D11 */
118*4882a593Smuzhiyun		};
119*4882a593Smuzhiyun	};
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun	ethernet0_rgmii_pins_a: rgmii-0 {
122*4882a593Smuzhiyun		pins1 {
123*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('G', 5, AF11)>, /* ETH_RGMII_CLK125 */
124*4882a593Smuzhiyun				 <STM32_PINMUX('G', 4, AF11)>, /* ETH_RGMII_GTX_CLK */
125*4882a593Smuzhiyun				 <STM32_PINMUX('G', 13, AF11)>, /* ETH_RGMII_TXD0 */
126*4882a593Smuzhiyun				 <STM32_PINMUX('G', 14, AF11)>, /* ETH_RGMII_TXD1 */
127*4882a593Smuzhiyun				 <STM32_PINMUX('C', 2, AF11)>, /* ETH_RGMII_TXD2 */
128*4882a593Smuzhiyun				 <STM32_PINMUX('E', 2, AF11)>, /* ETH_RGMII_TXD3 */
129*4882a593Smuzhiyun				 <STM32_PINMUX('B', 11, AF11)>, /* ETH_RGMII_TX_CTL */
130*4882a593Smuzhiyun				 <STM32_PINMUX('C', 1, AF11)>; /* ETH_MDC */
131*4882a593Smuzhiyun			bias-disable;
132*4882a593Smuzhiyun			drive-push-pull;
133*4882a593Smuzhiyun			slew-rate = <2>;
134*4882a593Smuzhiyun		};
135*4882a593Smuzhiyun		pins2 {
136*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('A', 2, AF11)>; /* ETH_MDIO */
137*4882a593Smuzhiyun			bias-disable;
138*4882a593Smuzhiyun			drive-push-pull;
139*4882a593Smuzhiyun			slew-rate = <0>;
140*4882a593Smuzhiyun		};
141*4882a593Smuzhiyun		pins3 {
142*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('C', 4, AF11)>, /* ETH_RGMII_RXD0 */
143*4882a593Smuzhiyun				 <STM32_PINMUX('C', 5, AF11)>, /* ETH_RGMII_RXD1 */
144*4882a593Smuzhiyun				 <STM32_PINMUX('B', 0, AF11)>, /* ETH_RGMII_RXD2 */
145*4882a593Smuzhiyun				 <STM32_PINMUX('B', 1, AF11)>, /* ETH_RGMII_RXD3 */
146*4882a593Smuzhiyun				 <STM32_PINMUX('A', 1, AF11)>, /* ETH_RGMII_RX_CLK */
147*4882a593Smuzhiyun				 <STM32_PINMUX('A', 7, AF11)>; /* ETH_RGMII_RX_CTL */
148*4882a593Smuzhiyun			bias-disable;
149*4882a593Smuzhiyun		};
150*4882a593Smuzhiyun	};
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun	ethernet0_rgmii_sleep_pins_a: rgmii-sleep-0 {
153*4882a593Smuzhiyun		pins1 {
154*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('G', 5, ANALOG)>, /* ETH_RGMII_CLK125 */
155*4882a593Smuzhiyun				 <STM32_PINMUX('G', 4, ANALOG)>, /* ETH_RGMII_GTX_CLK */
156*4882a593Smuzhiyun				 <STM32_PINMUX('G', 13, ANALOG)>, /* ETH_RGMII_TXD0 */
157*4882a593Smuzhiyun				 <STM32_PINMUX('G', 14, ANALOG)>, /* ETH_RGMII_TXD1 */
158*4882a593Smuzhiyun				 <STM32_PINMUX('C', 2, ANALOG)>, /* ETH_RGMII_TXD2 */
159*4882a593Smuzhiyun				 <STM32_PINMUX('E', 2, ANALOG)>, /* ETH_RGMII_TXD3 */
160*4882a593Smuzhiyun				 <STM32_PINMUX('B', 11, ANALOG)>, /* ETH_RGMII_TX_CTL */
161*4882a593Smuzhiyun				 <STM32_PINMUX('A', 2, ANALOG)>, /* ETH_MDIO */
162*4882a593Smuzhiyun				 <STM32_PINMUX('C', 1, ANALOG)>, /* ETH_MDC */
163*4882a593Smuzhiyun				 <STM32_PINMUX('C', 4, ANALOG)>, /* ETH_RGMII_RXD0 */
164*4882a593Smuzhiyun				 <STM32_PINMUX('C', 5, ANALOG)>, /* ETH_RGMII_RXD1 */
165*4882a593Smuzhiyun				 <STM32_PINMUX('B', 0, ANALOG)>, /* ETH_RGMII_RXD2 */
166*4882a593Smuzhiyun				 <STM32_PINMUX('B', 1, ANALOG)>, /* ETH_RGMII_RXD3 */
167*4882a593Smuzhiyun				 <STM32_PINMUX('A', 1, ANALOG)>, /* ETH_RGMII_RX_CLK */
168*4882a593Smuzhiyun				 <STM32_PINMUX('A', 7, ANALOG)>; /* ETH_RGMII_RX_CTL */
169*4882a593Smuzhiyun		};
170*4882a593Smuzhiyun	};
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun	ethernet0_rgmii_pins_b: rgmii-1 {
173*4882a593Smuzhiyun		pins1 {
174*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('G', 5, AF11)>, /* ETH_RGMII_CLK125 */
175*4882a593Smuzhiyun				 <STM32_PINMUX('G', 4, AF11)>, /* ETH_RGMII_GTX_CLK */
176*4882a593Smuzhiyun				 <STM32_PINMUX('G', 13, AF11)>, /* ETH_RGMII_TXD0 */
177*4882a593Smuzhiyun				 <STM32_PINMUX('G', 14, AF11)>, /* ETH_RGMII_TXD1 */
178*4882a593Smuzhiyun				 <STM32_PINMUX('C', 2, AF11)>, /* ETH_RGMII_TXD2 */
179*4882a593Smuzhiyun				 <STM32_PINMUX('E', 2, AF11)>, /* ETH_RGMII_TXD3 */
180*4882a593Smuzhiyun				 <STM32_PINMUX('B', 11, AF11)>, /* ETH_RGMII_TX_CTL */
181*4882a593Smuzhiyun				 <STM32_PINMUX('C', 1, AF11)>; /* ETH_MDC */
182*4882a593Smuzhiyun			bias-disable;
183*4882a593Smuzhiyun			drive-push-pull;
184*4882a593Smuzhiyun			slew-rate = <2>;
185*4882a593Smuzhiyun		};
186*4882a593Smuzhiyun		pins2 {
187*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('A', 2, AF11)>; /* ETH_MDIO */
188*4882a593Smuzhiyun			bias-disable;
189*4882a593Smuzhiyun			drive-push-pull;
190*4882a593Smuzhiyun			slew-rate = <0>;
191*4882a593Smuzhiyun		};
192*4882a593Smuzhiyun		pins3 {
193*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('C', 4, AF11)>, /* ETH_RGMII_RXD0 */
194*4882a593Smuzhiyun				 <STM32_PINMUX('C', 5, AF11)>, /* ETH_RGMII_RXD1 */
195*4882a593Smuzhiyun				 <STM32_PINMUX('H', 6, AF11)>, /* ETH_RGMII_RXD2 */
196*4882a593Smuzhiyun				 <STM32_PINMUX('H', 7, AF11)>, /* ETH_RGMII_RXD3 */
197*4882a593Smuzhiyun				 <STM32_PINMUX('A', 1, AF11)>, /* ETH_RGMII_RX_CLK */
198*4882a593Smuzhiyun				 <STM32_PINMUX('A', 7, AF11)>; /* ETH_RGMII_RX_CTL */
199*4882a593Smuzhiyun			bias-disable;
200*4882a593Smuzhiyun		};
201*4882a593Smuzhiyun	};
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun	ethernet0_rgmii_sleep_pins_b: rgmii-sleep-1 {
204*4882a593Smuzhiyun		pins1 {
205*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('G', 5, ANALOG)>, /* ETH_RGMII_CLK125 */
206*4882a593Smuzhiyun				 <STM32_PINMUX('G', 4, ANALOG)>, /* ETH_RGMII_GTX_CLK */
207*4882a593Smuzhiyun				 <STM32_PINMUX('G', 13, ANALOG)>, /* ETH_RGMII_TXD0 */
208*4882a593Smuzhiyun				 <STM32_PINMUX('G', 14, ANALOG)>, /* ETH_RGMII_TXD1 */
209*4882a593Smuzhiyun				 <STM32_PINMUX('C', 2, ANALOG)>, /* ETH_RGMII_TXD2 */
210*4882a593Smuzhiyun				 <STM32_PINMUX('E', 2, ANALOG)>, /* ETH_RGMII_TXD3 */
211*4882a593Smuzhiyun				 <STM32_PINMUX('B', 11, ANALOG)>, /* ETH_RGMII_TX_CTL */
212*4882a593Smuzhiyun				 <STM32_PINMUX('C', 1, ANALOG)>, /* ETH_MDC */
213*4882a593Smuzhiyun				 <STM32_PINMUX('A', 2, ANALOG)>, /* ETH_MDIO */
214*4882a593Smuzhiyun				 <STM32_PINMUX('C', 4, ANALOG)>, /* ETH_RGMII_RXD0 */
215*4882a593Smuzhiyun				 <STM32_PINMUX('C', 5, ANALOG)>, /* ETH_RGMII_RXD1 */
216*4882a593Smuzhiyun				 <STM32_PINMUX('H', 6, ANALOG)>, /* ETH_RGMII_RXD2 */
217*4882a593Smuzhiyun				 <STM32_PINMUX('H', 7, ANALOG)>, /* ETH_RGMII_RXD3 */
218*4882a593Smuzhiyun				 <STM32_PINMUX('A', 1, ANALOG)>, /* ETH_RGMII_RX_CLK */
219*4882a593Smuzhiyun				 <STM32_PINMUX('A', 7, ANALOG)>; /* ETH_RGMII_RX_CTL */
220*4882a593Smuzhiyun		 };
221*4882a593Smuzhiyun	};
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun	ethernet0_rgmii_pins_c: rgmii-2 {
224*4882a593Smuzhiyun		pins1 {
225*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('G', 5, AF11)>, /* ETH_RGMII_CLK125 */
226*4882a593Smuzhiyun				 <STM32_PINMUX('G', 4, AF11)>, /* ETH_RGMII_GTX_CLK */
227*4882a593Smuzhiyun				 <STM32_PINMUX('B', 12, AF11)>, /* ETH_RGMII_TXD0 */
228*4882a593Smuzhiyun				 <STM32_PINMUX('G', 14, AF11)>, /* ETH_RGMII_TXD1 */
229*4882a593Smuzhiyun				 <STM32_PINMUX('C', 2, AF11)>, /* ETH_RGMII_TXD2 */
230*4882a593Smuzhiyun				 <STM32_PINMUX('E', 2, AF11)>, /* ETH_RGMII_TXD3 */
231*4882a593Smuzhiyun				 <STM32_PINMUX('G', 11, AF11)>, /* ETH_RGMII_TX_CTL */
232*4882a593Smuzhiyun				 <STM32_PINMUX('C', 1, AF11)>; /* ETH_MDC */
233*4882a593Smuzhiyun			bias-disable;
234*4882a593Smuzhiyun			drive-push-pull;
235*4882a593Smuzhiyun			slew-rate = <2>;
236*4882a593Smuzhiyun		};
237*4882a593Smuzhiyun		pins2 {
238*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('A', 2, AF11)>; /* ETH_MDIO */
239*4882a593Smuzhiyun			bias-disable;
240*4882a593Smuzhiyun			drive-push-pull;
241*4882a593Smuzhiyun			slew-rate = <0>;
242*4882a593Smuzhiyun		};
243*4882a593Smuzhiyun		pins3 {
244*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('C', 4, AF11)>, /* ETH_RGMII_RXD0 */
245*4882a593Smuzhiyun				 <STM32_PINMUX('C', 5, AF11)>, /* ETH_RGMII_RXD1 */
246*4882a593Smuzhiyun				 <STM32_PINMUX('H', 6, AF11)>, /* ETH_RGMII_RXD2 */
247*4882a593Smuzhiyun				 <STM32_PINMUX('B', 1, AF11)>, /* ETH_RGMII_RXD3 */
248*4882a593Smuzhiyun				 <STM32_PINMUX('A', 1, AF11)>, /* ETH_RGMII_RX_CLK */
249*4882a593Smuzhiyun				 <STM32_PINMUX('A', 7, AF11)>; /* ETH_RGMII_RX_CTL */
250*4882a593Smuzhiyun			bias-disable;
251*4882a593Smuzhiyun		};
252*4882a593Smuzhiyun	};
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun	ethernet0_rgmii_sleep_pins_c: rgmii-sleep-2 {
255*4882a593Smuzhiyun		pins1 {
256*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('G', 5, ANALOG)>, /* ETH_RGMII_CLK125 */
257*4882a593Smuzhiyun				 <STM32_PINMUX('G', 4, ANALOG)>, /* ETH_RGMII_GTX_CLK */
258*4882a593Smuzhiyun				 <STM32_PINMUX('B', 12, ANALOG)>, /* ETH_RGMII_TXD0 */
259*4882a593Smuzhiyun				 <STM32_PINMUX('G', 14, ANALOG)>, /* ETH_RGMII_TXD1 */
260*4882a593Smuzhiyun				 <STM32_PINMUX('C', 2, ANALOG)>, /* ETH_RGMII_TXD2 */
261*4882a593Smuzhiyun				 <STM32_PINMUX('E', 2, ANALOG)>, /* ETH_RGMII_TXD3 */
262*4882a593Smuzhiyun				 <STM32_PINMUX('G', 11, ANALOG)>, /* ETH_RGMII_TX_CTL */
263*4882a593Smuzhiyun				 <STM32_PINMUX('A', 2, ANALOG)>, /* ETH_MDIO */
264*4882a593Smuzhiyun				 <STM32_PINMUX('C', 1, ANALOG)>, /* ETH_MDC */
265*4882a593Smuzhiyun				 <STM32_PINMUX('C', 4, ANALOG)>, /* ETH_RGMII_RXD0 */
266*4882a593Smuzhiyun				 <STM32_PINMUX('C', 5, ANALOG)>, /* ETH_RGMII_RXD1 */
267*4882a593Smuzhiyun				 <STM32_PINMUX('H', 6, ANALOG)>, /* ETH_RGMII_RXD2 */
268*4882a593Smuzhiyun				 <STM32_PINMUX('B', 1, ANALOG)>, /* ETH_RGMII_RXD3 */
269*4882a593Smuzhiyun				 <STM32_PINMUX('A', 1, ANALOG)>, /* ETH_RGMII_RX_CLK */
270*4882a593Smuzhiyun				 <STM32_PINMUX('A', 7, ANALOG)>; /* ETH_RGMII_RX_CTL */
271*4882a593Smuzhiyun		};
272*4882a593Smuzhiyun	};
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun	ethernet0_rmii_pins_a: rmii-0 {
275*4882a593Smuzhiyun		pins1 {
276*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('G', 13, AF11)>, /* ETH1_RMII_TXD0 */
277*4882a593Smuzhiyun				 <STM32_PINMUX('G', 14, AF11)>, /* ETH1_RMII_TXD1 */
278*4882a593Smuzhiyun				 <STM32_PINMUX('B', 11, AF11)>, /* ETH1_RMII_TX_EN */
279*4882a593Smuzhiyun				 <STM32_PINMUX('A', 1, AF0)>,   /* ETH1_RMII_REF_CLK */
280*4882a593Smuzhiyun				 <STM32_PINMUX('A', 2, AF11)>,  /* ETH1_MDIO */
281*4882a593Smuzhiyun				 <STM32_PINMUX('C', 1, AF11)>;  /* ETH1_MDC */
282*4882a593Smuzhiyun			bias-disable;
283*4882a593Smuzhiyun			drive-push-pull;
284*4882a593Smuzhiyun			slew-rate = <2>;
285*4882a593Smuzhiyun		};
286*4882a593Smuzhiyun		pins2 {
287*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('C', 4, AF11)>,  /* ETH1_RMII_RXD0 */
288*4882a593Smuzhiyun				 <STM32_PINMUX('C', 5, AF11)>,  /* ETH1_RMII_RXD1 */
289*4882a593Smuzhiyun				 <STM32_PINMUX('A', 7, AF11)>;  /* ETH1_RMII_CRS_DV */
290*4882a593Smuzhiyun			bias-disable;
291*4882a593Smuzhiyun		};
292*4882a593Smuzhiyun	};
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun	ethernet0_rmii_sleep_pins_a: rmii-sleep-0 {
295*4882a593Smuzhiyun		pins1 {
296*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('G', 13, ANALOG)>, /* ETH1_RMII_TXD0 */
297*4882a593Smuzhiyun				 <STM32_PINMUX('G', 14, ANALOG)>, /* ETH1_RMII_TXD1 */
298*4882a593Smuzhiyun				 <STM32_PINMUX('B', 11, ANALOG)>, /* ETH1_RMII_TX_EN */
299*4882a593Smuzhiyun				 <STM32_PINMUX('A', 2, ANALOG)>,  /* ETH1_MDIO */
300*4882a593Smuzhiyun				 <STM32_PINMUX('C', 1, ANALOG)>,  /* ETH1_MDC */
301*4882a593Smuzhiyun				 <STM32_PINMUX('C', 4, ANALOG)>,  /* ETH1_RMII_RXD0 */
302*4882a593Smuzhiyun				 <STM32_PINMUX('C', 5, ANALOG)>,  /* ETH1_RMII_RXD1 */
303*4882a593Smuzhiyun				 <STM32_PINMUX('A', 1, ANALOG)>,  /* ETH1_RMII_REF_CLK */
304*4882a593Smuzhiyun				 <STM32_PINMUX('A', 7, ANALOG)>;  /* ETH1_RMII_CRS_DV */
305*4882a593Smuzhiyun		};
306*4882a593Smuzhiyun	};
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun	fmc_pins_a: fmc-0 {
309*4882a593Smuzhiyun		pins1 {
310*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('D', 4, AF12)>, /* FMC_NOE */
311*4882a593Smuzhiyun				 <STM32_PINMUX('D', 5, AF12)>, /* FMC_NWE */
312*4882a593Smuzhiyun				 <STM32_PINMUX('D', 11, AF12)>, /* FMC_A16_FMC_CLE */
313*4882a593Smuzhiyun				 <STM32_PINMUX('D', 12, AF12)>, /* FMC_A17_FMC_ALE */
314*4882a593Smuzhiyun				 <STM32_PINMUX('D', 14, AF12)>, /* FMC_D0 */
315*4882a593Smuzhiyun				 <STM32_PINMUX('D', 15, AF12)>, /* FMC_D1 */
316*4882a593Smuzhiyun				 <STM32_PINMUX('D', 0, AF12)>, /* FMC_D2 */
317*4882a593Smuzhiyun				 <STM32_PINMUX('D', 1, AF12)>, /* FMC_D3 */
318*4882a593Smuzhiyun				 <STM32_PINMUX('E', 7, AF12)>, /* FMC_D4 */
319*4882a593Smuzhiyun				 <STM32_PINMUX('E', 8, AF12)>, /* FMC_D5 */
320*4882a593Smuzhiyun				 <STM32_PINMUX('E', 9, AF12)>, /* FMC_D6 */
321*4882a593Smuzhiyun				 <STM32_PINMUX('E', 10, AF12)>, /* FMC_D7 */
322*4882a593Smuzhiyun				 <STM32_PINMUX('G', 9, AF12)>; /* FMC_NE2_FMC_NCE */
323*4882a593Smuzhiyun			bias-disable;
324*4882a593Smuzhiyun			drive-push-pull;
325*4882a593Smuzhiyun			slew-rate = <1>;
326*4882a593Smuzhiyun		};
327*4882a593Smuzhiyun		pins2 {
328*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('D', 6, AF12)>; /* FMC_NWAIT */
329*4882a593Smuzhiyun			bias-pull-up;
330*4882a593Smuzhiyun		};
331*4882a593Smuzhiyun	};
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun	fmc_sleep_pins_a: fmc-sleep-0 {
334*4882a593Smuzhiyun		pins {
335*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('D', 4, ANALOG)>, /* FMC_NOE */
336*4882a593Smuzhiyun				 <STM32_PINMUX('D', 5, ANALOG)>, /* FMC_NWE */
337*4882a593Smuzhiyun				 <STM32_PINMUX('D', 11, ANALOG)>, /* FMC_A16_FMC_CLE */
338*4882a593Smuzhiyun				 <STM32_PINMUX('D', 12, ANALOG)>, /* FMC_A17_FMC_ALE */
339*4882a593Smuzhiyun				 <STM32_PINMUX('D', 14, ANALOG)>, /* FMC_D0 */
340*4882a593Smuzhiyun				 <STM32_PINMUX('D', 15, ANALOG)>, /* FMC_D1 */
341*4882a593Smuzhiyun				 <STM32_PINMUX('D', 0, ANALOG)>, /* FMC_D2 */
342*4882a593Smuzhiyun				 <STM32_PINMUX('D', 1, ANALOG)>, /* FMC_D3 */
343*4882a593Smuzhiyun				 <STM32_PINMUX('E', 7, ANALOG)>, /* FMC_D4 */
344*4882a593Smuzhiyun				 <STM32_PINMUX('E', 8, ANALOG)>, /* FMC_D5 */
345*4882a593Smuzhiyun				 <STM32_PINMUX('E', 9, ANALOG)>, /* FMC_D6 */
346*4882a593Smuzhiyun				 <STM32_PINMUX('E', 10, ANALOG)>, /* FMC_D7 */
347*4882a593Smuzhiyun				 <STM32_PINMUX('D', 6, ANALOG)>, /* FMC_NWAIT */
348*4882a593Smuzhiyun				 <STM32_PINMUX('G', 9, ANALOG)>; /* FMC_NE2_FMC_NCE */
349*4882a593Smuzhiyun		};
350*4882a593Smuzhiyun	};
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun	i2c1_pins_a: i2c1-0 {
353*4882a593Smuzhiyun		pins {
354*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('D', 12, AF5)>, /* I2C1_SCL */
355*4882a593Smuzhiyun				 <STM32_PINMUX('F', 15, AF5)>; /* I2C1_SDA */
356*4882a593Smuzhiyun			bias-disable;
357*4882a593Smuzhiyun			drive-open-drain;
358*4882a593Smuzhiyun			slew-rate = <0>;
359*4882a593Smuzhiyun		};
360*4882a593Smuzhiyun	};
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun	i2c1_sleep_pins_a: i2c1-sleep-0 {
363*4882a593Smuzhiyun		pins {
364*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('D', 12, ANALOG)>, /* I2C1_SCL */
365*4882a593Smuzhiyun				 <STM32_PINMUX('F', 15, ANALOG)>; /* I2C1_SDA */
366*4882a593Smuzhiyun		};
367*4882a593Smuzhiyun	};
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun	i2c1_pins_b: i2c1-1 {
370*4882a593Smuzhiyun		pins {
371*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 14, AF5)>, /* I2C1_SCL */
372*4882a593Smuzhiyun				 <STM32_PINMUX('F', 15, AF5)>; /* I2C1_SDA */
373*4882a593Smuzhiyun			bias-disable;
374*4882a593Smuzhiyun			drive-open-drain;
375*4882a593Smuzhiyun			slew-rate = <0>;
376*4882a593Smuzhiyun		};
377*4882a593Smuzhiyun	};
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun	i2c1_sleep_pins_b: i2c1-sleep-1 {
380*4882a593Smuzhiyun		pins {
381*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 14, ANALOG)>, /* I2C1_SCL */
382*4882a593Smuzhiyun				 <STM32_PINMUX('F', 15, ANALOG)>; /* I2C1_SDA */
383*4882a593Smuzhiyun		};
384*4882a593Smuzhiyun	};
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun	i2c2_pins_a: i2c2-0 {
387*4882a593Smuzhiyun		pins {
388*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('H', 4, AF4)>, /* I2C2_SCL */
389*4882a593Smuzhiyun				 <STM32_PINMUX('H', 5, AF4)>; /* I2C2_SDA */
390*4882a593Smuzhiyun			bias-disable;
391*4882a593Smuzhiyun			drive-open-drain;
392*4882a593Smuzhiyun			slew-rate = <0>;
393*4882a593Smuzhiyun		};
394*4882a593Smuzhiyun	};
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun	i2c2_sleep_pins_a: i2c2-sleep-0 {
397*4882a593Smuzhiyun		pins {
398*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('H', 4, ANALOG)>, /* I2C2_SCL */
399*4882a593Smuzhiyun				 <STM32_PINMUX('H', 5, ANALOG)>; /* I2C2_SDA */
400*4882a593Smuzhiyun		};
401*4882a593Smuzhiyun	};
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun	i2c2_pins_b1: i2c2-1 {
404*4882a593Smuzhiyun		pins {
405*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('H', 5, AF4)>; /* I2C2_SDA */
406*4882a593Smuzhiyun			bias-disable;
407*4882a593Smuzhiyun			drive-open-drain;
408*4882a593Smuzhiyun			slew-rate = <0>;
409*4882a593Smuzhiyun		};
410*4882a593Smuzhiyun	};
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun	i2c2_sleep_pins_b1: i2c2-sleep-1 {
413*4882a593Smuzhiyun		pins {
414*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('H', 5, ANALOG)>; /* I2C2_SDA */
415*4882a593Smuzhiyun		};
416*4882a593Smuzhiyun	};
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun	i2c2_pins_c: i2c2-2 {
419*4882a593Smuzhiyun		pins {
420*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 1, AF4)>, /* I2C2_SCL */
421*4882a593Smuzhiyun				 <STM32_PINMUX('H', 5, AF4)>; /* I2C2_SDA */
422*4882a593Smuzhiyun			bias-disable;
423*4882a593Smuzhiyun			drive-open-drain;
424*4882a593Smuzhiyun			slew-rate = <0>;
425*4882a593Smuzhiyun		};
426*4882a593Smuzhiyun	};
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun	i2c2_pins_sleep_c: i2c2-sleep-2 {
429*4882a593Smuzhiyun		pins {
430*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 1, ANALOG)>, /* I2C2_SCL */
431*4882a593Smuzhiyun				 <STM32_PINMUX('H', 5, ANALOG)>; /* I2C2_SDA */
432*4882a593Smuzhiyun		};
433*4882a593Smuzhiyun	};
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun	i2c5_pins_a: i2c5-0 {
436*4882a593Smuzhiyun		pins {
437*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('A', 11, AF4)>, /* I2C5_SCL */
438*4882a593Smuzhiyun				 <STM32_PINMUX('A', 12, AF4)>; /* I2C5_SDA */
439*4882a593Smuzhiyun			bias-disable;
440*4882a593Smuzhiyun			drive-open-drain;
441*4882a593Smuzhiyun			slew-rate = <0>;
442*4882a593Smuzhiyun		};
443*4882a593Smuzhiyun	};
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun	i2c5_sleep_pins_a: i2c5-sleep-0 {
446*4882a593Smuzhiyun		pins {
447*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('A', 11, ANALOG)>, /* I2C5_SCL */
448*4882a593Smuzhiyun				 <STM32_PINMUX('A', 12, ANALOG)>; /* I2C5_SDA */
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun		};
451*4882a593Smuzhiyun	};
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun	i2c5_pins_b: i2c5-1 {
454*4882a593Smuzhiyun		pins {
455*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('D', 0, AF4)>, /* I2C5_SCL */
456*4882a593Smuzhiyun				 <STM32_PINMUX('D', 1, AF4)>; /* I2C5_SDA */
457*4882a593Smuzhiyun			bias-disable;
458*4882a593Smuzhiyun			drive-open-drain;
459*4882a593Smuzhiyun			slew-rate = <0>;
460*4882a593Smuzhiyun		};
461*4882a593Smuzhiyun	};
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun	i2c5_sleep_pins_b: i2c5-sleep-1 {
464*4882a593Smuzhiyun		pins {
465*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('D', 0, ANALOG)>, /* I2C5_SCL */
466*4882a593Smuzhiyun				 <STM32_PINMUX('D', 1, ANALOG)>; /* I2C5_SDA */
467*4882a593Smuzhiyun		};
468*4882a593Smuzhiyun	};
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun	i2s2_pins_a: i2s2-0 {
471*4882a593Smuzhiyun		pins {
472*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('I', 3, AF5)>, /* I2S2_SDO */
473*4882a593Smuzhiyun				 <STM32_PINMUX('B', 9, AF5)>, /* I2S2_WS */
474*4882a593Smuzhiyun				 <STM32_PINMUX('A', 9, AF5)>; /* I2S2_CK */
475*4882a593Smuzhiyun			slew-rate = <1>;
476*4882a593Smuzhiyun			drive-push-pull;
477*4882a593Smuzhiyun			bias-disable;
478*4882a593Smuzhiyun		};
479*4882a593Smuzhiyun	};
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun	i2s2_sleep_pins_a: i2s2-sleep-0 {
482*4882a593Smuzhiyun		pins {
483*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('I', 3, ANALOG)>, /* I2S2_SDO */
484*4882a593Smuzhiyun				 <STM32_PINMUX('B', 9, ANALOG)>, /* I2S2_WS */
485*4882a593Smuzhiyun				 <STM32_PINMUX('A', 9, ANALOG)>; /* I2S2_CK */
486*4882a593Smuzhiyun		};
487*4882a593Smuzhiyun	};
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun	ltdc_pins_a: ltdc-0 {
490*4882a593Smuzhiyun		pins {
491*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('G',  7, AF14)>, /* LCD_CLK */
492*4882a593Smuzhiyun				 <STM32_PINMUX('I', 10, AF14)>, /* LCD_HSYNC */
493*4882a593Smuzhiyun				 <STM32_PINMUX('I',  9, AF14)>, /* LCD_VSYNC */
494*4882a593Smuzhiyun				 <STM32_PINMUX('F', 10, AF14)>, /* LCD_DE */
495*4882a593Smuzhiyun				 <STM32_PINMUX('H',  2, AF14)>, /* LCD_R0 */
496*4882a593Smuzhiyun				 <STM32_PINMUX('H',  3, AF14)>, /* LCD_R1 */
497*4882a593Smuzhiyun				 <STM32_PINMUX('H',  8, AF14)>, /* LCD_R2 */
498*4882a593Smuzhiyun				 <STM32_PINMUX('H',  9, AF14)>, /* LCD_R3 */
499*4882a593Smuzhiyun				 <STM32_PINMUX('H', 10, AF14)>, /* LCD_R4 */
500*4882a593Smuzhiyun				 <STM32_PINMUX('C',  0, AF14)>, /* LCD_R5 */
501*4882a593Smuzhiyun				 <STM32_PINMUX('H', 12, AF14)>, /* LCD_R6 */
502*4882a593Smuzhiyun				 <STM32_PINMUX('E', 15, AF14)>, /* LCD_R7 */
503*4882a593Smuzhiyun				 <STM32_PINMUX('E',  5, AF14)>, /* LCD_G0 */
504*4882a593Smuzhiyun				 <STM32_PINMUX('E',  6, AF14)>, /* LCD_G1 */
505*4882a593Smuzhiyun				 <STM32_PINMUX('H', 13, AF14)>, /* LCD_G2 */
506*4882a593Smuzhiyun				 <STM32_PINMUX('H', 14, AF14)>, /* LCD_G3 */
507*4882a593Smuzhiyun				 <STM32_PINMUX('H', 15, AF14)>, /* LCD_G4 */
508*4882a593Smuzhiyun				 <STM32_PINMUX('I',  0, AF14)>, /* LCD_G5 */
509*4882a593Smuzhiyun				 <STM32_PINMUX('I',  1, AF14)>, /* LCD_G6 */
510*4882a593Smuzhiyun				 <STM32_PINMUX('I',  2, AF14)>, /* LCD_G7 */
511*4882a593Smuzhiyun				 <STM32_PINMUX('D',  9, AF14)>, /* LCD_B0 */
512*4882a593Smuzhiyun				 <STM32_PINMUX('G', 12, AF14)>, /* LCD_B1 */
513*4882a593Smuzhiyun				 <STM32_PINMUX('G', 10, AF14)>, /* LCD_B2 */
514*4882a593Smuzhiyun				 <STM32_PINMUX('D', 10, AF14)>, /* LCD_B3 */
515*4882a593Smuzhiyun				 <STM32_PINMUX('I',  4, AF14)>, /* LCD_B4 */
516*4882a593Smuzhiyun				 <STM32_PINMUX('A',  3, AF14)>, /* LCD_B5 */
517*4882a593Smuzhiyun				 <STM32_PINMUX('B',  8, AF14)>, /* LCD_B6 */
518*4882a593Smuzhiyun				 <STM32_PINMUX('D',  8, AF14)>; /* LCD_B7 */
519*4882a593Smuzhiyun			bias-disable;
520*4882a593Smuzhiyun			drive-push-pull;
521*4882a593Smuzhiyun			slew-rate = <1>;
522*4882a593Smuzhiyun		};
523*4882a593Smuzhiyun	};
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun	ltdc_sleep_pins_a: ltdc-sleep-0 {
526*4882a593Smuzhiyun		pins {
527*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('G',  7, ANALOG)>, /* LCD_CLK */
528*4882a593Smuzhiyun				 <STM32_PINMUX('I', 10, ANALOG)>, /* LCD_HSYNC */
529*4882a593Smuzhiyun				 <STM32_PINMUX('I',  9, ANALOG)>, /* LCD_VSYNC */
530*4882a593Smuzhiyun				 <STM32_PINMUX('F', 10, ANALOG)>, /* LCD_DE */
531*4882a593Smuzhiyun				 <STM32_PINMUX('H',  2, ANALOG)>, /* LCD_R0 */
532*4882a593Smuzhiyun				 <STM32_PINMUX('H',  3, ANALOG)>, /* LCD_R1 */
533*4882a593Smuzhiyun				 <STM32_PINMUX('H',  8, ANALOG)>, /* LCD_R2 */
534*4882a593Smuzhiyun				 <STM32_PINMUX('H',  9, ANALOG)>, /* LCD_R3 */
535*4882a593Smuzhiyun				 <STM32_PINMUX('H', 10, ANALOG)>, /* LCD_R4 */
536*4882a593Smuzhiyun				 <STM32_PINMUX('C',  0, ANALOG)>, /* LCD_R5 */
537*4882a593Smuzhiyun				 <STM32_PINMUX('H', 12, ANALOG)>, /* LCD_R6 */
538*4882a593Smuzhiyun				 <STM32_PINMUX('E', 15, ANALOG)>, /* LCD_R7 */
539*4882a593Smuzhiyun				 <STM32_PINMUX('E',  5, ANALOG)>, /* LCD_G0 */
540*4882a593Smuzhiyun				 <STM32_PINMUX('E',  6, ANALOG)>, /* LCD_G1 */
541*4882a593Smuzhiyun				 <STM32_PINMUX('H', 13, ANALOG)>, /* LCD_G2 */
542*4882a593Smuzhiyun				 <STM32_PINMUX('H', 14, ANALOG)>, /* LCD_G3 */
543*4882a593Smuzhiyun				 <STM32_PINMUX('H', 15, ANALOG)>, /* LCD_G4 */
544*4882a593Smuzhiyun				 <STM32_PINMUX('I',  0, ANALOG)>, /* LCD_G5 */
545*4882a593Smuzhiyun				 <STM32_PINMUX('I',  1, ANALOG)>, /* LCD_G6 */
546*4882a593Smuzhiyun				 <STM32_PINMUX('I',  2, ANALOG)>, /* LCD_G7 */
547*4882a593Smuzhiyun				 <STM32_PINMUX('D',  9, ANALOG)>, /* LCD_B0 */
548*4882a593Smuzhiyun				 <STM32_PINMUX('G', 12, ANALOG)>, /* LCD_B1 */
549*4882a593Smuzhiyun				 <STM32_PINMUX('G', 10, ANALOG)>, /* LCD_B2 */
550*4882a593Smuzhiyun				 <STM32_PINMUX('D', 10, ANALOG)>, /* LCD_B3 */
551*4882a593Smuzhiyun				 <STM32_PINMUX('I',  4, ANALOG)>, /* LCD_B4 */
552*4882a593Smuzhiyun				 <STM32_PINMUX('A',  3, ANALOG)>, /* LCD_B5 */
553*4882a593Smuzhiyun				 <STM32_PINMUX('B',  8, ANALOG)>, /* LCD_B6 */
554*4882a593Smuzhiyun				 <STM32_PINMUX('D',  8, ANALOG)>; /* LCD_B7 */
555*4882a593Smuzhiyun		};
556*4882a593Smuzhiyun	};
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun	ltdc_pins_b: ltdc-1 {
559*4882a593Smuzhiyun		pins {
560*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('I', 14, AF14)>, /* LCD_CLK */
561*4882a593Smuzhiyun				 <STM32_PINMUX('I', 12, AF14)>, /* LCD_HSYNC */
562*4882a593Smuzhiyun				 <STM32_PINMUX('I', 13, AF14)>, /* LCD_VSYNC */
563*4882a593Smuzhiyun				 <STM32_PINMUX('K',  7, AF14)>, /* LCD_DE */
564*4882a593Smuzhiyun				 <STM32_PINMUX('I', 15, AF14)>, /* LCD_R0 */
565*4882a593Smuzhiyun				 <STM32_PINMUX('J',  0, AF14)>, /* LCD_R1 */
566*4882a593Smuzhiyun				 <STM32_PINMUX('J',  1, AF14)>, /* LCD_R2 */
567*4882a593Smuzhiyun				 <STM32_PINMUX('J',  2, AF14)>, /* LCD_R3 */
568*4882a593Smuzhiyun				 <STM32_PINMUX('J',  3, AF14)>, /* LCD_R4 */
569*4882a593Smuzhiyun				 <STM32_PINMUX('J',  4, AF14)>, /* LCD_R5 */
570*4882a593Smuzhiyun				 <STM32_PINMUX('J',  5, AF14)>, /* LCD_R6 */
571*4882a593Smuzhiyun				 <STM32_PINMUX('J',  6, AF14)>, /* LCD_R7 */
572*4882a593Smuzhiyun				 <STM32_PINMUX('J',  7, AF14)>, /* LCD_G0 */
573*4882a593Smuzhiyun				 <STM32_PINMUX('J',  8, AF14)>, /* LCD_G1 */
574*4882a593Smuzhiyun				 <STM32_PINMUX('J',  9, AF14)>, /* LCD_G2 */
575*4882a593Smuzhiyun				 <STM32_PINMUX('J', 10, AF14)>, /* LCD_G3 */
576*4882a593Smuzhiyun				 <STM32_PINMUX('J', 11, AF14)>, /* LCD_G4 */
577*4882a593Smuzhiyun				 <STM32_PINMUX('K',  0, AF14)>, /* LCD_G5 */
578*4882a593Smuzhiyun				 <STM32_PINMUX('K',  1, AF14)>, /* LCD_G6 */
579*4882a593Smuzhiyun				 <STM32_PINMUX('K',  2, AF14)>, /* LCD_G7 */
580*4882a593Smuzhiyun				 <STM32_PINMUX('J', 12, AF14)>, /* LCD_B0 */
581*4882a593Smuzhiyun				 <STM32_PINMUX('J', 13, AF14)>, /* LCD_B1 */
582*4882a593Smuzhiyun				 <STM32_PINMUX('J', 14, AF14)>, /* LCD_B2 */
583*4882a593Smuzhiyun				 <STM32_PINMUX('J', 15, AF14)>, /* LCD_B3 */
584*4882a593Smuzhiyun				 <STM32_PINMUX('K',  3, AF14)>, /* LCD_B4 */
585*4882a593Smuzhiyun				 <STM32_PINMUX('K',  4, AF14)>, /* LCD_B5 */
586*4882a593Smuzhiyun				 <STM32_PINMUX('K',  5, AF14)>, /* LCD_B6 */
587*4882a593Smuzhiyun				 <STM32_PINMUX('K',  6, AF14)>; /* LCD_B7 */
588*4882a593Smuzhiyun			bias-disable;
589*4882a593Smuzhiyun			drive-push-pull;
590*4882a593Smuzhiyun			slew-rate = <1>;
591*4882a593Smuzhiyun		};
592*4882a593Smuzhiyun	};
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun	ltdc_sleep_pins_b: ltdc-sleep-1 {
595*4882a593Smuzhiyun		pins {
596*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('I', 14, ANALOG)>, /* LCD_CLK */
597*4882a593Smuzhiyun				 <STM32_PINMUX('I', 12, ANALOG)>, /* LCD_HSYNC */
598*4882a593Smuzhiyun				 <STM32_PINMUX('I', 13, ANALOG)>, /* LCD_VSYNC */
599*4882a593Smuzhiyun				 <STM32_PINMUX('K',  7, ANALOG)>, /* LCD_DE */
600*4882a593Smuzhiyun				 <STM32_PINMUX('I', 15, ANALOG)>, /* LCD_R0 */
601*4882a593Smuzhiyun				 <STM32_PINMUX('J',  0, ANALOG)>, /* LCD_R1 */
602*4882a593Smuzhiyun				 <STM32_PINMUX('J',  1, ANALOG)>, /* LCD_R2 */
603*4882a593Smuzhiyun				 <STM32_PINMUX('J',  2, ANALOG)>, /* LCD_R3 */
604*4882a593Smuzhiyun				 <STM32_PINMUX('J',  3, ANALOG)>, /* LCD_R4 */
605*4882a593Smuzhiyun				 <STM32_PINMUX('J',  4, ANALOG)>, /* LCD_R5 */
606*4882a593Smuzhiyun				 <STM32_PINMUX('J',  5, ANALOG)>, /* LCD_R6 */
607*4882a593Smuzhiyun				 <STM32_PINMUX('J',  6, ANALOG)>, /* LCD_R7 */
608*4882a593Smuzhiyun				 <STM32_PINMUX('J',  7, ANALOG)>, /* LCD_G0 */
609*4882a593Smuzhiyun				 <STM32_PINMUX('J',  8, ANALOG)>, /* LCD_G1 */
610*4882a593Smuzhiyun				 <STM32_PINMUX('J',  9, ANALOG)>, /* LCD_G2 */
611*4882a593Smuzhiyun				 <STM32_PINMUX('J', 10, ANALOG)>, /* LCD_G3 */
612*4882a593Smuzhiyun				 <STM32_PINMUX('J', 11, ANALOG)>, /* LCD_G4 */
613*4882a593Smuzhiyun				 <STM32_PINMUX('K',  0, ANALOG)>, /* LCD_G5 */
614*4882a593Smuzhiyun				 <STM32_PINMUX('K',  1, ANALOG)>, /* LCD_G6 */
615*4882a593Smuzhiyun				 <STM32_PINMUX('K',  2, ANALOG)>, /* LCD_G7 */
616*4882a593Smuzhiyun				 <STM32_PINMUX('J', 12, ANALOG)>, /* LCD_B0 */
617*4882a593Smuzhiyun				 <STM32_PINMUX('J', 13, ANALOG)>, /* LCD_B1 */
618*4882a593Smuzhiyun				 <STM32_PINMUX('J', 14, ANALOG)>, /* LCD_B2 */
619*4882a593Smuzhiyun				 <STM32_PINMUX('J', 15, ANALOG)>, /* LCD_B3 */
620*4882a593Smuzhiyun				 <STM32_PINMUX('K',  3, ANALOG)>, /* LCD_B4 */
621*4882a593Smuzhiyun				 <STM32_PINMUX('K',  4, ANALOG)>, /* LCD_B5 */
622*4882a593Smuzhiyun				 <STM32_PINMUX('K',  5, ANALOG)>, /* LCD_B6 */
623*4882a593Smuzhiyun				 <STM32_PINMUX('K',  6, ANALOG)>; /* LCD_B7 */
624*4882a593Smuzhiyun		};
625*4882a593Smuzhiyun	};
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun	ltdc_pins_c: ltdc-2 {
628*4882a593Smuzhiyun		pins1 {
629*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B',  1, AF9)>,  /* LTDC_R6 */
630*4882a593Smuzhiyun				 <STM32_PINMUX('B',  9, AF14)>, /* LTDC_B7 */
631*4882a593Smuzhiyun				 <STM32_PINMUX('C',  0, AF14)>, /* LTDC_R5 */
632*4882a593Smuzhiyun				 <STM32_PINMUX('D',  3, AF14)>, /* LTDC_G7 */
633*4882a593Smuzhiyun				 <STM32_PINMUX('D',  6, AF14)>, /* LTDC_B2 */
634*4882a593Smuzhiyun				 <STM32_PINMUX('D', 10, AF14)>, /* LTDC_B3 */
635*4882a593Smuzhiyun				 <STM32_PINMUX('E', 11, AF14)>, /* LTDC_G3 */
636*4882a593Smuzhiyun				 <STM32_PINMUX('E', 12, AF14)>, /* LTDC_B4 */
637*4882a593Smuzhiyun				 <STM32_PINMUX('E', 13, AF14)>, /* LTDC_DE */
638*4882a593Smuzhiyun				 <STM32_PINMUX('E', 15, AF14)>, /* LTDC_R7 */
639*4882a593Smuzhiyun				 <STM32_PINMUX('H',  4, AF9)>,  /* LTDC_G5 */
640*4882a593Smuzhiyun				 <STM32_PINMUX('H',  8, AF14)>, /* LTDC_R2 */
641*4882a593Smuzhiyun				 <STM32_PINMUX('H',  9, AF14)>, /* LTDC_R3 */
642*4882a593Smuzhiyun				 <STM32_PINMUX('H', 10, AF14)>, /* LTDC_R4 */
643*4882a593Smuzhiyun				 <STM32_PINMUX('H', 13, AF14)>, /* LTDC_G2 */
644*4882a593Smuzhiyun				 <STM32_PINMUX('H', 15, AF14)>, /* LTDC_G4 */
645*4882a593Smuzhiyun				 <STM32_PINMUX('I',  1, AF14)>, /* LTDC_G6 */
646*4882a593Smuzhiyun				 <STM32_PINMUX('I',  5, AF14)>, /* LTDC_B5 */
647*4882a593Smuzhiyun				 <STM32_PINMUX('I',  6, AF14)>, /* LTDC_B6 */
648*4882a593Smuzhiyun				 <STM32_PINMUX('I',  9, AF14)>, /* LTDC_VSYNC */
649*4882a593Smuzhiyun				 <STM32_PINMUX('I', 10, AF14)>; /* LTDC_HSYNC */
650*4882a593Smuzhiyun			bias-disable;
651*4882a593Smuzhiyun			drive-push-pull;
652*4882a593Smuzhiyun			slew-rate = <0>;
653*4882a593Smuzhiyun		};
654*4882a593Smuzhiyun		pins2 {
655*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('E', 14, AF14)>; /* LTDC_CLK */
656*4882a593Smuzhiyun			bias-disable;
657*4882a593Smuzhiyun			drive-push-pull;
658*4882a593Smuzhiyun			slew-rate = <1>;
659*4882a593Smuzhiyun		};
660*4882a593Smuzhiyun	};
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun	ltdc_sleep_pins_c: ltdc-sleep-2 {
663*4882a593Smuzhiyun		pins1 {
664*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 1, ANALOG)>,  /* LTDC_R6 */
665*4882a593Smuzhiyun				 <STM32_PINMUX('B', 9, ANALOG)>, /* LTDC_B7 */
666*4882a593Smuzhiyun				 <STM32_PINMUX('C', 0, ANALOG)>, /* LTDC_R5 */
667*4882a593Smuzhiyun				 <STM32_PINMUX('D', 3, ANALOG)>, /* LTDC_G7 */
668*4882a593Smuzhiyun				 <STM32_PINMUX('D', 6, ANALOG)>, /* LTDC_B2 */
669*4882a593Smuzhiyun				 <STM32_PINMUX('D', 10, ANALOG)>, /* LTDC_B3 */
670*4882a593Smuzhiyun				 <STM32_PINMUX('E', 11, ANALOG)>, /* LTDC_G3 */
671*4882a593Smuzhiyun				 <STM32_PINMUX('E', 12, ANALOG)>, /* LTDC_B4 */
672*4882a593Smuzhiyun				 <STM32_PINMUX('E', 13, ANALOG)>, /* LTDC_DE */
673*4882a593Smuzhiyun				 <STM32_PINMUX('E', 15, ANALOG)>, /* LTDC_R7 */
674*4882a593Smuzhiyun				 <STM32_PINMUX('H', 4, ANALOG)>,  /* LTDC_G5 */
675*4882a593Smuzhiyun				 <STM32_PINMUX('H', 8, ANALOG)>, /* LTDC_R2 */
676*4882a593Smuzhiyun				 <STM32_PINMUX('H', 9, ANALOG)>, /* LTDC_R3 */
677*4882a593Smuzhiyun				 <STM32_PINMUX('H', 10, ANALOG)>, /* LTDC_R4 */
678*4882a593Smuzhiyun				 <STM32_PINMUX('H', 13, ANALOG)>, /* LTDC_G2 */
679*4882a593Smuzhiyun				 <STM32_PINMUX('H', 15, ANALOG)>, /* LTDC_G4 */
680*4882a593Smuzhiyun				 <STM32_PINMUX('I', 1, ANALOG)>, /* LTDC_G6 */
681*4882a593Smuzhiyun				 <STM32_PINMUX('I', 5, ANALOG)>, /* LTDC_B5 */
682*4882a593Smuzhiyun				 <STM32_PINMUX('I', 6, ANALOG)>, /* LTDC_B6 */
683*4882a593Smuzhiyun				 <STM32_PINMUX('I', 9, ANALOG)>, /* LTDC_VSYNC */
684*4882a593Smuzhiyun				 <STM32_PINMUX('I', 10, ANALOG)>, /* LTDC_HSYNC */
685*4882a593Smuzhiyun				 <STM32_PINMUX('E', 14, ANALOG)>; /* LTDC_CLK */
686*4882a593Smuzhiyun		};
687*4882a593Smuzhiyun	};
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun	ltdc_pins_d: ltdc-3 {
690*4882a593Smuzhiyun		pins1 {
691*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('G',  7, AF14)>; /* LCD_CLK */
692*4882a593Smuzhiyun			bias-disable;
693*4882a593Smuzhiyun			drive-push-pull;
694*4882a593Smuzhiyun			slew-rate = <3>;
695*4882a593Smuzhiyun		};
696*4882a593Smuzhiyun		pins2 {
697*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('I', 10, AF14)>, /* LCD_HSYNC */
698*4882a593Smuzhiyun				 <STM32_PINMUX('I',  9, AF14)>, /* LCD_VSYNC */
699*4882a593Smuzhiyun				 <STM32_PINMUX('E', 13, AF14)>, /* LCD_DE */
700*4882a593Smuzhiyun				 <STM32_PINMUX('G', 13, AF14)>, /* LCD_R0 */
701*4882a593Smuzhiyun				 <STM32_PINMUX('H',  3, AF14)>, /* LCD_R1 */
702*4882a593Smuzhiyun				 <STM32_PINMUX('H',  8, AF14)>, /* LCD_R2 */
703*4882a593Smuzhiyun				 <STM32_PINMUX('H',  9, AF14)>, /* LCD_R3 */
704*4882a593Smuzhiyun				 <STM32_PINMUX('A',  5, AF14)>, /* LCD_R4 */
705*4882a593Smuzhiyun				 <STM32_PINMUX('H', 11, AF14)>, /* LCD_R5 */
706*4882a593Smuzhiyun				 <STM32_PINMUX('H', 12, AF14)>, /* LCD_R6 */
707*4882a593Smuzhiyun				 <STM32_PINMUX('E', 15, AF14)>, /* LCD_R7 */
708*4882a593Smuzhiyun				 <STM32_PINMUX('E',  5, AF14)>, /* LCD_G0 */
709*4882a593Smuzhiyun				 <STM32_PINMUX('B',  0, AF14)>, /* LCD_G1 */
710*4882a593Smuzhiyun				 <STM32_PINMUX('H', 13, AF14)>, /* LCD_G2 */
711*4882a593Smuzhiyun				 <STM32_PINMUX('E', 11, AF14)>, /* LCD_G3 */
712*4882a593Smuzhiyun				 <STM32_PINMUX('H', 15, AF14)>, /* LCD_G4 */
713*4882a593Smuzhiyun				 <STM32_PINMUX('H',  4,  AF9)>, /* LCD_G5 */
714*4882a593Smuzhiyun				 <STM32_PINMUX('I', 11,  AF9)>, /* LCD_G6 */
715*4882a593Smuzhiyun				 <STM32_PINMUX('G',  8, AF14)>, /* LCD_G7 */
716*4882a593Smuzhiyun				 <STM32_PINMUX('D',  9, AF14)>, /* LCD_B0 */
717*4882a593Smuzhiyun				 <STM32_PINMUX('G', 12, AF14)>, /* LCD_B1 */
718*4882a593Smuzhiyun				 <STM32_PINMUX('G', 10, AF14)>, /* LCD_B2 */
719*4882a593Smuzhiyun				 <STM32_PINMUX('D', 10, AF14)>, /* LCD_B3 */
720*4882a593Smuzhiyun				 <STM32_PINMUX('E', 12, AF14)>, /* LCD_B4 */
721*4882a593Smuzhiyun				 <STM32_PINMUX('A',  3, AF14)>, /* LCD_B5 */
722*4882a593Smuzhiyun				 <STM32_PINMUX('B',  8, AF14)>, /* LCD_B6 */
723*4882a593Smuzhiyun				 <STM32_PINMUX('I',  7, AF14)>; /* LCD_B7 */
724*4882a593Smuzhiyun			bias-disable;
725*4882a593Smuzhiyun			drive-push-pull;
726*4882a593Smuzhiyun			slew-rate = <2>;
727*4882a593Smuzhiyun		};
728*4882a593Smuzhiyun	};
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun	ltdc_sleep_pins_d: ltdc-sleep-3 {
731*4882a593Smuzhiyun		pins {
732*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('G',  7, ANALOG)>, /* LCD_CLK */
733*4882a593Smuzhiyun				 <STM32_PINMUX('I', 10, ANALOG)>, /* LCD_HSYNC */
734*4882a593Smuzhiyun				 <STM32_PINMUX('I',  9, ANALOG)>, /* LCD_VSYNC */
735*4882a593Smuzhiyun				 <STM32_PINMUX('E', 13, ANALOG)>, /* LCD_DE */
736*4882a593Smuzhiyun				 <STM32_PINMUX('G', 13, ANALOG)>, /* LCD_R0 */
737*4882a593Smuzhiyun				 <STM32_PINMUX('H',  3, ANALOG)>, /* LCD_R1 */
738*4882a593Smuzhiyun				 <STM32_PINMUX('H',  8, ANALOG)>, /* LCD_R2 */
739*4882a593Smuzhiyun				 <STM32_PINMUX('H',  9, ANALOG)>, /* LCD_R3 */
740*4882a593Smuzhiyun				 <STM32_PINMUX('A',  5, ANALOG)>, /* LCD_R4 */
741*4882a593Smuzhiyun				 <STM32_PINMUX('H', 11, ANALOG)>, /* LCD_R5 */
742*4882a593Smuzhiyun				 <STM32_PINMUX('H', 12, ANALOG)>, /* LCD_R6 */
743*4882a593Smuzhiyun				 <STM32_PINMUX('E', 15, ANALOG)>, /* LCD_R7 */
744*4882a593Smuzhiyun				 <STM32_PINMUX('E',  5, ANALOG)>, /* LCD_G0 */
745*4882a593Smuzhiyun				 <STM32_PINMUX('B',  0, ANALOG)>, /* LCD_G1 */
746*4882a593Smuzhiyun				 <STM32_PINMUX('H', 13, ANALOG)>, /* LCD_G2 */
747*4882a593Smuzhiyun				 <STM32_PINMUX('E', 11, ANALOG)>, /* LCD_G3 */
748*4882a593Smuzhiyun				 <STM32_PINMUX('H', 15, ANALOG)>, /* LCD_G4 */
749*4882a593Smuzhiyun				 <STM32_PINMUX('H',  4, ANALOG)>, /* LCD_G5 */
750*4882a593Smuzhiyun				 <STM32_PINMUX('I', 11, ANALOG)>, /* LCD_G6 */
751*4882a593Smuzhiyun				 <STM32_PINMUX('G',  8, ANALOG)>, /* LCD_G7 */
752*4882a593Smuzhiyun				 <STM32_PINMUX('D',  9, ANALOG)>, /* LCD_B0 */
753*4882a593Smuzhiyun				 <STM32_PINMUX('G', 12, ANALOG)>, /* LCD_B1 */
754*4882a593Smuzhiyun				 <STM32_PINMUX('G', 10, ANALOG)>, /* LCD_B2 */
755*4882a593Smuzhiyun				 <STM32_PINMUX('D', 10, ANALOG)>, /* LCD_B3 */
756*4882a593Smuzhiyun				 <STM32_PINMUX('E', 12, ANALOG)>, /* LCD_B4 */
757*4882a593Smuzhiyun				 <STM32_PINMUX('A',  3, ANALOG)>, /* LCD_B5 */
758*4882a593Smuzhiyun				 <STM32_PINMUX('B',  8, ANALOG)>, /* LCD_B6 */
759*4882a593Smuzhiyun				 <STM32_PINMUX('I',  7, ANALOG)>; /* LCD_B7 */
760*4882a593Smuzhiyun		};
761*4882a593Smuzhiyun	};
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun	m_can1_pins_a: m-can1-0 {
764*4882a593Smuzhiyun		pins1 {
765*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('H', 13, AF9)>; /* CAN1_TX */
766*4882a593Smuzhiyun			slew-rate = <1>;
767*4882a593Smuzhiyun			drive-push-pull;
768*4882a593Smuzhiyun			bias-disable;
769*4882a593Smuzhiyun		};
770*4882a593Smuzhiyun		pins2 {
771*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('I', 9, AF9)>; /* CAN1_RX */
772*4882a593Smuzhiyun			bias-disable;
773*4882a593Smuzhiyun		};
774*4882a593Smuzhiyun	};
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun	m_can1_sleep_pins_a: m_can1-sleep-0 {
777*4882a593Smuzhiyun		pins {
778*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('H', 13, ANALOG)>, /* CAN1_TX */
779*4882a593Smuzhiyun				 <STM32_PINMUX('I', 9, ANALOG)>; /* CAN1_RX */
780*4882a593Smuzhiyun		};
781*4882a593Smuzhiyun	};
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun	m_can1_pins_b: m-can1-1 {
784*4882a593Smuzhiyun		pins1 {
785*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('A', 12, AF9)>; /* CAN1_TX */
786*4882a593Smuzhiyun			slew-rate = <1>;
787*4882a593Smuzhiyun			drive-push-pull;
788*4882a593Smuzhiyun			bias-disable;
789*4882a593Smuzhiyun		};
790*4882a593Smuzhiyun		pins2 {
791*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('A', 11, AF9)>; /* CAN1_RX */
792*4882a593Smuzhiyun			bias-disable;
793*4882a593Smuzhiyun		};
794*4882a593Smuzhiyun	};
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun	m_can1_sleep_pins_b: m_can1-sleep-1 {
797*4882a593Smuzhiyun		pins {
798*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('A', 12, ANALOG)>, /* CAN1_TX */
799*4882a593Smuzhiyun				 <STM32_PINMUX('A', 11, ANALOG)>; /* CAN1_RX */
800*4882a593Smuzhiyun		};
801*4882a593Smuzhiyun	};
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun	m_can2_pins_a: m-can2-0 {
804*4882a593Smuzhiyun		pins1 {
805*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 13, AF9)>; /* CAN2_TX */
806*4882a593Smuzhiyun			slew-rate = <1>;
807*4882a593Smuzhiyun			drive-push-pull;
808*4882a593Smuzhiyun			bias-disable;
809*4882a593Smuzhiyun		};
810*4882a593Smuzhiyun		pins2 {
811*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 5, AF9)>; /* CAN2_RX */
812*4882a593Smuzhiyun			bias-disable;
813*4882a593Smuzhiyun		};
814*4882a593Smuzhiyun	};
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun	m_can2_sleep_pins_a: m_can2-sleep-0 {
817*4882a593Smuzhiyun		pins {
818*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 13, ANALOG)>, /* CAN2_TX */
819*4882a593Smuzhiyun				 <STM32_PINMUX('B', 5, ANALOG)>; /* CAN2_RX */
820*4882a593Smuzhiyun		};
821*4882a593Smuzhiyun	};
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun	pwm1_pins_a: pwm1-0 {
824*4882a593Smuzhiyun		pins {
825*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('E', 9, AF1)>, /* TIM1_CH1 */
826*4882a593Smuzhiyun				 <STM32_PINMUX('E', 11, AF1)>, /* TIM1_CH2 */
827*4882a593Smuzhiyun				 <STM32_PINMUX('E', 14, AF1)>; /* TIM1_CH4 */
828*4882a593Smuzhiyun			bias-pull-down;
829*4882a593Smuzhiyun			drive-push-pull;
830*4882a593Smuzhiyun			slew-rate = <0>;
831*4882a593Smuzhiyun		};
832*4882a593Smuzhiyun	};
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun	pwm1_sleep_pins_a: pwm1-sleep-0 {
835*4882a593Smuzhiyun		pins {
836*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('E', 9, ANALOG)>, /* TIM1_CH1 */
837*4882a593Smuzhiyun				 <STM32_PINMUX('E', 11, ANALOG)>, /* TIM1_CH2 */
838*4882a593Smuzhiyun				 <STM32_PINMUX('E', 14, ANALOG)>; /* TIM1_CH4 */
839*4882a593Smuzhiyun		};
840*4882a593Smuzhiyun	};
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun	pwm2_pins_a: pwm2-0 {
843*4882a593Smuzhiyun		pins {
844*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('A', 3, AF1)>; /* TIM2_CH4 */
845*4882a593Smuzhiyun			bias-pull-down;
846*4882a593Smuzhiyun			drive-push-pull;
847*4882a593Smuzhiyun			slew-rate = <0>;
848*4882a593Smuzhiyun		};
849*4882a593Smuzhiyun	};
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun	pwm2_sleep_pins_a: pwm2-sleep-0 {
852*4882a593Smuzhiyun		pins {
853*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('A', 3, ANALOG)>; /* TIM2_CH4 */
854*4882a593Smuzhiyun		};
855*4882a593Smuzhiyun	};
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun	pwm3_pins_a: pwm3-0 {
858*4882a593Smuzhiyun		pins {
859*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('C', 7, AF2)>; /* TIM3_CH2 */
860*4882a593Smuzhiyun			bias-pull-down;
861*4882a593Smuzhiyun			drive-push-pull;
862*4882a593Smuzhiyun			slew-rate = <0>;
863*4882a593Smuzhiyun		};
864*4882a593Smuzhiyun	};
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun	pwm3_sleep_pins_a: pwm3-sleep-0 {
867*4882a593Smuzhiyun		pins {
868*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('C', 7, ANALOG)>; /* TIM3_CH2 */
869*4882a593Smuzhiyun		};
870*4882a593Smuzhiyun	};
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun	pwm3_pins_b: pwm3-1 {
873*4882a593Smuzhiyun		pins {
874*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 5, AF2)>; /* TIM3_CH2 */
875*4882a593Smuzhiyun			bias-disable;
876*4882a593Smuzhiyun			drive-push-pull;
877*4882a593Smuzhiyun			slew-rate = <0>;
878*4882a593Smuzhiyun		};
879*4882a593Smuzhiyun	};
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun	pwm3_sleep_pins_b: pwm3-sleep-1 {
882*4882a593Smuzhiyun		pins {
883*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 5, ANALOG)>; /* TIM3_CH2 */
884*4882a593Smuzhiyun		};
885*4882a593Smuzhiyun	};
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun	pwm4_pins_a: pwm4-0 {
888*4882a593Smuzhiyun		pins {
889*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('D', 14, AF2)>, /* TIM4_CH3 */
890*4882a593Smuzhiyun				 <STM32_PINMUX('D', 15, AF2)>; /* TIM4_CH4 */
891*4882a593Smuzhiyun			bias-pull-down;
892*4882a593Smuzhiyun			drive-push-pull;
893*4882a593Smuzhiyun			slew-rate = <0>;
894*4882a593Smuzhiyun		};
895*4882a593Smuzhiyun	};
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun	pwm4_sleep_pins_a: pwm4-sleep-0 {
898*4882a593Smuzhiyun		pins {
899*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('D', 14, ANALOG)>, /* TIM4_CH3 */
900*4882a593Smuzhiyun				 <STM32_PINMUX('D', 15, ANALOG)>; /* TIM4_CH4 */
901*4882a593Smuzhiyun		};
902*4882a593Smuzhiyun	};
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun	pwm4_pins_b: pwm4-1 {
905*4882a593Smuzhiyun		pins {
906*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('D', 13, AF2)>; /* TIM4_CH2 */
907*4882a593Smuzhiyun			bias-pull-down;
908*4882a593Smuzhiyun			drive-push-pull;
909*4882a593Smuzhiyun			slew-rate = <0>;
910*4882a593Smuzhiyun		};
911*4882a593Smuzhiyun	};
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun	pwm4_sleep_pins_b: pwm4-sleep-1 {
914*4882a593Smuzhiyun		pins {
915*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('D', 13, ANALOG)>; /* TIM4_CH2 */
916*4882a593Smuzhiyun		};
917*4882a593Smuzhiyun	};
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun	pwm5_pins_a: pwm5-0 {
920*4882a593Smuzhiyun		pins {
921*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('H', 11, AF2)>; /* TIM5_CH2 */
922*4882a593Smuzhiyun			bias-pull-down;
923*4882a593Smuzhiyun			drive-push-pull;
924*4882a593Smuzhiyun			slew-rate = <0>;
925*4882a593Smuzhiyun		};
926*4882a593Smuzhiyun	};
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun	pwm5_sleep_pins_a: pwm5-sleep-0 {
929*4882a593Smuzhiyun		pins {
930*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('H', 11, ANALOG)>; /* TIM5_CH2 */
931*4882a593Smuzhiyun		};
932*4882a593Smuzhiyun	};
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun	pwm5_pins_b: pwm5-1 {
935*4882a593Smuzhiyun		pins {
936*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('H', 11, AF2)>, /* TIM5_CH2 */
937*4882a593Smuzhiyun				 <STM32_PINMUX('H', 12, AF2)>, /* TIM5_CH3 */
938*4882a593Smuzhiyun				 <STM32_PINMUX('I', 0, AF2)>; /* TIM5_CH4 */
939*4882a593Smuzhiyun			bias-disable;
940*4882a593Smuzhiyun			drive-push-pull;
941*4882a593Smuzhiyun			slew-rate = <0>;
942*4882a593Smuzhiyun		};
943*4882a593Smuzhiyun	};
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun	pwm5_sleep_pins_b: pwm5-sleep-1 {
946*4882a593Smuzhiyun		pins {
947*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('H', 11, ANALOG)>, /* TIM5_CH2 */
948*4882a593Smuzhiyun				 <STM32_PINMUX('H', 12, ANALOG)>, /* TIM5_CH3 */
949*4882a593Smuzhiyun				 <STM32_PINMUX('I', 0, ANALOG)>; /* TIM5_CH4 */
950*4882a593Smuzhiyun		};
951*4882a593Smuzhiyun	};
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun	pwm8_pins_a: pwm8-0 {
954*4882a593Smuzhiyun		pins {
955*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('I', 2, AF3)>; /* TIM8_CH4 */
956*4882a593Smuzhiyun			bias-pull-down;
957*4882a593Smuzhiyun			drive-push-pull;
958*4882a593Smuzhiyun			slew-rate = <0>;
959*4882a593Smuzhiyun		};
960*4882a593Smuzhiyun	};
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun	pwm8_sleep_pins_a: pwm8-sleep-0 {
963*4882a593Smuzhiyun		pins {
964*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('I', 2, ANALOG)>; /* TIM8_CH4 */
965*4882a593Smuzhiyun		};
966*4882a593Smuzhiyun	};
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun	pwm12_pins_a: pwm12-0 {
969*4882a593Smuzhiyun		pins {
970*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('H', 6, AF2)>; /* TIM12_CH1 */
971*4882a593Smuzhiyun			bias-pull-down;
972*4882a593Smuzhiyun			drive-push-pull;
973*4882a593Smuzhiyun			slew-rate = <0>;
974*4882a593Smuzhiyun		};
975*4882a593Smuzhiyun	};
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun	pwm12_sleep_pins_a: pwm12-sleep-0 {
978*4882a593Smuzhiyun		pins {
979*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('H', 6, ANALOG)>; /* TIM12_CH1 */
980*4882a593Smuzhiyun		};
981*4882a593Smuzhiyun	};
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun	qspi_clk_pins_a: qspi-clk-0 {
984*4882a593Smuzhiyun		pins {
985*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 10, AF9)>; /* QSPI_CLK */
986*4882a593Smuzhiyun			bias-disable;
987*4882a593Smuzhiyun			drive-push-pull;
988*4882a593Smuzhiyun			slew-rate = <3>;
989*4882a593Smuzhiyun		};
990*4882a593Smuzhiyun	};
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun	qspi_clk_sleep_pins_a: qspi-clk-sleep-0 {
993*4882a593Smuzhiyun		pins {
994*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 10, ANALOG)>; /* QSPI_CLK */
995*4882a593Smuzhiyun		};
996*4882a593Smuzhiyun	};
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun	qspi_bk1_pins_a: qspi-bk1-0 {
999*4882a593Smuzhiyun		pins1 {
1000*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 8, AF10)>, /* QSPI_BK1_IO0 */
1001*4882a593Smuzhiyun				 <STM32_PINMUX('F', 9, AF10)>, /* QSPI_BK1_IO1 */
1002*4882a593Smuzhiyun				 <STM32_PINMUX('F', 7, AF9)>, /* QSPI_BK1_IO2 */
1003*4882a593Smuzhiyun				 <STM32_PINMUX('F', 6, AF9)>; /* QSPI_BK1_IO3 */
1004*4882a593Smuzhiyun			bias-disable;
1005*4882a593Smuzhiyun			drive-push-pull;
1006*4882a593Smuzhiyun			slew-rate = <1>;
1007*4882a593Smuzhiyun		};
1008*4882a593Smuzhiyun		pins2 {
1009*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 6, AF10)>; /* QSPI_BK1_NCS */
1010*4882a593Smuzhiyun			bias-pull-up;
1011*4882a593Smuzhiyun			drive-push-pull;
1012*4882a593Smuzhiyun			slew-rate = <1>;
1013*4882a593Smuzhiyun		};
1014*4882a593Smuzhiyun	};
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun	qspi_bk1_sleep_pins_a: qspi-bk1-sleep-0 {
1017*4882a593Smuzhiyun		pins {
1018*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 8, ANALOG)>, /* QSPI_BK1_IO0 */
1019*4882a593Smuzhiyun				 <STM32_PINMUX('F', 9, ANALOG)>, /* QSPI_BK1_IO1 */
1020*4882a593Smuzhiyun				 <STM32_PINMUX('F', 7, ANALOG)>, /* QSPI_BK1_IO2 */
1021*4882a593Smuzhiyun				 <STM32_PINMUX('F', 6, ANALOG)>, /* QSPI_BK1_IO3 */
1022*4882a593Smuzhiyun				 <STM32_PINMUX('B', 6, ANALOG)>; /* QSPI_BK1_NCS */
1023*4882a593Smuzhiyun		};
1024*4882a593Smuzhiyun	};
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun	qspi_bk2_pins_a: qspi-bk2-0 {
1027*4882a593Smuzhiyun		pins1 {
1028*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('H', 2, AF9)>, /* QSPI_BK2_IO0 */
1029*4882a593Smuzhiyun				 <STM32_PINMUX('H', 3, AF9)>, /* QSPI_BK2_IO1 */
1030*4882a593Smuzhiyun				 <STM32_PINMUX('G', 10, AF11)>, /* QSPI_BK2_IO2 */
1031*4882a593Smuzhiyun				 <STM32_PINMUX('G', 7, AF11)>; /* QSPI_BK2_IO3 */
1032*4882a593Smuzhiyun			bias-disable;
1033*4882a593Smuzhiyun			drive-push-pull;
1034*4882a593Smuzhiyun			slew-rate = <1>;
1035*4882a593Smuzhiyun		};
1036*4882a593Smuzhiyun		pins2 {
1037*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('C', 0, AF10)>; /* QSPI_BK2_NCS */
1038*4882a593Smuzhiyun			bias-pull-up;
1039*4882a593Smuzhiyun			drive-push-pull;
1040*4882a593Smuzhiyun			slew-rate = <1>;
1041*4882a593Smuzhiyun		};
1042*4882a593Smuzhiyun	};
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun	qspi_bk2_sleep_pins_a: qspi-bk2-sleep-0 {
1045*4882a593Smuzhiyun		pins {
1046*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('H', 2, ANALOG)>, /* QSPI_BK2_IO0 */
1047*4882a593Smuzhiyun				 <STM32_PINMUX('H', 3, ANALOG)>, /* QSPI_BK2_IO1 */
1048*4882a593Smuzhiyun				 <STM32_PINMUX('G', 10, ANALOG)>, /* QSPI_BK2_IO2 */
1049*4882a593Smuzhiyun				 <STM32_PINMUX('G', 7, ANALOG)>, /* QSPI_BK2_IO3 */
1050*4882a593Smuzhiyun				 <STM32_PINMUX('C', 0, ANALOG)>; /* QSPI_BK2_NCS */
1051*4882a593Smuzhiyun		};
1052*4882a593Smuzhiyun	};
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun	sai2a_pins_a: sai2a-0 {
1055*4882a593Smuzhiyun		pins {
1056*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('I', 5, AF10)>, /* SAI2_SCK_A */
1057*4882a593Smuzhiyun				 <STM32_PINMUX('I', 6, AF10)>, /* SAI2_SD_A */
1058*4882a593Smuzhiyun				 <STM32_PINMUX('I', 7, AF10)>, /* SAI2_FS_A */
1059*4882a593Smuzhiyun				 <STM32_PINMUX('E', 0, AF10)>; /* SAI2_MCLK_A */
1060*4882a593Smuzhiyun			slew-rate = <0>;
1061*4882a593Smuzhiyun			drive-push-pull;
1062*4882a593Smuzhiyun			bias-disable;
1063*4882a593Smuzhiyun		};
1064*4882a593Smuzhiyun	};
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun	sai2a_sleep_pins_a: sai2a-sleep-0 {
1067*4882a593Smuzhiyun		pins {
1068*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('I', 5, ANALOG)>, /* SAI2_SCK_A */
1069*4882a593Smuzhiyun				 <STM32_PINMUX('I', 6, ANALOG)>, /* SAI2_SD_A */
1070*4882a593Smuzhiyun				 <STM32_PINMUX('I', 7, ANALOG)>, /* SAI2_FS_A */
1071*4882a593Smuzhiyun				 <STM32_PINMUX('E', 0, ANALOG)>; /* SAI2_MCLK_A */
1072*4882a593Smuzhiyun		};
1073*4882a593Smuzhiyun	};
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun	sai2a_pins_b: sai2a-1 {
1076*4882a593Smuzhiyun		pins1 {
1077*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('I', 6, AF10)>,	/* SAI2_SD_A */
1078*4882a593Smuzhiyun				 <STM32_PINMUX('I', 7, AF10)>,	/* SAI2_FS_A */
1079*4882a593Smuzhiyun				 <STM32_PINMUX('D', 13, AF10)>;	/* SAI2_SCK_A */
1080*4882a593Smuzhiyun			slew-rate = <0>;
1081*4882a593Smuzhiyun			drive-push-pull;
1082*4882a593Smuzhiyun			bias-disable;
1083*4882a593Smuzhiyun		};
1084*4882a593Smuzhiyun	};
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun	sai2a_sleep_pins_b: sai2a-sleep-1 {
1087*4882a593Smuzhiyun		pins {
1088*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('I', 6, ANALOG)>,  /* SAI2_SD_A */
1089*4882a593Smuzhiyun				 <STM32_PINMUX('I', 7, ANALOG)>,  /* SAI2_FS_A */
1090*4882a593Smuzhiyun				 <STM32_PINMUX('D', 13, ANALOG)>; /* SAI2_SCK_A */
1091*4882a593Smuzhiyun		};
1092*4882a593Smuzhiyun	};
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun	sai2a_pins_c: sai2a-2 {
1095*4882a593Smuzhiyun		pins {
1096*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('D', 13, AF10)>, /* SAI2_SCK_A */
1097*4882a593Smuzhiyun				 <STM32_PINMUX('D', 11, AF10)>, /* SAI2_SD_A */
1098*4882a593Smuzhiyun				 <STM32_PINMUX('D', 12, AF10)>; /* SAI2_FS_A */
1099*4882a593Smuzhiyun			slew-rate = <0>;
1100*4882a593Smuzhiyun			drive-push-pull;
1101*4882a593Smuzhiyun			bias-disable;
1102*4882a593Smuzhiyun		};
1103*4882a593Smuzhiyun	};
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun	sai2a_sleep_pins_c: sai2a-2 {
1106*4882a593Smuzhiyun		pins {
1107*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('D', 13, ANALOG)>, /* SAI2_SCK_A */
1108*4882a593Smuzhiyun				 <STM32_PINMUX('D', 11, ANALOG)>, /* SAI2_SD_A */
1109*4882a593Smuzhiyun				 <STM32_PINMUX('D', 12, ANALOG)>; /* SAI2_FS_A */
1110*4882a593Smuzhiyun		};
1111*4882a593Smuzhiyun	};
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun	sai2b_pins_a: sai2b-0 {
1114*4882a593Smuzhiyun		pins1 {
1115*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('E', 12, AF10)>, /* SAI2_SCK_B */
1116*4882a593Smuzhiyun				 <STM32_PINMUX('E', 13, AF10)>, /* SAI2_FS_B */
1117*4882a593Smuzhiyun				 <STM32_PINMUX('E', 14, AF10)>; /* SAI2_MCLK_B */
1118*4882a593Smuzhiyun			slew-rate = <0>;
1119*4882a593Smuzhiyun			drive-push-pull;
1120*4882a593Smuzhiyun			bias-disable;
1121*4882a593Smuzhiyun		};
1122*4882a593Smuzhiyun		pins2 {
1123*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 11, AF10)>; /* SAI2_SD_B */
1124*4882a593Smuzhiyun			bias-disable;
1125*4882a593Smuzhiyun		};
1126*4882a593Smuzhiyun	};
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun	sai2b_sleep_pins_a: sai2b-sleep-0 {
1129*4882a593Smuzhiyun		pins {
1130*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 11, ANALOG)>, /* SAI2_SD_B */
1131*4882a593Smuzhiyun				 <STM32_PINMUX('E', 12, ANALOG)>, /* SAI2_SCK_B */
1132*4882a593Smuzhiyun				 <STM32_PINMUX('E', 13, ANALOG)>, /* SAI2_FS_B */
1133*4882a593Smuzhiyun				 <STM32_PINMUX('E', 14, ANALOG)>; /* SAI2_MCLK_B */
1134*4882a593Smuzhiyun		};
1135*4882a593Smuzhiyun	};
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun	sai2b_pins_b: sai2b-1 {
1138*4882a593Smuzhiyun		pins {
1139*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 11, AF10)>; /* SAI2_SD_B */
1140*4882a593Smuzhiyun			bias-disable;
1141*4882a593Smuzhiyun		};
1142*4882a593Smuzhiyun	};
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun	sai2b_sleep_pins_b: sai2b-sleep-1 {
1145*4882a593Smuzhiyun		pins {
1146*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 11, ANALOG)>; /* SAI2_SD_B */
1147*4882a593Smuzhiyun		};
1148*4882a593Smuzhiyun	};
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun	sai2b_pins_c: sai2b-2 {
1151*4882a593Smuzhiyun		pins1 {
1152*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 11, AF10)>; /* SAI2_SD_B */
1153*4882a593Smuzhiyun			bias-disable;
1154*4882a593Smuzhiyun		};
1155*4882a593Smuzhiyun	};
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun	sai2b_sleep_pins_c: sai2b-sleep-2 {
1158*4882a593Smuzhiyun		pins {
1159*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 11, ANALOG)>; /* SAI2_SD_B */
1160*4882a593Smuzhiyun		};
1161*4882a593Smuzhiyun	};
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun	sai4a_pins_a: sai4a-0 {
1164*4882a593Smuzhiyun		pins {
1165*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 5, AF10)>; /* SAI4_SD_A */
1166*4882a593Smuzhiyun			slew-rate = <0>;
1167*4882a593Smuzhiyun			drive-push-pull;
1168*4882a593Smuzhiyun			bias-disable;
1169*4882a593Smuzhiyun		};
1170*4882a593Smuzhiyun	};
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun	sai4a_sleep_pins_a: sai4a-sleep-0 {
1173*4882a593Smuzhiyun		pins {
1174*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 5, ANALOG)>; /* SAI4_SD_A */
1175*4882a593Smuzhiyun		};
1176*4882a593Smuzhiyun	};
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun	sdmmc1_b4_pins_a: sdmmc1-b4-0 {
1179*4882a593Smuzhiyun		pins1 {
1180*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('C', 8, AF12)>, /* SDMMC1_D0 */
1181*4882a593Smuzhiyun				 <STM32_PINMUX('C', 9, AF12)>, /* SDMMC1_D1 */
1182*4882a593Smuzhiyun				 <STM32_PINMUX('C', 10, AF12)>, /* SDMMC1_D2 */
1183*4882a593Smuzhiyun				 <STM32_PINMUX('C', 11, AF12)>, /* SDMMC1_D3 */
1184*4882a593Smuzhiyun				 <STM32_PINMUX('D', 2, AF12)>; /* SDMMC1_CMD */
1185*4882a593Smuzhiyun			slew-rate = <1>;
1186*4882a593Smuzhiyun			drive-push-pull;
1187*4882a593Smuzhiyun			bias-disable;
1188*4882a593Smuzhiyun		};
1189*4882a593Smuzhiyun		pins2 {
1190*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('C', 12, AF12)>; /* SDMMC1_CK */
1191*4882a593Smuzhiyun			slew-rate = <2>;
1192*4882a593Smuzhiyun			drive-push-pull;
1193*4882a593Smuzhiyun			bias-disable;
1194*4882a593Smuzhiyun		};
1195*4882a593Smuzhiyun	};
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun	sdmmc1_b4_od_pins_a: sdmmc1-b4-od-0 {
1198*4882a593Smuzhiyun		pins1 {
1199*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('C', 8, AF12)>, /* SDMMC1_D0 */
1200*4882a593Smuzhiyun				 <STM32_PINMUX('C', 9, AF12)>, /* SDMMC1_D1 */
1201*4882a593Smuzhiyun				 <STM32_PINMUX('C', 10, AF12)>, /* SDMMC1_D2 */
1202*4882a593Smuzhiyun				 <STM32_PINMUX('C', 11, AF12)>; /* SDMMC1_D3 */
1203*4882a593Smuzhiyun			slew-rate = <1>;
1204*4882a593Smuzhiyun			drive-push-pull;
1205*4882a593Smuzhiyun			bias-disable;
1206*4882a593Smuzhiyun		};
1207*4882a593Smuzhiyun		pins2 {
1208*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('C', 12, AF12)>; /* SDMMC1_CK */
1209*4882a593Smuzhiyun			slew-rate = <2>;
1210*4882a593Smuzhiyun			drive-push-pull;
1211*4882a593Smuzhiyun			bias-disable;
1212*4882a593Smuzhiyun		};
1213*4882a593Smuzhiyun		pins3 {
1214*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('D', 2, AF12)>; /* SDMMC1_CMD */
1215*4882a593Smuzhiyun			slew-rate = <1>;
1216*4882a593Smuzhiyun			drive-open-drain;
1217*4882a593Smuzhiyun			bias-disable;
1218*4882a593Smuzhiyun		};
1219*4882a593Smuzhiyun	};
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun	sdmmc1_b4_sleep_pins_a: sdmmc1-b4-sleep-0 {
1222*4882a593Smuzhiyun		pins {
1223*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('C', 8, ANALOG)>, /* SDMMC1_D0 */
1224*4882a593Smuzhiyun				 <STM32_PINMUX('C', 9, ANALOG)>, /* SDMMC1_D1 */
1225*4882a593Smuzhiyun				 <STM32_PINMUX('C', 10, ANALOG)>, /* SDMMC1_D2 */
1226*4882a593Smuzhiyun				 <STM32_PINMUX('C', 11, ANALOG)>, /* SDMMC1_D3 */
1227*4882a593Smuzhiyun				 <STM32_PINMUX('C', 12, ANALOG)>, /* SDMMC1_CK */
1228*4882a593Smuzhiyun				 <STM32_PINMUX('D', 2, ANALOG)>; /* SDMMC1_CMD */
1229*4882a593Smuzhiyun		};
1230*4882a593Smuzhiyun	};
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun	sdmmc1_dir_pins_a: sdmmc1-dir-0 {
1233*4882a593Smuzhiyun		pins1 {
1234*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 2, AF11)>, /* SDMMC1_D0DIR */
1235*4882a593Smuzhiyun				 <STM32_PINMUX('C', 7, AF8)>, /* SDMMC1_D123DIR */
1236*4882a593Smuzhiyun				 <STM32_PINMUX('B', 9, AF11)>; /* SDMMC1_CDIR */
1237*4882a593Smuzhiyun			slew-rate = <1>;
1238*4882a593Smuzhiyun			drive-push-pull;
1239*4882a593Smuzhiyun			bias-pull-up;
1240*4882a593Smuzhiyun		};
1241*4882a593Smuzhiyun		pins2{
1242*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('E', 4, AF8)>; /* SDMMC1_CKIN */
1243*4882a593Smuzhiyun			bias-pull-up;
1244*4882a593Smuzhiyun		};
1245*4882a593Smuzhiyun	};
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun	sdmmc1_dir_sleep_pins_a: sdmmc1-dir-sleep-0 {
1248*4882a593Smuzhiyun		pins {
1249*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 2, ANALOG)>, /* SDMMC1_D0DIR */
1250*4882a593Smuzhiyun				 <STM32_PINMUX('C', 7, ANALOG)>, /* SDMMC1_D123DIR */
1251*4882a593Smuzhiyun				 <STM32_PINMUX('B', 9, ANALOG)>, /* SDMMC1_CDIR */
1252*4882a593Smuzhiyun				 <STM32_PINMUX('E', 4, ANALOG)>; /* SDMMC1_CKIN */
1253*4882a593Smuzhiyun		};
1254*4882a593Smuzhiyun	};
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun	sdmmc1_dir_pins_b: sdmmc1-dir-1 {
1257*4882a593Smuzhiyun		pins1 {
1258*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 2, AF11)>, /* SDMMC1_D0DIR */
1259*4882a593Smuzhiyun				 <STM32_PINMUX('E', 14, AF11)>, /* SDMMC1_D123DIR */
1260*4882a593Smuzhiyun				 <STM32_PINMUX('B', 9, AF11)>; /* SDMMC1_CDIR */
1261*4882a593Smuzhiyun			slew-rate = <1>;
1262*4882a593Smuzhiyun			drive-push-pull;
1263*4882a593Smuzhiyun			bias-pull-up;
1264*4882a593Smuzhiyun		};
1265*4882a593Smuzhiyun		pins2{
1266*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('E', 4, AF8)>; /* SDMMC1_CKIN */
1267*4882a593Smuzhiyun			bias-pull-up;
1268*4882a593Smuzhiyun		};
1269*4882a593Smuzhiyun	};
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun	sdmmc1_dir_sleep_pins_b: sdmmc1-dir-sleep-1 {
1272*4882a593Smuzhiyun		pins {
1273*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 2, ANALOG)>, /* SDMMC1_D0DIR */
1274*4882a593Smuzhiyun				 <STM32_PINMUX('E', 14, ANALOG)>, /* SDMMC1_D123DIR */
1275*4882a593Smuzhiyun				 <STM32_PINMUX('B', 9, ANALOG)>, /* SDMMC1_CDIR */
1276*4882a593Smuzhiyun				 <STM32_PINMUX('E', 4, ANALOG)>; /* SDMMC1_CKIN */
1277*4882a593Smuzhiyun		};
1278*4882a593Smuzhiyun	};
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun	sdmmc2_b4_pins_a: sdmmc2-b4-0 {
1281*4882a593Smuzhiyun		pins1 {
1282*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 14, AF9)>, /* SDMMC2_D0 */
1283*4882a593Smuzhiyun				 <STM32_PINMUX('B', 15, AF9)>, /* SDMMC2_D1 */
1284*4882a593Smuzhiyun				 <STM32_PINMUX('B', 3, AF9)>, /* SDMMC2_D2 */
1285*4882a593Smuzhiyun				 <STM32_PINMUX('B', 4, AF9)>, /* SDMMC2_D3 */
1286*4882a593Smuzhiyun				 <STM32_PINMUX('G', 6, AF10)>; /* SDMMC2_CMD */
1287*4882a593Smuzhiyun			slew-rate = <1>;
1288*4882a593Smuzhiyun			drive-push-pull;
1289*4882a593Smuzhiyun			bias-pull-up;
1290*4882a593Smuzhiyun		};
1291*4882a593Smuzhiyun		pins2 {
1292*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('E', 3, AF9)>; /* SDMMC2_CK */
1293*4882a593Smuzhiyun			slew-rate = <2>;
1294*4882a593Smuzhiyun			drive-push-pull;
1295*4882a593Smuzhiyun			bias-pull-up;
1296*4882a593Smuzhiyun		};
1297*4882a593Smuzhiyun	};
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun	sdmmc2_b4_od_pins_a: sdmmc2-b4-od-0 {
1300*4882a593Smuzhiyun		pins1 {
1301*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 14, AF9)>, /* SDMMC2_D0 */
1302*4882a593Smuzhiyun				 <STM32_PINMUX('B', 15, AF9)>, /* SDMMC2_D1 */
1303*4882a593Smuzhiyun				 <STM32_PINMUX('B', 3, AF9)>, /* SDMMC2_D2 */
1304*4882a593Smuzhiyun				 <STM32_PINMUX('B', 4, AF9)>; /* SDMMC2_D3 */
1305*4882a593Smuzhiyun			slew-rate = <1>;
1306*4882a593Smuzhiyun			drive-push-pull;
1307*4882a593Smuzhiyun			bias-pull-up;
1308*4882a593Smuzhiyun		};
1309*4882a593Smuzhiyun		pins2 {
1310*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('E', 3, AF9)>; /* SDMMC2_CK */
1311*4882a593Smuzhiyun			slew-rate = <2>;
1312*4882a593Smuzhiyun			drive-push-pull;
1313*4882a593Smuzhiyun			bias-pull-up;
1314*4882a593Smuzhiyun		};
1315*4882a593Smuzhiyun		pins3 {
1316*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('G', 6, AF10)>; /* SDMMC2_CMD */
1317*4882a593Smuzhiyun			slew-rate = <1>;
1318*4882a593Smuzhiyun			drive-open-drain;
1319*4882a593Smuzhiyun			bias-pull-up;
1320*4882a593Smuzhiyun		};
1321*4882a593Smuzhiyun	};
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun	sdmmc2_b4_sleep_pins_a: sdmmc2-b4-sleep-0 {
1324*4882a593Smuzhiyun		pins {
1325*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 14, ANALOG)>, /* SDMMC2_D0 */
1326*4882a593Smuzhiyun				 <STM32_PINMUX('B', 15, ANALOG)>, /* SDMMC2_D1 */
1327*4882a593Smuzhiyun				 <STM32_PINMUX('B', 3, ANALOG)>, /* SDMMC2_D2 */
1328*4882a593Smuzhiyun				 <STM32_PINMUX('B', 4, ANALOG)>, /* SDMMC2_D3 */
1329*4882a593Smuzhiyun				 <STM32_PINMUX('E', 3, ANALOG)>, /* SDMMC2_CK */
1330*4882a593Smuzhiyun				 <STM32_PINMUX('G', 6, ANALOG)>; /* SDMMC2_CMD */
1331*4882a593Smuzhiyun		};
1332*4882a593Smuzhiyun	};
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun	sdmmc2_b4_pins_b: sdmmc2-b4-1 {
1335*4882a593Smuzhiyun		pins1 {
1336*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 14, AF9)>, /* SDMMC2_D0 */
1337*4882a593Smuzhiyun				 <STM32_PINMUX('B', 15, AF9)>, /* SDMMC2_D1 */
1338*4882a593Smuzhiyun				 <STM32_PINMUX('B', 3, AF9)>, /* SDMMC2_D2 */
1339*4882a593Smuzhiyun				 <STM32_PINMUX('B', 4, AF9)>, /* SDMMC2_D3 */
1340*4882a593Smuzhiyun				 <STM32_PINMUX('G', 6, AF10)>; /* SDMMC2_CMD */
1341*4882a593Smuzhiyun			slew-rate = <1>;
1342*4882a593Smuzhiyun			drive-push-pull;
1343*4882a593Smuzhiyun			bias-disable;
1344*4882a593Smuzhiyun		};
1345*4882a593Smuzhiyun		pins2 {
1346*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('E', 3, AF9)>; /* SDMMC2_CK */
1347*4882a593Smuzhiyun			slew-rate = <2>;
1348*4882a593Smuzhiyun			drive-push-pull;
1349*4882a593Smuzhiyun			bias-disable;
1350*4882a593Smuzhiyun		};
1351*4882a593Smuzhiyun	};
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun	sdmmc2_b4_od_pins_b: sdmmc2-b4-od-1 {
1354*4882a593Smuzhiyun		pins1 {
1355*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 14, AF9)>, /* SDMMC2_D0 */
1356*4882a593Smuzhiyun				 <STM32_PINMUX('B', 15, AF9)>, /* SDMMC2_D1 */
1357*4882a593Smuzhiyun				 <STM32_PINMUX('B', 3, AF9)>, /* SDMMC2_D2 */
1358*4882a593Smuzhiyun				 <STM32_PINMUX('B', 4, AF9)>; /* SDMMC2_D3 */
1359*4882a593Smuzhiyun			slew-rate = <1>;
1360*4882a593Smuzhiyun			drive-push-pull;
1361*4882a593Smuzhiyun			bias-disable;
1362*4882a593Smuzhiyun		};
1363*4882a593Smuzhiyun		pins2 {
1364*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('E', 3, AF9)>; /* SDMMC2_CK */
1365*4882a593Smuzhiyun			slew-rate = <2>;
1366*4882a593Smuzhiyun			drive-push-pull;
1367*4882a593Smuzhiyun			bias-disable;
1368*4882a593Smuzhiyun		};
1369*4882a593Smuzhiyun		pins3 {
1370*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('G', 6, AF10)>; /* SDMMC2_CMD */
1371*4882a593Smuzhiyun			slew-rate = <1>;
1372*4882a593Smuzhiyun			drive-open-drain;
1373*4882a593Smuzhiyun			bias-disable;
1374*4882a593Smuzhiyun		};
1375*4882a593Smuzhiyun	};
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun	sdmmc2_d47_pins_a: sdmmc2-d47-0 {
1378*4882a593Smuzhiyun		pins {
1379*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('A', 8, AF9)>, /* SDMMC2_D4 */
1380*4882a593Smuzhiyun				 <STM32_PINMUX('A', 9, AF10)>, /* SDMMC2_D5 */
1381*4882a593Smuzhiyun				 <STM32_PINMUX('E', 5, AF9)>, /* SDMMC2_D6 */
1382*4882a593Smuzhiyun				 <STM32_PINMUX('D', 3, AF9)>; /* SDMMC2_D7 */
1383*4882a593Smuzhiyun			slew-rate = <1>;
1384*4882a593Smuzhiyun			drive-push-pull;
1385*4882a593Smuzhiyun			bias-pull-up;
1386*4882a593Smuzhiyun		};
1387*4882a593Smuzhiyun	};
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun	sdmmc2_d47_sleep_pins_a: sdmmc2-d47-sleep-0 {
1390*4882a593Smuzhiyun		pins {
1391*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('A', 8, ANALOG)>, /* SDMMC2_D4 */
1392*4882a593Smuzhiyun				 <STM32_PINMUX('A', 9, ANALOG)>, /* SDMMC2_D5 */
1393*4882a593Smuzhiyun				 <STM32_PINMUX('E', 5, ANALOG)>, /* SDMMC2_D6 */
1394*4882a593Smuzhiyun				 <STM32_PINMUX('D', 3, ANALOG)>; /* SDMMC2_D7 */
1395*4882a593Smuzhiyun		};
1396*4882a593Smuzhiyun	};
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun	sdmmc2_d47_pins_b: sdmmc2-d47-1 {
1399*4882a593Smuzhiyun		pins {
1400*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('A', 8, AF9)>,  /* SDMMC2_D4 */
1401*4882a593Smuzhiyun				 <STM32_PINMUX('A', 9, AF10)>, /* SDMMC2_D5 */
1402*4882a593Smuzhiyun				 <STM32_PINMUX('C', 6, AF10)>, /* SDMMC2_D6 */
1403*4882a593Smuzhiyun				 <STM32_PINMUX('C', 7, AF10)>; /* SDMMC2_D7 */
1404*4882a593Smuzhiyun			slew-rate = <1>;
1405*4882a593Smuzhiyun			drive-push-pull;
1406*4882a593Smuzhiyun			bias-disable;
1407*4882a593Smuzhiyun		};
1408*4882a593Smuzhiyun	};
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun	sdmmc2_d47_sleep_pins_b: sdmmc2-d47-sleep-1 {
1411*4882a593Smuzhiyun		pins {
1412*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('A', 8, ANALOG)>, /* SDMMC2_D4 */
1413*4882a593Smuzhiyun				 <STM32_PINMUX('A', 9, ANALOG)>, /* SDMMC2_D5 */
1414*4882a593Smuzhiyun				 <STM32_PINMUX('C', 6, ANALOG)>, /* SDMMC2_D6 */
1415*4882a593Smuzhiyun				 <STM32_PINMUX('C', 7, ANALOG)>; /* SDMMC2_D7 */
1416*4882a593Smuzhiyun		};
1417*4882a593Smuzhiyun	};
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun	sdmmc2_d47_pins_c: sdmmc2-d47-2 {
1420*4882a593Smuzhiyun		pins {
1421*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('A', 8, AF9)>, /* SDMMC2_D4 */
1422*4882a593Smuzhiyun				 <STM32_PINMUX('A', 15, AF9)>, /* SDMMC2_D5 */
1423*4882a593Smuzhiyun				 <STM32_PINMUX('C', 6, AF10)>, /* SDMMC2_D6 */
1424*4882a593Smuzhiyun				 <STM32_PINMUX('C', 7, AF10)>; /* SDMMC2_D7 */
1425*4882a593Smuzhiyun			slew-rate = <1>;
1426*4882a593Smuzhiyun			drive-push-pull;
1427*4882a593Smuzhiyun			bias-pull-up;
1428*4882a593Smuzhiyun		};
1429*4882a593Smuzhiyun	};
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun	sdmmc2_d47_sleep_pins_c: sdmmc2-d47-sleep-2 {
1432*4882a593Smuzhiyun		pins {
1433*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('A', 8, ANALOG)>, /* SDMMC2_D4 */
1434*4882a593Smuzhiyun				 <STM32_PINMUX('A', 15, ANALOG)>, /* SDMMC2_D5 */
1435*4882a593Smuzhiyun				 <STM32_PINMUX('C', 6, ANALOG)>, /* SDMMC2_D6 */
1436*4882a593Smuzhiyun				 <STM32_PINMUX('C', 7, ANALOG)>; /* SDMMC2_D7 */
1437*4882a593Smuzhiyun		};
1438*4882a593Smuzhiyun	};
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun	sdmmc2_d47_pins_d: sdmmc2-d47-3 {
1441*4882a593Smuzhiyun		pins {
1442*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('A', 8, AF9)>, /* SDMMC2_D4 */
1443*4882a593Smuzhiyun				 <STM32_PINMUX('A', 9, AF10)>, /* SDMMC2_D5 */
1444*4882a593Smuzhiyun				 <STM32_PINMUX('E', 5, AF9)>, /* SDMMC2_D6 */
1445*4882a593Smuzhiyun				 <STM32_PINMUX('C', 7, AF10)>; /* SDMMC2_D7 */
1446*4882a593Smuzhiyun		};
1447*4882a593Smuzhiyun	};
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun	sdmmc2_d47_sleep_pins_d: sdmmc2-d47-sleep-3 {
1450*4882a593Smuzhiyun		pins {
1451*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('A', 8, ANALOG)>, /* SDMMC2_D4 */
1452*4882a593Smuzhiyun				 <STM32_PINMUX('A', 9, ANALOG)>, /* SDMMC2_D5 */
1453*4882a593Smuzhiyun				 <STM32_PINMUX('E', 5, ANALOG)>, /* SDMMC2_D6 */
1454*4882a593Smuzhiyun				 <STM32_PINMUX('C', 7, ANALOG)>; /* SDMMC2_D7 */
1455*4882a593Smuzhiyun		};
1456*4882a593Smuzhiyun	};
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun	sdmmc3_b4_pins_a: sdmmc3-b4-0 {
1459*4882a593Smuzhiyun		pins1 {
1460*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 0, AF9)>, /* SDMMC3_D0 */
1461*4882a593Smuzhiyun				 <STM32_PINMUX('F', 4, AF9)>, /* SDMMC3_D1 */
1462*4882a593Smuzhiyun				 <STM32_PINMUX('F', 5, AF9)>, /* SDMMC3_D2 */
1463*4882a593Smuzhiyun				 <STM32_PINMUX('D', 7, AF10)>, /* SDMMC3_D3 */
1464*4882a593Smuzhiyun				 <STM32_PINMUX('F', 1, AF9)>; /* SDMMC3_CMD */
1465*4882a593Smuzhiyun			slew-rate = <1>;
1466*4882a593Smuzhiyun			drive-push-pull;
1467*4882a593Smuzhiyun			bias-pull-up;
1468*4882a593Smuzhiyun		};
1469*4882a593Smuzhiyun		pins2 {
1470*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('G', 15, AF10)>; /* SDMMC3_CK */
1471*4882a593Smuzhiyun			slew-rate = <2>;
1472*4882a593Smuzhiyun			drive-push-pull;
1473*4882a593Smuzhiyun			bias-pull-up;
1474*4882a593Smuzhiyun		};
1475*4882a593Smuzhiyun	};
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun	sdmmc3_b4_od_pins_a: sdmmc3-b4-od-0 {
1478*4882a593Smuzhiyun		pins1 {
1479*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 0, AF9)>, /* SDMMC3_D0 */
1480*4882a593Smuzhiyun				 <STM32_PINMUX('F', 4, AF9)>, /* SDMMC3_D1 */
1481*4882a593Smuzhiyun				 <STM32_PINMUX('F', 5, AF9)>, /* SDMMC3_D2 */
1482*4882a593Smuzhiyun				 <STM32_PINMUX('D', 7, AF10)>; /* SDMMC3_D3 */
1483*4882a593Smuzhiyun			slew-rate = <1>;
1484*4882a593Smuzhiyun			drive-push-pull;
1485*4882a593Smuzhiyun			bias-pull-up;
1486*4882a593Smuzhiyun		};
1487*4882a593Smuzhiyun		pins2 {
1488*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('G', 15, AF10)>; /* SDMMC3_CK */
1489*4882a593Smuzhiyun			slew-rate = <2>;
1490*4882a593Smuzhiyun			drive-push-pull;
1491*4882a593Smuzhiyun			bias-pull-up;
1492*4882a593Smuzhiyun		};
1493*4882a593Smuzhiyun		pins3 {
1494*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 1, AF9)>; /* SDMMC2_CMD */
1495*4882a593Smuzhiyun			slew-rate = <1>;
1496*4882a593Smuzhiyun			drive-open-drain;
1497*4882a593Smuzhiyun			bias-pull-up;
1498*4882a593Smuzhiyun		};
1499*4882a593Smuzhiyun	};
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun	sdmmc3_b4_sleep_pins_a: sdmmc3-b4-sleep-0 {
1502*4882a593Smuzhiyun		pins {
1503*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 0, ANALOG)>, /* SDMMC3_D0 */
1504*4882a593Smuzhiyun				 <STM32_PINMUX('F', 4, ANALOG)>, /* SDMMC3_D1 */
1505*4882a593Smuzhiyun				 <STM32_PINMUX('F', 5, ANALOG)>, /* SDMMC3_D2 */
1506*4882a593Smuzhiyun				 <STM32_PINMUX('D', 7, ANALOG)>, /* SDMMC3_D3 */
1507*4882a593Smuzhiyun				 <STM32_PINMUX('G', 15, ANALOG)>, /* SDMMC3_CK */
1508*4882a593Smuzhiyun				 <STM32_PINMUX('F', 1, ANALOG)>; /* SDMMC3_CMD */
1509*4882a593Smuzhiyun		};
1510*4882a593Smuzhiyun	};
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun	sdmmc3_b4_pins_b: sdmmc3-b4-1 {
1513*4882a593Smuzhiyun		pins1 {
1514*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 0, AF9)>, /* SDMMC3_D0 */
1515*4882a593Smuzhiyun				 <STM32_PINMUX('F', 4, AF9)>, /* SDMMC3_D1 */
1516*4882a593Smuzhiyun				 <STM32_PINMUX('D', 5, AF10)>, /* SDMMC3_D2 */
1517*4882a593Smuzhiyun				 <STM32_PINMUX('D', 7, AF10)>, /* SDMMC3_D3 */
1518*4882a593Smuzhiyun				 <STM32_PINMUX('D', 0, AF10)>; /* SDMMC3_CMD */
1519*4882a593Smuzhiyun			slew-rate = <1>;
1520*4882a593Smuzhiyun			drive-push-pull;
1521*4882a593Smuzhiyun			bias-pull-up;
1522*4882a593Smuzhiyun		};
1523*4882a593Smuzhiyun		pins2 {
1524*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('G', 15, AF10)>; /* SDMMC3_CK */
1525*4882a593Smuzhiyun			slew-rate = <2>;
1526*4882a593Smuzhiyun			drive-push-pull;
1527*4882a593Smuzhiyun			bias-pull-up;
1528*4882a593Smuzhiyun		};
1529*4882a593Smuzhiyun	};
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun	sdmmc3_b4_od_pins_b: sdmmc3-b4-od-1 {
1532*4882a593Smuzhiyun		pins1 {
1533*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 0, AF9)>, /* SDMMC3_D0 */
1534*4882a593Smuzhiyun				 <STM32_PINMUX('F', 4, AF9)>, /* SDMMC3_D1 */
1535*4882a593Smuzhiyun				 <STM32_PINMUX('D', 5, AF10)>, /* SDMMC3_D2 */
1536*4882a593Smuzhiyun				 <STM32_PINMUX('D', 7, AF10)>; /* SDMMC3_D3 */
1537*4882a593Smuzhiyun			slew-rate = <1>;
1538*4882a593Smuzhiyun			drive-push-pull;
1539*4882a593Smuzhiyun			bias-pull-up;
1540*4882a593Smuzhiyun		};
1541*4882a593Smuzhiyun		pins2 {
1542*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('G', 15, AF10)>; /* SDMMC3_CK */
1543*4882a593Smuzhiyun			slew-rate = <2>;
1544*4882a593Smuzhiyun			drive-push-pull;
1545*4882a593Smuzhiyun			bias-pull-up;
1546*4882a593Smuzhiyun		};
1547*4882a593Smuzhiyun		pins3 {
1548*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('D', 0, AF10)>; /* SDMMC2_CMD */
1549*4882a593Smuzhiyun			slew-rate = <1>;
1550*4882a593Smuzhiyun			drive-open-drain;
1551*4882a593Smuzhiyun			bias-pull-up;
1552*4882a593Smuzhiyun		};
1553*4882a593Smuzhiyun	};
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun	sdmmc3_b4_sleep_pins_b: sdmmc3-b4-sleep-1 {
1556*4882a593Smuzhiyun		pins {
1557*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 0, ANALOG)>, /* SDMMC3_D0 */
1558*4882a593Smuzhiyun				 <STM32_PINMUX('F', 4, ANALOG)>, /* SDMMC3_D1 */
1559*4882a593Smuzhiyun				 <STM32_PINMUX('D', 5, ANALOG)>, /* SDMMC3_D2 */
1560*4882a593Smuzhiyun				 <STM32_PINMUX('D', 7, ANALOG)>, /* SDMMC3_D3 */
1561*4882a593Smuzhiyun				 <STM32_PINMUX('G', 15, ANALOG)>, /* SDMMC3_CK */
1562*4882a593Smuzhiyun				 <STM32_PINMUX('D', 0, ANALOG)>; /* SDMMC3_CMD */
1563*4882a593Smuzhiyun		};
1564*4882a593Smuzhiyun	};
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun	spdifrx_pins_a: spdifrx-0 {
1567*4882a593Smuzhiyun		pins {
1568*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('G', 12, AF8)>; /* SPDIF_IN1 */
1569*4882a593Smuzhiyun			bias-disable;
1570*4882a593Smuzhiyun		};
1571*4882a593Smuzhiyun	};
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun	spdifrx_sleep_pins_a: spdifrx-sleep-0 {
1574*4882a593Smuzhiyun		pins {
1575*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('G', 12, ANALOG)>; /* SPDIF_IN1 */
1576*4882a593Smuzhiyun		};
1577*4882a593Smuzhiyun	};
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun	spi2_pins_a: spi2-0 {
1580*4882a593Smuzhiyun		pins1 {
1581*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 10, AF5)>, /* SPI1_SCK */
1582*4882a593Smuzhiyun				 <STM32_PINMUX('I', 3, AF5)>; /* SPI1_MOSI */
1583*4882a593Smuzhiyun			bias-disable;
1584*4882a593Smuzhiyun			drive-push-pull;
1585*4882a593Smuzhiyun			slew-rate = <1>;
1586*4882a593Smuzhiyun		};
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun		pins2 {
1589*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('I', 2, AF5)>; /* SPI1_MISO */
1590*4882a593Smuzhiyun			bias-disable;
1591*4882a593Smuzhiyun		};
1592*4882a593Smuzhiyun	};
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun	uart4_pins_a: uart4-0 {
1595*4882a593Smuzhiyun		pins1 {
1596*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('G', 11, AF6)>; /* UART4_TX */
1597*4882a593Smuzhiyun			bias-disable;
1598*4882a593Smuzhiyun			drive-push-pull;
1599*4882a593Smuzhiyun			slew-rate = <0>;
1600*4882a593Smuzhiyun		};
1601*4882a593Smuzhiyun		pins2 {
1602*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 2, AF8)>; /* UART4_RX */
1603*4882a593Smuzhiyun			bias-disable;
1604*4882a593Smuzhiyun		};
1605*4882a593Smuzhiyun	};
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun	uart4_idle_pins_a: uart4-idle-0 {
1608*4882a593Smuzhiyun		   pins1 {
1609*4882a593Smuzhiyun			 pinmux = <STM32_PINMUX('G', 11, ANALOG)>; /* UART4_TX */
1610*4882a593Smuzhiyun		   };
1611*4882a593Smuzhiyun		   pins2 {
1612*4882a593Smuzhiyun			 pinmux = <STM32_PINMUX('B', 2, AF8)>; /* UART4_RX */
1613*4882a593Smuzhiyun			 bias-disable;
1614*4882a593Smuzhiyun		   };
1615*4882a593Smuzhiyun	};
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun	uart4_sleep_pins_a: uart4-sleep-0 {
1618*4882a593Smuzhiyun		   pins {
1619*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('G', 11, ANALOG)>, /* UART4_TX */
1620*4882a593Smuzhiyun				 <STM32_PINMUX('B', 2, ANALOG)>; /* UART4_RX */
1621*4882a593Smuzhiyun		    };
1622*4882a593Smuzhiyun	};
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun	uart4_pins_b: uart4-1 {
1625*4882a593Smuzhiyun		pins1 {
1626*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('D', 1, AF8)>; /* UART4_TX */
1627*4882a593Smuzhiyun			bias-disable;
1628*4882a593Smuzhiyun			drive-push-pull;
1629*4882a593Smuzhiyun			slew-rate = <0>;
1630*4882a593Smuzhiyun		};
1631*4882a593Smuzhiyun		pins2 {
1632*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 2, AF8)>; /* UART4_RX */
1633*4882a593Smuzhiyun			bias-disable;
1634*4882a593Smuzhiyun		};
1635*4882a593Smuzhiyun	};
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun	uart4_pins_c: uart4-2 {
1638*4882a593Smuzhiyun		pins1 {
1639*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('G', 11, AF6)>; /* UART4_TX */
1640*4882a593Smuzhiyun			bias-disable;
1641*4882a593Smuzhiyun			drive-push-pull;
1642*4882a593Smuzhiyun			slew-rate = <0>;
1643*4882a593Smuzhiyun		};
1644*4882a593Smuzhiyun		pins2 {
1645*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 2, AF8)>; /* UART4_RX */
1646*4882a593Smuzhiyun			bias-disable;
1647*4882a593Smuzhiyun		};
1648*4882a593Smuzhiyun	};
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun	uart7_pins_a: uart7-0 {
1651*4882a593Smuzhiyun		pins1 {
1652*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('E', 8, AF7)>; /* UART7_TX */
1653*4882a593Smuzhiyun			bias-disable;
1654*4882a593Smuzhiyun			drive-push-pull;
1655*4882a593Smuzhiyun			slew-rate = <0>;
1656*4882a593Smuzhiyun		};
1657*4882a593Smuzhiyun		pins2 {
1658*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('E', 7, AF7)>, /* UART7_RX */
1659*4882a593Smuzhiyun				 <STM32_PINMUX('E', 10, AF7)>, /* UART7_CTS */
1660*4882a593Smuzhiyun				 <STM32_PINMUX('E', 9, AF7)>; /* UART7_RTS */
1661*4882a593Smuzhiyun			bias-disable;
1662*4882a593Smuzhiyun		};
1663*4882a593Smuzhiyun	};
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun	uart7_pins_b: uart7-1 {
1666*4882a593Smuzhiyun		pins1 {
1667*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 7, AF7)>; /* UART7_TX */
1668*4882a593Smuzhiyun			bias-disable;
1669*4882a593Smuzhiyun			drive-push-pull;
1670*4882a593Smuzhiyun			slew-rate = <0>;
1671*4882a593Smuzhiyun		};
1672*4882a593Smuzhiyun		pins2 {
1673*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 6, AF7)>; /* UART7_RX */
1674*4882a593Smuzhiyun			bias-disable;
1675*4882a593Smuzhiyun		};
1676*4882a593Smuzhiyun	};
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun	uart7_pins_c: uart7-2 {
1679*4882a593Smuzhiyun		pins1 {
1680*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('E', 8, AF7)>; /* UART7_TX */
1681*4882a593Smuzhiyun			bias-disable;
1682*4882a593Smuzhiyun			drive-push-pull;
1683*4882a593Smuzhiyun			slew-rate = <0>;
1684*4882a593Smuzhiyun		};
1685*4882a593Smuzhiyun		pins2 {
1686*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('E', 7, AF7)>; /* UART7_RX */
1687*4882a593Smuzhiyun			bias-disable;
1688*4882a593Smuzhiyun		};
1689*4882a593Smuzhiyun	};
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun	uart7_idle_pins_c: uart7-idle-2 {
1692*4882a593Smuzhiyun		pins1 {
1693*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('E', 8, ANALOG)>; /* UART7_TX */
1694*4882a593Smuzhiyun		};
1695*4882a593Smuzhiyun		pins2 {
1696*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('E', 7, AF7)>; /* UART7_RX */
1697*4882a593Smuzhiyun			bias-disable;
1698*4882a593Smuzhiyun		};
1699*4882a593Smuzhiyun	};
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun	uart7_sleep_pins_c: uart7-sleep-2 {
1702*4882a593Smuzhiyun		pins {
1703*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('E', 8, ANALOG)>, /* UART7_TX */
1704*4882a593Smuzhiyun				 <STM32_PINMUX('E', 7, ANALOG)>; /* UART7_RX */
1705*4882a593Smuzhiyun		};
1706*4882a593Smuzhiyun	};
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun	uart8_pins_a: uart8-0 {
1709*4882a593Smuzhiyun		pins1 {
1710*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('E', 1, AF8)>; /* UART8_TX */
1711*4882a593Smuzhiyun			bias-disable;
1712*4882a593Smuzhiyun			drive-push-pull;
1713*4882a593Smuzhiyun			slew-rate = <0>;
1714*4882a593Smuzhiyun		};
1715*4882a593Smuzhiyun		pins2 {
1716*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('E', 0, AF8)>; /* UART8_RX */
1717*4882a593Smuzhiyun			bias-disable;
1718*4882a593Smuzhiyun		};
1719*4882a593Smuzhiyun	};
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun	uart8_rtscts_pins_a: uart8rtscts-0 {
1722*4882a593Smuzhiyun		pins {
1723*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('G', 7, AF8)>, /* UART8_RTS */
1724*4882a593Smuzhiyun				 <STM32_PINMUX('G', 10, AF8)>; /* UART8_CTS */
1725*4882a593Smuzhiyun			bias-disable;
1726*4882a593Smuzhiyun		};
1727*4882a593Smuzhiyun	};
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun	spi4_pins_a: spi4-0 {
1730*4882a593Smuzhiyun		pins {
1731*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('E', 12, AF5)>, /* SPI4_SCK */
1732*4882a593Smuzhiyun				 <STM32_PINMUX('E', 6, AF5)>;  /* SPI4_MOSI */
1733*4882a593Smuzhiyun			bias-disable;
1734*4882a593Smuzhiyun			drive-push-pull;
1735*4882a593Smuzhiyun			slew-rate = <1>;
1736*4882a593Smuzhiyun		};
1737*4882a593Smuzhiyun		pins2 {
1738*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('E', 13, AF5)>; /* SPI4_MISO */
1739*4882a593Smuzhiyun			bias-disable;
1740*4882a593Smuzhiyun		};
1741*4882a593Smuzhiyun	};
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun	usart2_pins_a: usart2-0 {
1744*4882a593Smuzhiyun		pins1 {
1745*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 5, AF7)>, /* USART2_TX */
1746*4882a593Smuzhiyun				 <STM32_PINMUX('D', 4, AF7)>; /* USART2_RTS */
1747*4882a593Smuzhiyun			bias-disable;
1748*4882a593Smuzhiyun			drive-push-pull;
1749*4882a593Smuzhiyun			slew-rate = <0>;
1750*4882a593Smuzhiyun		};
1751*4882a593Smuzhiyun		pins2 {
1752*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('D', 6, AF7)>, /* USART2_RX */
1753*4882a593Smuzhiyun				 <STM32_PINMUX('D', 3, AF7)>; /* USART2_CTS_NSS */
1754*4882a593Smuzhiyun			bias-disable;
1755*4882a593Smuzhiyun		};
1756*4882a593Smuzhiyun	};
1757*4882a593Smuzhiyun
1758*4882a593Smuzhiyun	usart2_sleep_pins_a: usart2-sleep-0 {
1759*4882a593Smuzhiyun		pins {
1760*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 5, ANALOG)>, /* USART2_TX */
1761*4882a593Smuzhiyun				 <STM32_PINMUX('D', 4, ANALOG)>, /* USART2_RTS */
1762*4882a593Smuzhiyun				 <STM32_PINMUX('D', 6, ANALOG)>, /* USART2_RX */
1763*4882a593Smuzhiyun				 <STM32_PINMUX('D', 3, ANALOG)>; /* USART2_CTS_NSS */
1764*4882a593Smuzhiyun		};
1765*4882a593Smuzhiyun	};
1766*4882a593Smuzhiyun
1767*4882a593Smuzhiyun	usart2_pins_b: usart2-1 {
1768*4882a593Smuzhiyun		pins1 {
1769*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 5, AF7)>, /* USART2_TX */
1770*4882a593Smuzhiyun				 <STM32_PINMUX('A', 1, AF7)>; /* USART2_RTS */
1771*4882a593Smuzhiyun			bias-disable;
1772*4882a593Smuzhiyun			drive-push-pull;
1773*4882a593Smuzhiyun			slew-rate = <0>;
1774*4882a593Smuzhiyun		};
1775*4882a593Smuzhiyun		pins2 {
1776*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 4, AF7)>, /* USART2_RX */
1777*4882a593Smuzhiyun				 <STM32_PINMUX('E', 15, AF7)>; /* USART2_CTS_NSS */
1778*4882a593Smuzhiyun			bias-disable;
1779*4882a593Smuzhiyun		};
1780*4882a593Smuzhiyun	};
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun	usart2_sleep_pins_b: usart2-sleep-1 {
1783*4882a593Smuzhiyun		pins {
1784*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('F', 5, ANALOG)>, /* USART2_TX */
1785*4882a593Smuzhiyun				 <STM32_PINMUX('A', 1, ANALOG)>, /* USART2_RTS */
1786*4882a593Smuzhiyun				 <STM32_PINMUX('F', 4, ANALOG)>, /* USART2_RX */
1787*4882a593Smuzhiyun				 <STM32_PINMUX('E', 15, ANALOG)>; /* USART2_CTS_NSS */
1788*4882a593Smuzhiyun		};
1789*4882a593Smuzhiyun	};
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun	usart2_pins_c: usart2-2 {
1792*4882a593Smuzhiyun		pins1 {
1793*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('D', 5, AF7)>, /* USART2_TX */
1794*4882a593Smuzhiyun				 <STM32_PINMUX('D', 4, AF7)>; /* USART2_RTS */
1795*4882a593Smuzhiyun			bias-disable;
1796*4882a593Smuzhiyun			drive-push-pull;
1797*4882a593Smuzhiyun			slew-rate = <3>;
1798*4882a593Smuzhiyun		};
1799*4882a593Smuzhiyun		pins2 {
1800*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('D', 6, AF7)>, /* USART2_RX */
1801*4882a593Smuzhiyun				 <STM32_PINMUX('D', 3, AF7)>; /* USART2_CTS_NSS */
1802*4882a593Smuzhiyun			bias-disable;
1803*4882a593Smuzhiyun		};
1804*4882a593Smuzhiyun	};
1805*4882a593Smuzhiyun
1806*4882a593Smuzhiyun	usart2_idle_pins_c: usart2-idle-2 {
1807*4882a593Smuzhiyun		pins1 {
1808*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('D', 5, ANALOG)>, /* USART2_TX */
1809*4882a593Smuzhiyun				 <STM32_PINMUX('D', 3, ANALOG)>; /* USART2_CTS_NSS */
1810*4882a593Smuzhiyun		};
1811*4882a593Smuzhiyun		pins2 {
1812*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('D', 4, AF7)>; /* USART2_RTS */
1813*4882a593Smuzhiyun			bias-disable;
1814*4882a593Smuzhiyun			drive-push-pull;
1815*4882a593Smuzhiyun			slew-rate = <3>;
1816*4882a593Smuzhiyun		};
1817*4882a593Smuzhiyun		pins3 {
1818*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('D', 6, AF7)>; /* USART2_RX */
1819*4882a593Smuzhiyun			bias-disable;
1820*4882a593Smuzhiyun		};
1821*4882a593Smuzhiyun	};
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun	usart2_sleep_pins_c: usart2-sleep-2 {
1824*4882a593Smuzhiyun		pins {
1825*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('D', 5, ANALOG)>, /* USART2_TX */
1826*4882a593Smuzhiyun				 <STM32_PINMUX('D', 4, ANALOG)>, /* USART2_RTS */
1827*4882a593Smuzhiyun				 <STM32_PINMUX('D', 6, ANALOG)>, /* USART2_RX */
1828*4882a593Smuzhiyun				 <STM32_PINMUX('D', 3, ANALOG)>; /* USART2_CTS_NSS */
1829*4882a593Smuzhiyun		};
1830*4882a593Smuzhiyun	};
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun	usart3_pins_a: usart3-0 {
1833*4882a593Smuzhiyun		pins1 {
1834*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 10, AF7)>; /* USART3_TX */
1835*4882a593Smuzhiyun			bias-disable;
1836*4882a593Smuzhiyun			drive-push-pull;
1837*4882a593Smuzhiyun			slew-rate = <0>;
1838*4882a593Smuzhiyun		};
1839*4882a593Smuzhiyun		pins2 {
1840*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 12, AF8)>; /* USART3_RX */
1841*4882a593Smuzhiyun			bias-disable;
1842*4882a593Smuzhiyun		};
1843*4882a593Smuzhiyun	};
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun	usart3_pins_b: usart3-1 {
1846*4882a593Smuzhiyun		pins1 {
1847*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 10, AF7)>, /* USART3_TX */
1848*4882a593Smuzhiyun				 <STM32_PINMUX('G', 8, AF8)>; /* USART3_RTS */
1849*4882a593Smuzhiyun			bias-disable;
1850*4882a593Smuzhiyun			drive-push-pull;
1851*4882a593Smuzhiyun			slew-rate = <0>;
1852*4882a593Smuzhiyun		};
1853*4882a593Smuzhiyun		pins2 {
1854*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 12, AF8)>, /* USART3_RX */
1855*4882a593Smuzhiyun				 <STM32_PINMUX('I', 10, AF8)>; /* USART3_CTS_NSS */
1856*4882a593Smuzhiyun			bias-disable;
1857*4882a593Smuzhiyun		};
1858*4882a593Smuzhiyun	};
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun	usart3_idle_pins_b: usart3-idle-1 {
1861*4882a593Smuzhiyun		pins1 {
1862*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 10, ANALOG)>, /* USART3_TX */
1863*4882a593Smuzhiyun				 <STM32_PINMUX('I', 10, ANALOG)>; /* USART3_CTS_NSS */
1864*4882a593Smuzhiyun		};
1865*4882a593Smuzhiyun		pins2 {
1866*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('G', 8, AF8)>; /* USART3_RTS */
1867*4882a593Smuzhiyun			bias-disable;
1868*4882a593Smuzhiyun			drive-push-pull;
1869*4882a593Smuzhiyun			slew-rate = <0>;
1870*4882a593Smuzhiyun		};
1871*4882a593Smuzhiyun		pins3 {
1872*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 12, AF8)>; /* USART3_RX */
1873*4882a593Smuzhiyun			bias-disable;
1874*4882a593Smuzhiyun		};
1875*4882a593Smuzhiyun	};
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun	usart3_sleep_pins_b: usart3-sleep-1 {
1878*4882a593Smuzhiyun		pins {
1879*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 10, ANALOG)>, /* USART3_TX */
1880*4882a593Smuzhiyun				 <STM32_PINMUX('G', 8, ANALOG)>, /* USART3_RTS */
1881*4882a593Smuzhiyun				 <STM32_PINMUX('I', 10, ANALOG)>, /* USART3_CTS_NSS */
1882*4882a593Smuzhiyun				 <STM32_PINMUX('B', 12, ANALOG)>; /* USART3_RX */
1883*4882a593Smuzhiyun		};
1884*4882a593Smuzhiyun	};
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun	usart3_pins_c: usart3-2 {
1887*4882a593Smuzhiyun		pins1 {
1888*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 10, AF7)>, /* USART3_TX */
1889*4882a593Smuzhiyun				 <STM32_PINMUX('G', 8, AF8)>; /* USART3_RTS */
1890*4882a593Smuzhiyun			bias-disable;
1891*4882a593Smuzhiyun			drive-push-pull;
1892*4882a593Smuzhiyun			slew-rate = <0>;
1893*4882a593Smuzhiyun		};
1894*4882a593Smuzhiyun		pins2 {
1895*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 12, AF8)>, /* USART3_RX */
1896*4882a593Smuzhiyun				 <STM32_PINMUX('B', 13, AF7)>; /* USART3_CTS_NSS */
1897*4882a593Smuzhiyun			bias-disable;
1898*4882a593Smuzhiyun		};
1899*4882a593Smuzhiyun	};
1900*4882a593Smuzhiyun
1901*4882a593Smuzhiyun	usart3_idle_pins_c: usart3-idle-2 {
1902*4882a593Smuzhiyun		pins1 {
1903*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 10, ANALOG)>, /* USART3_TX */
1904*4882a593Smuzhiyun				 <STM32_PINMUX('B', 13, ANALOG)>; /* USART3_CTS_NSS */
1905*4882a593Smuzhiyun		};
1906*4882a593Smuzhiyun		pins2 {
1907*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('G', 8, AF8)>; /* USART3_RTS */
1908*4882a593Smuzhiyun			bias-disable;
1909*4882a593Smuzhiyun			drive-push-pull;
1910*4882a593Smuzhiyun			slew-rate = <0>;
1911*4882a593Smuzhiyun		};
1912*4882a593Smuzhiyun		pins3 {
1913*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 12, AF8)>; /* USART3_RX */
1914*4882a593Smuzhiyun			bias-disable;
1915*4882a593Smuzhiyun		};
1916*4882a593Smuzhiyun	};
1917*4882a593Smuzhiyun
1918*4882a593Smuzhiyun	usart3_sleep_pins_c: usart3-sleep-2 {
1919*4882a593Smuzhiyun		pins {
1920*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('B', 10, ANALOG)>, /* USART3_TX */
1921*4882a593Smuzhiyun				 <STM32_PINMUX('G', 8, ANALOG)>, /* USART3_RTS */
1922*4882a593Smuzhiyun				 <STM32_PINMUX('B', 13, ANALOG)>, /* USART3_CTS_NSS */
1923*4882a593Smuzhiyun				 <STM32_PINMUX('B', 12, ANALOG)>; /* USART3_RX */
1924*4882a593Smuzhiyun		};
1925*4882a593Smuzhiyun	};
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun	usbotg_hs_pins_a: usbotg-hs-0 {
1928*4882a593Smuzhiyun		pins {
1929*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('A', 10, ANALOG)>; /* OTG_ID */
1930*4882a593Smuzhiyun		};
1931*4882a593Smuzhiyun	};
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun	usbotg_fs_dp_dm_pins_a: usbotg-fs-dp-dm-0 {
1934*4882a593Smuzhiyun		pins {
1935*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('A', 11, ANALOG)>, /* OTG_FS_DM */
1936*4882a593Smuzhiyun				 <STM32_PINMUX('A', 12, ANALOG)>; /* OTG_FS_DP */
1937*4882a593Smuzhiyun		};
1938*4882a593Smuzhiyun	};
1939*4882a593Smuzhiyun};
1940*4882a593Smuzhiyun
1941*4882a593Smuzhiyun&pinctrl_z {
1942*4882a593Smuzhiyun	i2c2_pins_b2: i2c2-0 {
1943*4882a593Smuzhiyun		pins {
1944*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('Z', 0, AF3)>; /* I2C2_SCL */
1945*4882a593Smuzhiyun			bias-disable;
1946*4882a593Smuzhiyun			drive-open-drain;
1947*4882a593Smuzhiyun			slew-rate = <0>;
1948*4882a593Smuzhiyun		};
1949*4882a593Smuzhiyun	};
1950*4882a593Smuzhiyun
1951*4882a593Smuzhiyun	i2c2_sleep_pins_b2: i2c2-sleep-0 {
1952*4882a593Smuzhiyun		pins {
1953*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('Z', 0, ANALOG)>; /* I2C2_SCL */
1954*4882a593Smuzhiyun		};
1955*4882a593Smuzhiyun	};
1956*4882a593Smuzhiyun
1957*4882a593Smuzhiyun	i2c4_pins_a: i2c4-0 {
1958*4882a593Smuzhiyun		pins {
1959*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('Z', 4, AF6)>, /* I2C4_SCL */
1960*4882a593Smuzhiyun				 <STM32_PINMUX('Z', 5, AF6)>; /* I2C4_SDA */
1961*4882a593Smuzhiyun			bias-disable;
1962*4882a593Smuzhiyun			drive-open-drain;
1963*4882a593Smuzhiyun			slew-rate = <0>;
1964*4882a593Smuzhiyun		};
1965*4882a593Smuzhiyun	};
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun	i2c4_sleep_pins_a: i2c4-sleep-0 {
1968*4882a593Smuzhiyun		pins {
1969*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('Z', 4, ANALOG)>, /* I2C4_SCL */
1970*4882a593Smuzhiyun				 <STM32_PINMUX('Z', 5, ANALOG)>; /* I2C4_SDA */
1971*4882a593Smuzhiyun		};
1972*4882a593Smuzhiyun	};
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun	spi1_pins_a: spi1-0 {
1975*4882a593Smuzhiyun		pins1 {
1976*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('Z', 0, AF5)>, /* SPI1_SCK */
1977*4882a593Smuzhiyun				 <STM32_PINMUX('Z', 2, AF5)>; /* SPI1_MOSI */
1978*4882a593Smuzhiyun			bias-disable;
1979*4882a593Smuzhiyun			drive-push-pull;
1980*4882a593Smuzhiyun			slew-rate = <1>;
1981*4882a593Smuzhiyun		};
1982*4882a593Smuzhiyun
1983*4882a593Smuzhiyun		pins2 {
1984*4882a593Smuzhiyun			pinmux = <STM32_PINMUX('Z', 1, AF5)>; /* SPI1_MISO */
1985*4882a593Smuzhiyun			bias-disable;
1986*4882a593Smuzhiyun		};
1987*4882a593Smuzhiyun	};
1988*4882a593Smuzhiyun};
1989