xref: /OK3568_Linux_fs/kernel/drivers/clk/clk-stm32h7.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) STMicroelectronics 2017
4*4882a593Smuzhiyun  * Author: Gabriel Fernandez <gabriel.fernandez@st.com> for STMicroelectronics.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_address.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun #include <linux/spinlock.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <dt-bindings/clock/stm32h7-clks.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* Reset Clock Control Registers */
21*4882a593Smuzhiyun #define RCC_CR		0x00
22*4882a593Smuzhiyun #define RCC_CFGR	0x10
23*4882a593Smuzhiyun #define RCC_D1CFGR	0x18
24*4882a593Smuzhiyun #define RCC_D2CFGR	0x1C
25*4882a593Smuzhiyun #define RCC_D3CFGR	0x20
26*4882a593Smuzhiyun #define RCC_PLLCKSELR	0x28
27*4882a593Smuzhiyun #define RCC_PLLCFGR	0x2C
28*4882a593Smuzhiyun #define RCC_PLL1DIVR	0x30
29*4882a593Smuzhiyun #define RCC_PLL1FRACR	0x34
30*4882a593Smuzhiyun #define RCC_PLL2DIVR	0x38
31*4882a593Smuzhiyun #define RCC_PLL2FRACR	0x3C
32*4882a593Smuzhiyun #define RCC_PLL3DIVR	0x40
33*4882a593Smuzhiyun #define RCC_PLL3FRACR	0x44
34*4882a593Smuzhiyun #define RCC_D1CCIPR	0x4C
35*4882a593Smuzhiyun #define RCC_D2CCIP1R	0x50
36*4882a593Smuzhiyun #define RCC_D2CCIP2R	0x54
37*4882a593Smuzhiyun #define RCC_D3CCIPR	0x58
38*4882a593Smuzhiyun #define RCC_BDCR	0x70
39*4882a593Smuzhiyun #define RCC_CSR		0x74
40*4882a593Smuzhiyun #define RCC_AHB3ENR	0xD4
41*4882a593Smuzhiyun #define RCC_AHB1ENR	0xD8
42*4882a593Smuzhiyun #define RCC_AHB2ENR	0xDC
43*4882a593Smuzhiyun #define RCC_AHB4ENR	0xE0
44*4882a593Smuzhiyun #define RCC_APB3ENR	0xE4
45*4882a593Smuzhiyun #define RCC_APB1LENR	0xE8
46*4882a593Smuzhiyun #define RCC_APB1HENR	0xEC
47*4882a593Smuzhiyun #define RCC_APB2ENR	0xF0
48*4882a593Smuzhiyun #define RCC_APB4ENR	0xF4
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun static DEFINE_SPINLOCK(stm32rcc_lock);
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun static void __iomem *base;
53*4882a593Smuzhiyun static struct clk_hw **hws;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* System clock parent */
56*4882a593Smuzhiyun static const char * const sys_src[] = {
57*4882a593Smuzhiyun 	"hsi_ck", "csi_ck", "hse_ck", "pll1_p" };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun static const char * const tracein_src[] = {
60*4882a593Smuzhiyun 	"hsi_ck", "csi_ck", "hse_ck", "pll1_r" };
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun static const char * const per_src[] = {
63*4882a593Smuzhiyun 	"hsi_ker", "csi_ker", "hse_ck", "disabled" };
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun static const char * const pll_src[] = {
66*4882a593Smuzhiyun 	"hsi_ck", "csi_ck", "hse_ck", "no clock" };
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun static const char * const sdmmc_src[] = { "pll1_q", "pll2_r" };
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun static const char * const dsi_src[] = { "ck_dsi_phy", "pll2_q" };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun static const char * const qspi_src[] = {
73*4882a593Smuzhiyun 	"hclk", "pll1_q", "pll2_r", "per_ck" };
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun static const char * const fmc_src[] = {
76*4882a593Smuzhiyun 	"hclk", "pll1_q", "pll2_r", "per_ck" };
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /* Kernel clock parent */
79*4882a593Smuzhiyun static const char * const swp_src[] = {	"pclk1", "hsi_ker" };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun static const char * const fdcan_src[] = { "hse_ck", "pll1_q", "pll2_q" };
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun static const char * const dfsdm1_src[] = { "pclk2", "sys_ck" };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun static const char * const spdifrx_src[] = {
86*4882a593Smuzhiyun 	"pll1_q", "pll2_r", "pll3_r", "hsi_ker" };
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun static const char *spi_src1[5] = {
89*4882a593Smuzhiyun 	"pll1_q", "pll2_p", "pll3_p", NULL, "per_ck" };
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun static const char * const spi_src2[] = {
92*4882a593Smuzhiyun 	"pclk2", "pll2_q", "pll3_q", "hsi_ker", "csi_ker", "hse_ck" };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun static const char * const spi_src3[] = {
95*4882a593Smuzhiyun 	"pclk4", "pll2_q", "pll3_q", "hsi_ker", "csi_ker", "hse_ck" };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun static const char * const lptim_src1[] = {
98*4882a593Smuzhiyun 	"pclk1", "pll2_p", "pll3_r", "lse_ck", "lsi_ck", "per_ck" };
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun static const char * const lptim_src2[] = {
101*4882a593Smuzhiyun 	"pclk4", "pll2_p", "pll3_r", "lse_ck", "lsi_ck", "per_ck" };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static const char * const cec_src[] = {"lse_ck", "lsi_ck", "csi_ker_div122" };
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun static const char * const usbotg_src[] = {"pll1_q", "pll3_q", "rc48_ck" };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /* i2c 1,2,3 src */
108*4882a593Smuzhiyun static const char * const i2c_src1[] = {
109*4882a593Smuzhiyun 	"pclk1", "pll3_r", "hsi_ker", "csi_ker" };
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun static const char * const i2c_src2[] = {
112*4882a593Smuzhiyun 	"pclk4", "pll3_r", "hsi_ker", "csi_ker" };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static const char * const rng_src[] = {
115*4882a593Smuzhiyun 	"rc48_ck", "pll1_q", "lse_ck", "lsi_ck" };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun /* usart 1,6 src */
118*4882a593Smuzhiyun static const char * const usart_src1[] = {
119*4882a593Smuzhiyun 	"pclk2", "pll2_q", "pll3_q", "hsi_ker", "csi_ker", "lse_ck" };
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /* usart 2,3,4,5,7,8 src */
122*4882a593Smuzhiyun static const char * const usart_src2[] = {
123*4882a593Smuzhiyun 	"pclk1", "pll2_q", "pll3_q", "hsi_ker", "csi_ker", "lse_ck" };
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun static const char *sai_src[5] = {
126*4882a593Smuzhiyun 	"pll1_q", "pll2_p", "pll3_p", NULL, "per_ck" };
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun static const char * const adc_src[] = { "pll2_p", "pll3_r", "per_ck" };
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /* lptim 2,3,4,5 src */
131*4882a593Smuzhiyun static const char * const lpuart1_src[] = {
132*4882a593Smuzhiyun 	"pclk3", "pll2_q", "pll3_q", "csi_ker", "lse_ck" };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun static const char * const hrtim_src[] = { "tim2_ker", "d1cpre" };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /* RTC clock parent */
137*4882a593Smuzhiyun static const char * const rtc_src[] = { "off", "lse_ck", "lsi_ck", "hse_1M" };
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun /* Micro-controller output clock parent */
140*4882a593Smuzhiyun static const char * const mco_src1[] = {
141*4882a593Smuzhiyun 	"hsi_ck", "lse_ck", "hse_ck", "pll1_q",	"rc48_ck" };
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun static const char * const mco_src2[] = {
144*4882a593Smuzhiyun 	"sys_ck", "pll2_p", "hse_ck", "pll1_p", "csi_ck", "lsi_ck" };
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun /* LCD clock */
147*4882a593Smuzhiyun static const char * const ltdc_src[] = {"pll3_r"};
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /* Gate clock with ready bit and backup domain management */
150*4882a593Smuzhiyun struct stm32_ready_gate {
151*4882a593Smuzhiyun 	struct	clk_gate gate;
152*4882a593Smuzhiyun 	u8	bit_rdy;
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define to_ready_gate_clk(_rgate) container_of(_rgate, struct stm32_ready_gate,\
156*4882a593Smuzhiyun 		gate)
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun #define RGATE_TIMEOUT 10000
159*4882a593Smuzhiyun 
ready_gate_clk_enable(struct clk_hw * hw)160*4882a593Smuzhiyun static int ready_gate_clk_enable(struct clk_hw *hw)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	struct clk_gate *gate = to_clk_gate(hw);
163*4882a593Smuzhiyun 	struct stm32_ready_gate *rgate = to_ready_gate_clk(gate);
164*4882a593Smuzhiyun 	int bit_status;
165*4882a593Smuzhiyun 	unsigned int timeout = RGATE_TIMEOUT;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	if (clk_gate_ops.is_enabled(hw))
168*4882a593Smuzhiyun 		return 0;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	clk_gate_ops.enable(hw);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	/* We can't use readl_poll_timeout() because we can blocked if
173*4882a593Smuzhiyun 	 * someone enables this clock before clocksource changes.
174*4882a593Smuzhiyun 	 * Only jiffies counter is available. Jiffies are incremented by
175*4882a593Smuzhiyun 	 * interruptions and enable op does not allow to be interrupted.
176*4882a593Smuzhiyun 	 */
177*4882a593Smuzhiyun 	do {
178*4882a593Smuzhiyun 		bit_status = !(readl(gate->reg) & BIT(rgate->bit_rdy));
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 		if (bit_status)
181*4882a593Smuzhiyun 			udelay(100);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	} while (bit_status && --timeout);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	return bit_status;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
ready_gate_clk_disable(struct clk_hw * hw)188*4882a593Smuzhiyun static void ready_gate_clk_disable(struct clk_hw *hw)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	struct clk_gate *gate = to_clk_gate(hw);
191*4882a593Smuzhiyun 	struct stm32_ready_gate *rgate = to_ready_gate_clk(gate);
192*4882a593Smuzhiyun 	int bit_status;
193*4882a593Smuzhiyun 	unsigned int timeout = RGATE_TIMEOUT;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	if (!clk_gate_ops.is_enabled(hw))
196*4882a593Smuzhiyun 		return;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	clk_gate_ops.disable(hw);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	do {
201*4882a593Smuzhiyun 		bit_status = !!(readl(gate->reg) & BIT(rgate->bit_rdy));
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 		if (bit_status)
204*4882a593Smuzhiyun 			udelay(100);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	} while (bit_status && --timeout);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun static const struct clk_ops ready_gate_clk_ops = {
210*4882a593Smuzhiyun 	.enable		= ready_gate_clk_enable,
211*4882a593Smuzhiyun 	.disable	= ready_gate_clk_disable,
212*4882a593Smuzhiyun 	.is_enabled	= clk_gate_is_enabled,
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun 
clk_register_ready_gate(struct device * dev,const char * name,const char * parent_name,void __iomem * reg,u8 bit_idx,u8 bit_rdy,unsigned long flags,spinlock_t * lock)215*4882a593Smuzhiyun static struct clk_hw *clk_register_ready_gate(struct device *dev,
216*4882a593Smuzhiyun 		const char *name, const char *parent_name,
217*4882a593Smuzhiyun 		void __iomem *reg, u8 bit_idx, u8 bit_rdy,
218*4882a593Smuzhiyun 		unsigned long flags, spinlock_t *lock)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	struct stm32_ready_gate *rgate;
221*4882a593Smuzhiyun 	struct clk_init_data init = { NULL };
222*4882a593Smuzhiyun 	struct clk_hw *hw;
223*4882a593Smuzhiyun 	int ret;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	rgate = kzalloc(sizeof(*rgate), GFP_KERNEL);
226*4882a593Smuzhiyun 	if (!rgate)
227*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	init.name = name;
230*4882a593Smuzhiyun 	init.ops = &ready_gate_clk_ops;
231*4882a593Smuzhiyun 	init.flags = flags;
232*4882a593Smuzhiyun 	init.parent_names = &parent_name;
233*4882a593Smuzhiyun 	init.num_parents = 1;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	rgate->bit_rdy = bit_rdy;
236*4882a593Smuzhiyun 	rgate->gate.lock = lock;
237*4882a593Smuzhiyun 	rgate->gate.reg = reg;
238*4882a593Smuzhiyun 	rgate->gate.bit_idx = bit_idx;
239*4882a593Smuzhiyun 	rgate->gate.hw.init = &init;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	hw = &rgate->gate.hw;
242*4882a593Smuzhiyun 	ret = clk_hw_register(dev, hw);
243*4882a593Smuzhiyun 	if (ret) {
244*4882a593Smuzhiyun 		kfree(rgate);
245*4882a593Smuzhiyun 		hw = ERR_PTR(ret);
246*4882a593Smuzhiyun 	}
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	return hw;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun struct gate_cfg {
252*4882a593Smuzhiyun 	u32 offset;
253*4882a593Smuzhiyun 	u8  bit_idx;
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun struct muxdiv_cfg {
257*4882a593Smuzhiyun 	u32 offset;
258*4882a593Smuzhiyun 	u8 shift;
259*4882a593Smuzhiyun 	u8 width;
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun struct composite_clk_cfg {
263*4882a593Smuzhiyun 	struct gate_cfg *gate;
264*4882a593Smuzhiyun 	struct muxdiv_cfg *mux;
265*4882a593Smuzhiyun 	struct muxdiv_cfg *div;
266*4882a593Smuzhiyun 	const char *name;
267*4882a593Smuzhiyun 	const char * const *parent_name;
268*4882a593Smuzhiyun 	int num_parents;
269*4882a593Smuzhiyun 	u32 flags;
270*4882a593Smuzhiyun };
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun struct composite_clk_gcfg_t {
273*4882a593Smuzhiyun 	u8 flags;
274*4882a593Smuzhiyun 	const struct clk_ops *ops;
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun /*
278*4882a593Smuzhiyun  * General config definition of a composite clock (only clock diviser for rate)
279*4882a593Smuzhiyun  */
280*4882a593Smuzhiyun struct composite_clk_gcfg {
281*4882a593Smuzhiyun 	struct composite_clk_gcfg_t *mux;
282*4882a593Smuzhiyun 	struct composite_clk_gcfg_t *div;
283*4882a593Smuzhiyun 	struct composite_clk_gcfg_t *gate;
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun #define M_CFG_MUX(_mux_ops, _mux_flags)\
287*4882a593Smuzhiyun 	.mux = &(struct composite_clk_gcfg_t) { _mux_flags, _mux_ops}
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun #define M_CFG_DIV(_rate_ops, _rate_flags)\
290*4882a593Smuzhiyun 	.div = &(struct composite_clk_gcfg_t) {_rate_flags, _rate_ops}
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun #define M_CFG_GATE(_gate_ops, _gate_flags)\
293*4882a593Smuzhiyun 	.gate = &(struct composite_clk_gcfg_t) { _gate_flags, _gate_ops}
294*4882a593Smuzhiyun 
_get_cmux(void __iomem * reg,u8 shift,u8 width,u32 flags,spinlock_t * lock)295*4882a593Smuzhiyun static struct clk_mux *_get_cmux(void __iomem *reg, u8 shift, u8 width,
296*4882a593Smuzhiyun 		u32 flags, spinlock_t *lock)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun 	struct clk_mux *mux;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	mux = kzalloc(sizeof(*mux), GFP_KERNEL);
301*4882a593Smuzhiyun 	if (!mux)
302*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	mux->reg	= reg;
305*4882a593Smuzhiyun 	mux->shift	= shift;
306*4882a593Smuzhiyun 	mux->mask	= (1 << width) - 1;
307*4882a593Smuzhiyun 	mux->flags	= flags;
308*4882a593Smuzhiyun 	mux->lock	= lock;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	return mux;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
_get_cdiv(void __iomem * reg,u8 shift,u8 width,u32 flags,spinlock_t * lock)313*4882a593Smuzhiyun static struct clk_divider *_get_cdiv(void __iomem *reg, u8 shift, u8 width,
314*4882a593Smuzhiyun 		u32 flags, spinlock_t *lock)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun 	struct clk_divider *div;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	div = kzalloc(sizeof(*div), GFP_KERNEL);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	if (!div)
321*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	div->reg   = reg;
324*4882a593Smuzhiyun 	div->shift = shift;
325*4882a593Smuzhiyun 	div->width = width;
326*4882a593Smuzhiyun 	div->flags = flags;
327*4882a593Smuzhiyun 	div->lock  = lock;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	return div;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun 
_get_cgate(void __iomem * reg,u8 bit_idx,u32 flags,spinlock_t * lock)332*4882a593Smuzhiyun static struct clk_gate *_get_cgate(void __iomem *reg, u8 bit_idx, u32 flags,
333*4882a593Smuzhiyun 		spinlock_t *lock)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun 	struct clk_gate *gate;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	gate = kzalloc(sizeof(*gate), GFP_KERNEL);
338*4882a593Smuzhiyun 	if (!gate)
339*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	gate->reg	= reg;
342*4882a593Smuzhiyun 	gate->bit_idx	= bit_idx;
343*4882a593Smuzhiyun 	gate->flags	= flags;
344*4882a593Smuzhiyun 	gate->lock	= lock;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	return gate;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun struct composite_cfg {
350*4882a593Smuzhiyun 	struct clk_hw *mux_hw;
351*4882a593Smuzhiyun 	struct clk_hw *div_hw;
352*4882a593Smuzhiyun 	struct clk_hw *gate_hw;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	const struct clk_ops *mux_ops;
355*4882a593Smuzhiyun 	const struct clk_ops *div_ops;
356*4882a593Smuzhiyun 	const struct clk_ops *gate_ops;
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun 
get_cfg_composite_div(const struct composite_clk_gcfg * gcfg,const struct composite_clk_cfg * cfg,struct composite_cfg * composite,spinlock_t * lock)359*4882a593Smuzhiyun static void get_cfg_composite_div(const struct composite_clk_gcfg *gcfg,
360*4882a593Smuzhiyun 		const struct composite_clk_cfg *cfg,
361*4882a593Smuzhiyun 		struct composite_cfg *composite, spinlock_t *lock)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	struct clk_mux     *mux = NULL;
364*4882a593Smuzhiyun 	struct clk_divider *div = NULL;
365*4882a593Smuzhiyun 	struct clk_gate    *gate = NULL;
366*4882a593Smuzhiyun 	const struct clk_ops *mux_ops, *div_ops, *gate_ops;
367*4882a593Smuzhiyun 	struct clk_hw *mux_hw;
368*4882a593Smuzhiyun 	struct clk_hw *div_hw;
369*4882a593Smuzhiyun 	struct clk_hw *gate_hw;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	mux_ops = div_ops = gate_ops = NULL;
372*4882a593Smuzhiyun 	mux_hw = div_hw = gate_hw = NULL;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	if (gcfg->mux && cfg->mux) {
375*4882a593Smuzhiyun 		mux = _get_cmux(base + cfg->mux->offset,
376*4882a593Smuzhiyun 				cfg->mux->shift,
377*4882a593Smuzhiyun 				cfg->mux->width,
378*4882a593Smuzhiyun 				gcfg->mux->flags, lock);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 		if (!IS_ERR(mux)) {
381*4882a593Smuzhiyun 			mux_hw = &mux->hw;
382*4882a593Smuzhiyun 			mux_ops = gcfg->mux->ops ?
383*4882a593Smuzhiyun 				  gcfg->mux->ops : &clk_mux_ops;
384*4882a593Smuzhiyun 		}
385*4882a593Smuzhiyun 	}
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	if (gcfg->div && cfg->div) {
388*4882a593Smuzhiyun 		div = _get_cdiv(base + cfg->div->offset,
389*4882a593Smuzhiyun 				cfg->div->shift,
390*4882a593Smuzhiyun 				cfg->div->width,
391*4882a593Smuzhiyun 				gcfg->div->flags, lock);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 		if (!IS_ERR(div)) {
394*4882a593Smuzhiyun 			div_hw = &div->hw;
395*4882a593Smuzhiyun 			div_ops = gcfg->div->ops ?
396*4882a593Smuzhiyun 				  gcfg->div->ops : &clk_divider_ops;
397*4882a593Smuzhiyun 		}
398*4882a593Smuzhiyun 	}
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	if (gcfg->gate && cfg->gate) {
401*4882a593Smuzhiyun 		gate = _get_cgate(base + cfg->gate->offset,
402*4882a593Smuzhiyun 				cfg->gate->bit_idx,
403*4882a593Smuzhiyun 				gcfg->gate->flags, lock);
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 		if (!IS_ERR(gate)) {
406*4882a593Smuzhiyun 			gate_hw = &gate->hw;
407*4882a593Smuzhiyun 			gate_ops = gcfg->gate->ops ?
408*4882a593Smuzhiyun 				   gcfg->gate->ops : &clk_gate_ops;
409*4882a593Smuzhiyun 		}
410*4882a593Smuzhiyun 	}
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	composite->mux_hw = mux_hw;
413*4882a593Smuzhiyun 	composite->mux_ops = mux_ops;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	composite->div_hw = div_hw;
416*4882a593Smuzhiyun 	composite->div_ops = div_ops;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	composite->gate_hw = gate_hw;
419*4882a593Smuzhiyun 	composite->gate_ops = gate_ops;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun /* Kernel Timer */
423*4882a593Smuzhiyun struct timer_ker {
424*4882a593Smuzhiyun 	u8 dppre_shift;
425*4882a593Smuzhiyun 	struct clk_hw hw;
426*4882a593Smuzhiyun 	spinlock_t *lock;
427*4882a593Smuzhiyun };
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun #define to_timer_ker(_hw) container_of(_hw, struct timer_ker, hw)
430*4882a593Smuzhiyun 
timer_ker_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)431*4882a593Smuzhiyun static unsigned long timer_ker_recalc_rate(struct clk_hw *hw,
432*4882a593Smuzhiyun 		unsigned long parent_rate)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun 	struct timer_ker *clk_elem = to_timer_ker(hw);
435*4882a593Smuzhiyun 	u32 timpre;
436*4882a593Smuzhiyun 	u32 dppre_shift = clk_elem->dppre_shift;
437*4882a593Smuzhiyun 	u32 prescaler;
438*4882a593Smuzhiyun 	u32 mul;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	timpre = (readl(base + RCC_CFGR) >> 15) & 0x01;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	prescaler = (readl(base + RCC_D2CFGR) >> dppre_shift) & 0x03;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	mul = 2;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	if (prescaler < 4)
447*4882a593Smuzhiyun 		mul = 1;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	else if (timpre && prescaler > 4)
450*4882a593Smuzhiyun 		mul = 4;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	return parent_rate * mul;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun static const struct clk_ops timer_ker_ops = {
456*4882a593Smuzhiyun 	.recalc_rate = timer_ker_recalc_rate,
457*4882a593Smuzhiyun };
458*4882a593Smuzhiyun 
clk_register_stm32_timer_ker(struct device * dev,const char * name,const char * parent_name,unsigned long flags,u8 dppre_shift,spinlock_t * lock)459*4882a593Smuzhiyun static struct clk_hw *clk_register_stm32_timer_ker(struct device *dev,
460*4882a593Smuzhiyun 		const char *name, const char *parent_name,
461*4882a593Smuzhiyun 		unsigned long flags,
462*4882a593Smuzhiyun 		u8 dppre_shift,
463*4882a593Smuzhiyun 		spinlock_t *lock)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun 	struct timer_ker *element;
466*4882a593Smuzhiyun 	struct clk_init_data init;
467*4882a593Smuzhiyun 	struct clk_hw *hw;
468*4882a593Smuzhiyun 	int err;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	element = kzalloc(sizeof(*element), GFP_KERNEL);
471*4882a593Smuzhiyun 	if (!element)
472*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	init.name = name;
475*4882a593Smuzhiyun 	init.ops = &timer_ker_ops;
476*4882a593Smuzhiyun 	init.flags = flags;
477*4882a593Smuzhiyun 	init.parent_names = &parent_name;
478*4882a593Smuzhiyun 	init.num_parents = 1;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	element->hw.init = &init;
481*4882a593Smuzhiyun 	element->lock = lock;
482*4882a593Smuzhiyun 	element->dppre_shift = dppre_shift;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	hw = &element->hw;
485*4882a593Smuzhiyun 	err = clk_hw_register(dev, hw);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	if (err) {
488*4882a593Smuzhiyun 		kfree(element);
489*4882a593Smuzhiyun 		return ERR_PTR(err);
490*4882a593Smuzhiyun 	}
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	return hw;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun static const struct clk_div_table d1cpre_div_table[] = {
496*4882a593Smuzhiyun 	{ 0, 1 }, { 1, 1 }, { 2, 1 }, { 3, 1},
497*4882a593Smuzhiyun 	{ 4, 1 }, { 5, 1 }, { 6, 1 }, { 7, 1},
498*4882a593Smuzhiyun 	{ 8, 2 }, { 9, 4 }, { 10, 8 }, { 11, 16 },
499*4882a593Smuzhiyun 	{ 12, 64 }, { 13, 128 }, { 14, 256 },
500*4882a593Smuzhiyun 	{ 15, 512 },
501*4882a593Smuzhiyun 	{ 0 },
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun static const struct clk_div_table ppre_div_table[] = {
505*4882a593Smuzhiyun 	{ 0, 1 }, { 1, 1 }, { 2, 1 }, { 3, 1},
506*4882a593Smuzhiyun 	{ 4, 2 }, { 5, 4 }, { 6, 8 }, { 7, 16 },
507*4882a593Smuzhiyun 	{ 0 },
508*4882a593Smuzhiyun };
509*4882a593Smuzhiyun 
register_core_and_bus_clocks(void)510*4882a593Smuzhiyun static void register_core_and_bus_clocks(void)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	/* CORE AND BUS */
513*4882a593Smuzhiyun 	hws[SYS_D1CPRE] = clk_hw_register_divider_table(NULL, "d1cpre",
514*4882a593Smuzhiyun 			"sys_ck", CLK_IGNORE_UNUSED, base + RCC_D1CFGR, 8, 4, 0,
515*4882a593Smuzhiyun 			d1cpre_div_table, &stm32rcc_lock);
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	hws[HCLK] = clk_hw_register_divider_table(NULL, "hclk", "d1cpre",
518*4882a593Smuzhiyun 			CLK_IGNORE_UNUSED, base + RCC_D1CFGR, 0, 4, 0,
519*4882a593Smuzhiyun 			d1cpre_div_table, &stm32rcc_lock);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	/* D1 DOMAIN */
522*4882a593Smuzhiyun 	/* * CPU Systick */
523*4882a593Smuzhiyun 	hws[CPU_SYSTICK] = clk_hw_register_fixed_factor(NULL, "systick",
524*4882a593Smuzhiyun 			"d1cpre", 0, 1, 8);
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	/* * APB3 peripheral */
527*4882a593Smuzhiyun 	hws[PCLK3] = clk_hw_register_divider_table(NULL, "pclk3", "hclk", 0,
528*4882a593Smuzhiyun 			base + RCC_D1CFGR, 4, 3, 0,
529*4882a593Smuzhiyun 			ppre_div_table, &stm32rcc_lock);
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	/* D2 DOMAIN */
532*4882a593Smuzhiyun 	/* * APB1 peripheral */
533*4882a593Smuzhiyun 	hws[PCLK1] = clk_hw_register_divider_table(NULL, "pclk1", "hclk", 0,
534*4882a593Smuzhiyun 			base + RCC_D2CFGR, 4, 3, 0,
535*4882a593Smuzhiyun 			ppre_div_table, &stm32rcc_lock);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	/* Timers prescaler clocks */
538*4882a593Smuzhiyun 	clk_register_stm32_timer_ker(NULL, "tim1_ker", "pclk1", 0,
539*4882a593Smuzhiyun 			4, &stm32rcc_lock);
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	/* * APB2 peripheral */
542*4882a593Smuzhiyun 	hws[PCLK2] = clk_hw_register_divider_table(NULL, "pclk2", "hclk", 0,
543*4882a593Smuzhiyun 			base + RCC_D2CFGR, 8, 3, 0, ppre_div_table,
544*4882a593Smuzhiyun 			&stm32rcc_lock);
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	clk_register_stm32_timer_ker(NULL, "tim2_ker", "pclk2", 0, 8,
547*4882a593Smuzhiyun 			&stm32rcc_lock);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	/* D3 DOMAIN */
550*4882a593Smuzhiyun 	/* * APB4 peripheral */
551*4882a593Smuzhiyun 	hws[PCLK4] = clk_hw_register_divider_table(NULL, "pclk4", "hclk", 0,
552*4882a593Smuzhiyun 			base + RCC_D3CFGR, 4, 3, 0,
553*4882a593Smuzhiyun 			ppre_div_table, &stm32rcc_lock);
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun /* MUX clock configuration */
557*4882a593Smuzhiyun struct stm32_mux_clk {
558*4882a593Smuzhiyun 	const char *name;
559*4882a593Smuzhiyun 	const char * const *parents;
560*4882a593Smuzhiyun 	u8 num_parents;
561*4882a593Smuzhiyun 	u32 offset;
562*4882a593Smuzhiyun 	u8 shift;
563*4882a593Smuzhiyun 	u8 width;
564*4882a593Smuzhiyun 	u32 flags;
565*4882a593Smuzhiyun };
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun #define M_MCLOCF(_name, _parents, _mux_offset, _mux_shift, _mux_width, _flags)\
568*4882a593Smuzhiyun {\
569*4882a593Smuzhiyun 	.name		= _name,\
570*4882a593Smuzhiyun 	.parents	= _parents,\
571*4882a593Smuzhiyun 	.num_parents	= ARRAY_SIZE(_parents),\
572*4882a593Smuzhiyun 	.offset		= _mux_offset,\
573*4882a593Smuzhiyun 	.shift		= _mux_shift,\
574*4882a593Smuzhiyun 	.width		= _mux_width,\
575*4882a593Smuzhiyun 	.flags		= _flags,\
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun #define M_MCLOC(_name, _parents, _mux_offset, _mux_shift, _mux_width)\
579*4882a593Smuzhiyun 	M_MCLOCF(_name, _parents, _mux_offset, _mux_shift, _mux_width, 0)\
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun static const struct stm32_mux_clk stm32_mclk[] __initconst = {
582*4882a593Smuzhiyun 	M_MCLOC("per_ck",	per_src,	RCC_D1CCIPR,	28, 3),
583*4882a593Smuzhiyun 	M_MCLOC("pllsrc",	pll_src,	RCC_PLLCKSELR,	 0, 3),
584*4882a593Smuzhiyun 	M_MCLOC("sys_ck",	sys_src,	RCC_CFGR,	 0, 3),
585*4882a593Smuzhiyun 	M_MCLOC("tracein_ck",	tracein_src,	RCC_CFGR,	 0, 3),
586*4882a593Smuzhiyun };
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun /* Oscillary clock configuration */
589*4882a593Smuzhiyun struct stm32_osc_clk {
590*4882a593Smuzhiyun 	const char *name;
591*4882a593Smuzhiyun 	const char *parent;
592*4882a593Smuzhiyun 	u32 gate_offset;
593*4882a593Smuzhiyun 	u8 bit_idx;
594*4882a593Smuzhiyun 	u8 bit_rdy;
595*4882a593Smuzhiyun 	u32 flags;
596*4882a593Smuzhiyun };
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun #define OSC_CLKF(_name, _parent, _gate_offset, _bit_idx, _bit_rdy, _flags)\
599*4882a593Smuzhiyun {\
600*4882a593Smuzhiyun 	.name		= _name,\
601*4882a593Smuzhiyun 	.parent		= _parent,\
602*4882a593Smuzhiyun 	.gate_offset	= _gate_offset,\
603*4882a593Smuzhiyun 	.bit_idx	= _bit_idx,\
604*4882a593Smuzhiyun 	.bit_rdy	= _bit_rdy,\
605*4882a593Smuzhiyun 	.flags		= _flags,\
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun #define OSC_CLK(_name, _parent, _gate_offset, _bit_idx, _bit_rdy)\
609*4882a593Smuzhiyun 	OSC_CLKF(_name, _parent, _gate_offset, _bit_idx, _bit_rdy, 0)
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun static const struct stm32_osc_clk stm32_oclk[] __initconst = {
612*4882a593Smuzhiyun 	OSC_CLKF("hsi_ck",  "hsidiv",   RCC_CR,   0,  2, CLK_IGNORE_UNUSED),
613*4882a593Smuzhiyun 	OSC_CLKF("hsi_ker", "hsidiv",   RCC_CR,   1,  2, CLK_IGNORE_UNUSED),
614*4882a593Smuzhiyun 	OSC_CLKF("csi_ck",  "clk-csi",  RCC_CR,   7,  8, CLK_IGNORE_UNUSED),
615*4882a593Smuzhiyun 	OSC_CLKF("csi_ker", "clk-csi",  RCC_CR,   9,  8, CLK_IGNORE_UNUSED),
616*4882a593Smuzhiyun 	OSC_CLKF("rc48_ck", "clk-rc48", RCC_CR,  12, 13, CLK_IGNORE_UNUSED),
617*4882a593Smuzhiyun 	OSC_CLKF("lsi_ck",  "clk-lsi",  RCC_CSR,  0,  1, CLK_IGNORE_UNUSED),
618*4882a593Smuzhiyun };
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun /* PLL configuration */
621*4882a593Smuzhiyun struct st32h7_pll_cfg {
622*4882a593Smuzhiyun 	u8 bit_idx;
623*4882a593Smuzhiyun 	u32 offset_divr;
624*4882a593Smuzhiyun 	u8 bit_frac_en;
625*4882a593Smuzhiyun 	u32 offset_frac;
626*4882a593Smuzhiyun 	u8 divm;
627*4882a593Smuzhiyun };
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun struct stm32_pll_data {
630*4882a593Smuzhiyun 	const char *name;
631*4882a593Smuzhiyun 	const char *parent_name;
632*4882a593Smuzhiyun 	unsigned long flags;
633*4882a593Smuzhiyun 	const struct st32h7_pll_cfg *cfg;
634*4882a593Smuzhiyun };
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun static const struct st32h7_pll_cfg stm32h7_pll1 = {
637*4882a593Smuzhiyun 	.bit_idx = 24,
638*4882a593Smuzhiyun 	.offset_divr = RCC_PLL1DIVR,
639*4882a593Smuzhiyun 	.bit_frac_en = 0,
640*4882a593Smuzhiyun 	.offset_frac = RCC_PLL1FRACR,
641*4882a593Smuzhiyun 	.divm = 4,
642*4882a593Smuzhiyun };
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun static const struct st32h7_pll_cfg stm32h7_pll2 = {
645*4882a593Smuzhiyun 	.bit_idx = 26,
646*4882a593Smuzhiyun 	.offset_divr = RCC_PLL2DIVR,
647*4882a593Smuzhiyun 	.bit_frac_en = 4,
648*4882a593Smuzhiyun 	.offset_frac = RCC_PLL2FRACR,
649*4882a593Smuzhiyun 	.divm = 12,
650*4882a593Smuzhiyun };
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun static const struct st32h7_pll_cfg stm32h7_pll3 = {
653*4882a593Smuzhiyun 	.bit_idx = 28,
654*4882a593Smuzhiyun 	.offset_divr = RCC_PLL3DIVR,
655*4882a593Smuzhiyun 	.bit_frac_en = 8,
656*4882a593Smuzhiyun 	.offset_frac = RCC_PLL3FRACR,
657*4882a593Smuzhiyun 	.divm = 20,
658*4882a593Smuzhiyun };
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun static const struct stm32_pll_data stm32_pll[] = {
661*4882a593Smuzhiyun 	{ "vco1", "pllsrc", CLK_IGNORE_UNUSED, &stm32h7_pll1 },
662*4882a593Smuzhiyun 	{ "vco2", "pllsrc", 0, &stm32h7_pll2 },
663*4882a593Smuzhiyun 	{ "vco3", "pllsrc", 0, &stm32h7_pll3 },
664*4882a593Smuzhiyun };
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun struct stm32_fractional_divider {
667*4882a593Smuzhiyun 	void __iomem	*mreg;
668*4882a593Smuzhiyun 	u8		mshift;
669*4882a593Smuzhiyun 	u8		mwidth;
670*4882a593Smuzhiyun 	u32		mmask;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	void __iomem	*nreg;
673*4882a593Smuzhiyun 	u8		nshift;
674*4882a593Smuzhiyun 	u8		nwidth;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	void __iomem	*freg_status;
677*4882a593Smuzhiyun 	u8		freg_bit;
678*4882a593Smuzhiyun 	void __iomem	*freg_value;
679*4882a593Smuzhiyun 	u8		fshift;
680*4882a593Smuzhiyun 	u8		fwidth;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	u8		flags;
683*4882a593Smuzhiyun 	struct clk_hw	hw;
684*4882a593Smuzhiyun 	spinlock_t	*lock;
685*4882a593Smuzhiyun };
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun struct stm32_pll_obj {
688*4882a593Smuzhiyun 	spinlock_t *lock;
689*4882a593Smuzhiyun 	struct stm32_fractional_divider div;
690*4882a593Smuzhiyun 	struct stm32_ready_gate rgate;
691*4882a593Smuzhiyun 	struct clk_hw hw;
692*4882a593Smuzhiyun };
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun #define to_pll(_hw) container_of(_hw, struct stm32_pll_obj, hw)
695*4882a593Smuzhiyun 
pll_is_enabled(struct clk_hw * hw)696*4882a593Smuzhiyun static int pll_is_enabled(struct clk_hw *hw)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun 	struct stm32_pll_obj *clk_elem = to_pll(hw);
699*4882a593Smuzhiyun 	struct clk_hw *_hw = &clk_elem->rgate.gate.hw;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	__clk_hw_set_clk(_hw, hw);
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	return ready_gate_clk_ops.is_enabled(_hw);
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun 
pll_enable(struct clk_hw * hw)706*4882a593Smuzhiyun static int pll_enable(struct clk_hw *hw)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun 	struct stm32_pll_obj *clk_elem = to_pll(hw);
709*4882a593Smuzhiyun 	struct clk_hw *_hw = &clk_elem->rgate.gate.hw;
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	__clk_hw_set_clk(_hw, hw);
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	return ready_gate_clk_ops.enable(_hw);
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun 
pll_disable(struct clk_hw * hw)716*4882a593Smuzhiyun static void pll_disable(struct clk_hw *hw)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun 	struct stm32_pll_obj *clk_elem = to_pll(hw);
719*4882a593Smuzhiyun 	struct clk_hw *_hw = &clk_elem->rgate.gate.hw;
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	__clk_hw_set_clk(_hw, hw);
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	ready_gate_clk_ops.disable(_hw);
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun 
pll_frac_is_enabled(struct clk_hw * hw)726*4882a593Smuzhiyun static int pll_frac_is_enabled(struct clk_hw *hw)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun 	struct stm32_pll_obj *clk_elem = to_pll(hw);
729*4882a593Smuzhiyun 	struct stm32_fractional_divider *fd = &clk_elem->div;
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	return (readl(fd->freg_status) >> fd->freg_bit) & 0x01;
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun 
pll_read_frac(struct clk_hw * hw)734*4882a593Smuzhiyun static unsigned long pll_read_frac(struct clk_hw *hw)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun 	struct stm32_pll_obj *clk_elem = to_pll(hw);
737*4882a593Smuzhiyun 	struct stm32_fractional_divider *fd = &clk_elem->div;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	return (readl(fd->freg_value) >> fd->fshift) &
740*4882a593Smuzhiyun 		GENMASK(fd->fwidth - 1, 0);
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun 
pll_fd_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)743*4882a593Smuzhiyun static unsigned long pll_fd_recalc_rate(struct clk_hw *hw,
744*4882a593Smuzhiyun 		unsigned long parent_rate)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun 	struct stm32_pll_obj *clk_elem = to_pll(hw);
747*4882a593Smuzhiyun 	struct stm32_fractional_divider *fd = &clk_elem->div;
748*4882a593Smuzhiyun 	unsigned long m, n;
749*4882a593Smuzhiyun 	u32 val, mask;
750*4882a593Smuzhiyun 	u64 rate, rate1 = 0;
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	val = readl(fd->mreg);
753*4882a593Smuzhiyun 	mask = GENMASK(fd->mwidth - 1, 0) << fd->mshift;
754*4882a593Smuzhiyun 	m = (val & mask) >> fd->mshift;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	val = readl(fd->nreg);
757*4882a593Smuzhiyun 	mask = GENMASK(fd->nwidth - 1, 0) << fd->nshift;
758*4882a593Smuzhiyun 	n = ((val & mask) >> fd->nshift) + 1;
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	if (!n || !m)
761*4882a593Smuzhiyun 		return parent_rate;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	rate = (u64)parent_rate * n;
764*4882a593Smuzhiyun 	do_div(rate, m);
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	if (pll_frac_is_enabled(hw)) {
767*4882a593Smuzhiyun 		val = pll_read_frac(hw);
768*4882a593Smuzhiyun 		rate1 = (u64)parent_rate * (u64)val;
769*4882a593Smuzhiyun 		do_div(rate1, (m * 8191));
770*4882a593Smuzhiyun 	}
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	return rate + rate1;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun static const struct clk_ops pll_ops = {
776*4882a593Smuzhiyun 	.enable		= pll_enable,
777*4882a593Smuzhiyun 	.disable	= pll_disable,
778*4882a593Smuzhiyun 	.is_enabled	= pll_is_enabled,
779*4882a593Smuzhiyun 	.recalc_rate	= pll_fd_recalc_rate,
780*4882a593Smuzhiyun };
781*4882a593Smuzhiyun 
clk_register_stm32_pll(struct device * dev,const char * name,const char * parent,unsigned long flags,const struct st32h7_pll_cfg * cfg,spinlock_t * lock)782*4882a593Smuzhiyun static struct clk_hw *clk_register_stm32_pll(struct device *dev,
783*4882a593Smuzhiyun 		const char *name,
784*4882a593Smuzhiyun 		const char *parent,
785*4882a593Smuzhiyun 		unsigned long flags,
786*4882a593Smuzhiyun 		const struct st32h7_pll_cfg *cfg,
787*4882a593Smuzhiyun 		spinlock_t *lock)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun 	struct stm32_pll_obj *pll;
790*4882a593Smuzhiyun 	struct clk_init_data init = { NULL };
791*4882a593Smuzhiyun 	struct clk_hw *hw;
792*4882a593Smuzhiyun 	int ret;
793*4882a593Smuzhiyun 	struct stm32_fractional_divider *div = NULL;
794*4882a593Smuzhiyun 	struct stm32_ready_gate *rgate;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	pll = kzalloc(sizeof(*pll), GFP_KERNEL);
797*4882a593Smuzhiyun 	if (!pll)
798*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	init.name = name;
801*4882a593Smuzhiyun 	init.ops = &pll_ops;
802*4882a593Smuzhiyun 	init.flags = flags;
803*4882a593Smuzhiyun 	init.parent_names = &parent;
804*4882a593Smuzhiyun 	init.num_parents = 1;
805*4882a593Smuzhiyun 	pll->hw.init = &init;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	hw = &pll->hw;
808*4882a593Smuzhiyun 	rgate = &pll->rgate;
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	rgate->bit_rdy = cfg->bit_idx + 1;
811*4882a593Smuzhiyun 	rgate->gate.lock = lock;
812*4882a593Smuzhiyun 	rgate->gate.reg = base + RCC_CR;
813*4882a593Smuzhiyun 	rgate->gate.bit_idx = cfg->bit_idx;
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	div = &pll->div;
816*4882a593Smuzhiyun 	div->flags = 0;
817*4882a593Smuzhiyun 	div->mreg = base + RCC_PLLCKSELR;
818*4882a593Smuzhiyun 	div->mshift = cfg->divm;
819*4882a593Smuzhiyun 	div->mwidth = 6;
820*4882a593Smuzhiyun 	div->nreg = base +  cfg->offset_divr;
821*4882a593Smuzhiyun 	div->nshift = 0;
822*4882a593Smuzhiyun 	div->nwidth = 9;
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	div->freg_status = base + RCC_PLLCFGR;
825*4882a593Smuzhiyun 	div->freg_bit = cfg->bit_frac_en;
826*4882a593Smuzhiyun 	div->freg_value = base +  cfg->offset_frac;
827*4882a593Smuzhiyun 	div->fshift = 3;
828*4882a593Smuzhiyun 	div->fwidth = 13;
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	div->lock = lock;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	ret = clk_hw_register(dev, hw);
833*4882a593Smuzhiyun 	if (ret) {
834*4882a593Smuzhiyun 		kfree(pll);
835*4882a593Smuzhiyun 		hw = ERR_PTR(ret);
836*4882a593Smuzhiyun 	}
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	return hw;
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun /* ODF CLOCKS */
odf_divider_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)842*4882a593Smuzhiyun static unsigned long odf_divider_recalc_rate(struct clk_hw *hw,
843*4882a593Smuzhiyun 		unsigned long parent_rate)
844*4882a593Smuzhiyun {
845*4882a593Smuzhiyun 	return clk_divider_ops.recalc_rate(hw, parent_rate);
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun 
odf_divider_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)848*4882a593Smuzhiyun static long odf_divider_round_rate(struct clk_hw *hw, unsigned long rate,
849*4882a593Smuzhiyun 		unsigned long *prate)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun 	return clk_divider_ops.round_rate(hw, rate, prate);
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun 
odf_divider_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)854*4882a593Smuzhiyun static int odf_divider_set_rate(struct clk_hw *hw, unsigned long rate,
855*4882a593Smuzhiyun 		unsigned long parent_rate)
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun 	struct clk_hw *hwp;
858*4882a593Smuzhiyun 	int pll_status;
859*4882a593Smuzhiyun 	int ret;
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	hwp = clk_hw_get_parent(hw);
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	pll_status = pll_is_enabled(hwp);
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	if (pll_status)
866*4882a593Smuzhiyun 		pll_disable(hwp);
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	ret = clk_divider_ops.set_rate(hw, rate, parent_rate);
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	if (pll_status)
871*4882a593Smuzhiyun 		pll_enable(hwp);
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	return ret;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun static const struct clk_ops odf_divider_ops = {
877*4882a593Smuzhiyun 	.recalc_rate	= odf_divider_recalc_rate,
878*4882a593Smuzhiyun 	.round_rate	= odf_divider_round_rate,
879*4882a593Smuzhiyun 	.set_rate	= odf_divider_set_rate,
880*4882a593Smuzhiyun };
881*4882a593Smuzhiyun 
odf_gate_enable(struct clk_hw * hw)882*4882a593Smuzhiyun static int odf_gate_enable(struct clk_hw *hw)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun 	struct clk_hw *hwp;
885*4882a593Smuzhiyun 	int pll_status;
886*4882a593Smuzhiyun 	int ret;
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	if (clk_gate_ops.is_enabled(hw))
889*4882a593Smuzhiyun 		return 0;
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	hwp = clk_hw_get_parent(hw);
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	pll_status = pll_is_enabled(hwp);
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	if (pll_status)
896*4882a593Smuzhiyun 		pll_disable(hwp);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	ret = clk_gate_ops.enable(hw);
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	if (pll_status)
901*4882a593Smuzhiyun 		pll_enable(hwp);
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	return ret;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun 
odf_gate_disable(struct clk_hw * hw)906*4882a593Smuzhiyun static void odf_gate_disable(struct clk_hw *hw)
907*4882a593Smuzhiyun {
908*4882a593Smuzhiyun 	struct clk_hw *hwp;
909*4882a593Smuzhiyun 	int pll_status;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	if (!clk_gate_ops.is_enabled(hw))
912*4882a593Smuzhiyun 		return;
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	hwp = clk_hw_get_parent(hw);
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	pll_status = pll_is_enabled(hwp);
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	if (pll_status)
919*4882a593Smuzhiyun 		pll_disable(hwp);
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	clk_gate_ops.disable(hw);
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	if (pll_status)
924*4882a593Smuzhiyun 		pll_enable(hwp);
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun static const struct clk_ops odf_gate_ops = {
928*4882a593Smuzhiyun 	.enable		= odf_gate_enable,
929*4882a593Smuzhiyun 	.disable	= odf_gate_disable,
930*4882a593Smuzhiyun 	.is_enabled	= clk_gate_is_enabled,
931*4882a593Smuzhiyun };
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun static struct composite_clk_gcfg odf_clk_gcfg = {
934*4882a593Smuzhiyun 	M_CFG_DIV(&odf_divider_ops, 0),
935*4882a593Smuzhiyun 	M_CFG_GATE(&odf_gate_ops, 0),
936*4882a593Smuzhiyun };
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun #define M_ODF_F(_name, _parent, _gate_offset,  _bit_idx, _rate_offset,\
939*4882a593Smuzhiyun 		_rate_shift, _rate_width, _flags)\
940*4882a593Smuzhiyun {\
941*4882a593Smuzhiyun 	.mux = NULL,\
942*4882a593Smuzhiyun 	.div = &(struct muxdiv_cfg) {_rate_offset, _rate_shift, _rate_width},\
943*4882a593Smuzhiyun 	.gate = &(struct gate_cfg) {_gate_offset, _bit_idx },\
944*4882a593Smuzhiyun 	.name = _name,\
945*4882a593Smuzhiyun 	.parent_name = &(const char *) {_parent},\
946*4882a593Smuzhiyun 	.num_parents = 1,\
947*4882a593Smuzhiyun 	.flags = _flags,\
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun #define M_ODF(_name, _parent, _gate_offset,  _bit_idx, _rate_offset,\
951*4882a593Smuzhiyun 		_rate_shift, _rate_width)\
952*4882a593Smuzhiyun M_ODF_F(_name, _parent, _gate_offset,  _bit_idx, _rate_offset,\
953*4882a593Smuzhiyun 		_rate_shift, _rate_width, 0)\
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun static const struct composite_clk_cfg stm32_odf[3][3] = {
956*4882a593Smuzhiyun 	{
957*4882a593Smuzhiyun 		M_ODF_F("pll1_p", "vco1", RCC_PLLCFGR, 16, RCC_PLL1DIVR,  9, 7,
958*4882a593Smuzhiyun 				CLK_IGNORE_UNUSED),
959*4882a593Smuzhiyun 		M_ODF_F("pll1_q", "vco1", RCC_PLLCFGR, 17, RCC_PLL1DIVR, 16, 7,
960*4882a593Smuzhiyun 				CLK_IGNORE_UNUSED),
961*4882a593Smuzhiyun 		M_ODF_F("pll1_r", "vco1", RCC_PLLCFGR, 18, RCC_PLL1DIVR, 24, 7,
962*4882a593Smuzhiyun 				CLK_IGNORE_UNUSED),
963*4882a593Smuzhiyun 	},
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	{
966*4882a593Smuzhiyun 		M_ODF("pll2_p", "vco2", RCC_PLLCFGR, 19, RCC_PLL2DIVR,  9, 7),
967*4882a593Smuzhiyun 		M_ODF("pll2_q", "vco2", RCC_PLLCFGR, 20, RCC_PLL2DIVR, 16, 7),
968*4882a593Smuzhiyun 		M_ODF("pll2_r", "vco2", RCC_PLLCFGR, 21, RCC_PLL2DIVR, 24, 7),
969*4882a593Smuzhiyun 	},
970*4882a593Smuzhiyun 	{
971*4882a593Smuzhiyun 		M_ODF("pll3_p", "vco3", RCC_PLLCFGR, 22, RCC_PLL3DIVR,  9, 7),
972*4882a593Smuzhiyun 		M_ODF("pll3_q", "vco3", RCC_PLLCFGR, 23, RCC_PLL3DIVR, 16, 7),
973*4882a593Smuzhiyun 		M_ODF("pll3_r", "vco3", RCC_PLLCFGR, 24, RCC_PLL3DIVR, 24, 7),
974*4882a593Smuzhiyun 	}
975*4882a593Smuzhiyun };
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun /* PERIF CLOCKS */
978*4882a593Smuzhiyun struct pclk_t {
979*4882a593Smuzhiyun 	u32 gate_offset;
980*4882a593Smuzhiyun 	u8 bit_idx;
981*4882a593Smuzhiyun 	const char *name;
982*4882a593Smuzhiyun 	const char *parent;
983*4882a593Smuzhiyun 	u32 flags;
984*4882a593Smuzhiyun };
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun #define PER_CLKF(_gate_offset, _bit_idx, _name, _parent, _flags)\
987*4882a593Smuzhiyun {\
988*4882a593Smuzhiyun 	.gate_offset	= _gate_offset,\
989*4882a593Smuzhiyun 	.bit_idx	= _bit_idx,\
990*4882a593Smuzhiyun 	.name		= _name,\
991*4882a593Smuzhiyun 	.parent		= _parent,\
992*4882a593Smuzhiyun 	.flags		= _flags,\
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun #define PER_CLK(_gate_offset, _bit_idx, _name, _parent)\
996*4882a593Smuzhiyun 	PER_CLKF(_gate_offset, _bit_idx, _name, _parent, 0)
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun static const struct pclk_t pclk[] = {
999*4882a593Smuzhiyun 	PER_CLK(RCC_AHB3ENR, 31, "d1sram1", "hclk"),
1000*4882a593Smuzhiyun 	PER_CLK(RCC_AHB3ENR, 30, "itcm", "hclk"),
1001*4882a593Smuzhiyun 	PER_CLK(RCC_AHB3ENR, 29, "dtcm2", "hclk"),
1002*4882a593Smuzhiyun 	PER_CLK(RCC_AHB3ENR, 28, "dtcm1", "hclk"),
1003*4882a593Smuzhiyun 	PER_CLK(RCC_AHB3ENR, 8, "flitf", "hclk"),
1004*4882a593Smuzhiyun 	PER_CLK(RCC_AHB3ENR, 5, "jpgdec", "hclk"),
1005*4882a593Smuzhiyun 	PER_CLK(RCC_AHB3ENR, 4, "dma2d", "hclk"),
1006*4882a593Smuzhiyun 	PER_CLK(RCC_AHB3ENR, 0, "mdma", "hclk"),
1007*4882a593Smuzhiyun 	PER_CLK(RCC_AHB1ENR, 28, "usb2ulpi", "hclk"),
1008*4882a593Smuzhiyun 	PER_CLK(RCC_AHB1ENR, 26, "usb1ulpi", "hclk"),
1009*4882a593Smuzhiyun 	PER_CLK(RCC_AHB1ENR, 17, "eth1rx", "hclk"),
1010*4882a593Smuzhiyun 	PER_CLK(RCC_AHB1ENR, 16, "eth1tx", "hclk"),
1011*4882a593Smuzhiyun 	PER_CLK(RCC_AHB1ENR, 15, "eth1mac", "hclk"),
1012*4882a593Smuzhiyun 	PER_CLK(RCC_AHB1ENR, 14, "art", "hclk"),
1013*4882a593Smuzhiyun 	PER_CLK(RCC_AHB1ENR, 1, "dma2", "hclk"),
1014*4882a593Smuzhiyun 	PER_CLK(RCC_AHB1ENR, 0, "dma1", "hclk"),
1015*4882a593Smuzhiyun 	PER_CLK(RCC_AHB2ENR, 31, "d2sram3", "hclk"),
1016*4882a593Smuzhiyun 	PER_CLK(RCC_AHB2ENR, 30, "d2sram2", "hclk"),
1017*4882a593Smuzhiyun 	PER_CLK(RCC_AHB2ENR, 29, "d2sram1", "hclk"),
1018*4882a593Smuzhiyun 	PER_CLK(RCC_AHB2ENR, 5, "hash", "hclk"),
1019*4882a593Smuzhiyun 	PER_CLK(RCC_AHB2ENR, 4, "crypt", "hclk"),
1020*4882a593Smuzhiyun 	PER_CLK(RCC_AHB2ENR, 0, "camitf", "hclk"),
1021*4882a593Smuzhiyun 	PER_CLK(RCC_AHB4ENR, 28, "bkpram", "hclk"),
1022*4882a593Smuzhiyun 	PER_CLK(RCC_AHB4ENR, 25, "hsem", "hclk"),
1023*4882a593Smuzhiyun 	PER_CLK(RCC_AHB4ENR, 21, "bdma", "hclk"),
1024*4882a593Smuzhiyun 	PER_CLK(RCC_AHB4ENR, 19, "crc", "hclk"),
1025*4882a593Smuzhiyun 	PER_CLK(RCC_AHB4ENR, 10, "gpiok", "hclk"),
1026*4882a593Smuzhiyun 	PER_CLK(RCC_AHB4ENR, 9, "gpioj", "hclk"),
1027*4882a593Smuzhiyun 	PER_CLK(RCC_AHB4ENR, 8, "gpioi", "hclk"),
1028*4882a593Smuzhiyun 	PER_CLK(RCC_AHB4ENR, 7, "gpioh", "hclk"),
1029*4882a593Smuzhiyun 	PER_CLK(RCC_AHB4ENR, 6, "gpiog", "hclk"),
1030*4882a593Smuzhiyun 	PER_CLK(RCC_AHB4ENR, 5, "gpiof", "hclk"),
1031*4882a593Smuzhiyun 	PER_CLK(RCC_AHB4ENR, 4, "gpioe", "hclk"),
1032*4882a593Smuzhiyun 	PER_CLK(RCC_AHB4ENR, 3, "gpiod", "hclk"),
1033*4882a593Smuzhiyun 	PER_CLK(RCC_AHB4ENR, 2, "gpioc", "hclk"),
1034*4882a593Smuzhiyun 	PER_CLK(RCC_AHB4ENR, 1, "gpiob", "hclk"),
1035*4882a593Smuzhiyun 	PER_CLK(RCC_AHB4ENR, 0, "gpioa", "hclk"),
1036*4882a593Smuzhiyun 	PER_CLK(RCC_APB3ENR, 6, "wwdg1", "pclk3"),
1037*4882a593Smuzhiyun 	PER_CLK(RCC_APB1LENR, 29, "dac12", "pclk1"),
1038*4882a593Smuzhiyun 	PER_CLK(RCC_APB1LENR, 11, "wwdg2", "pclk1"),
1039*4882a593Smuzhiyun 	PER_CLK(RCC_APB1LENR, 8, "tim14", "tim1_ker"),
1040*4882a593Smuzhiyun 	PER_CLK(RCC_APB1LENR, 7, "tim13", "tim1_ker"),
1041*4882a593Smuzhiyun 	PER_CLK(RCC_APB1LENR, 6, "tim12", "tim1_ker"),
1042*4882a593Smuzhiyun 	PER_CLK(RCC_APB1LENR, 5, "tim7", "tim1_ker"),
1043*4882a593Smuzhiyun 	PER_CLK(RCC_APB1LENR, 4, "tim6", "tim1_ker"),
1044*4882a593Smuzhiyun 	PER_CLK(RCC_APB1LENR, 3, "tim5", "tim1_ker"),
1045*4882a593Smuzhiyun 	PER_CLK(RCC_APB1LENR, 2, "tim4", "tim1_ker"),
1046*4882a593Smuzhiyun 	PER_CLK(RCC_APB1LENR, 1, "tim3", "tim1_ker"),
1047*4882a593Smuzhiyun 	PER_CLK(RCC_APB1LENR, 0, "tim2", "tim1_ker"),
1048*4882a593Smuzhiyun 	PER_CLK(RCC_APB1HENR, 5, "mdios", "pclk1"),
1049*4882a593Smuzhiyun 	PER_CLK(RCC_APB1HENR, 4, "opamp", "pclk1"),
1050*4882a593Smuzhiyun 	PER_CLK(RCC_APB1HENR, 1, "crs", "pclk1"),
1051*4882a593Smuzhiyun 	PER_CLK(RCC_APB2ENR, 18, "tim17", "tim2_ker"),
1052*4882a593Smuzhiyun 	PER_CLK(RCC_APB2ENR, 17, "tim16", "tim2_ker"),
1053*4882a593Smuzhiyun 	PER_CLK(RCC_APB2ENR, 16, "tim15", "tim2_ker"),
1054*4882a593Smuzhiyun 	PER_CLK(RCC_APB2ENR, 1, "tim8", "tim2_ker"),
1055*4882a593Smuzhiyun 	PER_CLK(RCC_APB2ENR, 0, "tim1", "tim2_ker"),
1056*4882a593Smuzhiyun 	PER_CLK(RCC_APB4ENR, 26, "tmpsens", "pclk4"),
1057*4882a593Smuzhiyun 	PER_CLK(RCC_APB4ENR, 16, "rtcapb", "pclk4"),
1058*4882a593Smuzhiyun 	PER_CLK(RCC_APB4ENR, 15, "vref", "pclk4"),
1059*4882a593Smuzhiyun 	PER_CLK(RCC_APB4ENR, 14, "comp12", "pclk4"),
1060*4882a593Smuzhiyun 	PER_CLK(RCC_APB4ENR, 1, "syscfg", "pclk4"),
1061*4882a593Smuzhiyun };
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun /* KERNEL CLOCKS */
1064*4882a593Smuzhiyun #define KER_CLKF(_gate_offset, _bit_idx,\
1065*4882a593Smuzhiyun 		_mux_offset, _mux_shift, _mux_width,\
1066*4882a593Smuzhiyun 		_name, _parent_name,\
1067*4882a593Smuzhiyun 		_flags) \
1068*4882a593Smuzhiyun { \
1069*4882a593Smuzhiyun 	.gate = &(struct gate_cfg) {_gate_offset, _bit_idx},\
1070*4882a593Smuzhiyun 	.mux = &(struct muxdiv_cfg) {_mux_offset, _mux_shift, _mux_width },\
1071*4882a593Smuzhiyun 	.name = _name, \
1072*4882a593Smuzhiyun 	.parent_name = _parent_name, \
1073*4882a593Smuzhiyun 	.num_parents = ARRAY_SIZE(_parent_name),\
1074*4882a593Smuzhiyun 	.flags = _flags,\
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun #define KER_CLK(_gate_offset, _bit_idx, _mux_offset, _mux_shift, _mux_width,\
1078*4882a593Smuzhiyun 		_name, _parent_name) \
1079*4882a593Smuzhiyun KER_CLKF(_gate_offset, _bit_idx, _mux_offset, _mux_shift, _mux_width,\
1080*4882a593Smuzhiyun 		_name, _parent_name, 0)\
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun #define KER_CLKF_NOMUX(_gate_offset, _bit_idx,\
1083*4882a593Smuzhiyun 		_name, _parent_name,\
1084*4882a593Smuzhiyun 		_flags) \
1085*4882a593Smuzhiyun { \
1086*4882a593Smuzhiyun 	.gate = &(struct gate_cfg) {_gate_offset, _bit_idx},\
1087*4882a593Smuzhiyun 	.mux = NULL,\
1088*4882a593Smuzhiyun 	.name = _name, \
1089*4882a593Smuzhiyun 	.parent_name = _parent_name, \
1090*4882a593Smuzhiyun 	.num_parents = 1,\
1091*4882a593Smuzhiyun 	.flags = _flags,\
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun static const struct composite_clk_cfg kclk[] = {
1095*4882a593Smuzhiyun 	KER_CLK(RCC_AHB3ENR,  16, RCC_D1CCIPR,	16, 1, "sdmmc1", sdmmc_src),
1096*4882a593Smuzhiyun 	KER_CLKF(RCC_AHB3ENR, 14, RCC_D1CCIPR,	 4, 2, "quadspi", qspi_src,
1097*4882a593Smuzhiyun 			CLK_IGNORE_UNUSED),
1098*4882a593Smuzhiyun 	KER_CLKF(RCC_AHB3ENR, 12, RCC_D1CCIPR,	 0, 2, "fmc", fmc_src,
1099*4882a593Smuzhiyun 			CLK_IGNORE_UNUSED),
1100*4882a593Smuzhiyun 	KER_CLK(RCC_AHB1ENR,  27, RCC_D2CCIP2R,	20, 2, "usb2otg", usbotg_src),
1101*4882a593Smuzhiyun 	KER_CLK(RCC_AHB1ENR,  25, RCC_D2CCIP2R, 20, 2, "usb1otg", usbotg_src),
1102*4882a593Smuzhiyun 	KER_CLK(RCC_AHB1ENR,   5, RCC_D3CCIPR,	16, 2, "adc12", adc_src),
1103*4882a593Smuzhiyun 	KER_CLK(RCC_AHB2ENR,   9, RCC_D1CCIPR,	16, 1, "sdmmc2", sdmmc_src),
1104*4882a593Smuzhiyun 	KER_CLK(RCC_AHB2ENR,   6, RCC_D2CCIP2R,	 8, 2, "rng", rng_src),
1105*4882a593Smuzhiyun 	KER_CLK(RCC_AHB4ENR,  24, RCC_D3CCIPR,  16, 2, "adc3", adc_src),
1106*4882a593Smuzhiyun 	KER_CLKF(RCC_APB3ENR,   4, RCC_D1CCIPR,	 8, 1, "dsi", dsi_src,
1107*4882a593Smuzhiyun 			CLK_SET_RATE_PARENT),
1108*4882a593Smuzhiyun 	KER_CLKF_NOMUX(RCC_APB3ENR, 3, "ltdc", ltdc_src, CLK_SET_RATE_PARENT),
1109*4882a593Smuzhiyun 	KER_CLK(RCC_APB1LENR, 31, RCC_D2CCIP2R,  0, 3, "usart8", usart_src2),
1110*4882a593Smuzhiyun 	KER_CLK(RCC_APB1LENR, 30, RCC_D2CCIP2R,  0, 3, "usart7", usart_src2),
1111*4882a593Smuzhiyun 	KER_CLK(RCC_APB1LENR, 27, RCC_D2CCIP2R, 22, 2, "hdmicec", cec_src),
1112*4882a593Smuzhiyun 	KER_CLK(RCC_APB1LENR, 23, RCC_D2CCIP2R, 12, 2, "i2c3", i2c_src1),
1113*4882a593Smuzhiyun 	KER_CLK(RCC_APB1LENR, 22, RCC_D2CCIP2R, 12, 2, "i2c2", i2c_src1),
1114*4882a593Smuzhiyun 	KER_CLK(RCC_APB1LENR, 21, RCC_D2CCIP2R, 12, 2, "i2c1", i2c_src1),
1115*4882a593Smuzhiyun 	KER_CLK(RCC_APB1LENR, 20, RCC_D2CCIP2R,	 0, 3, "uart5", usart_src2),
1116*4882a593Smuzhiyun 	KER_CLK(RCC_APB1LENR, 19, RCC_D2CCIP2R,  0, 3, "uart4", usart_src2),
1117*4882a593Smuzhiyun 	KER_CLK(RCC_APB1LENR, 18, RCC_D2CCIP2R,  0, 3, "usart3", usart_src2),
1118*4882a593Smuzhiyun 	KER_CLK(RCC_APB1LENR, 17, RCC_D2CCIP2R,  0, 3, "usart2", usart_src2),
1119*4882a593Smuzhiyun 	KER_CLK(RCC_APB1LENR, 16, RCC_D2CCIP1R, 20, 2, "spdifrx", spdifrx_src),
1120*4882a593Smuzhiyun 	KER_CLK(RCC_APB1LENR, 15, RCC_D2CCIP1R, 16, 3, "spi3", spi_src1),
1121*4882a593Smuzhiyun 	KER_CLK(RCC_APB1LENR, 14, RCC_D2CCIP1R, 16, 3, "spi2", spi_src1),
1122*4882a593Smuzhiyun 	KER_CLK(RCC_APB1LENR,  9, RCC_D2CCIP2R, 28, 3, "lptim1", lptim_src1),
1123*4882a593Smuzhiyun 	KER_CLK(RCC_APB1HENR,  8, RCC_D2CCIP1R, 28, 2, "fdcan", fdcan_src),
1124*4882a593Smuzhiyun 	KER_CLK(RCC_APB1HENR,  2, RCC_D2CCIP1R, 31, 1, "swp", swp_src),
1125*4882a593Smuzhiyun 	KER_CLK(RCC_APB2ENR,  29, RCC_CFGR,	14, 1, "hrtim", hrtim_src),
1126*4882a593Smuzhiyun 	KER_CLK(RCC_APB2ENR,  28, RCC_D2CCIP1R, 24, 1, "dfsdm1", dfsdm1_src),
1127*4882a593Smuzhiyun 	KER_CLKF(RCC_APB2ENR,  24, RCC_D2CCIP1R,  6, 3, "sai3", sai_src,
1128*4882a593Smuzhiyun 		 CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT),
1129*4882a593Smuzhiyun 	KER_CLKF(RCC_APB2ENR,  23, RCC_D2CCIP1R,  6, 3, "sai2", sai_src,
1130*4882a593Smuzhiyun 		 CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT),
1131*4882a593Smuzhiyun 	KER_CLKF(RCC_APB2ENR,  22, RCC_D2CCIP1R,  0, 3, "sai1", sai_src,
1132*4882a593Smuzhiyun 		 CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT),
1133*4882a593Smuzhiyun 	KER_CLK(RCC_APB2ENR,  20, RCC_D2CCIP1R, 16, 3, "spi5", spi_src2),
1134*4882a593Smuzhiyun 	KER_CLK(RCC_APB2ENR,  13, RCC_D2CCIP1R, 16, 3, "spi4", spi_src2),
1135*4882a593Smuzhiyun 	KER_CLK(RCC_APB2ENR,  12, RCC_D2CCIP1R, 16, 3, "spi1", spi_src1),
1136*4882a593Smuzhiyun 	KER_CLK(RCC_APB2ENR,   5, RCC_D2CCIP2R,  3, 3, "usart6", usart_src1),
1137*4882a593Smuzhiyun 	KER_CLK(RCC_APB2ENR,   4, RCC_D2CCIP2R,  3, 3, "usart1", usart_src1),
1138*4882a593Smuzhiyun 	KER_CLK(RCC_APB4ENR,  21, RCC_D3CCIPR,	24, 3, "sai4b", sai_src),
1139*4882a593Smuzhiyun 	KER_CLK(RCC_APB4ENR,  21, RCC_D3CCIPR,	21, 3, "sai4a", sai_src),
1140*4882a593Smuzhiyun 	KER_CLK(RCC_APB4ENR,  12, RCC_D3CCIPR,	13, 3, "lptim5", lptim_src2),
1141*4882a593Smuzhiyun 	KER_CLK(RCC_APB4ENR,  11, RCC_D3CCIPR,	13, 3, "lptim4", lptim_src2),
1142*4882a593Smuzhiyun 	KER_CLK(RCC_APB4ENR,  10, RCC_D3CCIPR,	13, 3, "lptim3", lptim_src2),
1143*4882a593Smuzhiyun 	KER_CLK(RCC_APB4ENR,   9, RCC_D3CCIPR,	10, 3, "lptim2", lptim_src2),
1144*4882a593Smuzhiyun 	KER_CLK(RCC_APB4ENR,   7, RCC_D3CCIPR,	 8, 2, "i2c4", i2c_src2),
1145*4882a593Smuzhiyun 	KER_CLK(RCC_APB4ENR,   5, RCC_D3CCIPR,	28, 3, "spi6", spi_src3),
1146*4882a593Smuzhiyun 	KER_CLK(RCC_APB4ENR,   3, RCC_D3CCIPR,	 0, 3, "lpuart1", lpuart1_src),
1147*4882a593Smuzhiyun };
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun static struct composite_clk_gcfg kernel_clk_cfg = {
1150*4882a593Smuzhiyun 	M_CFG_MUX(NULL, 0),
1151*4882a593Smuzhiyun 	M_CFG_GATE(NULL, 0),
1152*4882a593Smuzhiyun };
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun /* RTC clock */
1155*4882a593Smuzhiyun /*
1156*4882a593Smuzhiyun  * RTC & LSE registers are protected against parasitic write access.
1157*4882a593Smuzhiyun  * PWR_CR_DBP bit must be set to enable write access to RTC registers.
1158*4882a593Smuzhiyun  */
1159*4882a593Smuzhiyun /* STM32_PWR_CR */
1160*4882a593Smuzhiyun #define PWR_CR				0x00
1161*4882a593Smuzhiyun /* STM32_PWR_CR bit field */
1162*4882a593Smuzhiyun #define PWR_CR_DBP			BIT(8)
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun static struct composite_clk_gcfg rtc_clk_cfg = {
1165*4882a593Smuzhiyun 	M_CFG_MUX(NULL, 0),
1166*4882a593Smuzhiyun 	M_CFG_GATE(NULL, 0),
1167*4882a593Smuzhiyun };
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun static const struct composite_clk_cfg rtc_clk =
1170*4882a593Smuzhiyun 	KER_CLK(RCC_BDCR, 15, RCC_BDCR, 8, 2, "rtc_ck", rtc_src);
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun /* Micro-controller output clock */
1173*4882a593Smuzhiyun static struct composite_clk_gcfg mco_clk_cfg = {
1174*4882a593Smuzhiyun 	M_CFG_MUX(NULL, 0),
1175*4882a593Smuzhiyun 	M_CFG_DIV(NULL,	CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO),
1176*4882a593Smuzhiyun };
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun #define M_MCO_F(_name, _parents, _mux_offset,  _mux_shift, _mux_width,\
1179*4882a593Smuzhiyun 		_rate_offset, _rate_shift, _rate_width,\
1180*4882a593Smuzhiyun 		_flags)\
1181*4882a593Smuzhiyun {\
1182*4882a593Smuzhiyun 	.mux = &(struct muxdiv_cfg) {_mux_offset, _mux_shift, _mux_width },\
1183*4882a593Smuzhiyun 	.div = &(struct muxdiv_cfg) {_rate_offset, _rate_shift, _rate_width},\
1184*4882a593Smuzhiyun 	.gate = NULL,\
1185*4882a593Smuzhiyun 	.name = _name,\
1186*4882a593Smuzhiyun 	.parent_name = _parents,\
1187*4882a593Smuzhiyun 	.num_parents = ARRAY_SIZE(_parents),\
1188*4882a593Smuzhiyun 	.flags = _flags,\
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun static const struct composite_clk_cfg mco_clk[] = {
1192*4882a593Smuzhiyun 	M_MCO_F("mco1", mco_src1, RCC_CFGR, 22, 4, RCC_CFGR, 18, 4, 0),
1193*4882a593Smuzhiyun 	M_MCO_F("mco2", mco_src2, RCC_CFGR, 29, 3, RCC_CFGR, 25, 4, 0),
1194*4882a593Smuzhiyun };
1195*4882a593Smuzhiyun 
stm32h7_rcc_init(struct device_node * np)1196*4882a593Smuzhiyun static void __init stm32h7_rcc_init(struct device_node *np)
1197*4882a593Smuzhiyun {
1198*4882a593Smuzhiyun 	struct clk_hw_onecell_data *clk_data;
1199*4882a593Smuzhiyun 	struct composite_cfg c_cfg;
1200*4882a593Smuzhiyun 	int n;
1201*4882a593Smuzhiyun 	const char *hse_clk, *lse_clk, *i2s_clk;
1202*4882a593Smuzhiyun 	struct regmap *pdrm;
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	clk_data = kzalloc(struct_size(clk_data, hws, STM32H7_MAX_CLKS),
1205*4882a593Smuzhiyun 			   GFP_KERNEL);
1206*4882a593Smuzhiyun 	if (!clk_data)
1207*4882a593Smuzhiyun 		return;
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 	clk_data->num = STM32H7_MAX_CLKS;
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	hws = clk_data->hws;
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	for (n = 0; n < STM32H7_MAX_CLKS; n++)
1214*4882a593Smuzhiyun 		hws[n] = ERR_PTR(-ENOENT);
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	/* get RCC base @ from DT */
1217*4882a593Smuzhiyun 	base = of_iomap(np, 0);
1218*4882a593Smuzhiyun 	if (!base) {
1219*4882a593Smuzhiyun 		pr_err("%pOFn: unable to map resource", np);
1220*4882a593Smuzhiyun 		goto err_free_clks;
1221*4882a593Smuzhiyun 	}
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	pdrm = syscon_regmap_lookup_by_phandle(np, "st,syscfg");
1224*4882a593Smuzhiyun 	if (IS_ERR(pdrm))
1225*4882a593Smuzhiyun 		pr_warn("%s: Unable to get syscfg\n", __func__);
1226*4882a593Smuzhiyun 	else
1227*4882a593Smuzhiyun 		/* In any case disable backup domain write protection
1228*4882a593Smuzhiyun 		 * and will never be enabled.
1229*4882a593Smuzhiyun 		 * Needed by LSE & RTC clocks.
1230*4882a593Smuzhiyun 		 */
1231*4882a593Smuzhiyun 		regmap_update_bits(pdrm, PWR_CR, PWR_CR_DBP, PWR_CR_DBP);
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 	/* Put parent names from DT */
1234*4882a593Smuzhiyun 	hse_clk = of_clk_get_parent_name(np, 0);
1235*4882a593Smuzhiyun 	lse_clk = of_clk_get_parent_name(np, 1);
1236*4882a593Smuzhiyun 	i2s_clk = of_clk_get_parent_name(np, 2);
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	sai_src[3] = i2s_clk;
1239*4882a593Smuzhiyun 	spi_src1[3] = i2s_clk;
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	/* Register Internal oscillators */
1242*4882a593Smuzhiyun 	clk_hw_register_fixed_rate(NULL, "clk-hsi", NULL, 0, 64000000);
1243*4882a593Smuzhiyun 	clk_hw_register_fixed_rate(NULL, "clk-csi", NULL, 0, 4000000);
1244*4882a593Smuzhiyun 	clk_hw_register_fixed_rate(NULL, "clk-lsi", NULL, 0, 32000);
1245*4882a593Smuzhiyun 	clk_hw_register_fixed_rate(NULL, "clk-rc48", NULL, 0, 48000);
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	/* This clock is coming from outside. Frequencies unknown */
1248*4882a593Smuzhiyun 	hws[CK_DSI_PHY] = clk_hw_register_fixed_rate(NULL, "ck_dsi_phy", NULL,
1249*4882a593Smuzhiyun 			0, 0);
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	hws[HSI_DIV] = clk_hw_register_divider(NULL, "hsidiv", "clk-hsi", 0,
1252*4882a593Smuzhiyun 			base + RCC_CR, 3, 2, CLK_DIVIDER_POWER_OF_TWO,
1253*4882a593Smuzhiyun 			&stm32rcc_lock);
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 	hws[HSE_1M] = clk_hw_register_divider(NULL, "hse_1M", "hse_ck",	0,
1256*4882a593Smuzhiyun 			base + RCC_CFGR, 8, 6, CLK_DIVIDER_ONE_BASED |
1257*4882a593Smuzhiyun 			CLK_DIVIDER_ALLOW_ZERO,
1258*4882a593Smuzhiyun 			&stm32rcc_lock);
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 	/* Mux system clocks */
1261*4882a593Smuzhiyun 	for (n = 0; n < ARRAY_SIZE(stm32_mclk); n++)
1262*4882a593Smuzhiyun 		hws[MCLK_BANK + n] = clk_hw_register_mux(NULL,
1263*4882a593Smuzhiyun 				stm32_mclk[n].name,
1264*4882a593Smuzhiyun 				stm32_mclk[n].parents,
1265*4882a593Smuzhiyun 				stm32_mclk[n].num_parents,
1266*4882a593Smuzhiyun 				stm32_mclk[n].flags,
1267*4882a593Smuzhiyun 				stm32_mclk[n].offset + base,
1268*4882a593Smuzhiyun 				stm32_mclk[n].shift,
1269*4882a593Smuzhiyun 				stm32_mclk[n].width,
1270*4882a593Smuzhiyun 				0,
1271*4882a593Smuzhiyun 				&stm32rcc_lock);
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	register_core_and_bus_clocks();
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 	/* Oscillary clocks */
1276*4882a593Smuzhiyun 	for (n = 0; n < ARRAY_SIZE(stm32_oclk); n++)
1277*4882a593Smuzhiyun 		hws[OSC_BANK + n] = clk_register_ready_gate(NULL,
1278*4882a593Smuzhiyun 				stm32_oclk[n].name,
1279*4882a593Smuzhiyun 				stm32_oclk[n].parent,
1280*4882a593Smuzhiyun 				stm32_oclk[n].gate_offset + base,
1281*4882a593Smuzhiyun 				stm32_oclk[n].bit_idx,
1282*4882a593Smuzhiyun 				stm32_oclk[n].bit_rdy,
1283*4882a593Smuzhiyun 				stm32_oclk[n].flags,
1284*4882a593Smuzhiyun 				&stm32rcc_lock);
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	hws[HSE_CK] = clk_register_ready_gate(NULL,
1287*4882a593Smuzhiyun 				"hse_ck",
1288*4882a593Smuzhiyun 				hse_clk,
1289*4882a593Smuzhiyun 				RCC_CR + base,
1290*4882a593Smuzhiyun 				16, 17,
1291*4882a593Smuzhiyun 				0,
1292*4882a593Smuzhiyun 				&stm32rcc_lock);
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 	hws[LSE_CK] = clk_register_ready_gate(NULL,
1295*4882a593Smuzhiyun 				"lse_ck",
1296*4882a593Smuzhiyun 				lse_clk,
1297*4882a593Smuzhiyun 				RCC_BDCR + base,
1298*4882a593Smuzhiyun 				0, 1,
1299*4882a593Smuzhiyun 				0,
1300*4882a593Smuzhiyun 				&stm32rcc_lock);
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	hws[CSI_KER_DIV122 + n] = clk_hw_register_fixed_factor(NULL,
1303*4882a593Smuzhiyun 			"csi_ker_div122", "csi_ker", 0, 1, 122);
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	/* PLLs */
1306*4882a593Smuzhiyun 	for (n = 0; n < ARRAY_SIZE(stm32_pll); n++) {
1307*4882a593Smuzhiyun 		int odf;
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun 		/* Register the VCO */
1310*4882a593Smuzhiyun 		clk_register_stm32_pll(NULL, stm32_pll[n].name,
1311*4882a593Smuzhiyun 				stm32_pll[n].parent_name, stm32_pll[n].flags,
1312*4882a593Smuzhiyun 				stm32_pll[n].cfg,
1313*4882a593Smuzhiyun 				&stm32rcc_lock);
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 		/* Register the 3 output dividers */
1316*4882a593Smuzhiyun 		for (odf = 0; odf < 3; odf++) {
1317*4882a593Smuzhiyun 			int idx = n * 3 + odf;
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 			get_cfg_composite_div(&odf_clk_gcfg, &stm32_odf[n][odf],
1320*4882a593Smuzhiyun 					&c_cfg,	&stm32rcc_lock);
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 			hws[ODF_BANK + idx] = clk_hw_register_composite(NULL,
1323*4882a593Smuzhiyun 					stm32_odf[n][odf].name,
1324*4882a593Smuzhiyun 					stm32_odf[n][odf].parent_name,
1325*4882a593Smuzhiyun 					stm32_odf[n][odf].num_parents,
1326*4882a593Smuzhiyun 					c_cfg.mux_hw, c_cfg.mux_ops,
1327*4882a593Smuzhiyun 					c_cfg.div_hw, c_cfg.div_ops,
1328*4882a593Smuzhiyun 					c_cfg.gate_hw, c_cfg.gate_ops,
1329*4882a593Smuzhiyun 					stm32_odf[n][odf].flags);
1330*4882a593Smuzhiyun 		}
1331*4882a593Smuzhiyun 	}
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 	/* Peripheral clocks */
1334*4882a593Smuzhiyun 	for (n = 0; n < ARRAY_SIZE(pclk); n++)
1335*4882a593Smuzhiyun 		hws[PERIF_BANK + n] = clk_hw_register_gate(NULL, pclk[n].name,
1336*4882a593Smuzhiyun 				pclk[n].parent,
1337*4882a593Smuzhiyun 				pclk[n].flags, base + pclk[n].gate_offset,
1338*4882a593Smuzhiyun 				pclk[n].bit_idx, pclk[n].flags, &stm32rcc_lock);
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	/* Kernel clocks */
1341*4882a593Smuzhiyun 	for (n = 0; n < ARRAY_SIZE(kclk); n++) {
1342*4882a593Smuzhiyun 		get_cfg_composite_div(&kernel_clk_cfg, &kclk[n], &c_cfg,
1343*4882a593Smuzhiyun 				&stm32rcc_lock);
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 		hws[KERN_BANK + n] = clk_hw_register_composite(NULL,
1346*4882a593Smuzhiyun 				kclk[n].name,
1347*4882a593Smuzhiyun 				kclk[n].parent_name,
1348*4882a593Smuzhiyun 				kclk[n].num_parents,
1349*4882a593Smuzhiyun 				c_cfg.mux_hw, c_cfg.mux_ops,
1350*4882a593Smuzhiyun 				c_cfg.div_hw, c_cfg.div_ops,
1351*4882a593Smuzhiyun 				c_cfg.gate_hw, c_cfg.gate_ops,
1352*4882a593Smuzhiyun 				kclk[n].flags);
1353*4882a593Smuzhiyun 	}
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun 	/* RTC clock (default state is off) */
1356*4882a593Smuzhiyun 	clk_hw_register_fixed_rate(NULL, "off", NULL, 0, 0);
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	get_cfg_composite_div(&rtc_clk_cfg, &rtc_clk, &c_cfg, &stm32rcc_lock);
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	hws[RTC_CK] = clk_hw_register_composite(NULL,
1361*4882a593Smuzhiyun 			rtc_clk.name,
1362*4882a593Smuzhiyun 			rtc_clk.parent_name,
1363*4882a593Smuzhiyun 			rtc_clk.num_parents,
1364*4882a593Smuzhiyun 			c_cfg.mux_hw, c_cfg.mux_ops,
1365*4882a593Smuzhiyun 			c_cfg.div_hw, c_cfg.div_ops,
1366*4882a593Smuzhiyun 			c_cfg.gate_hw, c_cfg.gate_ops,
1367*4882a593Smuzhiyun 			rtc_clk.flags);
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	/* Micro-controller clocks */
1370*4882a593Smuzhiyun 	for (n = 0; n < ARRAY_SIZE(mco_clk); n++) {
1371*4882a593Smuzhiyun 		get_cfg_composite_div(&mco_clk_cfg, &mco_clk[n], &c_cfg,
1372*4882a593Smuzhiyun 				&stm32rcc_lock);
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 		hws[MCO_BANK + n] = clk_hw_register_composite(NULL,
1375*4882a593Smuzhiyun 				mco_clk[n].name,
1376*4882a593Smuzhiyun 				mco_clk[n].parent_name,
1377*4882a593Smuzhiyun 				mco_clk[n].num_parents,
1378*4882a593Smuzhiyun 				c_cfg.mux_hw, c_cfg.mux_ops,
1379*4882a593Smuzhiyun 				c_cfg.div_hw, c_cfg.div_ops,
1380*4882a593Smuzhiyun 				c_cfg.gate_hw, c_cfg.gate_ops,
1381*4882a593Smuzhiyun 				mco_clk[n].flags);
1382*4882a593Smuzhiyun 	}
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	of_clk_add_hw_provider(np, of_clk_hw_onecell_get, clk_data);
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun 	return;
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun err_free_clks:
1389*4882a593Smuzhiyun 	kfree(clk_data);
1390*4882a593Smuzhiyun }
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun /* The RCC node is a clock and reset controller, and these
1393*4882a593Smuzhiyun  * functionalities are supported by different drivers that
1394*4882a593Smuzhiyun  * matches the same compatible strings.
1395*4882a593Smuzhiyun  */
1396*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(stm32h7_rcc, "st,stm32h743-rcc", stm32h7_rcc_init);
1397