xref: /OK3568_Linux_fs/u-boot/drivers/clk/clk_stm32f7.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2017
3*4882a593Smuzhiyun  * Vikas Manocha, <vikas.manocha@st.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <clk-uclass.h>
9*4882a593Smuzhiyun #include <dm.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <asm/arch/rcc.h>
12*4882a593Smuzhiyun #include <asm/arch/stm32.h>
13*4882a593Smuzhiyun #include <asm/arch/stm32_periph.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <dt-bindings/mfd/stm32f7-rcc.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define RCC_CR_HSION			BIT(0)
18*4882a593Smuzhiyun #define RCC_CR_HSEON			BIT(16)
19*4882a593Smuzhiyun #define RCC_CR_HSERDY			BIT(17)
20*4882a593Smuzhiyun #define RCC_CR_HSEBYP			BIT(18)
21*4882a593Smuzhiyun #define RCC_CR_CSSON			BIT(19)
22*4882a593Smuzhiyun #define RCC_CR_PLLON			BIT(24)
23*4882a593Smuzhiyun #define RCC_CR_PLLRDY			BIT(25)
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define RCC_PLLCFGR_PLLM_MASK		GENMASK(5, 0)
26*4882a593Smuzhiyun #define RCC_PLLCFGR_PLLN_MASK		GENMASK(14, 6)
27*4882a593Smuzhiyun #define RCC_PLLCFGR_PLLP_MASK		GENMASK(17, 16)
28*4882a593Smuzhiyun #define RCC_PLLCFGR_PLLQ_MASK		GENMASK(27, 24)
29*4882a593Smuzhiyun #define RCC_PLLCFGR_PLLSRC		BIT(22)
30*4882a593Smuzhiyun #define RCC_PLLCFGR_PLLM_SHIFT		0
31*4882a593Smuzhiyun #define RCC_PLLCFGR_PLLN_SHIFT		6
32*4882a593Smuzhiyun #define RCC_PLLCFGR_PLLP_SHIFT		16
33*4882a593Smuzhiyun #define RCC_PLLCFGR_PLLQ_SHIFT		24
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define RCC_CFGR_AHB_PSC_MASK		GENMASK(7, 4)
36*4882a593Smuzhiyun #define RCC_CFGR_APB1_PSC_MASK		GENMASK(12, 10)
37*4882a593Smuzhiyun #define RCC_CFGR_APB2_PSC_MASK		GENMASK(15, 13)
38*4882a593Smuzhiyun #define RCC_CFGR_SW0			BIT(0)
39*4882a593Smuzhiyun #define RCC_CFGR_SW1			BIT(1)
40*4882a593Smuzhiyun #define RCC_CFGR_SW_MASK		GENMASK(1, 0)
41*4882a593Smuzhiyun #define RCC_CFGR_SW_HSI			0
42*4882a593Smuzhiyun #define RCC_CFGR_SW_HSE			RCC_CFGR_SW0
43*4882a593Smuzhiyun #define RCC_CFGR_SW_PLL			RCC_CFGR_SW1
44*4882a593Smuzhiyun #define RCC_CFGR_SWS0			BIT(2)
45*4882a593Smuzhiyun #define RCC_CFGR_SWS1			BIT(3)
46*4882a593Smuzhiyun #define RCC_CFGR_SWS_MASK		GENMASK(3, 2)
47*4882a593Smuzhiyun #define RCC_CFGR_SWS_HSI		0
48*4882a593Smuzhiyun #define RCC_CFGR_SWS_HSE		RCC_CFGR_SWS0
49*4882a593Smuzhiyun #define RCC_CFGR_SWS_PLL		RCC_CFGR_SWS1
50*4882a593Smuzhiyun #define RCC_CFGR_HPRE_SHIFT		4
51*4882a593Smuzhiyun #define RCC_CFGR_PPRE1_SHIFT		10
52*4882a593Smuzhiyun #define RCC_CFGR_PPRE2_SHIFT		13
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /*
55*4882a593Smuzhiyun  * Offsets of some PWR registers
56*4882a593Smuzhiyun  */
57*4882a593Smuzhiyun #define PWR_CR1_ODEN			BIT(16)
58*4882a593Smuzhiyun #define PWR_CR1_ODSWEN			BIT(17)
59*4882a593Smuzhiyun #define PWR_CSR1_ODRDY			BIT(16)
60*4882a593Smuzhiyun #define PWR_CSR1_ODSWRDY		BIT(17)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun struct pll_psc {
63*4882a593Smuzhiyun 	u8	pll_m;
64*4882a593Smuzhiyun 	u16	pll_n;
65*4882a593Smuzhiyun 	u8	pll_p;
66*4882a593Smuzhiyun 	u8	pll_q;
67*4882a593Smuzhiyun 	u8	ahb_psc;
68*4882a593Smuzhiyun 	u8	apb1_psc;
69*4882a593Smuzhiyun 	u8	apb2_psc;
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define AHB_PSC_1			0
73*4882a593Smuzhiyun #define AHB_PSC_2			0x8
74*4882a593Smuzhiyun #define AHB_PSC_4			0x9
75*4882a593Smuzhiyun #define AHB_PSC_8			0xA
76*4882a593Smuzhiyun #define AHB_PSC_16			0xB
77*4882a593Smuzhiyun #define AHB_PSC_64			0xC
78*4882a593Smuzhiyun #define AHB_PSC_128			0xD
79*4882a593Smuzhiyun #define AHB_PSC_256			0xE
80*4882a593Smuzhiyun #define AHB_PSC_512			0xF
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define APB_PSC_1			0
83*4882a593Smuzhiyun #define APB_PSC_2			0x4
84*4882a593Smuzhiyun #define APB_PSC_4			0x5
85*4882a593Smuzhiyun #define APB_PSC_8			0x6
86*4882a593Smuzhiyun #define APB_PSC_16			0x7
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun struct stm32_clk {
89*4882a593Smuzhiyun 	struct stm32_rcc_regs *base;
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #if !defined(CONFIG_STM32_HSE_HZ)
93*4882a593Smuzhiyun #error "CONFIG_STM32_HSE_HZ not defined!"
94*4882a593Smuzhiyun #else
95*4882a593Smuzhiyun #if (CONFIG_STM32_HSE_HZ == 25000000)
96*4882a593Smuzhiyun #if (CONFIG_SYS_CLK_FREQ == 200000000)
97*4882a593Smuzhiyun /* 200 MHz */
98*4882a593Smuzhiyun struct pll_psc sys_pll_psc = {
99*4882a593Smuzhiyun 	.pll_m = 25,
100*4882a593Smuzhiyun 	.pll_n = 400,
101*4882a593Smuzhiyun 	.pll_p = 2,
102*4882a593Smuzhiyun 	.pll_q = 8,
103*4882a593Smuzhiyun 	.ahb_psc = AHB_PSC_1,
104*4882a593Smuzhiyun 	.apb1_psc = APB_PSC_4,
105*4882a593Smuzhiyun 	.apb2_psc = APB_PSC_2
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun #endif
108*4882a593Smuzhiyun #else
109*4882a593Smuzhiyun #error "No PLL/Prescaler configuration for given CONFIG_STM32_HSE_HZ exists"
110*4882a593Smuzhiyun #endif
111*4882a593Smuzhiyun #endif
112*4882a593Smuzhiyun 
configure_clocks(struct udevice * dev)113*4882a593Smuzhiyun static int configure_clocks(struct udevice *dev)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	struct stm32_clk *priv = dev_get_priv(dev);
116*4882a593Smuzhiyun 	struct stm32_rcc_regs *regs = priv->base;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/* Reset RCC configuration */
119*4882a593Smuzhiyun 	setbits_le32(&regs->cr, RCC_CR_HSION);
120*4882a593Smuzhiyun 	writel(0, &regs->cfgr); /* Reset CFGR */
121*4882a593Smuzhiyun 	clrbits_le32(&regs->cr, (RCC_CR_HSEON | RCC_CR_CSSON
122*4882a593Smuzhiyun 		| RCC_CR_PLLON));
123*4882a593Smuzhiyun 	writel(0x24003010, &regs->pllcfgr); /* Reset value from RM */
124*4882a593Smuzhiyun 	clrbits_le32(&regs->cr, RCC_CR_HSEBYP);
125*4882a593Smuzhiyun 	writel(0, &regs->cir); /* Disable all interrupts */
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	/* Configure for HSE+PLL operation */
128*4882a593Smuzhiyun 	setbits_le32(&regs->cr, RCC_CR_HSEON);
129*4882a593Smuzhiyun 	while (!(readl(&regs->cr) & RCC_CR_HSERDY))
130*4882a593Smuzhiyun 		;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	setbits_le32(&regs->cfgr, ((
133*4882a593Smuzhiyun 		sys_pll_psc.ahb_psc << RCC_CFGR_HPRE_SHIFT)
134*4882a593Smuzhiyun 		| (sys_pll_psc.apb1_psc << RCC_CFGR_PPRE1_SHIFT)
135*4882a593Smuzhiyun 		| (sys_pll_psc.apb2_psc << RCC_CFGR_PPRE2_SHIFT)));
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	/* Configure the main PLL */
138*4882a593Smuzhiyun 	uint32_t pllcfgr = 0;
139*4882a593Smuzhiyun 	pllcfgr = RCC_PLLCFGR_PLLSRC; /* pll source HSE */
140*4882a593Smuzhiyun 	pllcfgr |= sys_pll_psc.pll_m << RCC_PLLCFGR_PLLM_SHIFT;
141*4882a593Smuzhiyun 	pllcfgr |= sys_pll_psc.pll_n << RCC_PLLCFGR_PLLN_SHIFT;
142*4882a593Smuzhiyun 	pllcfgr |= ((sys_pll_psc.pll_p >> 1) - 1) << RCC_PLLCFGR_PLLP_SHIFT;
143*4882a593Smuzhiyun 	pllcfgr |= sys_pll_psc.pll_q << RCC_PLLCFGR_PLLQ_SHIFT;
144*4882a593Smuzhiyun 	writel(pllcfgr, &regs->pllcfgr);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	/* Enable the main PLL */
147*4882a593Smuzhiyun 	setbits_le32(&regs->cr, RCC_CR_PLLON);
148*4882a593Smuzhiyun 	while (!(readl(&regs->cr) & RCC_CR_PLLRDY))
149*4882a593Smuzhiyun 		;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	/* Enable high performance mode, System frequency up to 200 MHz */
152*4882a593Smuzhiyun 	setbits_le32(&regs->apb1enr, RCC_APB1ENR_PWREN);
153*4882a593Smuzhiyun 	setbits_le32(&STM32_PWR->cr1, PWR_CR1_ODEN);
154*4882a593Smuzhiyun 	/* Infinite wait! */
155*4882a593Smuzhiyun 	while (!(readl(&STM32_PWR->csr1) & PWR_CSR1_ODRDY))
156*4882a593Smuzhiyun 		;
157*4882a593Smuzhiyun 	/* Enable the Over-drive switch */
158*4882a593Smuzhiyun 	setbits_le32(&STM32_PWR->cr1, PWR_CR1_ODSWEN);
159*4882a593Smuzhiyun 	/* Infinite wait! */
160*4882a593Smuzhiyun 	while (!(readl(&STM32_PWR->csr1) & PWR_CSR1_ODSWRDY))
161*4882a593Smuzhiyun 		;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	stm32_flash_latency_cfg(5);
164*4882a593Smuzhiyun 	clrbits_le32(&regs->cfgr, (RCC_CFGR_SW0 | RCC_CFGR_SW1));
165*4882a593Smuzhiyun 	setbits_le32(&regs->cfgr, RCC_CFGR_SW_PLL);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	while ((readl(&regs->cfgr) & RCC_CFGR_SWS_MASK) !=
168*4882a593Smuzhiyun 			RCC_CFGR_SWS_PLL)
169*4882a593Smuzhiyun 		;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	return 0;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
stm32_clk_get_rate(struct clk * clk)174*4882a593Smuzhiyun static unsigned long stm32_clk_get_rate(struct clk *clk)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	struct stm32_clk *priv = dev_get_priv(clk->dev);
177*4882a593Smuzhiyun 	struct stm32_rcc_regs *regs = priv->base;
178*4882a593Smuzhiyun 	u32 sysclk = 0;
179*4882a593Smuzhiyun 	u32 shift = 0;
180*4882a593Smuzhiyun 	/* Prescaler table lookups for clock computation */
181*4882a593Smuzhiyun 	u8 ahb_psc_table[16] = {
182*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0, 1, 2, 3, 4, 6, 7, 8, 9
183*4882a593Smuzhiyun 	};
184*4882a593Smuzhiyun 	u8 apb_psc_table[8] = {
185*4882a593Smuzhiyun 		0, 0, 0, 0, 1, 2, 3, 4
186*4882a593Smuzhiyun 	};
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	if ((readl(&regs->cfgr) & RCC_CFGR_SWS_MASK) ==
189*4882a593Smuzhiyun 			RCC_CFGR_SWS_PLL) {
190*4882a593Smuzhiyun 		u16 pllm, plln, pllp;
191*4882a593Smuzhiyun 		pllm = (readl(&regs->pllcfgr) & RCC_PLLCFGR_PLLM_MASK);
192*4882a593Smuzhiyun 		plln = ((readl(&regs->pllcfgr) & RCC_PLLCFGR_PLLN_MASK)
193*4882a593Smuzhiyun 			>> RCC_PLLCFGR_PLLN_SHIFT);
194*4882a593Smuzhiyun 		pllp = ((((readl(&regs->pllcfgr) & RCC_PLLCFGR_PLLP_MASK)
195*4882a593Smuzhiyun 			>> RCC_PLLCFGR_PLLP_SHIFT) + 1) << 1);
196*4882a593Smuzhiyun 		sysclk = ((CONFIG_STM32_HSE_HZ / pllm) * plln) / pllp;
197*4882a593Smuzhiyun 	} else {
198*4882a593Smuzhiyun 		return -EINVAL;
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	switch (clk->id) {
202*4882a593Smuzhiyun 	/*
203*4882a593Smuzhiyun 	 * AHB CLOCK: 3 x 32 bits consecutive registers are used :
204*4882a593Smuzhiyun 	 * AHB1, AHB2 and AHB3
205*4882a593Smuzhiyun 	 */
206*4882a593Smuzhiyun 	case STM32F7_AHB1_CLOCK(GPIOA) ... STM32F7_AHB3_CLOCK(QSPI):
207*4882a593Smuzhiyun 		shift = ahb_psc_table[(
208*4882a593Smuzhiyun 			(readl(&regs->cfgr) & RCC_CFGR_AHB_PSC_MASK)
209*4882a593Smuzhiyun 			>> RCC_CFGR_HPRE_SHIFT)];
210*4882a593Smuzhiyun 		return sysclk >>= shift;
211*4882a593Smuzhiyun 		break;
212*4882a593Smuzhiyun 	/* APB1 CLOCK */
213*4882a593Smuzhiyun 	case STM32F7_APB1_CLOCK(TIM2) ... STM32F7_APB1_CLOCK(UART8):
214*4882a593Smuzhiyun 		shift = apb_psc_table[(
215*4882a593Smuzhiyun 			(readl(&regs->cfgr) & RCC_CFGR_APB1_PSC_MASK)
216*4882a593Smuzhiyun 			>> RCC_CFGR_PPRE1_SHIFT)];
217*4882a593Smuzhiyun 		return sysclk >>= shift;
218*4882a593Smuzhiyun 		break;
219*4882a593Smuzhiyun 	/* APB2 CLOCK */
220*4882a593Smuzhiyun 	case STM32F7_APB2_CLOCK(TIM1) ... STM32F7_APB2_CLOCK(LTDC):
221*4882a593Smuzhiyun 		shift = apb_psc_table[(
222*4882a593Smuzhiyun 			(readl(&regs->cfgr) & RCC_CFGR_APB2_PSC_MASK)
223*4882a593Smuzhiyun 			>> RCC_CFGR_PPRE2_SHIFT)];
224*4882a593Smuzhiyun 		return sysclk >>= shift;
225*4882a593Smuzhiyun 		break;
226*4882a593Smuzhiyun 	default:
227*4882a593Smuzhiyun 		pr_err("clock index %ld out of range\n", clk->id);
228*4882a593Smuzhiyun 		return -EINVAL;
229*4882a593Smuzhiyun 		break;
230*4882a593Smuzhiyun 	}
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
stm32_clk_enable(struct clk * clk)233*4882a593Smuzhiyun static int stm32_clk_enable(struct clk *clk)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	struct stm32_clk *priv = dev_get_priv(clk->dev);
236*4882a593Smuzhiyun 	struct stm32_rcc_regs *regs = priv->base;
237*4882a593Smuzhiyun 	u32 offset = clk->id / 32;
238*4882a593Smuzhiyun 	u32 bit_index = clk->id % 32;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	debug("%s: clkid = %ld, offset from AHB1ENR is %d, bit_index = %d\n",
241*4882a593Smuzhiyun 	      __func__, clk->id, offset, bit_index);
242*4882a593Smuzhiyun 	setbits_le32(&regs->ahb1enr + offset, BIT(bit_index));
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	return 0;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
clock_setup(int peripheral)247*4882a593Smuzhiyun void clock_setup(int peripheral)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	switch (peripheral) {
250*4882a593Smuzhiyun 	case SYSCFG_CLOCK_CFG:
251*4882a593Smuzhiyun 		setbits_le32(&STM32_RCC->apb2enr, RCC_APB2ENR_SYSCFGEN);
252*4882a593Smuzhiyun 		break;
253*4882a593Smuzhiyun 	case TIMER2_CLOCK_CFG:
254*4882a593Smuzhiyun 		setbits_le32(&STM32_RCC->apb1enr, RCC_APB1ENR_TIM2EN);
255*4882a593Smuzhiyun 		break;
256*4882a593Smuzhiyun 	case STMMAC_CLOCK_CFG:
257*4882a593Smuzhiyun 		setbits_le32(&STM32_RCC->ahb1enr, RCC_AHB1ENR_ETHMAC_EN);
258*4882a593Smuzhiyun 		setbits_le32(&STM32_RCC->ahb1enr, RCC_AHB1ENR_ETHMAC_RX_EN);
259*4882a593Smuzhiyun 		setbits_le32(&STM32_RCC->ahb1enr, RCC_AHB1ENR_ETHMAC_TX_EN);
260*4882a593Smuzhiyun 		break;
261*4882a593Smuzhiyun 	default:
262*4882a593Smuzhiyun 		break;
263*4882a593Smuzhiyun 	}
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
stm32_clk_probe(struct udevice * dev)266*4882a593Smuzhiyun static int stm32_clk_probe(struct udevice *dev)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	debug("%s: stm32_clk_probe\n", __func__);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	struct stm32_clk *priv = dev_get_priv(dev);
271*4882a593Smuzhiyun 	fdt_addr_t addr;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	addr = devfdt_get_addr(dev);
274*4882a593Smuzhiyun 	if (addr == FDT_ADDR_T_NONE)
275*4882a593Smuzhiyun 		return -EINVAL;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	priv->base = (struct stm32_rcc_regs *)addr;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	configure_clocks(dev);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	return 0;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
stm32_clk_of_xlate(struct clk * clk,struct ofnode_phandle_args * args)284*4882a593Smuzhiyun static int stm32_clk_of_xlate(struct clk *clk, struct ofnode_phandle_args *args)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	debug("%s(clk=%p)\n", __func__, clk);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	if (args->args_count != 2) {
289*4882a593Smuzhiyun 		debug("Invaild args_count: %d\n", args->args_count);
290*4882a593Smuzhiyun 		return -EINVAL;
291*4882a593Smuzhiyun 	}
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	if (args->args_count)
294*4882a593Smuzhiyun 		clk->id = args->args[1];
295*4882a593Smuzhiyun 	else
296*4882a593Smuzhiyun 		clk->id = 0;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	return 0;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun static struct clk_ops stm32_clk_ops = {
302*4882a593Smuzhiyun 	.of_xlate	= stm32_clk_of_xlate,
303*4882a593Smuzhiyun 	.enable		= stm32_clk_enable,
304*4882a593Smuzhiyun 	.get_rate	= stm32_clk_get_rate,
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun static const struct udevice_id stm32_clk_ids[] = {
308*4882a593Smuzhiyun 	{ .compatible = "st,stm32f42xx-rcc"},
309*4882a593Smuzhiyun 	{}
310*4882a593Smuzhiyun };
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun U_BOOT_DRIVER(stm32f7_clk) = {
313*4882a593Smuzhiyun 	.name		= "stm32f7_clk",
314*4882a593Smuzhiyun 	.id		= UCLASS_CLK,
315*4882a593Smuzhiyun 	.of_match	= stm32_clk_ids,
316*4882a593Smuzhiyun 	.ops		= &stm32_clk_ops,
317*4882a593Smuzhiyun 	.probe		= stm32_clk_probe,
318*4882a593Smuzhiyun 	.flags		= DM_FLAG_PRE_RELOC,
319*4882a593Smuzhiyun };
320