1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright 2015 - Maxime Coquelin <mcoquelin.stm32@gmail.com> 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms 5*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual 6*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a 7*4882a593Smuzhiyun * whole. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * a) This file is free software; you can redistribute it and/or 10*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as 11*4882a593Smuzhiyun * published by the Free Software Foundation; either version 2 of the 12*4882a593Smuzhiyun * License, or (at your option) any later version. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, 15*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 16*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17*4882a593Smuzhiyun * GNU General Public License for more details. 18*4882a593Smuzhiyun * 19*4882a593Smuzhiyun * You should have received a copy of the GNU General Public 20*4882a593Smuzhiyun * License along with this file; if not, write to the Free 21*4882a593Smuzhiyun * Software Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, 22*4882a593Smuzhiyun * MA 02110-1301 USA 23*4882a593Smuzhiyun * 24*4882a593Smuzhiyun * Or, alternatively, 25*4882a593Smuzhiyun * 26*4882a593Smuzhiyun * b) Permission is hereby granted, free of charge, to any person 27*4882a593Smuzhiyun * obtaining a copy of this software and associated documentation 28*4882a593Smuzhiyun * files (the "Software"), to deal in the Software without 29*4882a593Smuzhiyun * restriction, including without limitation the rights to use, 30*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or 31*4882a593Smuzhiyun * sell copies of the Software, and to permit persons to whom the 32*4882a593Smuzhiyun * Software is furnished to do so, subject to the following 33*4882a593Smuzhiyun * conditions: 34*4882a593Smuzhiyun * 35*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be 36*4882a593Smuzhiyun * included in all copies or substantial portions of the Software. 37*4882a593Smuzhiyun * 38*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 39*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 40*4882a593Smuzhiyun * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 41*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 42*4882a593Smuzhiyun * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 43*4882a593Smuzhiyun * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 44*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 45*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 46*4882a593Smuzhiyun */ 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun#include "armv7-m.dtsi" 49*4882a593Smuzhiyun#include <dt-bindings/clock/stm32fx-clock.h> 50*4882a593Smuzhiyun#include <dt-bindings/mfd/stm32f4-rcc.h> 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun/ { 53*4882a593Smuzhiyun #address-cells = <1>; 54*4882a593Smuzhiyun #size-cells = <1>; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun clocks { 57*4882a593Smuzhiyun clk_hse: clk-hse { 58*4882a593Smuzhiyun #clock-cells = <0>; 59*4882a593Smuzhiyun compatible = "fixed-clock"; 60*4882a593Smuzhiyun clock-frequency = <0>; 61*4882a593Smuzhiyun }; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun clk_lse: clk-lse { 64*4882a593Smuzhiyun #clock-cells = <0>; 65*4882a593Smuzhiyun compatible = "fixed-clock"; 66*4882a593Smuzhiyun clock-frequency = <32768>; 67*4882a593Smuzhiyun }; 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun clk_lsi: clk-lsi { 70*4882a593Smuzhiyun #clock-cells = <0>; 71*4882a593Smuzhiyun compatible = "fixed-clock"; 72*4882a593Smuzhiyun clock-frequency = <32000>; 73*4882a593Smuzhiyun }; 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun clk_i2s_ckin: i2s-ckin { 76*4882a593Smuzhiyun #clock-cells = <0>; 77*4882a593Smuzhiyun compatible = "fixed-clock"; 78*4882a593Smuzhiyun clock-frequency = <0>; 79*4882a593Smuzhiyun }; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun soc { 83*4882a593Smuzhiyun romem: efuse@1fff7800 { 84*4882a593Smuzhiyun compatible = "st,stm32f4-otp"; 85*4882a593Smuzhiyun reg = <0x1fff7800 0x400>; 86*4882a593Smuzhiyun #address-cells = <1>; 87*4882a593Smuzhiyun #size-cells = <1>; 88*4882a593Smuzhiyun ts_cal1: calib@22c { 89*4882a593Smuzhiyun reg = <0x22c 0x2>; 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun ts_cal2: calib@22e { 92*4882a593Smuzhiyun reg = <0x22e 0x2>; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun timer2: timer@40000000 { 97*4882a593Smuzhiyun compatible = "st,stm32-timer"; 98*4882a593Smuzhiyun reg = <0x40000000 0x400>; 99*4882a593Smuzhiyun interrupts = <28>; 100*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM2)>; 101*4882a593Smuzhiyun status = "disabled"; 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun timers2: timers@40000000 { 105*4882a593Smuzhiyun #address-cells = <1>; 106*4882a593Smuzhiyun #size-cells = <0>; 107*4882a593Smuzhiyun compatible = "st,stm32-timers"; 108*4882a593Smuzhiyun reg = <0x40000000 0x400>; 109*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM2)>; 110*4882a593Smuzhiyun clock-names = "int"; 111*4882a593Smuzhiyun status = "disabled"; 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun pwm { 114*4882a593Smuzhiyun compatible = "st,stm32-pwm"; 115*4882a593Smuzhiyun #pwm-cells = <3>; 116*4882a593Smuzhiyun status = "disabled"; 117*4882a593Smuzhiyun }; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun timer@1 { 120*4882a593Smuzhiyun compatible = "st,stm32-timer-trigger"; 121*4882a593Smuzhiyun reg = <1>; 122*4882a593Smuzhiyun status = "disabled"; 123*4882a593Smuzhiyun }; 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun timer3: timer@40000400 { 127*4882a593Smuzhiyun compatible = "st,stm32-timer"; 128*4882a593Smuzhiyun reg = <0x40000400 0x400>; 129*4882a593Smuzhiyun interrupts = <29>; 130*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM3)>; 131*4882a593Smuzhiyun status = "disabled"; 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun timers3: timers@40000400 { 135*4882a593Smuzhiyun #address-cells = <1>; 136*4882a593Smuzhiyun #size-cells = <0>; 137*4882a593Smuzhiyun compatible = "st,stm32-timers"; 138*4882a593Smuzhiyun reg = <0x40000400 0x400>; 139*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM3)>; 140*4882a593Smuzhiyun clock-names = "int"; 141*4882a593Smuzhiyun status = "disabled"; 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun pwm { 144*4882a593Smuzhiyun compatible = "st,stm32-pwm"; 145*4882a593Smuzhiyun #pwm-cells = <3>; 146*4882a593Smuzhiyun status = "disabled"; 147*4882a593Smuzhiyun }; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun timer@2 { 150*4882a593Smuzhiyun compatible = "st,stm32-timer-trigger"; 151*4882a593Smuzhiyun reg = <2>; 152*4882a593Smuzhiyun status = "disabled"; 153*4882a593Smuzhiyun }; 154*4882a593Smuzhiyun }; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun timer4: timer@40000800 { 157*4882a593Smuzhiyun compatible = "st,stm32-timer"; 158*4882a593Smuzhiyun reg = <0x40000800 0x400>; 159*4882a593Smuzhiyun interrupts = <30>; 160*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM4)>; 161*4882a593Smuzhiyun status = "disabled"; 162*4882a593Smuzhiyun }; 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun timers4: timers@40000800 { 165*4882a593Smuzhiyun #address-cells = <1>; 166*4882a593Smuzhiyun #size-cells = <0>; 167*4882a593Smuzhiyun compatible = "st,stm32-timers"; 168*4882a593Smuzhiyun reg = <0x40000800 0x400>; 169*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM4)>; 170*4882a593Smuzhiyun clock-names = "int"; 171*4882a593Smuzhiyun status = "disabled"; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun pwm { 174*4882a593Smuzhiyun compatible = "st,stm32-pwm"; 175*4882a593Smuzhiyun #pwm-cells = <3>; 176*4882a593Smuzhiyun status = "disabled"; 177*4882a593Smuzhiyun }; 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun timer@3 { 180*4882a593Smuzhiyun compatible = "st,stm32-timer-trigger"; 181*4882a593Smuzhiyun reg = <3>; 182*4882a593Smuzhiyun status = "disabled"; 183*4882a593Smuzhiyun }; 184*4882a593Smuzhiyun }; 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun timer5: timer@40000c00 { 187*4882a593Smuzhiyun compatible = "st,stm32-timer"; 188*4882a593Smuzhiyun reg = <0x40000c00 0x400>; 189*4882a593Smuzhiyun interrupts = <50>; 190*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM5)>; 191*4882a593Smuzhiyun }; 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun timers5: timers@40000c00 { 194*4882a593Smuzhiyun #address-cells = <1>; 195*4882a593Smuzhiyun #size-cells = <0>; 196*4882a593Smuzhiyun compatible = "st,stm32-timers"; 197*4882a593Smuzhiyun reg = <0x40000C00 0x400>; 198*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM5)>; 199*4882a593Smuzhiyun clock-names = "int"; 200*4882a593Smuzhiyun status = "disabled"; 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun pwm { 203*4882a593Smuzhiyun compatible = "st,stm32-pwm"; 204*4882a593Smuzhiyun #pwm-cells = <3>; 205*4882a593Smuzhiyun status = "disabled"; 206*4882a593Smuzhiyun }; 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun timer@4 { 209*4882a593Smuzhiyun compatible = "st,stm32-timer-trigger"; 210*4882a593Smuzhiyun reg = <4>; 211*4882a593Smuzhiyun status = "disabled"; 212*4882a593Smuzhiyun }; 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun timer6: timer@40001000 { 216*4882a593Smuzhiyun compatible = "st,stm32-timer"; 217*4882a593Smuzhiyun reg = <0x40001000 0x400>; 218*4882a593Smuzhiyun interrupts = <54>; 219*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM6)>; 220*4882a593Smuzhiyun status = "disabled"; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun timers6: timers@40001000 { 224*4882a593Smuzhiyun #address-cells = <1>; 225*4882a593Smuzhiyun #size-cells = <0>; 226*4882a593Smuzhiyun compatible = "st,stm32-timers"; 227*4882a593Smuzhiyun reg = <0x40001000 0x400>; 228*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM6)>; 229*4882a593Smuzhiyun clock-names = "int"; 230*4882a593Smuzhiyun status = "disabled"; 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun timer@5 { 233*4882a593Smuzhiyun compatible = "st,stm32-timer-trigger"; 234*4882a593Smuzhiyun reg = <5>; 235*4882a593Smuzhiyun status = "disabled"; 236*4882a593Smuzhiyun }; 237*4882a593Smuzhiyun }; 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun timer7: timer@40001400 { 240*4882a593Smuzhiyun compatible = "st,stm32-timer"; 241*4882a593Smuzhiyun reg = <0x40001400 0x400>; 242*4882a593Smuzhiyun interrupts = <55>; 243*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM7)>; 244*4882a593Smuzhiyun status = "disabled"; 245*4882a593Smuzhiyun }; 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun timers7: timers@40001400 { 248*4882a593Smuzhiyun #address-cells = <1>; 249*4882a593Smuzhiyun #size-cells = <0>; 250*4882a593Smuzhiyun compatible = "st,stm32-timers"; 251*4882a593Smuzhiyun reg = <0x40001400 0x400>; 252*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM7)>; 253*4882a593Smuzhiyun clock-names = "int"; 254*4882a593Smuzhiyun status = "disabled"; 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun timer@6 { 257*4882a593Smuzhiyun compatible = "st,stm32-timer-trigger"; 258*4882a593Smuzhiyun reg = <6>; 259*4882a593Smuzhiyun status = "disabled"; 260*4882a593Smuzhiyun }; 261*4882a593Smuzhiyun }; 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun timers12: timers@40001800 { 264*4882a593Smuzhiyun #address-cells = <1>; 265*4882a593Smuzhiyun #size-cells = <0>; 266*4882a593Smuzhiyun compatible = "st,stm32-timers"; 267*4882a593Smuzhiyun reg = <0x40001800 0x400>; 268*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM12)>; 269*4882a593Smuzhiyun clock-names = "int"; 270*4882a593Smuzhiyun status = "disabled"; 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun pwm { 273*4882a593Smuzhiyun compatible = "st,stm32-pwm"; 274*4882a593Smuzhiyun #pwm-cells = <3>; 275*4882a593Smuzhiyun status = "disabled"; 276*4882a593Smuzhiyun }; 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun timer@11 { 279*4882a593Smuzhiyun compatible = "st,stm32-timer-trigger"; 280*4882a593Smuzhiyun reg = <11>; 281*4882a593Smuzhiyun status = "disabled"; 282*4882a593Smuzhiyun }; 283*4882a593Smuzhiyun }; 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun timers13: timers@40001c00 { 286*4882a593Smuzhiyun compatible = "st,stm32-timers"; 287*4882a593Smuzhiyun reg = <0x40001C00 0x400>; 288*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM13)>; 289*4882a593Smuzhiyun clock-names = "int"; 290*4882a593Smuzhiyun status = "disabled"; 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun pwm { 293*4882a593Smuzhiyun compatible = "st,stm32-pwm"; 294*4882a593Smuzhiyun #pwm-cells = <3>; 295*4882a593Smuzhiyun status = "disabled"; 296*4882a593Smuzhiyun }; 297*4882a593Smuzhiyun }; 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun timers14: timers@40002000 { 300*4882a593Smuzhiyun compatible = "st,stm32-timers"; 301*4882a593Smuzhiyun reg = <0x40002000 0x400>; 302*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB1_CLOCK(TIM14)>; 303*4882a593Smuzhiyun clock-names = "int"; 304*4882a593Smuzhiyun status = "disabled"; 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun pwm { 307*4882a593Smuzhiyun compatible = "st,stm32-pwm"; 308*4882a593Smuzhiyun #pwm-cells = <3>; 309*4882a593Smuzhiyun status = "disabled"; 310*4882a593Smuzhiyun }; 311*4882a593Smuzhiyun }; 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun rtc: rtc@40002800 { 314*4882a593Smuzhiyun compatible = "st,stm32-rtc"; 315*4882a593Smuzhiyun reg = <0x40002800 0x400>; 316*4882a593Smuzhiyun clocks = <&rcc 1 CLK_RTC>; 317*4882a593Smuzhiyun assigned-clocks = <&rcc 1 CLK_RTC>; 318*4882a593Smuzhiyun assigned-clock-parents = <&rcc 1 CLK_LSE>; 319*4882a593Smuzhiyun interrupt-parent = <&exti>; 320*4882a593Smuzhiyun interrupts = <17 1>; 321*4882a593Smuzhiyun st,syscfg = <&pwrcfg 0x00 0x100>; 322*4882a593Smuzhiyun status = "disabled"; 323*4882a593Smuzhiyun }; 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun iwdg: watchdog@40003000 { 326*4882a593Smuzhiyun compatible = "st,stm32-iwdg"; 327*4882a593Smuzhiyun reg = <0x40003000 0x400>; 328*4882a593Smuzhiyun clocks = <&clk_lsi>; 329*4882a593Smuzhiyun clock-names = "lsi"; 330*4882a593Smuzhiyun status = "disabled"; 331*4882a593Smuzhiyun }; 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun spi2: spi@40003800 { 334*4882a593Smuzhiyun #address-cells = <1>; 335*4882a593Smuzhiyun #size-cells = <0>; 336*4882a593Smuzhiyun compatible = "st,stm32f4-spi"; 337*4882a593Smuzhiyun reg = <0x40003800 0x400>; 338*4882a593Smuzhiyun interrupts = <36>; 339*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB1_CLOCK(SPI2)>; 340*4882a593Smuzhiyun status = "disabled"; 341*4882a593Smuzhiyun }; 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun spi3: spi@40003c00 { 344*4882a593Smuzhiyun #address-cells = <1>; 345*4882a593Smuzhiyun #size-cells = <0>; 346*4882a593Smuzhiyun compatible = "st,stm32f4-spi"; 347*4882a593Smuzhiyun reg = <0x40003c00 0x400>; 348*4882a593Smuzhiyun interrupts = <51>; 349*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB1_CLOCK(SPI3)>; 350*4882a593Smuzhiyun status = "disabled"; 351*4882a593Smuzhiyun }; 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun usart2: serial@40004400 { 354*4882a593Smuzhiyun compatible = "st,stm32-uart"; 355*4882a593Smuzhiyun reg = <0x40004400 0x400>; 356*4882a593Smuzhiyun interrupts = <38>; 357*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB1_CLOCK(UART2)>; 358*4882a593Smuzhiyun status = "disabled"; 359*4882a593Smuzhiyun }; 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun usart3: serial@40004800 { 362*4882a593Smuzhiyun compatible = "st,stm32-uart"; 363*4882a593Smuzhiyun reg = <0x40004800 0x400>; 364*4882a593Smuzhiyun interrupts = <39>; 365*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB1_CLOCK(UART3)>; 366*4882a593Smuzhiyun status = "disabled"; 367*4882a593Smuzhiyun dmas = <&dma1 1 4 0x400 0x0>, 368*4882a593Smuzhiyun <&dma1 3 4 0x400 0x0>; 369*4882a593Smuzhiyun dma-names = "rx", "tx"; 370*4882a593Smuzhiyun }; 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun usart4: serial@40004c00 { 373*4882a593Smuzhiyun compatible = "st,stm32-uart"; 374*4882a593Smuzhiyun reg = <0x40004c00 0x400>; 375*4882a593Smuzhiyun interrupts = <52>; 376*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB1_CLOCK(UART4)>; 377*4882a593Smuzhiyun status = "disabled"; 378*4882a593Smuzhiyun }; 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun usart5: serial@40005000 { 381*4882a593Smuzhiyun compatible = "st,stm32-uart"; 382*4882a593Smuzhiyun reg = <0x40005000 0x400>; 383*4882a593Smuzhiyun interrupts = <53>; 384*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB1_CLOCK(UART5)>; 385*4882a593Smuzhiyun status = "disabled"; 386*4882a593Smuzhiyun }; 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun i2c1: i2c@40005400 { 389*4882a593Smuzhiyun compatible = "st,stm32f4-i2c"; 390*4882a593Smuzhiyun reg = <0x40005400 0x400>; 391*4882a593Smuzhiyun interrupts = <31>, 392*4882a593Smuzhiyun <32>; 393*4882a593Smuzhiyun resets = <&rcc STM32F4_APB1_RESET(I2C1)>; 394*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB1_CLOCK(I2C1)>; 395*4882a593Smuzhiyun #address-cells = <1>; 396*4882a593Smuzhiyun #size-cells = <0>; 397*4882a593Smuzhiyun status = "disabled"; 398*4882a593Smuzhiyun }; 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun i2c3: i2c@40005c00 { 401*4882a593Smuzhiyun compatible = "st,stm32f4-i2c"; 402*4882a593Smuzhiyun reg = <0x40005c00 0x400>; 403*4882a593Smuzhiyun interrupts = <72>, 404*4882a593Smuzhiyun <73>; 405*4882a593Smuzhiyun resets = <&rcc STM32F4_APB1_RESET(I2C3)>; 406*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB1_CLOCK(I2C3)>; 407*4882a593Smuzhiyun #address-cells = <1>; 408*4882a593Smuzhiyun #size-cells = <0>; 409*4882a593Smuzhiyun status = "disabled"; 410*4882a593Smuzhiyun }; 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun dac: dac@40007400 { 413*4882a593Smuzhiyun compatible = "st,stm32f4-dac-core"; 414*4882a593Smuzhiyun reg = <0x40007400 0x400>; 415*4882a593Smuzhiyun resets = <&rcc STM32F4_APB1_RESET(DAC)>; 416*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB1_CLOCK(DAC)>; 417*4882a593Smuzhiyun clock-names = "pclk"; 418*4882a593Smuzhiyun #address-cells = <1>; 419*4882a593Smuzhiyun #size-cells = <0>; 420*4882a593Smuzhiyun status = "disabled"; 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun dac1: dac@1 { 423*4882a593Smuzhiyun compatible = "st,stm32-dac"; 424*4882a593Smuzhiyun #io-channel-cells = <1>; 425*4882a593Smuzhiyun reg = <1>; 426*4882a593Smuzhiyun status = "disabled"; 427*4882a593Smuzhiyun }; 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun dac2: dac@2 { 430*4882a593Smuzhiyun compatible = "st,stm32-dac"; 431*4882a593Smuzhiyun #io-channel-cells = <1>; 432*4882a593Smuzhiyun reg = <2>; 433*4882a593Smuzhiyun status = "disabled"; 434*4882a593Smuzhiyun }; 435*4882a593Smuzhiyun }; 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun usart7: serial@40007800 { 438*4882a593Smuzhiyun compatible = "st,stm32-uart"; 439*4882a593Smuzhiyun reg = <0x40007800 0x400>; 440*4882a593Smuzhiyun interrupts = <82>; 441*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB1_CLOCK(UART7)>; 442*4882a593Smuzhiyun status = "disabled"; 443*4882a593Smuzhiyun }; 444*4882a593Smuzhiyun 445*4882a593Smuzhiyun usart8: serial@40007c00 { 446*4882a593Smuzhiyun compatible = "st,stm32-uart"; 447*4882a593Smuzhiyun reg = <0x40007c00 0x400>; 448*4882a593Smuzhiyun interrupts = <83>; 449*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB1_CLOCK(UART8)>; 450*4882a593Smuzhiyun status = "disabled"; 451*4882a593Smuzhiyun }; 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun timers1: timers@40010000 { 454*4882a593Smuzhiyun #address-cells = <1>; 455*4882a593Smuzhiyun #size-cells = <0>; 456*4882a593Smuzhiyun compatible = "st,stm32-timers"; 457*4882a593Smuzhiyun reg = <0x40010000 0x400>; 458*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB2_CLOCK(TIM1)>; 459*4882a593Smuzhiyun clock-names = "int"; 460*4882a593Smuzhiyun status = "disabled"; 461*4882a593Smuzhiyun 462*4882a593Smuzhiyun pwm { 463*4882a593Smuzhiyun compatible = "st,stm32-pwm"; 464*4882a593Smuzhiyun #pwm-cells = <3>; 465*4882a593Smuzhiyun status = "disabled"; 466*4882a593Smuzhiyun }; 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun timer@0 { 469*4882a593Smuzhiyun compatible = "st,stm32-timer-trigger"; 470*4882a593Smuzhiyun reg = <0>; 471*4882a593Smuzhiyun status = "disabled"; 472*4882a593Smuzhiyun }; 473*4882a593Smuzhiyun }; 474*4882a593Smuzhiyun 475*4882a593Smuzhiyun timers8: timers@40010400 { 476*4882a593Smuzhiyun #address-cells = <1>; 477*4882a593Smuzhiyun #size-cells = <0>; 478*4882a593Smuzhiyun compatible = "st,stm32-timers"; 479*4882a593Smuzhiyun reg = <0x40010400 0x400>; 480*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB2_CLOCK(TIM8)>; 481*4882a593Smuzhiyun clock-names = "int"; 482*4882a593Smuzhiyun status = "disabled"; 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun pwm { 485*4882a593Smuzhiyun compatible = "st,stm32-pwm"; 486*4882a593Smuzhiyun #pwm-cells = <3>; 487*4882a593Smuzhiyun status = "disabled"; 488*4882a593Smuzhiyun }; 489*4882a593Smuzhiyun 490*4882a593Smuzhiyun timer@7 { 491*4882a593Smuzhiyun compatible = "st,stm32-timer-trigger"; 492*4882a593Smuzhiyun reg = <7>; 493*4882a593Smuzhiyun status = "disabled"; 494*4882a593Smuzhiyun }; 495*4882a593Smuzhiyun }; 496*4882a593Smuzhiyun 497*4882a593Smuzhiyun usart1: serial@40011000 { 498*4882a593Smuzhiyun compatible = "st,stm32-uart"; 499*4882a593Smuzhiyun reg = <0x40011000 0x400>; 500*4882a593Smuzhiyun interrupts = <37>; 501*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB2_CLOCK(USART1)>; 502*4882a593Smuzhiyun status = "disabled"; 503*4882a593Smuzhiyun dmas = <&dma2 2 4 0x400 0x0>, 504*4882a593Smuzhiyun <&dma2 7 4 0x400 0x0>; 505*4882a593Smuzhiyun dma-names = "rx", "tx"; 506*4882a593Smuzhiyun }; 507*4882a593Smuzhiyun 508*4882a593Smuzhiyun usart6: serial@40011400 { 509*4882a593Smuzhiyun compatible = "st,stm32-uart"; 510*4882a593Smuzhiyun reg = <0x40011400 0x400>; 511*4882a593Smuzhiyun interrupts = <71>; 512*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB2_CLOCK(USART6)>; 513*4882a593Smuzhiyun status = "disabled"; 514*4882a593Smuzhiyun }; 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun adc: adc@40012000 { 517*4882a593Smuzhiyun compatible = "st,stm32f4-adc-core"; 518*4882a593Smuzhiyun reg = <0x40012000 0x400>; 519*4882a593Smuzhiyun interrupts = <18>; 520*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB2_CLOCK(ADC1)>; 521*4882a593Smuzhiyun clock-names = "adc"; 522*4882a593Smuzhiyun interrupt-controller; 523*4882a593Smuzhiyun #interrupt-cells = <1>; 524*4882a593Smuzhiyun #address-cells = <1>; 525*4882a593Smuzhiyun #size-cells = <0>; 526*4882a593Smuzhiyun status = "disabled"; 527*4882a593Smuzhiyun 528*4882a593Smuzhiyun adc1: adc@0 { 529*4882a593Smuzhiyun compatible = "st,stm32f4-adc"; 530*4882a593Smuzhiyun #io-channel-cells = <1>; 531*4882a593Smuzhiyun reg = <0x0>; 532*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB2_CLOCK(ADC1)>; 533*4882a593Smuzhiyun interrupt-parent = <&adc>; 534*4882a593Smuzhiyun interrupts = <0>; 535*4882a593Smuzhiyun dmas = <&dma2 0 0 0x400 0x0>; 536*4882a593Smuzhiyun dma-names = "rx"; 537*4882a593Smuzhiyun status = "disabled"; 538*4882a593Smuzhiyun }; 539*4882a593Smuzhiyun 540*4882a593Smuzhiyun adc2: adc@100 { 541*4882a593Smuzhiyun compatible = "st,stm32f4-adc"; 542*4882a593Smuzhiyun #io-channel-cells = <1>; 543*4882a593Smuzhiyun reg = <0x100>; 544*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB2_CLOCK(ADC2)>; 545*4882a593Smuzhiyun interrupt-parent = <&adc>; 546*4882a593Smuzhiyun interrupts = <1>; 547*4882a593Smuzhiyun dmas = <&dma2 3 1 0x400 0x0>; 548*4882a593Smuzhiyun dma-names = "rx"; 549*4882a593Smuzhiyun status = "disabled"; 550*4882a593Smuzhiyun }; 551*4882a593Smuzhiyun 552*4882a593Smuzhiyun adc3: adc@200 { 553*4882a593Smuzhiyun compatible = "st,stm32f4-adc"; 554*4882a593Smuzhiyun #io-channel-cells = <1>; 555*4882a593Smuzhiyun reg = <0x200>; 556*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB2_CLOCK(ADC3)>; 557*4882a593Smuzhiyun interrupt-parent = <&adc>; 558*4882a593Smuzhiyun interrupts = <2>; 559*4882a593Smuzhiyun dmas = <&dma2 1 2 0x400 0x0>; 560*4882a593Smuzhiyun dma-names = "rx"; 561*4882a593Smuzhiyun status = "disabled"; 562*4882a593Smuzhiyun }; 563*4882a593Smuzhiyun }; 564*4882a593Smuzhiyun 565*4882a593Smuzhiyun sdio: sdio@40012c00 { 566*4882a593Smuzhiyun compatible = "arm,pl180", "arm,primecell"; 567*4882a593Smuzhiyun arm,primecell-periphid = <0x00880180>; 568*4882a593Smuzhiyun reg = <0x40012c00 0x400>; 569*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB2_CLOCK(SDIO)>; 570*4882a593Smuzhiyun clock-names = "apb_pclk"; 571*4882a593Smuzhiyun interrupts = <49>; 572*4882a593Smuzhiyun max-frequency = <48000000>; 573*4882a593Smuzhiyun status = "disabled"; 574*4882a593Smuzhiyun }; 575*4882a593Smuzhiyun 576*4882a593Smuzhiyun spi1: spi@40013000 { 577*4882a593Smuzhiyun #address-cells = <1>; 578*4882a593Smuzhiyun #size-cells = <0>; 579*4882a593Smuzhiyun compatible = "st,stm32f4-spi"; 580*4882a593Smuzhiyun reg = <0x40013000 0x400>; 581*4882a593Smuzhiyun interrupts = <35>; 582*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB2_CLOCK(SPI1)>; 583*4882a593Smuzhiyun status = "disabled"; 584*4882a593Smuzhiyun }; 585*4882a593Smuzhiyun 586*4882a593Smuzhiyun spi4: spi@40013400 { 587*4882a593Smuzhiyun #address-cells = <1>; 588*4882a593Smuzhiyun #size-cells = <0>; 589*4882a593Smuzhiyun compatible = "st,stm32f4-spi"; 590*4882a593Smuzhiyun reg = <0x40013400 0x400>; 591*4882a593Smuzhiyun interrupts = <84>; 592*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB2_CLOCK(SPI4)>; 593*4882a593Smuzhiyun status = "disabled"; 594*4882a593Smuzhiyun }; 595*4882a593Smuzhiyun 596*4882a593Smuzhiyun syscfg: syscon@40013800 { 597*4882a593Smuzhiyun compatible = "st,stm32-syscfg", "syscon"; 598*4882a593Smuzhiyun reg = <0x40013800 0x400>; 599*4882a593Smuzhiyun }; 600*4882a593Smuzhiyun 601*4882a593Smuzhiyun exti: interrupt-controller@40013c00 { 602*4882a593Smuzhiyun compatible = "st,stm32-exti"; 603*4882a593Smuzhiyun interrupt-controller; 604*4882a593Smuzhiyun #interrupt-cells = <2>; 605*4882a593Smuzhiyun reg = <0x40013C00 0x400>; 606*4882a593Smuzhiyun interrupts = <1>, <2>, <3>, <6>, <7>, <8>, <9>, <10>, <23>, <40>, <41>, <42>, <62>, <76>; 607*4882a593Smuzhiyun }; 608*4882a593Smuzhiyun 609*4882a593Smuzhiyun timers9: timers@40014000 { 610*4882a593Smuzhiyun #address-cells = <1>; 611*4882a593Smuzhiyun #size-cells = <0>; 612*4882a593Smuzhiyun compatible = "st,stm32-timers"; 613*4882a593Smuzhiyun reg = <0x40014000 0x400>; 614*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB2_CLOCK(TIM9)>; 615*4882a593Smuzhiyun clock-names = "int"; 616*4882a593Smuzhiyun status = "disabled"; 617*4882a593Smuzhiyun 618*4882a593Smuzhiyun pwm { 619*4882a593Smuzhiyun compatible = "st,stm32-pwm"; 620*4882a593Smuzhiyun #pwm-cells = <3>; 621*4882a593Smuzhiyun status = "disabled"; 622*4882a593Smuzhiyun }; 623*4882a593Smuzhiyun 624*4882a593Smuzhiyun timer@8 { 625*4882a593Smuzhiyun compatible = "st,stm32-timer-trigger"; 626*4882a593Smuzhiyun reg = <8>; 627*4882a593Smuzhiyun status = "disabled"; 628*4882a593Smuzhiyun }; 629*4882a593Smuzhiyun }; 630*4882a593Smuzhiyun 631*4882a593Smuzhiyun timers10: timers@40014400 { 632*4882a593Smuzhiyun compatible = "st,stm32-timers"; 633*4882a593Smuzhiyun reg = <0x40014400 0x400>; 634*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB2_CLOCK(TIM10)>; 635*4882a593Smuzhiyun clock-names = "int"; 636*4882a593Smuzhiyun status = "disabled"; 637*4882a593Smuzhiyun 638*4882a593Smuzhiyun pwm { 639*4882a593Smuzhiyun compatible = "st,stm32-pwm"; 640*4882a593Smuzhiyun #pwm-cells = <3>; 641*4882a593Smuzhiyun status = "disabled"; 642*4882a593Smuzhiyun }; 643*4882a593Smuzhiyun }; 644*4882a593Smuzhiyun 645*4882a593Smuzhiyun timers11: timers@40014800 { 646*4882a593Smuzhiyun compatible = "st,stm32-timers"; 647*4882a593Smuzhiyun reg = <0x40014800 0x400>; 648*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB2_CLOCK(TIM11)>; 649*4882a593Smuzhiyun clock-names = "int"; 650*4882a593Smuzhiyun status = "disabled"; 651*4882a593Smuzhiyun 652*4882a593Smuzhiyun pwm { 653*4882a593Smuzhiyun compatible = "st,stm32-pwm"; 654*4882a593Smuzhiyun #pwm-cells = <3>; 655*4882a593Smuzhiyun status = "disabled"; 656*4882a593Smuzhiyun }; 657*4882a593Smuzhiyun }; 658*4882a593Smuzhiyun 659*4882a593Smuzhiyun spi5: spi@40015000 { 660*4882a593Smuzhiyun #address-cells = <1>; 661*4882a593Smuzhiyun #size-cells = <0>; 662*4882a593Smuzhiyun compatible = "st,stm32f4-spi"; 663*4882a593Smuzhiyun reg = <0x40015000 0x400>; 664*4882a593Smuzhiyun interrupts = <85>; 665*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB2_CLOCK(SPI5)>; 666*4882a593Smuzhiyun dmas = <&dma2 3 2 0x400 0x0>, 667*4882a593Smuzhiyun <&dma2 4 2 0x400 0x0>; 668*4882a593Smuzhiyun dma-names = "rx", "tx"; 669*4882a593Smuzhiyun status = "disabled"; 670*4882a593Smuzhiyun }; 671*4882a593Smuzhiyun 672*4882a593Smuzhiyun spi6: spi@40015400 { 673*4882a593Smuzhiyun #address-cells = <1>; 674*4882a593Smuzhiyun #size-cells = <0>; 675*4882a593Smuzhiyun compatible = "st,stm32f4-spi"; 676*4882a593Smuzhiyun reg = <0x40015400 0x400>; 677*4882a593Smuzhiyun interrupts = <86>; 678*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_APB2_CLOCK(SPI6)>; 679*4882a593Smuzhiyun status = "disabled"; 680*4882a593Smuzhiyun }; 681*4882a593Smuzhiyun 682*4882a593Smuzhiyun pwrcfg: power-config@40007000 { 683*4882a593Smuzhiyun compatible = "st,stm32-power-config", "syscon"; 684*4882a593Smuzhiyun reg = <0x40007000 0x400>; 685*4882a593Smuzhiyun }; 686*4882a593Smuzhiyun 687*4882a593Smuzhiyun ltdc: display-controller@40016800 { 688*4882a593Smuzhiyun compatible = "st,stm32-ltdc"; 689*4882a593Smuzhiyun reg = <0x40016800 0x200>; 690*4882a593Smuzhiyun interrupts = <88>, <89>; 691*4882a593Smuzhiyun resets = <&rcc STM32F4_APB2_RESET(LTDC)>; 692*4882a593Smuzhiyun clocks = <&rcc 1 CLK_LCD>; 693*4882a593Smuzhiyun clock-names = "lcd"; 694*4882a593Smuzhiyun status = "disabled"; 695*4882a593Smuzhiyun }; 696*4882a593Smuzhiyun 697*4882a593Smuzhiyun crc: crc@40023000 { 698*4882a593Smuzhiyun compatible = "st,stm32f4-crc"; 699*4882a593Smuzhiyun reg = <0x40023000 0x400>; 700*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_AHB1_CLOCK(CRC)>; 701*4882a593Smuzhiyun status = "disabled"; 702*4882a593Smuzhiyun }; 703*4882a593Smuzhiyun 704*4882a593Smuzhiyun rcc: rcc@40023800 { 705*4882a593Smuzhiyun #reset-cells = <1>; 706*4882a593Smuzhiyun #clock-cells = <2>; 707*4882a593Smuzhiyun compatible = "st,stm32f42xx-rcc", "st,stm32-rcc"; 708*4882a593Smuzhiyun reg = <0x40023800 0x400>; 709*4882a593Smuzhiyun clocks = <&clk_hse>, <&clk_i2s_ckin>; 710*4882a593Smuzhiyun st,syscfg = <&pwrcfg>; 711*4882a593Smuzhiyun assigned-clocks = <&rcc 1 CLK_HSE_RTC>; 712*4882a593Smuzhiyun assigned-clock-rates = <1000000>; 713*4882a593Smuzhiyun }; 714*4882a593Smuzhiyun 715*4882a593Smuzhiyun dma1: dma-controller@40026000 { 716*4882a593Smuzhiyun compatible = "st,stm32-dma"; 717*4882a593Smuzhiyun reg = <0x40026000 0x400>; 718*4882a593Smuzhiyun interrupts = <11>, 719*4882a593Smuzhiyun <12>, 720*4882a593Smuzhiyun <13>, 721*4882a593Smuzhiyun <14>, 722*4882a593Smuzhiyun <15>, 723*4882a593Smuzhiyun <16>, 724*4882a593Smuzhiyun <17>, 725*4882a593Smuzhiyun <47>; 726*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_AHB1_CLOCK(DMA1)>; 727*4882a593Smuzhiyun #dma-cells = <4>; 728*4882a593Smuzhiyun }; 729*4882a593Smuzhiyun 730*4882a593Smuzhiyun dma2: dma-controller@40026400 { 731*4882a593Smuzhiyun compatible = "st,stm32-dma"; 732*4882a593Smuzhiyun reg = <0x40026400 0x400>; 733*4882a593Smuzhiyun interrupts = <56>, 734*4882a593Smuzhiyun <57>, 735*4882a593Smuzhiyun <58>, 736*4882a593Smuzhiyun <59>, 737*4882a593Smuzhiyun <60>, 738*4882a593Smuzhiyun <68>, 739*4882a593Smuzhiyun <69>, 740*4882a593Smuzhiyun <70>; 741*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_AHB1_CLOCK(DMA2)>; 742*4882a593Smuzhiyun #dma-cells = <4>; 743*4882a593Smuzhiyun st,mem2mem; 744*4882a593Smuzhiyun }; 745*4882a593Smuzhiyun 746*4882a593Smuzhiyun mac: ethernet@40028000 { 747*4882a593Smuzhiyun compatible = "st,stm32-dwmac", "snps,dwmac-3.50a"; 748*4882a593Smuzhiyun reg = <0x40028000 0x8000>; 749*4882a593Smuzhiyun reg-names = "stmmaceth"; 750*4882a593Smuzhiyun interrupts = <61>; 751*4882a593Smuzhiyun interrupt-names = "macirq"; 752*4882a593Smuzhiyun clock-names = "stmmaceth", "mac-clk-tx", "mac-clk-rx"; 753*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_AHB1_CLOCK(ETHMAC)>, 754*4882a593Smuzhiyun <&rcc 0 STM32F4_AHB1_CLOCK(ETHMACTX)>, 755*4882a593Smuzhiyun <&rcc 0 STM32F4_AHB1_CLOCK(ETHMACRX)>; 756*4882a593Smuzhiyun st,syscon = <&syscfg 0x4>; 757*4882a593Smuzhiyun snps,pbl = <8>; 758*4882a593Smuzhiyun snps,mixed-burst; 759*4882a593Smuzhiyun status = "disabled"; 760*4882a593Smuzhiyun }; 761*4882a593Smuzhiyun 762*4882a593Smuzhiyun usbotg_hs: usb@40040000 { 763*4882a593Smuzhiyun compatible = "snps,dwc2"; 764*4882a593Smuzhiyun reg = <0x40040000 0x40000>; 765*4882a593Smuzhiyun interrupts = <77>; 766*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_AHB1_CLOCK(OTGHS)>; 767*4882a593Smuzhiyun clock-names = "otg"; 768*4882a593Smuzhiyun status = "disabled"; 769*4882a593Smuzhiyun }; 770*4882a593Smuzhiyun 771*4882a593Smuzhiyun usbotg_fs: usb@50000000 { 772*4882a593Smuzhiyun compatible = "st,stm32f4x9-fsotg"; 773*4882a593Smuzhiyun reg = <0x50000000 0x40000>; 774*4882a593Smuzhiyun interrupts = <67>; 775*4882a593Smuzhiyun clocks = <&rcc 0 39>; 776*4882a593Smuzhiyun clock-names = "otg"; 777*4882a593Smuzhiyun status = "disabled"; 778*4882a593Smuzhiyun }; 779*4882a593Smuzhiyun 780*4882a593Smuzhiyun dcmi: dcmi@50050000 { 781*4882a593Smuzhiyun compatible = "st,stm32-dcmi"; 782*4882a593Smuzhiyun reg = <0x50050000 0x400>; 783*4882a593Smuzhiyun interrupts = <78>; 784*4882a593Smuzhiyun resets = <&rcc STM32F4_AHB2_RESET(DCMI)>; 785*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_AHB2_CLOCK(DCMI)>; 786*4882a593Smuzhiyun clock-names = "mclk"; 787*4882a593Smuzhiyun pinctrl-names = "default"; 788*4882a593Smuzhiyun pinctrl-0 = <&dcmi_pins>; 789*4882a593Smuzhiyun dmas = <&dma2 1 1 0x414 0x3>; 790*4882a593Smuzhiyun dma-names = "tx"; 791*4882a593Smuzhiyun status = "disabled"; 792*4882a593Smuzhiyun }; 793*4882a593Smuzhiyun 794*4882a593Smuzhiyun rng: rng@50060800 { 795*4882a593Smuzhiyun compatible = "st,stm32-rng"; 796*4882a593Smuzhiyun reg = <0x50060800 0x400>; 797*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_AHB2_CLOCK(RNG)>; 798*4882a593Smuzhiyun 799*4882a593Smuzhiyun }; 800*4882a593Smuzhiyun }; 801*4882a593Smuzhiyun}; 802*4882a593Smuzhiyun 803*4882a593Smuzhiyun&systick { 804*4882a593Smuzhiyun clocks = <&rcc 1 SYSTICK>; 805*4882a593Smuzhiyun status = "okay"; 806*4882a593Smuzhiyun}; 807