Home
last modified time | relevance | path

Searched refs:REG_CLKGEN0_TSP_SRC_SHIFT (Results 1 – 14 of 14) sorted by relevance

/utopia/UTPA2-700.0.x/modules/dmx/hal/k7u/tsp/
H A DregTSP.h133 #define REG_CLKGEN0_TSP_SRC_SHIFT 2 macro
H A DhalTSP.c490 | (REG_CLKGEN0_TSP_SRC_192MHZ << REG_CLKGEN0_TSP_SRC_SHIFT); in HAL_TSP_Power()
/utopia/UTPA2-700.0.x/modules/dmx/hal/curry/tsp/
H A DregTSP.h119 #define REG_CLKGEN0_TSP_SRC_SHIFT 2 macro
H A DhalTSP.c426 …c = (TSP_CLKGEN0_REG(REG_CLKGEN0_TSP_CLK) & REG_CLKGEN0_TSP_CLK_MASK) >> REG_CLKGEN0_TSP_SRC_SHIFT; in HAL_TSP_GetClockSetting()
446 | (REG_CLKGEN0_TSP_SRC_192MHZ << REG_CLKGEN0_TSP_SRC_SHIFT); in HAL_TSP_Power()
/utopia/UTPA2-700.0.x/modules/dmx/hal/kano/tsp/
H A DregTSP.h128 #define REG_CLKGEN0_TSP_SRC_SHIFT 2 macro
H A DhalTSP.c539 …c = (TSP_CLKGEN0_REG(REG_CLKGEN0_TSP_CLK) & REG_CLKGEN0_TSP_CLK_MASK) >> REG_CLKGEN0_TSP_SRC_SHIFT; in HAL_TSP_GetClockSetting()
595 | (REG_CLKGEN0_TSP_SRC_192MHZ << REG_CLKGEN0_TSP_SRC_SHIFT); in HAL_TSP_Power()
/utopia/UTPA2-700.0.x/modules/dscmb/hal/kano/nsk2/
H A DregTSP.h128 #define REG_CLKGEN0_TSP_SRC_SHIFT 2 macro
/utopia/UTPA2-700.0.x/modules/dscmb/hal/k6/nsk2/
H A DregTSP.h125 #define REG_CLKGEN0_TSP_SRC_SHIFT 2 macro
/utopia/UTPA2-700.0.x/modules/dscmb/hal/k6lite/nsk2/
H A DregTSP.h126 #define REG_CLKGEN0_TSP_SRC_SHIFT 2 macro
/utopia/UTPA2-700.0.x/modules/dscmb/hal/k7u/nsk2/
H A DregTSP.h126 #define REG_CLKGEN0_TSP_SRC_SHIFT 2 macro
/utopia/UTPA2-700.0.x/modules/dmx/hal/k6/tsp/
H A DregTSP.h125 #define REG_CLKGEN0_TSP_SRC_SHIFT 2 macro
H A DhalTSP.c549 …c = (TSP_CLKGEN0_REG(REG_CLKGEN0_TSP_CLK) & REG_CLKGEN0_TSP_CLK_MASK) >> REG_CLKGEN0_TSP_SRC_SHIFT; in HAL_TSP_GetClockSetting()
606 | (REG_CLKGEN0_TSP_SRC_192MHZ << REG_CLKGEN0_TSP_SRC_SHIFT); in HAL_TSP_Power()
/utopia/UTPA2-700.0.x/modules/dmx/hal/k6lite/tsp/
H A DregTSP.h126 #define REG_CLKGEN0_TSP_SRC_SHIFT 2 macro
H A DhalTSP.c463 …c = (TSP_CLKGEN0_REG(REG_CLKGEN0_TSP_CLK) & REG_CLKGEN0_TSP_CLK_MASK) >> REG_CLKGEN0_TSP_SRC_SHIFT; in HAL_TSP_GetClockSetting()
519 | (REG_CLKGEN0_TSP_SRC_192MHZ << REG_CLKGEN0_TSP_SRC_SHIFT); in HAL_TSP_Power()