xref: /utopia/UTPA2-700.0.x/modules/dscmb/hal/k6/nsk2/regTSP.h (revision 53ee8cc121a030b8d368113ac3e966b4705770ef)
1*53ee8cc1Swenshuai.xi #ifndef _TSP2_REG_H_
2*53ee8cc1Swenshuai.xi #define _TSP2_REG_H_
3*53ee8cc1Swenshuai.xi typedef struct _REG32
4*53ee8cc1Swenshuai.xi {
5*53ee8cc1Swenshuai.xi     volatile MS_U16                 low;
6*53ee8cc1Swenshuai.xi     volatile MS_U16                 _null_l;
7*53ee8cc1Swenshuai.xi     volatile MS_U16                 high;
8*53ee8cc1Swenshuai.xi     volatile MS_U16                 _null_h;
9*53ee8cc1Swenshuai.xi } REG32;
10*53ee8cc1Swenshuai.xi 
11*53ee8cc1Swenshuai.xi typedef struct _REG16
12*53ee8cc1Swenshuai.xi {
13*53ee8cc1Swenshuai.xi     volatile MS_U16                 data;                                //[jerry] not to name "low"
14*53ee8cc1Swenshuai.xi     volatile MS_U16                 _null;
15*53ee8cc1Swenshuai.xi } REG16;
16*53ee8cc1Swenshuai.xi 
17*53ee8cc1Swenshuai.xi typedef struct _TSP32
18*53ee8cc1Swenshuai.xi {
19*53ee8cc1Swenshuai.xi     volatile MS_U32                 reg32;
20*53ee8cc1Swenshuai.xi } TSP32;
21*53ee8cc1Swenshuai.xi 
22*53ee8cc1Swenshuai.xi 
23*53ee8cc1Swenshuai.xi //#########################################################################
24*53ee8cc1Swenshuai.xi //#### Hardware Capability Macro Start
25*53ee8cc1Swenshuai.xi //#########################################################################
26*53ee8cc1Swenshuai.xi 
27*53ee8cc1Swenshuai.xi #define TSP_TSIF_NUM                4
28*53ee8cc1Swenshuai.xi #define TSP_PVRENG_NUM              4
29*53ee8cc1Swenshuai.xi #define TSP_PVR_IF_NUM              4
30*53ee8cc1Swenshuai.xi #define TSP_OTVENG_NUM              4
31*53ee8cc1Swenshuai.xi #define STC_ENG_NUM                 4
32*53ee8cc1Swenshuai.xi #define TSP_PCRFLT_NUM              STC_ENG_NUM
33*53ee8cc1Swenshuai.xi 
34*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_NUM              192
35*53ee8cc1Swenshuai.xi #define TSP_SECFLT_NUM              192
36*53ee8cc1Swenshuai.xi #define TSP_SECBUF_NUM              192
37*53ee8cc1Swenshuai.xi 
38*53ee8cc1Swenshuai.xi #define TSP_MERGESTREAM_NUM         8
39*53ee8cc1Swenshuai.xi 
40*53ee8cc1Swenshuai.xi //@NOTE: accroding to width of FW/VQ/SEC buffer base addr , lower / upper bound may be different
41*53ee8cc1Swenshuai.xi #define TSP_FW_BUF_LOW_BUD          0
42*53ee8cc1Swenshuai.xi #define TSP_FW_BUF_UP_BUD           ((1ULL << 32) - 1) // base addr: bits[31:4] , unit: 16-bytes (bits[3:0])
43*53ee8cc1Swenshuai.xi                                                        // base addr = {reg_dma_raddr_msb(8-bits),reg_dma_raddr(16-bits),4'b0(4-bits)}
44*53ee8cc1Swenshuai.xi #define TSP_VQ_BUF_LOW_BUD          0
45*53ee8cc1Swenshuai.xi #define TSP_VQ_BUF_UP_BUD           ((1ULL << 32) - 1) // base addr: bits[31:0] , unit: 1-byte
46*53ee8cc1Swenshuai.xi #define TSP_SEC_BUF_LOW_BUD         0
47*53ee8cc1Swenshuai.xi #define TSP_SEC_BUF_UP_BUD          ((1ULL << 32) - 1) // base addr: bits[31:0] , unit: 1-byte
48*53ee8cc1Swenshuai.xi 
49*53ee8cc1Swenshuai.xi 
50*53ee8cc1Swenshuai.xi 
51*53ee8cc1Swenshuai.xi //#########################################################################
52*53ee8cc1Swenshuai.xi //#### Hardware Capability Macro End
53*53ee8cc1Swenshuai.xi //#########################################################################
54*53ee8cc1Swenshuai.xi 
55*53ee8cc1Swenshuai.xi 
56*53ee8cc1Swenshuai.xi // PID Filter
57*53ee8cc1Swenshuai.xi typedef TSP32                       REG_PidFlt;                         // 0x210000
58*53ee8cc1Swenshuai.xi 
59*53ee8cc1Swenshuai.xi // TSIF
60*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_TSIF_MASK        0x0000E000
61*53ee8cc1Swenshuai.xi #define TSP_PIDFLT_TSIF_SHFT        13
62*53ee8cc1Swenshuai.xi 
63*53ee8cc1Swenshuai.xi #define TSP_FILTER_DEPTH            16
64*53ee8cc1Swenshuai.xi 
65*53ee8cc1Swenshuai.xi 
66*53ee8cc1Swenshuai.xi //#########################################################################
67*53ee8cc1Swenshuai.xi //#### CLKGEN0 Bank:0x100B
68*53ee8cc1Swenshuai.xi //#########################################################################
69*53ee8cc1Swenshuai.xi #define TSP_CLKGEN0_REG(addr)       (*((volatile MS_U16*)(_u32RegBase + 0x1600 + ((addr)<<2))))
70*53ee8cc1Swenshuai.xi 
71*53ee8cc1Swenshuai.xi     #define REG_CLKGEN0_DC0_SYTNTH                  0x05
72*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_STC_CW_SEL              0x0002
73*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_STC_CW_EN               0x0004
74*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_STC1_CW_SEL             0x0200
75*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_STC1_CW_EN              0x0400
76*53ee8cc1Swenshuai.xi 
77*53ee8cc1Swenshuai.xi     #define REG_CLKGEN0_DC0_STC_CW_L                0x06
78*53ee8cc1Swenshuai.xi     #define REG_CLKGEN0_DC0_STC_CW_H                0x07
79*53ee8cc1Swenshuai.xi     #define REG_CLKGEN0_DC0_STC1_CW_L               0x08
80*53ee8cc1Swenshuai.xi     #define REG_CLKGEN0_DC0_STC1_CW_H               0x09
81*53ee8cc1Swenshuai.xi 
82*53ee8cc1Swenshuai.xi     #define REG_CLKGEN0_S2P_IN_CLK_SRC              0x0C
83*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_S2P_IN_CLK_SHIFT        0
84*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_S2P1_IN_CLK_SHIFT       8
85*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_S2P_IN_CLK_MASK         0x1F
86*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_S2P_IN_CLK_DISABLE      0x0001
87*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_S2P_IN_CLK_INVERT       0x0002
88*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_S2P_IN_CLK_SRC_SHIFT    2
89*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_S2P_IN_CLK_SRC_MASK     0x7
90*53ee8cc1Swenshuai.xi 
91*53ee8cc1Swenshuai.xi     #define REG_CLKGEN0_TSO0_CLK                    0x27
92*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TSO0_SHIFT              0
93*53ee8cc1Swenshuai.xi     #define REG_CLKGEN0_TS0_CLK                     0x28
94*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TS0_SHIFT               0
95*53ee8cc1Swenshuai.xi     #define REG_CLKGEN0_TS1_CLK                     0x28
96*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TS1_SHIFT               8
97*53ee8cc1Swenshuai.xi     #define REG_CLKGEN0_TS2_CLK                     0x29
98*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TS2_SHIFT               0
99*53ee8cc1Swenshuai.xi     #define REG_CLKGEN0_TS3_CLK                     0x29
100*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TS3_SHIFT               8
101*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TS_MASK                 0x003F  // 4 bit each
102*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TS_DISABLE              0x0001
103*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TS_INVERT               0x0002
104*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TS_SRC_SHIFT            2
105*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TS_SRC_MASK             0x000F
106*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TS_SRC_EXT0             0x0000
107*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TS_SRC_EXT1             0x0001
108*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TS_SRC_EXT2             0x0002
109*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TS_SRC_EXT3             0x0003
110*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TS_SRC_EXT4             0x0004
111*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TS_SRC_EXT5             0x0005
112*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TS_SRC_EXT6             0x0006
113*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TS_SRC_TSO0             0x0007
114*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TS_SRC_TSIO0            0x0008
115*53ee8cc1Swenshuai.xi         //@NOTE Not support internal demod in KANO
116*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TS_SRC_DMD0             0x000F
117*53ee8cc1Swenshuai.xi 
118*53ee8cc1Swenshuai.xi     //get TSP Clk Gen bank
119*53ee8cc1Swenshuai.xi     #define REG_CLKGEN0_TSP_CLK                     0x2A
120*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TSP_CLK_MASK            0x001F
121*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TSP_SHIFT               0
122*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TSP_DISABLE             0x0001
123*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TSP_INVERT              0x0002
124*53ee8cc1Swenshuai.xi         //SRC
125*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TSP_SRC_SHIFT           2
126*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TSP_SRC_MASK            0x0007
127*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TSP_SRC_192MHZ          0x0000
128*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TSP_SRC_172MHZ          0x0001
129*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TSP_SRC_144MHZ          0x0002
130*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TSP_SRC_108MHZ          0x0003
131*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_TSP_SRC_XTAL            0x0007
132*53ee8cc1Swenshuai.xi 
133*53ee8cc1Swenshuai.xi     //get STC0/1 Clk Gen bank
134*53ee8cc1Swenshuai.xi     #define REG_CLKGEN0_STC0_CLK                    0x2A
135*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_STC0_MASK               0x0F00
136*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_STC0_SHIFT              8
137*53ee8cc1Swenshuai.xi     #define REG_CLKGEN0_STC1_CLK                    0x2A
138*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_STC1_MASK               0xF000
139*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_STC1_SHIFT              12
140*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_STC_DISABLE             0x0001
141*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_STC_INVERT              0x0002
142*53ee8cc1Swenshuai.xi         //SRC
143*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_STC_SRC_SHIFT           2
144*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_STC_SRC_MASK            0x0003
145*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_STC_SRC_SYNTH           0x0000
146*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_STC_SRC_ONE             0x0001
147*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_STC_SRC_27M             0x0002
148*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_STC_SRC_XTAL            0x0003
149*53ee8cc1Swenshuai.xi 
150*53ee8cc1Swenshuai.xi     #define REG_CLKGEN0_STAMP_CLK                   0x2F
151*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_STAMP_MASK              0x0F00
152*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_STAMP_SHIFT             8
153*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_STAMP_DISABLE           0x0001
154*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_STAMP_INVERT            0x0002
155*53ee8cc1Swenshuai.xi 
156*53ee8cc1Swenshuai.xi     #define REG_CLKGEN0_PARSER_CLK                  0x39
157*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_PARSER_MASK             0x0F00
158*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_PARSER_SHIFT            8
159*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_PARSER_DISABLE          0x0001
160*53ee8cc1Swenshuai.xi         #define REG_CLKGEN0_PARSER_INVERT           0x0002
161*53ee8cc1Swenshuai.xi 
162*53ee8cc1Swenshuai.xi //#########################################################################
163*53ee8cc1Swenshuai.xi //#### CLKGEN2 Bank:0x100A
164*53ee8cc1Swenshuai.xi //#########################################################################
165*53ee8cc1Swenshuai.xi #define TSP_CLKGEN2_REG(addr)       (*((volatile MS_U16*)(_u32RegBase + 0x1400 + ((addr)<<2))))
166*53ee8cc1Swenshuai.xi     #define REG_CLKGEN2_DC0_SYTNTH                  0x4A
167*53ee8cc1Swenshuai.xi         #define REG_CLKGEN2_STC2_CW_SEL             0x0002
168*53ee8cc1Swenshuai.xi         #define REG_CLKGEN2_STC2_CW_EN              0x0004
169*53ee8cc1Swenshuai.xi         #define REG_CLKGEN2_STC3_CW_SEL             0x0200
170*53ee8cc1Swenshuai.xi         #define REG_CLKGEN2_STC3_CW_EN              0x0400
171*53ee8cc1Swenshuai.xi 
172*53ee8cc1Swenshuai.xi     #define REG_CLKGEN2_DC0_STC2_CW_L               0x4B
173*53ee8cc1Swenshuai.xi     #define REG_CLKGEN2_DC0_STC2_CW_H               0x4C
174*53ee8cc1Swenshuai.xi     #define REG_CLKGEN2_DC0_STC3_CW_L               0x4D
175*53ee8cc1Swenshuai.xi     #define REG_CLKGEN2_DC0_STC3_CW_H               0x4E
176*53ee8cc1Swenshuai.xi 
177*53ee8cc1Swenshuai.xi     //get STC2/3 Clk Gen bank
178*53ee8cc1Swenshuai.xi     #define REG_CLKGEN2_STC2_CLK                    0x4F
179*53ee8cc1Swenshuai.xi         #define REG_CLKGEN2_STC2_MASK               0x000F
180*53ee8cc1Swenshuai.xi         #define REG_CLKGEN2_STC2_SHIFT              0
181*53ee8cc1Swenshuai.xi     #define REG_CLKGEN2_STC3_CLK                    0x4F
182*53ee8cc1Swenshuai.xi         #define REG_CLKGEN2_STC3_MASK               0x00F0
183*53ee8cc1Swenshuai.xi         #define REG_CLKGEN2_STC3_SHIFT              4
184*53ee8cc1Swenshuai.xi         #define REG_CLKGEN2_STC_DISABLE             0x0001
185*53ee8cc1Swenshuai.xi         #define REG_CLKGEN2_STC_INVERT              0x0002
186*53ee8cc1Swenshuai.xi         //SRC
187*53ee8cc1Swenshuai.xi         #define REG_CLKGEN2_STC_SRC_SHIFT           2
188*53ee8cc1Swenshuai.xi         #define REG_CLKGEN2_STC_SRC_MASK            0x0003
189*53ee8cc1Swenshuai.xi         #define REG_CLKGEN2_STC_SRC_SYNTH           0x0000
190*53ee8cc1Swenshuai.xi         #define REG_CLKGEN2_STC_SRC_ONE             0x0001
191*53ee8cc1Swenshuai.xi         #define REG_CLKGEN2_STC_SRC_27M             0x0002
192*53ee8cc1Swenshuai.xi         #define REG_CLKGEN2_STC_SRC_XTAL            0x0003
193*53ee8cc1Swenshuai.xi 
194*53ee8cc1Swenshuai.xi //#########################################################################
195*53ee8cc1Swenshuai.xi //#### CHIPTOP Bank:0x101E
196*53ee8cc1Swenshuai.xi //#########################################################################
197*53ee8cc1Swenshuai.xi #define TSP_TOP_REG(addr)           (*((volatile MS_U16*)(_u32RegBase + 0x3c00UL + ((addr)<<2))))
198*53ee8cc1Swenshuai.xi     #define REG_TOP_TS0_MUX                         0x38
199*53ee8cc1Swenshuai.xi         #define REG_TOP_TS0_SHIFT                   0x0
200*53ee8cc1Swenshuai.xi     #define REG_TOP_TS1_MUX                         0x38
201*53ee8cc1Swenshuai.xi         #define REG_TOP_TS1_SHIFT                   0x4
202*53ee8cc1Swenshuai.xi     #define REG_TOP_TS2_MUX                         0x38
203*53ee8cc1Swenshuai.xi         #define REG_TOP_TS2_SHIFT                   0x8
204*53ee8cc1Swenshuai.xi     #define REG_TOP_TS3_MUX                         0x38
205*53ee8cc1Swenshuai.xi         #define REG_TOP_TS3_SHIFT                   0xC
206*53ee8cc1Swenshuai.xi 
207*53ee8cc1Swenshuai.xi 
208*53ee8cc1Swenshuai.xi     #define REG_TOP_TSO0_MUX                        0x3A
209*53ee8cc1Swenshuai.xi         #define REG_TOP_TSO0_SHIFT                  0
210*53ee8cc1Swenshuai.xi 
211*53ee8cc1Swenshuai.xi         #define REG_TOP_TS_SRC_MASK                     0x000F
212*53ee8cc1Swenshuai.xi         #define REG_TOP_TS_SRC_EXT0                     0x0000
213*53ee8cc1Swenshuai.xi         #define REG_TOP_TS_SRC_EXT1                     0x0001
214*53ee8cc1Swenshuai.xi         #define REG_TOP_TS_SRC_EXT2                     0x0002
215*53ee8cc1Swenshuai.xi         #define REG_TOP_TS_SRC_EXT3                     0x0003
216*53ee8cc1Swenshuai.xi         #define REG_TOP_TS_SRC_EXT4                     0x0004
217*53ee8cc1Swenshuai.xi         #define REG_TOP_TS_SRC_EXT5                     0x0005
218*53ee8cc1Swenshuai.xi         #define REG_TOP_TS_SRC_EXT6                     0x0006
219*53ee8cc1Swenshuai.xi         #define REG_TOP_TS_SRC_TSO0                     0x0007
220*53ee8cc1Swenshuai.xi         #define REG_TOP_TS_SRC_TSIO0                    0x0008
221*53ee8cc1Swenshuai.xi         //@NOTE Not support internal demod in KANO
222*53ee8cc1Swenshuai.xi         #define REG_TOP_TS_SRC_DMD0                     0x0008
223*53ee8cc1Swenshuai.xi 
224*53ee8cc1Swenshuai.xi     #define REG_TOP_TSO4_5_MUX                      0x3B
225*53ee8cc1Swenshuai.xi         #define REG_TOP_TSO4_SHIFT                  0
226*53ee8cc1Swenshuai.xi         #define REG_TOP_TSO4_MASK                   0x0003
227*53ee8cc1Swenshuai.xi         #define REG_TOP_TSO5_SHIFT                  4
228*53ee8cc1Swenshuai.xi         #define REG_TOP_TSO5_MASK                   0x0003
229*53ee8cc1Swenshuai.xi 
230*53ee8cc1Swenshuai.xi     #define REG_TOP_TS_PADMUX_MODE                  0x02
231*53ee8cc1Swenshuai.xi         #define REG_TOP_TS0MODE_MASK                0x1
232*53ee8cc1Swenshuai.xi         #define REG_TOP_TS0MODE_SHIFT               0
233*53ee8cc1Swenshuai.xi             #define REG_TOP_TS0MODE_PARALLEL        1
234*53ee8cc1Swenshuai.xi         #define REG_TOP_TS1MODE_MASK                0x3
235*53ee8cc1Swenshuai.xi         #define REG_TOP_TS1MODE_SHIFT               1
236*53ee8cc1Swenshuai.xi             #define REG_TOP_TS1MODE_INPUT           1
237*53ee8cc1Swenshuai.xi         #define REG_TOP_TS2MODE_MASK                0x3
238*53ee8cc1Swenshuai.xi         #define REG_TOP_TS2MODE_SHIFT               3
239*53ee8cc1Swenshuai.xi             #define REG_TOP_TS2MODE_PARALLEL        1
240*53ee8cc1Swenshuai.xi             #define REG_TOP_TS2MODE_4WIRED          2
241*53ee8cc1Swenshuai.xi             #define REG_TOP_TS2MODE_3WIRED          3
242*53ee8cc1Swenshuai.xi 
243*53ee8cc1Swenshuai.xi     #define REG_TOP_TS_OUTPUT_MODE                  0x07
244*53ee8cc1Swenshuai.xi         #define REG_TOP_TS_OUT_MODE_MASK            0x3
245*53ee8cc1Swenshuai.xi         #define REG_TOP_TS_OUT_MODE_SHIFT           14
246*53ee8cc1Swenshuai.xi             #define REG_TOP_TS_OUT_MODE_TSO         1
247*53ee8cc1Swenshuai.xi             #define REG_TOP_TS_OUT_MODE_S2P         2
248*53ee8cc1Swenshuai.xi             #define REG_TOP_TS_OUT_MODE_S2P1        3
249*53ee8cc1Swenshuai.xi 
250*53ee8cc1Swenshuai.xi     #define REG_TOP_TSP_BOOT_CLK_SEL                0x54
251*53ee8cc1Swenshuai.xi         #define REG_TOP_TSP_BOOT_CLK_SEL_MASK       0x0100
252*53ee8cc1Swenshuai.xi         #define REG_TOP_TSP_BOOT_CLK_SEL_TSP        0x0000
253*53ee8cc1Swenshuai.xi 
254*53ee8cc1Swenshuai.xi     #define REG_TOP_TSP_3WIRE_MODE                  0x11
255*53ee8cc1Swenshuai.xi         #define REG_TOP_TSP_TS0_3WIRE_EN            0x01
256*53ee8cc1Swenshuai.xi         #define REG_TOP_TSP_TS1_3WIRE_EN            0x02
257*53ee8cc1Swenshuai.xi 
258*53ee8cc1Swenshuai.xi     #define REG_TOP_TSP_3WIRE_MODE1                 0x7b
259*53ee8cc1Swenshuai.xi         #define REG_TOP_TSP_TS2_3WIRE_EN            0x01
260*53ee8cc1Swenshuai.xi         #define REG_TOP_TSP_TS3_3WIRE_EN            0x02
261*53ee8cc1Swenshuai.xi 
262*53ee8cc1Swenshuai.xi 
263*53ee8cc1Swenshuai.xi 
264*53ee8cc1Swenshuai.xi #define TSP_MMFI_REG(addr)       (*((volatile MS_U16*)(_u32RegBase + 0x27E00 + ((addr)<<2))))
265*53ee8cc1Swenshuai.xi     #define REG_MMFI_TSP_SEL_SRAM                   0x70
266*53ee8cc1Swenshuai.xi         #define REG_MMFI_TSP_SEL_SRAM_EN            0x0002
267*53ee8cc1Swenshuai.xi 
268*53ee8cc1Swenshuai.xi #define TSP_TSO_REG(addr)        (*((volatile MS_U16*)(_u32RegBase + 0xE0C00 + ((addr)<<2))))
269*53ee8cc1Swenshuai.xi     #define REG_TSO_TSP_CONFIG0                     0x1C
270*53ee8cc1Swenshuai.xi         #define REG_TSO_TSP_S2P_MASK                0x001F
271*53ee8cc1Swenshuai.xi         #define REG_TSO_TSP_S2P_EN                  0x0001
272*53ee8cc1Swenshuai.xi         #define REG_TSO_TSP_S2P_TS_SIN_C0           0x0002
273*53ee8cc1Swenshuai.xi         #define REG_TSO_TSP_S2P_TS_SIN_C1           0x0004
274*53ee8cc1Swenshuai.xi         #define REG_TSO_TSP_S2P_3WIRE               0x0008
275*53ee8cc1Swenshuai.xi         #define REG_TSO_TSP_BYPASS_S2P              0x0010
276*53ee8cc1Swenshuai.xi 
277*53ee8cc1Swenshuai.xi         #define REG_TSO_TSP_S2P1_MASK               0x1F00
278*53ee8cc1Swenshuai.xi         #define REG_TSO_TSP_S2P1_EN                 0x0100
279*53ee8cc1Swenshuai.xi         #define REG_TSO_TSP_S2P1_TS_SIN_C0          0x0200
280*53ee8cc1Swenshuai.xi         #define REG_TSO_TSP_S2P1_TS_SIN_C1          0x0400
281*53ee8cc1Swenshuai.xi         #define REG_TSO_TSP_S2P1_3WIRE              0x0800
282*53ee8cc1Swenshuai.xi         #define REG_TSO_TSP_BYPASS_S2P1             0x1000
283*53ee8cc1Swenshuai.xi 
284*53ee8cc1Swenshuai.xi 
285*53ee8cc1Swenshuai.xi typedef struct _REG_SecFlt
286*53ee8cc1Swenshuai.xi {
287*53ee8cc1Swenshuai.xi     TSP32                           Ctrl;
288*53ee8cc1Swenshuai.xi     // Software Usage Flags
289*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_USER_MASK                    0x00000007
290*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_USER_SHFT                    0
291*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_USER_NULL                    0x0
292*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_USER_SEC                     0x1
293*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_USER_PES                     0x2
294*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_USER_PKT                     0x3
295*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_USER_PCR                     0x4
296*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_USER_TTX                     0x5
297*53ee8cc1Swenshuai.xi /*
298*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_USER_EMM                     0x6
299*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_USER_ECM                     0x7
300*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_USER_OAD                     0x8
301*53ee8cc1Swenshuai.xi  */
302*53ee8cc1Swenshuai.xi 
303*53ee8cc1Swenshuai.xi     #define TSP_SEC_MATCH_INV                       0x00000008 // HW
304*53ee8cc1Swenshuai.xi 
305*53ee8cc1Swenshuai.xi     // for
306*53ee8cc1Swenshuai.xi     //     TSP_SECFLT_TYPE_SEC
307*53ee8cc1Swenshuai.xi     //     TSP_SECFLT_TYPE_PES
308*53ee8cc1Swenshuai.xi     //     TSP_SECFLT_TYPE_PKT
309*53ee8cc1Swenshuai.xi     //     TSP_SECFLT_TYPE_TTX
310*53ee8cc1Swenshuai.xi     //     TSP_SECFLT_TYPE_OAD
311*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_MODE_MASK                    0x00000030          // software implementation
312*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_MODE_SHFT                    4
313*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_MODE_CONTI                   0x0                 // SEC
314*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_MODE_ONESHOT                 0x1
315*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_MODE_CRCCHK                  0x2
316*53ee8cc1Swenshuai.xi     // for TSP_SECFLT_TYPE_PCR
317*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_PCRRST                       0x00000010          //[OBSOLETED] PCR
318*53ee8cc1Swenshuai.xi 
319*53ee8cc1Swenshuai.xi 
320*53ee8cc1Swenshuai.xi     //[NOTE] update section filter
321*53ee8cc1Swenshuai.xi     // It's not recommended for user updating section filter control register
322*53ee8cc1Swenshuai.xi     // when filter is enable. There may be race condition.
323*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_STATE_MASK                   0x000000C0          // software implementation
324*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_STATE_SHFT                   6
325*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_STATE_OVERFLOW               0x1
326*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_STATE_DISABLE                0x2
327*53ee8cc1Swenshuai.xi 
328*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_BEMASK                       0x0000FF00          //[Reserved]
329*53ee8cc1Swenshuai.xi 
330*53ee8cc1Swenshuai.xi 
331*53ee8cc1Swenshuai.xi     // for
332*53ee8cc1Swenshuai.xi     //     TSP_SECFLT_SEL_BUF
333*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_SECBUF_MASK                  0xFF000000          // [31:26] secbuf id
334*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_SECBUF_SHFT                  24
335*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_SECBUF_MAX                   0xFF                // software usage
336*53ee8cc1Swenshuai.xi 
337*53ee8cc1Swenshuai.xi     TSP32                           Match[TSP_FILTER_DEPTH/sizeof(TSP32)];
338*53ee8cc1Swenshuai.xi     TSP32                           Mask[TSP_FILTER_DEPTH/sizeof(TSP32)];
339*53ee8cc1Swenshuai.xi /*
340*53ee8cc1Swenshuai.xi     TSP32                           BufStart;
341*53ee8cc1Swenshuai.xi     TSP32                           BufEnd;
342*53ee8cc1Swenshuai.xi     TSP32                           BufRead;
343*53ee8cc1Swenshuai.xi     TSP32                           BufWrite;
344*53ee8cc1Swenshuai.xi     TSP32                           BufCur;
345*53ee8cc1Swenshuai.xi */
346*53ee8cc1Swenshuai.xi     TSP32                           _x24[(0x38-0x24)/sizeof(TSP32)];    // (0x00211024-0x0021103B)/4
347*53ee8cc1Swenshuai.xi 
348*53ee8cc1Swenshuai.xi     TSP32                           RmnCnt;
349*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_ALLOC_MASK                   0x80000000
350*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_ALLOC_SHFT                   31
351*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_OWNER_MASK                   0x70000000
352*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_OWNER_SHFT                   24
353*53ee8cc1Swenshuai.xi 
354*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_MODE_AUTO_CRCCHK             0x00100000 //sec flt mode bits are not enough, arbitrarily occupy here
355*53ee8cc1Swenshuai.xi 
356*53ee8cc1Swenshuai.xi     #define TSP_SECBUF_RMNCNT_MASK                  0x0000FFFF                                      // TS/PES length
357*53ee8cc1Swenshuai.xi     #define TSP_SECBUF_RMNCNT_SHFT                  0
358*53ee8cc1Swenshuai.xi 
359*53ee8cc1Swenshuai.xi /*
360*53ee8cc1Swenshuai.xi     // for
361*53ee8cc1Swenshuai.xi     //     TSP_SECFLT_TYPE_ECM
362*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_ECM_IDX_SHFT                 16
363*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_ECM_IDX_MASK                 0x00070000
364*53ee8cc1Swenshuai.xi     #define TSP_SECFLT_ECM_IDX_NULL                 0x00000007                                      // only alow 0 .. 5
365*53ee8cc1Swenshuai.xi  */
366*53ee8cc1Swenshuai.xi 
367*53ee8cc1Swenshuai.xi     TSP32                           CRC32;
368*53ee8cc1Swenshuai.xi     TSP32                           NMask[TSP_FILTER_DEPTH/sizeof(MS_U32)];
369*53ee8cc1Swenshuai.xi     TSP32                           _x50[(0x80-0x50)/sizeof(TSP32)];    // (0x00211050-0x0021107F)/4
370*53ee8cc1Swenshuai.xi } REG_SecFlt;
371*53ee8cc1Swenshuai.xi 
372*53ee8cc1Swenshuai.xi typedef struct _REG_SecBuf
373*53ee8cc1Swenshuai.xi {
374*53ee8cc1Swenshuai.xi     TSP32                           Start;
375*53ee8cc1Swenshuai.xi     #define TSP_SECBUF_START_MASK                   0x1FFFFFF0 //section buffers of kaiser and keltic are "4" bits aligment
376*53ee8cc1Swenshuai.xi     #define TSP_SECBUF_OWNER_MASK                   0x60000000
377*53ee8cc1Swenshuai.xi     #define TSP_SECBUF_OWNER_SHFT                   29
378*53ee8cc1Swenshuai.xi     #define TSP_SECBUF_ALLOC_MASK                   0x80000000
379*53ee8cc1Swenshuai.xi     #define TSP_SECBUF_ALLOC_SHFT                   31
380*53ee8cc1Swenshuai.xi     TSP32                           End;
381*53ee8cc1Swenshuai.xi     TSP32                           Read;
382*53ee8cc1Swenshuai.xi     TSP32                           Write;
383*53ee8cc1Swenshuai.xi     TSP32                           Cur;
384*53ee8cc1Swenshuai.xi     TSP32                           _x38[(0xA4-0x38)/sizeof(TSP32)];    // (0x0021103C-0x002110A4)/4
385*53ee8cc1Swenshuai.xi } REG_SecBuf;
386*53ee8cc1Swenshuai.xi 
387*53ee8cc1Swenshuai.xi typedef struct _REG_Pid
388*53ee8cc1Swenshuai.xi {                                                                       // CPU(byte)    RIU(index)  MIPS(0x1500/2+RIU)*4
389*53ee8cc1Swenshuai.xi     REG_PidFlt                      Flt[TSP_PIDFLT_NUM];                // 0x00210000-0x00210007C
390*53ee8cc1Swenshuai.xi } REG_Pid;
391*53ee8cc1Swenshuai.xi 
392*53ee8cc1Swenshuai.xi typedef struct _REG_Sec
393*53ee8cc1Swenshuai.xi {                                                                       // CPU(byte)    RIU(index)  MIPS(0x1500/2+RIU)*4
394*53ee8cc1Swenshuai.xi     REG_SecFlt                      Flt[TSP_SECFLT_NUM];
395*53ee8cc1Swenshuai.xi } REG_Sec;
396*53ee8cc1Swenshuai.xi 
397*53ee8cc1Swenshuai.xi 
398*53ee8cc1Swenshuai.xi typedef struct _REG_Buf
399*53ee8cc1Swenshuai.xi {
400*53ee8cc1Swenshuai.xi     REG_SecBuf                      Buf[TSP_SECFLT_NUM];
401*53ee8cc1Swenshuai.xi } REG_Buf;
402*53ee8cc1Swenshuai.xi 
403*53ee8cc1Swenshuai.xi 
404*53ee8cc1Swenshuai.xi //@NOTE TSP 0~1
405*53ee8cc1Swenshuai.xi typedef struct _REG_Ctrl
406*53ee8cc1Swenshuai.xi {
407*53ee8cc1Swenshuai.xi     //----------------------------------------------
408*53ee8cc1Swenshuai.xi     // 0xBF802A00 MIPS direct access
409*53ee8cc1Swenshuai.xi     //----------------------------------------------
410*53ee8cc1Swenshuai.xi     // Type                         Name                                Index(word)     CPU(byte)     MIPS(0x1500/2+index)*4
411*53ee8cc1Swenshuai.xi     REG16                           _xbf202a00;                              // 0xbf802a00   0x00
412*53ee8cc1Swenshuai.xi     REG32                           Str2mi_head2pvr1;                        // 0xbf802a04   0x01
413*53ee8cc1Swenshuai.xi     #define TSP_HW_PVR1_BUF_HEAD2_MASK              0x0FFFFFFF
414*53ee8cc1Swenshuai.xi 
415*53ee8cc1Swenshuai.xi     REG32                           Str2mi_mid2pvr1;                         // 0xbf802a0c   0x03 ,wptr & mid share same register
416*53ee8cc1Swenshuai.xi     #define TSP_HW_PVR1_BUF_MID2_MASK               0x0FFFFFFF
417*53ee8cc1Swenshuai.xi 
418*53ee8cc1Swenshuai.xi     REG32                           Str2mi_tail2pvr1;                        // 0xbf802a14   0x05
419*53ee8cc1Swenshuai.xi     #define TSP_HW_PVR1_BUF_TAIL2_MASK              0x0FFFFFFF
420*53ee8cc1Swenshuai.xi 
421*53ee8cc1Swenshuai.xi     REG32                           Pcr_L;                                   // 0xbf802a1c  0x07
422*53ee8cc1Swenshuai.xi     #define TSP_PCR64_L32_MASK                      0xFFFFFFFF
423*53ee8cc1Swenshuai.xi 
424*53ee8cc1Swenshuai.xi     REG32                           Pcr_H;                                   // 0xbf802a24  0x09
425*53ee8cc1Swenshuai.xi     #define TSP_PCR64_H32_MASK                      0xFFFFFFFF               // PCR64 Middle 64
426*53ee8cc1Swenshuai.xi 
427*53ee8cc1Swenshuai.xi     REG16                           Mobf_Filein_Idx;                         // 0xbf802a2c   0x0b
428*53ee8cc1Swenshuai.xi     #define TSP_MOBF_FILEIN_MASK                    0x0000001F
429*53ee8cc1Swenshuai.xi 
430*53ee8cc1Swenshuai.xi     REG32                           _xbf202a2c;                              // 0xbf802a30   0x0c
431*53ee8cc1Swenshuai.xi 
432*53ee8cc1Swenshuai.xi     REG32                           PVR2_Config;                             // 0xbf802a38   0x0e
433*53ee8cc1Swenshuai.xi     #define TSP_PVR2_LPCR1_WLD                      0x00000001
434*53ee8cc1Swenshuai.xi     #define TSP_PVR2_LPCR1_RLD                      0x00000002
435*53ee8cc1Swenshuai.xi     #define TSP_PVR2_STR2MIU_DSWAP                  0x00000004
436*53ee8cc1Swenshuai.xi     #define TSP_PVR2_STR2MIU_EN                     0x00000008
437*53ee8cc1Swenshuai.xi     #define TSP_PVR2_STR2MIU_RST_WADR               0x00000010
438*53ee8cc1Swenshuai.xi     #define TSP_PVR2_STR2MIU_BT_ORDER               0x00000020
439*53ee8cc1Swenshuai.xi     #define TSP_PVR2_STR2MIU_PAUSE                  0x00000040
440*53ee8cc1Swenshuai.xi     #define TSP_PVR2_REG_PINGPONG_EN                0x00000080
441*53ee8cc1Swenshuai.xi     #define TSP_PVR2_PVR_ALIGN_EN                   0x00000100
442*53ee8cc1Swenshuai.xi     #define TSP_PVR2_DMA_FLUSH_EN                   0x00000200
443*53ee8cc1Swenshuai.xi     #define TSP_PVR2_PKT192_EN                      0x00000400
444*53ee8cc1Swenshuai.xi     #define TSP_PVR2_BURST_LEN_MASK                 0x00001800
445*53ee8cc1Swenshuai.xi     #define TSP_PVR2_BURST_LEN_SHIFT                11
446*53ee8cc1Swenshuai.xi     #define TSP_REC_DATA2_INV                       0x00002000
447*53ee8cc1Swenshuai.xi     #define TSP_V_BLOCK_DIS                         0x00004000
448*53ee8cc1Swenshuai.xi     #define TSP_V3d_BLOCK_DIS                       0x00008000
449*53ee8cc1Swenshuai.xi     #define TSP_A_BLOCK_DIS                         0x00010000
450*53ee8cc1Swenshuai.xi     #define TSP_AD_BLOCK_DIS                        0x00020000
451*53ee8cc1Swenshuai.xi     #define TSP_PVR1_BLOCK_DIS                      0x00040000
452*53ee8cc1Swenshuai.xi     #define TSP_PVR2_BLOCK_DIS                      0x00080000
453*53ee8cc1Swenshuai.xi     #define TSP_TS_IF2_EN                           0x00100000
454*53ee8cc1Swenshuai.xi     #define TSP_TS_DATA2_SWAP                       0x00200000
455*53ee8cc1Swenshuai.xi     #define TSP_P_SEL2                              0x00400000
456*53ee8cc1Swenshuai.xi     #define TSP_EXT_SYNC_SEL2                       0x00800000
457*53ee8cc1Swenshuai.xi     #define TSP_BYPASS_TSIF2                        0x01000000
458*53ee8cc1Swenshuai.xi     #define TSP_TEI_SKIP_PKT2                       0x02000000
459*53ee8cc1Swenshuai.xi     #define TSP_AC_BLOCK_DIS                        0x04000000
460*53ee8cc1Swenshuai.xi     #define TSP_ADD_BLOCK_DIS                       0x08000000
461*53ee8cc1Swenshuai.xi     #define TSP_CLR_LOCKED_PKT_CNT                  0x20000000
462*53ee8cc1Swenshuai.xi     #define TSP_CLR_PKT_CNT                         0x40000000
463*53ee8cc1Swenshuai.xi     #define TSP_CLR_PVR_OVERFLOW                    0x80000000
464*53ee8cc1Swenshuai.xi 
465*53ee8cc1Swenshuai.xi     REG32                           PVR2_LPCR1;                             // 0xbf802a40   0x10
466*53ee8cc1Swenshuai.xi 
467*53ee8cc1Swenshuai.xi     #define TSP_STR2MI2_ADDR_MASK  0x0FFFFFFF
468*53ee8cc1Swenshuai.xi     REG32                           Str2mi_head1_pvr2;                      // 0xbf802a48   0x12
469*53ee8cc1Swenshuai.xi     REG32                           Str2mi_mid1_wptr_pvr2;                  // 0xbf802a50   0x14
470*53ee8cc1Swenshuai.xi     REG32                           Str2mi_tail1_pvr2;                      // 0xbf802a58   0x16
471*53ee8cc1Swenshuai.xi     REG32                           Str2mi_head2_pvr2;                      // 0xbf802a60   0x18
472*53ee8cc1Swenshuai.xi     REG32                           Str2mi_mid2_pvr2;                       // 0xbf802a68   0x1a, PVR2 mid address & write point
473*53ee8cc1Swenshuai.xi     REG32                           Str2mi_tail2_pvr2;                      // 0xbf802a70   0x1c
474*53ee8cc1Swenshuai.xi     REG32                           Hw_SyncByte2;                           // 0xbf802a78   0x1e
475*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG2_PACKET_SYNCBYTE2_MASK       0x000000FF
476*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG2_PACKET_SYNCBYTE2_SHFT       0
477*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG2_PACKET_SIZE2_MASK           0x0000FF00
478*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG2_PACKET_SIZE2_SHFT           8
479*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG2_PACKET_CHK_SIZE2_MASK       0x00FF0000
480*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG2_PACKET_CHK_SIZE2_SHFT       16
481*53ee8cc1Swenshuai.xi 
482*53ee8cc1Swenshuai.xi     REG32                           Pkt_CacheW0;                            // 0xbf802a80   0x20
483*53ee8cc1Swenshuai.xi 
484*53ee8cc1Swenshuai.xi     REG32                           Pkt_CacheW1;                            // 0xbf802a88   0x22
485*53ee8cc1Swenshuai.xi 
486*53ee8cc1Swenshuai.xi     REG32                           Pkt_CacheW2;                            // 0xbf802a90   0x24
487*53ee8cc1Swenshuai.xi 
488*53ee8cc1Swenshuai.xi     REG32                           Pkt_CacheW3;                            // 0xbf802a98   0x26
489*53ee8cc1Swenshuai.xi 
490*53ee8cc1Swenshuai.xi     REG32                           Pkt_CacheIdx;                           // 0xbf802aa0   0x28
491*53ee8cc1Swenshuai.xi 
492*53ee8cc1Swenshuai.xi     REG32                           Pkt_DMA;                                // 0xbf802aa8   0x2a
493*53ee8cc1Swenshuai.xi     #define TSP_SEC_DMAFIL_NUM_MASK                 0x000000FF
494*53ee8cc1Swenshuai.xi     #define TSP_SEC_DMAFIL_NUM_SHIFT                0
495*53ee8cc1Swenshuai.xi     #define TSP_SEC_DMASRC_OFFSET_MASK              0x0000FF00
496*53ee8cc1Swenshuai.xi     #define TSP_SEC_DMASRC_OFFSET_SHIFT             8
497*53ee8cc1Swenshuai.xi     #define TSP_SEC_DMADES_LEN_MASK                 0x00FF0000
498*53ee8cc1Swenshuai.xi     #define TSP_SEC_DMADES_LEN_SHIFT                16
499*53ee8cc1Swenshuai.xi 
500*53ee8cc1Swenshuai.xi     REG16                           Hw_Config0;                             // 0xbf802ab0   0x2c
501*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG0_DATA_PORT_SEL               0x0001                  //TSIF0 data port output select. 0: select live TS to be TSIF output 1: select data port to be TSIF output
502*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG0_TSIFO_SERL                  0x0000
503*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG0_TSIF0_PARL                  0x0002
504*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG0_TSIF0_EXTSYNC               0x0004
505*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG0_TSIF0_TS_BYPASS             0x0008
506*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG0_TSIF0_VPID_BYPASS           0x0010
507*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG0_TSIF0_APID_BYPASS           0x0020
508*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG0_WB_DMA_RESET                0x0040
509*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG0_PACKET_BUF_SIZE_MASK        0xFF00
510*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG0_PACKET_BUF_SIZE_SHIFT       8
511*53ee8cc1Swenshuai.xi 
512*53ee8cc1Swenshuai.xi     REG16                           Hw_PktSize0;                             // 0xbf802ab4   0x2d
513*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG0_PACKET_PIDFLT0_SIZE_MASK    0x00FF
514*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG0_PACKET_PIDFLT0_SIZE_SHIFT   0
515*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG0_PACKET_CHK_SIZE_MASK        0xFF00
516*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG0_PACKET_CHK_SIZE_SHFT        8
517*53ee8cc1Swenshuai.xi 
518*53ee8cc1Swenshuai.xi     REG16                           STC_Config;                             // 0xbf802ab8   0x2e
519*53ee8cc1Swenshuai.xi     #define TSP_STC_CFG_SET_TIME_BASE_64b_3         0x0001
520*53ee8cc1Swenshuai.xi     #define TSP_STC_CFG_CNT64b_3_EN                 0x0002
521*53ee8cc1Swenshuai.xi     #define TSP_STC_CFG_CNT64b_3_LD                 0x0004
522*53ee8cc1Swenshuai.xi     #define TSP_STC_CFG_SET_TIME_BASE_64b_4         0x0010
523*53ee8cc1Swenshuai.xi     #define TSP_STC_CFG_CNT64b_4_EN                 0x0020
524*53ee8cc1Swenshuai.xi     #define TSP_STC_CFG_CNT64b_4_LD                 0x0040
525*53ee8cc1Swenshuai.xi 
526*53ee8cc1Swenshuai.xi     REG16                           TSP_DBG_PORT;                           // 0xbf802ab8   0x2f
527*53ee8cc1Swenshuai.xi     #define TSP_DNG_DATA_PORT_MASK                  0x00FF
528*53ee8cc1Swenshuai.xi     #define TSP_DNG_DATA_PORT_SHIFT                 0
529*53ee8cc1Swenshuai.xi 
530*53ee8cc1Swenshuai.xi     REG32                           Pcr_L_CmdQ;                             // 0xbf802ac0   0x30
531*53ee8cc1Swenshuai.xi     REG16                           Pcr_H_CmdQ;                             // 0xbf802ac8   0x32
532*53ee8cc1Swenshuai.xi     #define TSP_REG_PCR_CMDQ_H                      0x0001
533*53ee8cc1Swenshuai.xi 
534*53ee8cc1Swenshuai.xi     REG16                           Vd_Pid_Hit;                             // 0xbf802acc   0x33
535*53ee8cc1Swenshuai.xi     #define TSP_VPID_MASK                           0x1FFF
536*53ee8cc1Swenshuai.xi 
537*53ee8cc1Swenshuai.xi     REG16                           Aud_Pid_Hit;                            // 0xbf802ad0   0x34
538*53ee8cc1Swenshuai.xi     #define TSP_APID_MASK                           0x1FFF
539*53ee8cc1Swenshuai.xi 
540*53ee8cc1Swenshuai.xi     REG16                           Pkt_Info;                               // 0xbf802ad4   0x35
541*53ee8cc1Swenshuai.xi     #define TSP_PKT_PID_8_12_CP_MASK                0x001F
542*53ee8cc1Swenshuai.xi     #define TSP_PKT_PID_8_12_CP_SHIFT               0
543*53ee8cc1Swenshuai.xi     #define TSP_PKT_PRI_MASK                        0x0020
544*53ee8cc1Swenshuai.xi     #define TSP_PKT_PRI_SHIFT                       5
545*53ee8cc1Swenshuai.xi     #define TSP_PKT_PLST_MASK                       0x0040
546*53ee8cc1Swenshuai.xi     #define TSP_PKT_PLST_SHIFT                      6
547*53ee8cc1Swenshuai.xi     #define TSP_PKT_ERR                             0x0080
548*53ee8cc1Swenshuai.xi     #define TSP_PKT_ERR_SHIFT                       7
549*53ee8cc1Swenshuai.xi 
550*53ee8cc1Swenshuai.xi     REG16                           Pkt_Info2;                              // 0xbf802ad8   0x36
551*53ee8cc1Swenshuai.xi     #define TSP_PKT_INFO_CC_MASK                    0x000F
552*53ee8cc1Swenshuai.xi     #define TSP_PKT_INFO_CC_SHFT                    0
553*53ee8cc1Swenshuai.xi     #define TSP_PKT_INFO_ADPCNTL_MASK               0x0030
554*53ee8cc1Swenshuai.xi     #define TSP_PKT_INFO_ADPCNTL_SHFT               4
555*53ee8cc1Swenshuai.xi     #define TSP_PKT_INFO_SCMB                       0x00C0
556*53ee8cc1Swenshuai.xi     #define TSP_PKT_INFO_SCMB_SHFT                  6
557*53ee8cc1Swenshuai.xi     #define TSP_PKT_PID_0_7_CP_MASK                 0xFF00
558*53ee8cc1Swenshuai.xi     #define TSP_PKT_PID_0_7_CP_SHIFT                8
559*53ee8cc1Swenshuai.xi 
560*53ee8cc1Swenshuai.xi     REG16                           AVFifoSts;                              // 0xbf802adc   0x37
561*53ee8cc1Swenshuai.xi     #define TSP_VFIFO3D_EMPTY                       0x0001
562*53ee8cc1Swenshuai.xi     #define TSP_VFIFO3D_EMPTY_SHFT                  0
563*53ee8cc1Swenshuai.xi     #define TSP_VFIFO3D_FULL                        0x0002
564*53ee8cc1Swenshuai.xi     #define TSP_VFIFO3D_FULL_SHFT                   1
565*53ee8cc1Swenshuai.xi     #define TSP_VFIFO3D_LEVEL                       0x000C
566*53ee8cc1Swenshuai.xi     #define TSP_VFIFO3D_LEVEL_SHFT                  2
567*53ee8cc1Swenshuai.xi     #define TSP_VFIFO_EMPTY                         0x0010
568*53ee8cc1Swenshuai.xi     #define TSP_VFIFO_EMPTY_SHFT                    4
569*53ee8cc1Swenshuai.xi     #define TSP_VFIFO_FULL                          0x0020
570*53ee8cc1Swenshuai.xi     #define TSP_VFIFO_FULL_SHFT                     5
571*53ee8cc1Swenshuai.xi     #define TSP_VFIFO_LEVEL                         0x00C0
572*53ee8cc1Swenshuai.xi     #define TSP_VFIFO_LEVEL_SHFT                    6
573*53ee8cc1Swenshuai.xi     #define TSP_AFIFO_EMPTY                         0x0100
574*53ee8cc1Swenshuai.xi     #define TSP_AFIFO_EMPTY_SHFT                    8
575*53ee8cc1Swenshuai.xi     #define TSP_AFIFO_FULL                          0x0200
576*53ee8cc1Swenshuai.xi     #define TSP_AFIFO_FULL_SHFT                     9
577*53ee8cc1Swenshuai.xi     #define TSP_AFIFO_LEVEL                         0x0C00
578*53ee8cc1Swenshuai.xi     #define TSP_AFIFO_LEVEL_SHFT                    10
579*53ee8cc1Swenshuai.xi     #define TSP_AFIFOB_EMPTY                        0x1000
580*53ee8cc1Swenshuai.xi     #define TSP_AFIFOB_EMPTY_SHFT                   12
581*53ee8cc1Swenshuai.xi     #define TSP_AFIFOB_FULL                         0x2000
582*53ee8cc1Swenshuai.xi     #define TSP_AFIFOB_FULL_SHFT                    13
583*53ee8cc1Swenshuai.xi     #define TSP_AFIFOB_LEVEL                        0xC000
584*53ee8cc1Swenshuai.xi     #define TSP_AFIFOB_LEVEL_SHFT                   14
585*53ee8cc1Swenshuai.xi 
586*53ee8cc1Swenshuai.xi     REG32                           SwInt_Stat;                             // 0xbf802ae0   0x38
587*53ee8cc1Swenshuai.xi     #define TSP_SWINT_INFO_SEC_MASK                 0x000000FF
588*53ee8cc1Swenshuai.xi     #define TSP_SWINT_INFO_SEC_SHFT                 0
589*53ee8cc1Swenshuai.xi     #define TSP_SWINT_INFO_ENG_MASK                 0x0000FF00
590*53ee8cc1Swenshuai.xi     #define TSP_SWINT_INFO_ENG_SHFT                 8
591*53ee8cc1Swenshuai.xi     #define TSP_SWINT_STATUS_CMD_MASK               0x7FFF0000
592*53ee8cc1Swenshuai.xi     #define TSP_SWINT_STATUS_CMD_SHFT               16
593*53ee8cc1Swenshuai.xi     #define TSP_SWINT_STATUS_SEC_RDY                0x0001
594*53ee8cc1Swenshuai.xi     #define TSP_SWINT_STATUS_REQ_RDY                0x0002
595*53ee8cc1Swenshuai.xi     #define TSP_SWINT_STATUS_SEC_RDY_CRCERR         0x0003
596*53ee8cc1Swenshuai.xi     #define TSP_SWINT_STATUS_BUF_OVFLOW             0x0006
597*53ee8cc1Swenshuai.xi     #define TSP_SWINT_STATUS_SEC_CRCERR             0x0007
598*53ee8cc1Swenshuai.xi     #define TSP_SWINT_STATUS_SEC_ERROR              0x0008
599*53ee8cc1Swenshuai.xi     #define TSP_SWINT_STATUS_SYNC_LOST              0x0010
600*53ee8cc1Swenshuai.xi     #define TSP_SWINT_STATUS_PKT_OVRUN              0x0020
601*53ee8cc1Swenshuai.xi     #define TSP_SWINT_STATUS_DEBUG                  0x0030
602*53ee8cc1Swenshuai.xi     #define TSP_SWINT_CMD_DMA_PAUSE                 0x0100
603*53ee8cc1Swenshuai.xi     #define TSP_SWINT_CMD_DMA_RESUME                0x0200
604*53ee8cc1Swenshuai.xi     #define TSP_SWINT_STATUS_SEC_GROUP              0x000F
605*53ee8cc1Swenshuai.xi     #define TSP_SWINT_STATUS_GROUP                  0x00FF
606*53ee8cc1Swenshuai.xi     #define TSP_SWINT_CMD_GROUP                     0x7F00
607*53ee8cc1Swenshuai.xi     #define TSP_SWINT_CMD_STC_UPD                   0x0400
608*53ee8cc1Swenshuai.xi     #define TSP_SWINT_CTRL_FIRE                     0x80000000
609*53ee8cc1Swenshuai.xi 
610*53ee8cc1Swenshuai.xi     REG32                           TsDma_Addr;                             // 0xbf802ae8   0x3a
611*53ee8cc1Swenshuai.xi 
612*53ee8cc1Swenshuai.xi     REG32                           TsDma_Size;                             // 0xbf802af0   0x3c
613*53ee8cc1Swenshuai.xi 
614*53ee8cc1Swenshuai.xi     REG16                           TsDma_Ctrl;                             // 0xbf802af8   0x3e
615*53ee8cc1Swenshuai.xi     #define TSP_TSDMA_CTRL_START                    0x0001
616*53ee8cc1Swenshuai.xi     #define TSP_TSDMA_FILEIN_DONE                   0x0002
617*53ee8cc1Swenshuai.xi     #define TSP_TSDMA_INIT_TRUST                    0x0004
618*53ee8cc1Swenshuai.xi     #define TSP_TSDMA_STAT_ABORT                    0x0080
619*53ee8cc1Swenshuai.xi 
620*53ee8cc1Swenshuai.xi     REG16                           TsDma_mdQ;                          // 0xbf802af8   0x3f
621*53ee8cc1Swenshuai.xi     #define TSP_CMDQ_CNT_MASK                       0x001F
622*53ee8cc1Swenshuai.xi     #define TSP_CMDQ_CNT_SHFT                       0
623*53ee8cc1Swenshuai.xi     #define TSP_CMDQ_FULL                           0x0040
624*53ee8cc1Swenshuai.xi     #define TSP_CMDQ_EMPTY                          0x0080
625*53ee8cc1Swenshuai.xi     #define TSP_CMDQ_SIZE                           16
626*53ee8cc1Swenshuai.xi     #define TSP_CMDQ_WR_LEVEL_MASK                  0x0300
627*53ee8cc1Swenshuai.xi     #define TSP_CMDQ_WR_LEVEL_SHFT                  8
628*53ee8cc1Swenshuai.xi 
629*53ee8cc1Swenshuai.xi     REG32                           MCU_Cmd;                            // 0xbf802b00   0x40
630*53ee8cc1Swenshuai.xi     #define TSP_MCU_CMD_MASK                        0x0000FFFF
631*53ee8cc1Swenshuai.xi     #define TSP_MCU_CMD_NULL                        0x00000000
632*53ee8cc1Swenshuai.xi     #define TSP_MCU_CMD_READ                        0x00000001
633*53ee8cc1Swenshuai.xi     #define TSP_MCU_CMD_WRITE                       0x00000002
634*53ee8cc1Swenshuai.xi     #define TSP_MCU_CMD_ALIVE                       0x00000100
635*53ee8cc1Swenshuai.xi     #define TSP_MCU_CMD_DBG                         0x00000200
636*53ee8cc1Swenshuai.xi     #define TSP_MCU_CMD_BUFRST                      0x00000400
637*53ee8cc1Swenshuai.xi     #define TSP_MCU_CMD_SECRDYINT_DISABLE           0x00000800
638*53ee8cc1Swenshuai.xi     #define TSP_MCU_CMD_SEC_CC_CHECK_DISABLE        0x00001000
639*53ee8cc1Swenshuai.xi     #define TSP_MCU_CMD_INFO                        0x00008000
640*53ee8cc1Swenshuai.xi         #define INFO_FW_VERSION                         0x0001
641*53ee8cc1Swenshuai.xi         #define INFO_FW_DATE                            0x0002
642*53ee8cc1Swenshuai.xi 
643*53ee8cc1Swenshuai.xi     REG16                           PktSize1;                          // 0xbf802b08   0x42
644*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG2_PACKET_CHK_SIZE1_MASK       0x00FF
645*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG2_PACKET_CHK_SIZE1_SHFT       0
646*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG2_PACKET_SYNCBYTE1_MASK       0xFF00
647*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG2_PACKET_SYNCBYTE1_SHFT       8
648*53ee8cc1Swenshuai.xi 
649*53ee8cc1Swenshuai.xi     REG16                           Hw_Config2;                         // 0xbf802b0C   0x43
650*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG2_PACKET_SIZE1_MASK           0x00FF
651*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG2_PACKET_SIZE1_SHFT           0
652*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG2_TSIF1_SERL                  0x0000
653*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG2_TSIF1_PARL                  0x0100
654*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG2_TSIF1_EXTSYNC               0x0200
655*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG2_TSIF1_TS_BYPASS             0x1000
656*53ee8cc1Swenshuai.xi 
657*53ee8cc1Swenshuai.xi     REG16                           Hw_PVRCfg;                          // 0xbf802b10   0x44
658*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG4_SECDMA_PRI_HIGH             0x0001
659*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG4_PVR_ENABLE                  0x0002
660*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG4_PVR_ENDIAN_BIG              0x0004              // 1: record TS to MIU with big endian, 0: record TS to MIU with little endian
661*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG4_TSIF1_ENABLE                0x0008              // 1: enable ts interface 1 and vice versa
662*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG4_PVR_FLUSH                   0x0010              // 1: str2mi_wadr <- str2mi_miu_head
663*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG4_PVRBUF_BYTEORDER_BIG        0x0020              // Byte order of 8-byte recoding buffer to MIU.
664*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG4_PVR_PAUSE                   0x0040
665*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG4_MEMTSDATA_ENDIAN_BIG        0x0080              // 32-bit data byte order read from 8x64 FIFO when playing file.
666*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG4_TSIF0_ENABLE                0x0100              // 1: enable ts interface 0 and vice versa
667*53ee8cc1Swenshuai.xi     #define TSP_SYNC_RISING_DETECT                  0x0200              // Reset bit count when data valid signal of TS interface is low.
668*53ee8cc1Swenshuai.xi     #define TSP_VALID_FALLING_DETECT                0x0400              // Reset bit count on the rising sync signal of TS interface.
669*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG4_TS_DATA0_SWAP               0x0800              // Set 1 to swap the bit order of TS0 DATA bus
670*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG4_TS_DATA1_SWAP               0x1000              // Set 1 to swap the bit order of TS1 DATA bus
671*53ee8cc1Swenshuai.xi     #define TSP_HW_TSP2OUTAEON_INT_EN               0x4000              // Set 1 to force interrupt to outside AEON
672*53ee8cc1Swenshuai.xi     #define TSP_HW_HK_INT_FORCE                     0x8000              // Set 1 to force interrupt to HK_MCU
673*53ee8cc1Swenshuai.xi 
674*53ee8cc1Swenshuai.xi     REG16                           Hw_Config4;                         // 0xbf802b14   0x45
675*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG4_ALT_TS_SIZE                 0x0001              // enable TS packets in 204 mode
676*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG4_PS_AUDC_EN                  0x0002              // program stream audiodC enable
677*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG4_BYTE_ADDR_DMA               0x000D              // prevent from byte enable bug, bit1~3 must enable togather
678*53ee8cc1Swenshuai.xi     #define TSP_HW_DMA_MODE_MASK                    0x0030              // Section filter DMA mode, 2'b00: Single.2'b01: Burst 2 bytes.2'b10: Burst 4 bytes.2'b11: Burst 8 bytes.
679*53ee8cc1Swenshuai.xi     #define TSP_HW_DMA_MODE_SHIFT                   4
680*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG4_WSTAT_CH_EN                 0x0040
681*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG4_PS_VID_EN                   0x0080              // program stream video enable
682*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG4_PS_AUD_EN                   0x0100              // program stream audio enable
683*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG4_PS_AUDB_EN                  0x0200              // program stream audioB enable
684*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG4_APES_ERR_RM_EN              0x0400              // Set 1 to enable removing APES error packet
685*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG4_VPES_ERR_RM_EN              0x0800              // Set 1 to enable removing VPES error packet
686*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG4_SEC_ERR_RM_EN               0x1000              // Set 1 to enable removing section error packet
687*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG4_PS_AUDD_EN                  0x2000              // program stream audioD enable
688*53ee8cc1Swenshuai.xi     #define TSP_HW_CFG4_DATA_CHK_2T                 0x8000              // Set 1 to enable the patch of internal sync in "tsif"
689*53ee8cc1Swenshuai.xi 
690*53ee8cc1Swenshuai.xi     REG32                           NOEA_PC;                            // 0xbf802b18   0x46
691*53ee8cc1Swenshuai.xi 
692*53ee8cc1Swenshuai.xi     REG16                           Idr_Ctrl;                           // 0xbf802b20   0x48
693*53ee8cc1Swenshuai.xi     #define TSP_IDR_START                           0x0001
694*53ee8cc1Swenshuai.xi     #define TSP_IDR_READ                            0x0000
695*53ee8cc1Swenshuai.xi     #define TSP_IDR_WRITE                           0x0002
696*53ee8cc1Swenshuai.xi     #define TSP_IDR_WR_ENDIAN_BIG                   0x0004
697*53ee8cc1Swenshuai.xi     #define TSP_IDR_WR_ADDR_AUTO_INC                0x0008              // Set 1 to enable address auto-increment after finishing read/write
698*53ee8cc1Swenshuai.xi     #define TSP_IDR_WDAT0_TRIG_EN                   0x0010              // WDAT0_TRIG_EN
699*53ee8cc1Swenshuai.xi     #define TSP_IDR_MCUWAIT                         0x0020
700*53ee8cc1Swenshuai.xi     #define TSP_IDR_SOFT_RST                        0x0080              // Set 1 to soft-reset the IND32 module
701*53ee8cc1Swenshuai.xi     #define TSP_IDR_AUTO_INC_VAL_MASK               0x0F00
702*53ee8cc1Swenshuai.xi     #define TSP_IDR_AUTO_INC_VAL_SHIFT              8
703*53ee8cc1Swenshuai.xi 
704*53ee8cc1Swenshuai.xi     REG32                           Idr_Addr;                           // 0xbf802b24   0x49
705*53ee8cc1Swenshuai.xi     REG32                           Idr_Write;                          // 0xbf802b2c   0x4b
706*53ee8cc1Swenshuai.xi     REG32                           Idr_Read;                           // 0xbf802b34   0x4d
707*53ee8cc1Swenshuai.xi 
708*53ee8cc1Swenshuai.xi     REG16                           Fifo_Status;                        // 0xbf802b3c   0x4f
709*53ee8cc1Swenshuai.xi     #define TSP_V3D_FIFO_DISCON                     0x0010
710*53ee8cc1Swenshuai.xi     #define TSP_V3D_FIFO_OVERFLOW                   0x0020
711*53ee8cc1Swenshuai.xi     #define TSP_VD_FIFO_DISCON                      0x0200
712*53ee8cc1Swenshuai.xi     #define TSP_VD_FIFO_OVERFLOW                    0x0800
713*53ee8cc1Swenshuai.xi     #define TSP_AUB_FIFO_OVERFLOW                   0x1000
714*53ee8cc1Swenshuai.xi     #define TSP_AU_FIFO_OVERFLOW                    0x2000
715*53ee8cc1Swenshuai.xi 
716*53ee8cc1Swenshuai.xi     // only 25 bits supported in PVR address. 8 bytes address
717*53ee8cc1Swenshuai.xi     #define TSP_STR2MI2_ADDR_MASK                   0x0FFFFFFF
718*53ee8cc1Swenshuai.xi     REG32                           TsRec_Head;                         // 0xbf802b40   0x50
719*53ee8cc1Swenshuai.xi     REG32                           TsRec_Mid_PVR1_WPTR;                // 0xbf802b48   0x52, PVR1 mid address & write point
720*53ee8cc1Swenshuai.xi     REG32                           TsRec_Tail;                         // 0xbf802b50   0x54
721*53ee8cc1Swenshuai.xi     REG32                           _xbf802b58[2];                      // 0xbf802b58 ~ 0xbf802b60   0x56~0x59
722*53ee8cc1Swenshuai.xi 
723*53ee8cc1Swenshuai.xi     REG16                           reg15b4;                            // 0xbf802b68   0x5a
724*53ee8cc1Swenshuai.xi     #define TSP_VQ_DMAW_PROTECT_EN                  0x0001
725*53ee8cc1Swenshuai.xi     #define TSP_SEC_CB_PVR2_DAMW_PROTECT_EN         0x0002
726*53ee8cc1Swenshuai.xi     #define TSP_PVR_PID_BYPASS                      0x0008              // Set 1 to bypass PID in record
727*53ee8cc1Swenshuai.xi     #define TSP_PVR_PID_BYPASS2                     0x0010              // Set 1 to bypass PID in record2
728*53ee8cc1Swenshuai.xi     #define TSP_BD_AUD_EN                           0x0020              // Set 1 to enable the BD audio stream recognization ( core /extend audio stream)
729*53ee8cc1Swenshuai.xi     #define TSP_BD2_AUD_EN                          0x0200              // Set 1 to enable the BD audio stream recognization ( core /extend audio stream)
730*53ee8cc1Swenshuai.xi     #define TSP_AVFIFO_RD_EN                        0x0080              // 0: AFIFO and VFIFO read are connected to MVD and MAD,  1: AFIFO and VFIFO read are controlled by registers (0x15B5[2:0])
731*53ee8cc1Swenshuai.xi     #define TSP_AVFIFO_RD                           0x0100              // If AVFIFO_RD_EN is 1, set to 1, then set to 0 would issue a read strobe to AFIFO or VFIFO
732*53ee8cc1Swenshuai.xi     #define TSP_NMATCH_DISABLE                      0x0800
733*53ee8cc1Swenshuai.xi     #define TSP_PVR_INVERT                          0x1000              // Set 1 to enable data payload invert for PVR record
734*53ee8cc1Swenshuai.xi     #define TSP_PLY_FILE_INV_EN                     0x2000              // Set 1 to enable data payload invert in pidflt0 file path
735*53ee8cc1Swenshuai.xi     #define TSP_PLY_TS_INV_EN                       0x4000              // Set 1 to enable data payload invert in pidflt0 TS path
736*53ee8cc1Swenshuai.xi     #define TSP_FILEIN_BYTETIMER_ENABLE             0x8000              // Set 1 to enable byte timer in ts_if0 TS path
737*53ee8cc1Swenshuai.xi 
738*53ee8cc1Swenshuai.xi     REG16                           reg15b8;                            // 0xbf802b6C   0x5b
739*53ee8cc1Swenshuai.xi     #define TSP_PVR1_PINGPONG                       0x0001              // Set 1 to enable MIU addresses with pinpon mode
740*53ee8cc1Swenshuai.xi     #define TSP_VQ_STATUS_SEL                       0x0002
741*53ee8cc1Swenshuai.xi     #define TSP_TEI_SKIPE_PKT_PID0                  0x0004              // Set 1 to skip error packets in pidflt0 TS path
742*53ee8cc1Swenshuai.xi     #define TSP_TEI_SKIPE_PKT_PID4                  0x0008              // Set 1 to skip error packets in pidflt4 TS path
743*53ee8cc1Swenshuai.xi     #define TSP_TEI_SKIPE_PKT_PID1                  0x0010              // Set 1 to skip error packets in pidflt1 TS path
744*53ee8cc1Swenshuai.xi     #define TSP_TEI_SKIPE_PKT_PID3                  0x0020              // Set 1 to skip error packets in pidflt3 TS path
745*53ee8cc1Swenshuai.xi     #define TSP_REMOVE_DUP_AV_PKT                   0x0040              // Set 1 to remove duplicate A/V packet
746*53ee8cc1Swenshuai.xi     #define TSP_64bit_PCR2_ld                       0x0080
747*53ee8cc1Swenshuai.xi     #define TSP_cnt_33b_ld                          0x0100
748*53ee8cc1Swenshuai.xi     #define TSP_FORCE_SYNCBYTE                      0x0200              // Set 1 to force sync byte (8'h47) in ts_if0 and ts_if1 path.
749*53ee8cc1Swenshuai.xi     #define TSP_SERIAL_EXT_SYNC_1T                  0x0400              // Set 1 to detect serial-in sync without 8-cycle mode
750*53ee8cc1Swenshuai.xi     #define TSP_BURST_LEN_MASK                      0x1800              // 00,01:    burst length = 4; 10,11: burst length = 1
751*53ee8cc1Swenshuai.xi     #define TSP_BURST_LEN_SHIFT                     11
752*53ee8cc1Swenshuai.xi     #define TSP_MATCH_PID_SRC_MASK                  0xE000              // Select the source of pid filter number with hit pid and match pid number with scramble information, 00 : from pkt_demux0, 01 : from pkt_demux_file, 10 : from pkt_demux1, 11 : from pkt_demux2
753*53ee8cc1Swenshuai.xi     #define TSP_MATCH_PID_SRC_SHIFT                 13
754*53ee8cc1Swenshuai.xi     #define TSP_MATCH_PID_SRC_PKTDMX0               0
755*53ee8cc1Swenshuai.xi     #define TSP_MATCH_PID_SRC_PKTDMX1               1
756*53ee8cc1Swenshuai.xi     #define TSP_MATCH_PID_SRC_PKTDMX2               2
757*53ee8cc1Swenshuai.xi     #define TSP_MATCH_PID_SRC_PKTDMX3               3
758*53ee8cc1Swenshuai.xi 
759*53ee8cc1Swenshuai.xi     REG32                           TSP_MATCH_PID_NUM;                  // 0xbf802b70   0x5c
760*53ee8cc1Swenshuai.xi 
761*53ee8cc1Swenshuai.xi     REG32                           TSP_IWB_WAIT;                       // 0xbf802b78   0x5e  // Wait count settings for IWB when TSP CPU i-cache is enabled.
762*53ee8cc1Swenshuai.xi 
763*53ee8cc1Swenshuai.xi     REG32                           Cpu_Base;                           // 0xbf802b80   0x60
764*53ee8cc1Swenshuai.xi     #define TSP_CPU_BASE_ADDR_MASK                  0x0FFFFFFF
765*53ee8cc1Swenshuai.xi 
766*53ee8cc1Swenshuai.xi     REG32                           Qmem_Ibase;                         // 0xbf802b88   0x62
767*53ee8cc1Swenshuai.xi 
768*53ee8cc1Swenshuai.xi     REG32                           Qmem_Imask;                         // 0xbf802b90   0x64
769*53ee8cc1Swenshuai.xi 
770*53ee8cc1Swenshuai.xi     REG32                           Qmem_Dbase;                         // 0xbf802b98   0x66
771*53ee8cc1Swenshuai.xi 
772*53ee8cc1Swenshuai.xi     REG32                           Qmem_Dmask;                         // 0xbf802ba0   0x68
773*53ee8cc1Swenshuai.xi 
774*53ee8cc1Swenshuai.xi     REG32                           TSP_Debug;                          // 0xbf802ba8   0x6a
775*53ee8cc1Swenshuai.xi     #define TSP_DEBUG_MASK                          0x00FFFFFF
776*53ee8cc1Swenshuai.xi 
777*53ee8cc1Swenshuai.xi     REG32                           _xbf802bb0;                         // 0xbf802bb0   0x6c
778*53ee8cc1Swenshuai.xi 
779*53ee8cc1Swenshuai.xi     REG32                           TsFileIn_RPtr;                      // 0xbf802bb8   0x6e
780*53ee8cc1Swenshuai.xi     #define TSP_FILE_RPTR_MASK                      0x0FFFFFFF
781*53ee8cc1Swenshuai.xi     REG32                           TsFileIn_Timer;                     // 0xbf802bc0   0x70
782*53ee8cc1Swenshuai.xi     #define TSP_FILE_TIMER_MASK                     0x00FFFFFF
783*53ee8cc1Swenshuai.xi     REG32                           TsFileIn_Head;                      // 0xbf802bc8   0x72
784*53ee8cc1Swenshuai.xi     #define TSP_FILE_ADDR_MASK                      0x0FFFFFFF
785*53ee8cc1Swenshuai.xi     REG32                           TsFileIn_Mid;                       // 0xbf802bd0   0x74
786*53ee8cc1Swenshuai.xi 
787*53ee8cc1Swenshuai.xi     REG32                           TsFileIn_Tail;                      // 0xbf802bd8   0x76
788*53ee8cc1Swenshuai.xi 
789*53ee8cc1Swenshuai.xi     REG16                           Dnld_Ctrl_Addr;                     // 0xbf802be0   0x78
790*53ee8cc1Swenshuai.xi     #define TSP_DNLD_ADDR_MASK                      0xFFFF
791*53ee8cc1Swenshuai.xi     #define TSP_DNLD_ADDR_SHFT                      0
792*53ee8cc1Swenshuai.xi     #define TSP_DNLD_ADDR_ALI_SHIFT                 4                   // Bit [11:4] of DMA_RADDR[19:0]
793*53ee8cc1Swenshuai.xi 
794*53ee8cc1Swenshuai.xi     REG16                           Dnld_Ctrl_Size;                     // 0xbf802be4   0x79
795*53ee8cc1Swenshuai.xi     #define TSP_DNLD_NUM_MASK                       0xFFFF
796*53ee8cc1Swenshuai.xi     #define TSP_DNLD_NUM_SHFT                       0
797*53ee8cc1Swenshuai.xi 
798*53ee8cc1Swenshuai.xi     REG16                           TSP_Ctrl;                           // 0xbf802be8   0x7a
799*53ee8cc1Swenshuai.xi     #define TSP_CTRL_CPU_EN                         0x0001
800*53ee8cc1Swenshuai.xi     #define TSP_CTRL_SW_RST                         0x0002
801*53ee8cc1Swenshuai.xi     #define TSP_CTRL_DNLD_START                     0x0004
802*53ee8cc1Swenshuai.xi     #define TSP_CTRL_DNLD_DONE                      0x0008              // See 0x78 for related information
803*53ee8cc1Swenshuai.xi     #define TSP_CTRL_TSFILE_EN                      0x0010
804*53ee8cc1Swenshuai.xi     #define TSP_CTRL_R_PRIO                         0x0020
805*53ee8cc1Swenshuai.xi     #define TSP_CTRL_W_PRIO                         0x0040
806*53ee8cc1Swenshuai.xi     #define TSP_CTRL_ICACHE_EN                      0x0100
807*53ee8cc1Swenshuai.xi     #define TSP_CTRL_CPU2MI_R_PRIO                  0x0400
808*53ee8cc1Swenshuai.xi     #define TSP_CTRL_CPU2MI_W_PRIO                  0x0800
809*53ee8cc1Swenshuai.xi     #define TSP_CTRL_I_EL                           0x0000
810*53ee8cc1Swenshuai.xi     #define TSP_CTRL_I_BL                           0x1000
811*53ee8cc1Swenshuai.xi     #define TSP_CTRL_D_EL                           0x0000
812*53ee8cc1Swenshuai.xi     #define TSP_CTRL_D_BL                           0x2000
813*53ee8cc1Swenshuai.xi     #define TSP_CTRL_NOEA_QMEM_ACK_DIS              0x4000
814*53ee8cc1Swenshuai.xi     #define TSP_CTRL_MEM_TS_WORDER                  0x8000
815*53ee8cc1Swenshuai.xi 
816*53ee8cc1Swenshuai.xi     REG16                           TSP_SyncByte;                       // 0xbf802bec   0x7b
817*53ee8cc1Swenshuai.xi     #define TSP_SYNC_BYTE_MASK                      0x00FF
818*53ee8cc1Swenshuai.xi     #define TSP_SYNC_BYTE_SHIFT                     0
819*53ee8cc1Swenshuai.xi 
820*53ee8cc1Swenshuai.xi     REG16                           PKT_CNT;                            // 0xbf802bf0   0x7c
821*53ee8cc1Swenshuai.xi     #define TSP_PKT_CNT_MASK                        0x00FF
822*53ee8cc1Swenshuai.xi 
823*53ee8cc1Swenshuai.xi     REG16                           DBG_SEL;                            // 0xbf802bf4   0x7d
824*53ee8cc1Swenshuai.xi     #define TSP_DBG_SEL_MASK                        0xFFFF
825*53ee8cc1Swenshuai.xi     #define TSP_DBG_SEL_SHIFT                       0
826*53ee8cc1Swenshuai.xi 
827*53ee8cc1Swenshuai.xi     REG16                           HwInt_Stat;                         // 0xbf802bf8   0x7e
828*53ee8cc1Swenshuai.xi         /*
829*53ee8cc1Swenshuai.xi             7: audio/video packet error
830*53ee8cc1Swenshuai.xi             6: DMA read done
831*53ee8cc1Swenshuai.xi             5: HK_INT_FORCE.            // it's trigure bit is at bank 15 44 bit[15]
832*53ee8cc1Swenshuai.xi             4: TSP_FILE_RP meets TSP_FILE_TAIL.
833*53ee8cc1Swenshuai.xi             3: TSP_FILE_RP meets TSP_FILE_MID.
834*53ee8cc1Swenshuai.xi             2: HK_INT_FORCE.            // it's trigure bit is at bank 15 39 bit[15]
835*53ee8cc1Swenshuai.xi             1: STR2MI_WADR meets STR2MI_MID.
836*53ee8cc1Swenshuai.xi             0: STR2MI_WADR meets STR2MI_TAIL."
837*53ee8cc1Swenshuai.xi         */
838*53ee8cc1Swenshuai.xi     #define TSP_HWINT_EN_MASK                       0x00FF          // Tsp2hk_int enable bits.
839*53ee8cc1Swenshuai.xi     #define TSP_HWINT_EN_SHIFT                      0
840*53ee8cc1Swenshuai.xi     #define TSP_HWINT_TSP_PVR_TAIL0_EN              0x0001          // currently not used in ISR
841*53ee8cc1Swenshuai.xi     #define TSP_HWINT_TSP_PVR_MID0_EN               0x0002          // currently not used in ISR
842*53ee8cc1Swenshuai.xi     #define TSP_HWINT_HW_PVR0_EN_MASK               (TSP_HWINT_TSP_PVR_TAIL0_EN | TSP_HWINT_TSP_PVR_MID0_EN)
843*53ee8cc1Swenshuai.xi     #define TSP_HWINT_TSP_HK_INT_FORCE_EN           0x0004          // currently not used in ISR
844*53ee8cc1Swenshuai.xi     #define TSP_HWINT_TSP_FILEIN_MID_INT_EN         0x0008          // currently not used in ISR
845*53ee8cc1Swenshuai.xi     #define TSP_HWINT_TSP_FILEIN_TAIL_INT_EN        0x0010          // currently not used in ISR
846*53ee8cc1Swenshuai.xi     #define TSP_HWINT_TSP_SW_INT_EN                 0x0020
847*53ee8cc1Swenshuai.xi     #define TSP_HWINT_TSP_DMA_READ_DONE_EN          0x0040          // currently not used in ISR
848*53ee8cc1Swenshuai.xi     #define TSP_HWINT_TSP_AV_PKT_ERR_EN             0x0080          // currently not used in ISR
849*53ee8cc1Swenshuai.xi     #define TSP_HWINT_TSP_SUPPORT_ALL               (TSP_HWINT_TSP_SW_INT_EN)
850*53ee8cc1Swenshuai.xi     #define TSP_HWINT_ALL                           TSP_HWINT_TSP_SUPPORT_ALL
851*53ee8cc1Swenshuai.xi 
852*53ee8cc1Swenshuai.xi     #define TSP_HWINT_STATUS_MASK                   0xFF00
853*53ee8cc1Swenshuai.xi     #define TSP_HWINT_STATUS_SHIFT                  8
854*53ee8cc1Swenshuai.xi     #define TSP_HWINT_TSP_PVR_TAIL0_STATUS          0x0100
855*53ee8cc1Swenshuai.xi     #define TSP_HWINT_TSP_PVR_MID0_STATUS           0x0200
856*53ee8cc1Swenshuai.xi     #define TSP_HWINT_HW_PVR0_STATUS_MASK           (TSP_HWINT_TSP_PVR_TAIL0_STATUS | TSP_HWINT_TSP_PVR_MID0_STATUS)
857*53ee8cc1Swenshuai.xi     #define TSP_HWINT_TSP_HK_INT_FORCE_STATUS       0x0400
858*53ee8cc1Swenshuai.xi     #define TSP_HWINT_TSP_FILEIN_MID_INT_STATUS     0x0800
859*53ee8cc1Swenshuai.xi     #define TSP_HWINT_TSP_FILEIN_TAIL_INT_STATUS    0x1000
860*53ee8cc1Swenshuai.xi     #define TSP_HWINT_TSP_SW_INT_STATUS             0x2000
861*53ee8cc1Swenshuai.xi     #define TSP_HWINT_TSP_DMA_READ_DONE             0x4000
862*53ee8cc1Swenshuai.xi     #define TSP_HWINT_TSP_AV_PKT_ERR                0x8000
863*53ee8cc1Swenshuai.xi 
864*53ee8cc1Swenshuai.xi     // following mask is merged with bank 15 7e(LOW BYTE) and bank 16 6c(HIGH BYTE)
865*53ee8cc1Swenshuai.xi     #define TSP_HWINT_HW_PVR_ALL_MASK               (TSP_HWINT_HW_PVR0_STATUS_MASK | TSP_HWINT_HW_PVR1_MASK) //@FIXME this is for all pvr interrupt but PVR 3 and 4 is not added
866*53ee8cc1Swenshuai.xi 
867*53ee8cc1Swenshuai.xi     REG16                           TSP_Ctrl1;                          // 0xbf802bfc   0x7f
868*53ee8cc1Swenshuai.xi     // 0x7f: TSP_CTRL1: hidden in HwInt_Stat
869*53ee8cc1Swenshuai.xi     #define TSP_CTRL1_FILEIN_TIMER_ENABLE           0x0001
870*53ee8cc1Swenshuai.xi     #define TSP_CTRL1_TSP_FILE_NON_STOP             0x0002              //Set 1 to enable TSP file data read without timer check
871*53ee8cc1Swenshuai.xi     #define TSP_CTRL1_FILEIN_PAUSE                  0x0004              //Set 1 to pause file-in engine fetch data
872*53ee8cc1Swenshuai.xi     #define TSP_CTRL1_FILE_CHECK_WP                 0x0008
873*53ee8cc1Swenshuai.xi     #define TSP_CTRL1_FILE_WP_SEL_MASK              0x0030
874*53ee8cc1Swenshuai.xi     #define TSP_CTRL1_FILE_WP_FI                    0x0010
875*53ee8cc1Swenshuai.xi     #define TSP_CTRL1_FILE_WP_PVR                   0x0020
876*53ee8cc1Swenshuai.xi     #define TSP_CTRL1_STANDBY                       0x0080
877*53ee8cc1Swenshuai.xi     #define TSP_CTRL1_INT2NOEA                      0x0100
878*53ee8cc1Swenshuai.xi     #define TSP_CTRL1_INT2NOEA_FORCE                0x0200
879*53ee8cc1Swenshuai.xi     #define TSP_CTRL1_FORCE_XIU_WRDY                0x0400
880*53ee8cc1Swenshuai.xi     #define TSP_CTRL1_CMDQ_RESET                    0x0800
881*53ee8cc1Swenshuai.xi     #define TSP_CTRL1_DLEND_EN                      0x1000          // Set 1 to enable little-endian mode in TSP CPU
882*53ee8cc1Swenshuai.xi     #define TSP_CTRL1_PVR_CMD_QUEUE_ENABLE          0x2000
883*53ee8cc1Swenshuai.xi     #define TSP_CTRL1_FILEIN_RADDR_READ             0x4000
884*53ee8cc1Swenshuai.xi     #define TSP_CTRL1_DMA_RST                       0x8000
885*53ee8cc1Swenshuai.xi 
886*53ee8cc1Swenshuai.xi     //----------------------------------------------
887*53ee8cc1Swenshuai.xi     // 0xBF802C00 MIPS direct access
888*53ee8cc1Swenshuai.xi     //----------------------------------------------
889*53ee8cc1Swenshuai.xi     REG32                           MCU_Data0;                          // 0xbf802c00   0x00
890*53ee8cc1Swenshuai.xi     #define TSP_MCU_DATA_ALIVE                      TSP_MCU_CMD_ALIVE
891*53ee8cc1Swenshuai.xi 
892*53ee8cc1Swenshuai.xi     REG32                           PVR1_LPcr1;                         // 0xbf802c08   0x02
893*53ee8cc1Swenshuai.xi 
894*53ee8cc1Swenshuai.xi     REG32                           LPcr2;                              // 0xbf802c10   0x04
895*53ee8cc1Swenshuai.xi 
896*53ee8cc1Swenshuai.xi     REG16                           reg160C;                            // 0xbf802c18   0x06
897*53ee8cc1Swenshuai.xi     #define TSP_PVR1_LPCR1_WLD                      0x0001              // Set 1 to load LPCR1 value (Default: 0)
898*53ee8cc1Swenshuai.xi     #define TSP_PVR1_LPCR1_RLD                      0x0002              // Set 1 to read LPCR1 value (Default: 1)
899*53ee8cc1Swenshuai.xi     #define TSP_LPCR2_WLD                           0x0004              // Set 1 to load LPCR2 value (Default: 0)
900*53ee8cc1Swenshuai.xi     #define TSP_LPCR2_RLD                           0x0008              // Set 1 to read LPCR2 value (Default: 1)
901*53ee8cc1Swenshuai.xi     #define TSP_RECORD192_EN                        0x0010              // 160C bit(5)enable TS packets with 192 bytes on record mode
902*53ee8cc1Swenshuai.xi     #define TSP_FILEIN192_EN                        0x0020              // 160C bit(5)enable TS packets with 192 bytes on file-in mode
903*53ee8cc1Swenshuai.xi     #define TSP_ORZ_DMAW_PROT_EN                    0x0080              // 160C bit(7) open RISC DMA write protection
904*53ee8cc1Swenshuai.xi     #define TSP_CLR_PIDFLT_BYTE_CNT                 0x0100              // Clear pidflt0_file byte counter
905*53ee8cc1Swenshuai.xi     #define TSP_DOUBLE_BUF_DESC                     0x4000              // 160d bit(6) remove buffer limitation, Force pinpong buffer to flush
906*53ee8cc1Swenshuai.xi     #define TSP_TIMESTAMP_RESET                     0x8000              // 160d bit(7) reset timestamp
907*53ee8cc1Swenshuai.xi 
908*53ee8cc1Swenshuai.xi     REG16                           reg160E;                            // 0xbf802c1C   0x07
909*53ee8cc1Swenshuai.xi     #define TSP_VQTX0_BLOCK_DIS                     0x0001
910*53ee8cc1Swenshuai.xi     #define TSP_VQTX1_BLOCK_DIS                     0x0002
911*53ee8cc1Swenshuai.xi     #define TSP_VQTX2_BLOCK_DIS                     0x0004
912*53ee8cc1Swenshuai.xi     #define TSP_VQTX3_BLOCK_DIS                     0x0008
913*53ee8cc1Swenshuai.xi     #define TSP_DIS_MIU_RQ                          0x0010              // Disable miu R/W request for reset TSP usage
914*53ee8cc1Swenshuai.xi     #define TSP_RM_DMA_GLITCH                       0x0080              // Fix sec_dma overflow glitch
915*53ee8cc1Swenshuai.xi     #define TSP_RESET_VFIFO                         0x0100              // Reset VFIFO -- ECO Done
916*53ee8cc1Swenshuai.xi     #define TSP_RESET_AFIFO                         0x0200              // Reset AFIFO -- ECO Done
917*53ee8cc1Swenshuai.xi     #define TSP_RESET_AFIFO3                        0x0400              // Reset AFIFOC -- ECO Done
918*53ee8cc1Swenshuai.xi     #define TSP_CLR_ALL_FLT_MATCH                   0x0800              // Set 1 to clean all flt_match in a packet
919*53ee8cc1Swenshuai.xi     #define TSP_RESET_AFIFO2                        0x1000
920*53ee8cc1Swenshuai.xi     #define TSP_RESET_VFIFO3D                       0x2000
921*53ee8cc1Swenshuai.xi     #define TSP_PVR_WPRI_HIGH                       0x4000
922*53ee8cc1Swenshuai.xi     #define TSP_OPT_ORACESS_TIMING                  0x8000
923*53ee8cc1Swenshuai.xi 
924*53ee8cc1Swenshuai.xi     REG16                           PktChkSizeFilein;                   // 0xbf802c20   0x08
925*53ee8cc1Swenshuai.xi     #define TSP_PKT_SIZE_MASK                       0x00ff
926*53ee8cc1Swenshuai.xi     #define TSP_PKT192_BLK_DIS_FIN                  0x0100              // Set 1 to disable file-in timestamp block scheme
927*53ee8cc1Swenshuai.xi     #define TSP_AV_CLR                              0x0200              // Clear AV FIFO overflow flag and in/out counter
928*53ee8cc1Swenshuai.xi     #define TSP_HW_STANDBY_MODE                     0x0400              // Set 1 to disable all SRAM in TSP for low power mode automatically
929*53ee8cc1Swenshuai.xi     #define TSP_RESET_AFIFO4                        0x4000              // Reset AFIFOC -- ECO Done
930*53ee8cc1Swenshuai.xi 
931*53ee8cc1Swenshuai.xi     REG16                           TSP_Cfg5;                           // 0xbf802c24   0x09
932*53ee8cc1Swenshuai.xi     #define TSP_PREVENT_OVF_META                    0x0001
933*53ee8cc1Swenshuai.xi     #define TSP_OVF_META_SEL                        0x0004
934*53ee8cc1Swenshuai.xi     #define TSP_SYSTIME_MODE                        0x0008
935*53ee8cc1Swenshuai.xi     #define TSP_SEC_DMA_BURST_EN                    0x0080              // Enable Section DMA burst
936*53ee8cc1Swenshuai.xi 
937*53ee8cc1Swenshuai.xi     REG16                           Dnld_AddrH;                         // 0xbf802c28   0x0a
938*53ee8cc1Swenshuai.xi     #define TSP_DMA_RADDR_MSB_MASK                  0x00FF
939*53ee8cc1Swenshuai.xi     #define TSP_DMA_RADDR_MSB_SHIFT                 0
940*53ee8cc1Swenshuai.xi 
941*53ee8cc1Swenshuai.xi     REG16                           TSP_Ctrl2;                          // 0xbf802c2c   0x0b
942*53ee8cc1Swenshuai.xi     #define TSP_CMQ_WORD_EN                         0x0040              // Set 1 to access CMDQ related registers in word.
943*53ee8cc1Swenshuai.xi     #define TSP_AV_DIRECT_STOP                      0x0080              //Set 1 to enable A/V fifo full pull back tsif0 file in
944*53ee8cc1Swenshuai.xi     #define TSP_AV_DIRECT_STOP1                     0x0100              //Set 1 to enable A/V fifo full pull back tsif1 file in
945*53ee8cc1Swenshuai.xi     #define TSP_AV_DIRECT_STOP2                     0x0200              //Set 1 to enable A/V fifo full pull back tsif2 file in
946*53ee8cc1Swenshuai.xi     #define TSP_AV_DIRECT_STOP3                     0x0400              //Set 1 to enable A/V fifo full pull back tsif3 file in
947*53ee8cc1Swenshuai.xi     #define TSP_TS_OUT_EN                           0x1000              // TS_CB out enable. for Serial input to parallel output
948*53ee8cc1Swenshuai.xi     #define TSP_PS_VID_3D_EN                        0x2000              //Set 1 to enable video 3D path in program stream mode
949*53ee8cc1Swenshuai.xi 
950*53ee8cc1Swenshuai.xi     REG32                           TsPidScmbStatTsin;                  // 0xbf802c30   0x0c
951*53ee8cc1Swenshuai.xi 
952*53ee8cc1Swenshuai.xi     REG32                           TsPidScmbStatFile;                  // 0xbf802c38   0x0e
953*53ee8cc1Swenshuai.xi 
954*53ee8cc1Swenshuai.xi     REG32                           PCR64_2_L;                          // 0xbf802c40   0x10
955*53ee8cc1Swenshuai.xi 
956*53ee8cc1Swenshuai.xi     REG32                           PCR64_2_H;                          // 0xbf802c48   0x12
957*53ee8cc1Swenshuai.xi 
958*53ee8cc1Swenshuai.xi     #define TSP_DMAW_BND_MASK                       0xFFFFFFFFUL
959*53ee8cc1Swenshuai.xi     REG32                           DMAW_LBND0;                         // 0xbf802c50   0x14    //sec1 protect
960*53ee8cc1Swenshuai.xi 
961*53ee8cc1Swenshuai.xi     REG32                           DMAW_UBND0;                         // 0xbf802c58   0x16
962*53ee8cc1Swenshuai.xi 
963*53ee8cc1Swenshuai.xi     REG32                           DMAW_LBND1;                         // 0xbf802c60   0x18    //sec2 protect
964*53ee8cc1Swenshuai.xi 
965*53ee8cc1Swenshuai.xi     REG32                           DMAW_UBND1;                         // 0xbf802c68   0x1A
966*53ee8cc1Swenshuai.xi 
967*53ee8cc1Swenshuai.xi     REG32                           HW2_CFG6;                           // 0xbf802c68   0x1C
968*53ee8cc1Swenshuai.xi 
969*53ee8cc1Swenshuai.xi     REG32                           HW2_CFG5;                           // 0xbf802c68   0x1E
970*53ee8cc1Swenshuai.xi 
971*53ee8cc1Swenshuai.xi     REG32                           VQ0_BASE;                           // 0xbf802c80   0x20
972*53ee8cc1Swenshuai.xi 
973*53ee8cc1Swenshuai.xi     REG16                           VQ0_SIZE;                           // 0xbf802c84   0x22
974*53ee8cc1Swenshuai.xi     #define TSP_VQ0_SIZE_208PK_MASK                 0xFFFF
975*53ee8cc1Swenshuai.xi     #define TSP_VQ0_SIZE_208PK_SHIFT                0
976*53ee8cc1Swenshuai.xi 
977*53ee8cc1Swenshuai.xi     REG16                           VQ0_CTRL;                           // 0xbf802c88   0x23
978*53ee8cc1Swenshuai.xi     #define TSP_VQ0_WR_THRESHOLD_MASK               0x000F
979*53ee8cc1Swenshuai.xi     #define TSP_VQ0_WR_THRESHOLD_SHIFT              0
980*53ee8cc1Swenshuai.xi     #define TSP_VQ0_PRIORTY_THRESHOLD_MASK          0x00F0
981*53ee8cc1Swenshuai.xi     #define TSP_VQ0_PRIORTY_THRESHOL_SHIFT          4
982*53ee8cc1Swenshuai.xi     #define TSP_VQ0_FORCE_FIRE_CNT_1K_MASK          0x0F00
983*53ee8cc1Swenshuai.xi     #define TSP_VQ0_FORCE_FIRE_CNT_1K_SHIFT         8
984*53ee8cc1Swenshuai.xi     #define TSP_VQ0_RESET                           0x1000
985*53ee8cc1Swenshuai.xi     #define TSP_VQ0_OVERFLOW_INT_EN                 0x4000              // Enable the interrupt for overflow happened on Virtual Queue path
986*53ee8cc1Swenshuai.xi     #define TSP_VQ0_CLR_OVERFLOW_INT                0x8000              // Clear the interrupt and the overflow flag
987*53ee8cc1Swenshuai.xi 
988*53ee8cc1Swenshuai.xi     REG16                           VQ_PIDFLT_CTRL;                    // 0xbf802c90   0x24
989*53ee8cc1Swenshuai.xi 
990*53ee8cc1Swenshuai.xi     #define TSP_REQ_VQ_RX_THRESHOLD_MASKE           0x000E
991*53ee8cc1Swenshuai.xi     #define TSP_REQ_VQ_RX_THRESHOLD_SHIFT           1
992*53ee8cc1Swenshuai.xi     #define TSP_REQ_VQ_RX_THRESHOLD_LEN1            0x0000
993*53ee8cc1Swenshuai.xi     #define TSP_REQ_VQ_RX_THRESHOLD_LEN2            0x0002
994*53ee8cc1Swenshuai.xi     #define TSP_REQ_VQ_RX_THRESHOLD_LEN4            0x0004
995*53ee8cc1Swenshuai.xi     #define TSP_REQ_VQ_RX_THRESHOLD_LEN8            0x0006
996*53ee8cc1Swenshuai.xi     #define TSP_PIDFLT0_OVF_INT_EN                  0x0040
997*53ee8cc1Swenshuai.xi     #define TSP_PIDFLT0_CLR_OVF_INT                 0x0080
998*53ee8cc1Swenshuai.xi     #define TSP_PIDFLT1_OVF_INT_EN                  0x0100
999*53ee8cc1Swenshuai.xi     #define TSP_PIDFLT1_CLR_OVF_INT                 0x0200
1000*53ee8cc1Swenshuai.xi     #define TSP_PIDFLT2_OVF_INT_EN                  0x0400
1001*53ee8cc1Swenshuai.xi     #define TSP_PIDFLT2_CLR_OVF_INT                 0x0800
1002*53ee8cc1Swenshuai.xi 
1003*53ee8cc1Swenshuai.xi     REG16                           _xbf202c94 ;                        // 0xbf802c94   0x25
1004*53ee8cc1Swenshuai.xi 
1005*53ee8cc1Swenshuai.xi     REG16                           MOBF_PVR1_Index[2];                 // 0xbf3a2c98   0x26
1006*53ee8cc1Swenshuai.xi     #define TSP_MOBF_PVR1_INDEX_MASK               0x0000001F
1007*53ee8cc1Swenshuai.xi     #define TSP_MOBF_PVR1_INDEX_SHIFT              0
1008*53ee8cc1Swenshuai.xi 
1009*53ee8cc1Swenshuai.xi     REG16                           MOBF_PVR2_Index[2];                 // 0xbf3a2cA0   0x28
1010*53ee8cc1Swenshuai.xi     #define TSP_MOBF_PVR2_INDEX_MASK               0x0000001F
1011*53ee8cc1Swenshuai.xi     #define TSP_MOBF_PVR2_INDEX_SHIFT              0
1012*53ee8cc1Swenshuai.xi 
1013*53ee8cc1Swenshuai.xi     REG32                           DMAW_LBND2;                         // 0xbf802ca8   0x2a    //PVR protect
1014*53ee8cc1Swenshuai.xi     #define TSP_PVR_MASK            0x0FFFFFFFUL
1015*53ee8cc1Swenshuai.xi 
1016*53ee8cc1Swenshuai.xi     REG32                           DMAW_UBND2;                         // 0xbf802cb0   0x2c
1017*53ee8cc1Swenshuai.xi 
1018*53ee8cc1Swenshuai.xi     REG32                           DMAW_LBND3;                         // 0xbf802cb8   0x2e    //PVR 2 protect
1019*53ee8cc1Swenshuai.xi 
1020*53ee8cc1Swenshuai.xi     REG32                           DMAW_UBND3;                         // 0xbf802cc0   0x30
1021*53ee8cc1Swenshuai.xi 
1022*53ee8cc1Swenshuai.xi     REG32                           DMAW_LBND4;                         // 0xbf802cc8   0x32    //PVR 3 protect
1023*53ee8cc1Swenshuai.xi 
1024*53ee8cc1Swenshuai.xi     REG32                           DMAW_UBND4;                         // 0xbf802cd0   0x34
1025*53ee8cc1Swenshuai.xi 
1026*53ee8cc1Swenshuai.xi     REG32                           ORZ_DMAW_LBND;                      // 0xbf802cd8   0x36    //CPU protect
1027*53ee8cc1Swenshuai.xi     #define TSP_ORZ_DMAW_LBND_MASK                  0xffffffffUL        //protect address is base on MIU unit (16byte aligment)
1028*53ee8cc1Swenshuai.xi     REG32                           ORZ_DMAW_UBND;                      // 0xbf802ce0   0x38
1029*53ee8cc1Swenshuai.xi     #define TSP_ORZ_DMAW_UBND_MASK                  0xffffffffUL
1030*53ee8cc1Swenshuai.xi 
1031*53ee8cc1Swenshuai.xi     REG16                           PIDFLT_PCR0;                        // 0xbf802ce8   0x3a
1032*53ee8cc1Swenshuai.xi     #define TSP_PIDFLT_PCR0_PID_MASK                0x1fff
1033*53ee8cc1Swenshuai.xi     #define TSP_PIDFLT_PCR0_EN                      0x8000
1034*53ee8cc1Swenshuai.xi 
1035*53ee8cc1Swenshuai.xi 
1036*53ee8cc1Swenshuai.xi     REG16                           PIDFLT_PCR1;                        // 0xbf802ce8   0x3b
1037*53ee8cc1Swenshuai.xi     #define TSP_PIDFLT_PCR1_PID_MASK                0x1fff
1038*53ee8cc1Swenshuai.xi     #define TSP_PIDFLT_PCR1_EN                      0x8000
1039*53ee8cc1Swenshuai.xi 
1040*53ee8cc1Swenshuai.xi     REG32                           HWPCR0_L;                           // 0xbf802cf0   0x3c
1041*53ee8cc1Swenshuai.xi     REG32                           HWPCR0_H;                           // 0xbf802cf8   0x3e
1042*53ee8cc1Swenshuai.xi 
1043*53ee8cc1Swenshuai.xi     REG32                           CA_CTRL;                            // 0xbf802d00   0x40
1044*53ee8cc1Swenshuai.xi     #define TSP_CA_CTRL_MASK                        0xffffffff
1045*53ee8cc1Swenshuai.xi     #define TSP_CA0_INPUT_TSIF0_LIVEIN              0x00000001
1046*53ee8cc1Swenshuai.xi     #define TSP_CA0_INPUT_TSIF0_FILEIN              0x00000002
1047*53ee8cc1Swenshuai.xi     #define TSP_CA0_INPUT_TSIF1                     0x00000004
1048*53ee8cc1Swenshuai.xi     #define TSP_CA0_AVPAUSE                         0x00000008
1049*53ee8cc1Swenshuai.xi     #define TSP_CA0_OUTPUT_PKTDMX0_LIVE             0x00000010
1050*53ee8cc1Swenshuai.xi     #define TSP_CA0_OUTPUT_PKTDMX0_FILE             0x00000020
1051*53ee8cc1Swenshuai.xi     #define TSP_CA0_OUTPUT_PKTDMX1                  0x00000040          //pkt_demux1
1052*53ee8cc1Swenshuai.xi     #define TSP_CA0_INPUT_TSIF2                     0x00001000
1053*53ee8cc1Swenshuai.xi     #define TSP_CA0_OUTPUT_PKTDMX2                  0x00002000          //pkt_demux2
1054*53ee8cc1Swenshuai.xi     #define TSP_CA2_INPUT_TSIF2                     0x00100000
1055*53ee8cc1Swenshuai.xi     #define TSP_CA2_OUTPUT_REC2                     0x00200000          //pkt_demux2
1056*53ee8cc1Swenshuai.xi     #define TSP_CA2_INPUT_TSIF0_LIVEIN              0x01000000
1057*53ee8cc1Swenshuai.xi     #define TSP_CA2_INPUT_TSIF0_FILEIN              0x02000000
1058*53ee8cc1Swenshuai.xi     #define TSP_CA2_INPUT_TSIF1                     0x04000000
1059*53ee8cc1Swenshuai.xi     #define TSP_CA2_OUTPUT_PLAY_LIVE                0x10000000
1060*53ee8cc1Swenshuai.xi     #define TSP_CA2_OUTPUT_PLAY_FILE                0x20000000
1061*53ee8cc1Swenshuai.xi     #define TSP_CA2_OUTPUT_REC1                     0x40000000          //pkt_demux1
1062*53ee8cc1Swenshuai.xi 
1063*53ee8cc1Swenshuai.xi     REG16                           OneWay;                             // 0xbf802d08   0x42 ,
1064*53ee8cc1Swenshuai.xi     #define TSP_ONEWAY_CAREC_DISABLE                0x0001
1065*53ee8cc1Swenshuai.xi     #define TSP_ONEWAY_PVR                          0x0002
1066*53ee8cc1Swenshuai.xi     #define TSP_ONEWAY_PVR1                         0x0004
1067*53ee8cc1Swenshuai.xi     #define TSP_ONEWAY_FW                           0x0008
1068*53ee8cc1Swenshuai.xi     #define TSP_ONEWAY_QMEM                         0x0010
1069*53ee8cc1Swenshuai.xi     #define TSP_ONEWAY_PVR2                         0x0020
1070*53ee8cc1Swenshuai.xi     #define TSP_ONEWAY_FIQ                          0x0040
1071*53ee8cc1Swenshuai.xi 
1072*53ee8cc1Swenshuai.xi     REG16                           _xbf202d0C;                         // 0xbf802d0C   0x43
1073*53ee8cc1Swenshuai.xi 
1074*53ee8cc1Swenshuai.xi     REG32                           HWPCR1_L;                           // 0xbf802d10   0x44
1075*53ee8cc1Swenshuai.xi     REG32                           HWPCR1_H;                           // 0xbf802d18   0x46
1076*53ee8cc1Swenshuai.xi 
1077*53ee8cc1Swenshuai.xi     REG16                           IND32_CMD;                          // 0xbf802d20   0x48
1078*53ee8cc1Swenshuai.xi 
1079*53ee8cc1Swenshuai.xi     REG32                           IND32_ADDR;                         // 0xbf802d24   0x49, Indirect address to TSP CPU
1080*53ee8cc1Swenshuai.xi 
1081*53ee8cc1Swenshuai.xi     REG32                           IND32_WDATA;                        // 0xbf802d2C   0x4B, Indirect write data to TSP CPUr
1082*53ee8cc1Swenshuai.xi 
1083*53ee8cc1Swenshuai.xi     REG32                           IND32_RDATA;                        // 0xbf802d34   0x4D, IND32_WDATA
1084*53ee8cc1Swenshuai.xi 
1085*53ee8cc1Swenshuai.xi     REG16                           _xbf202d3c;                         // 0xbf802d3C   0x4F
1086*53ee8cc1Swenshuai.xi 
1087*53ee8cc1Swenshuai.xi     REG16                           FIFO_Src;                           // 0xbf802d40   0x50
1088*53ee8cc1Swenshuai.xi     #define TSP_AUD_SRC_MASK                        0x0007
1089*53ee8cc1Swenshuai.xi     #define TSP_AUD_SRC_SHIFT                       0
1090*53ee8cc1Swenshuai.xi     #define TSP_AUDB_SRC_MASK                       0x0038
1091*53ee8cc1Swenshuai.xi     #define TSP_AUDB_SRC_SHIFT                      3
1092*53ee8cc1Swenshuai.xi     #define TSP_VID_SRC_MASK                        0x01C0
1093*53ee8cc1Swenshuai.xi     #define TSP_VID_SRC_SHIFT                       6
1094*53ee8cc1Swenshuai.xi     #define TSP_VID3D_SRC_MASK                      0x0E00
1095*53ee8cc1Swenshuai.xi     #define TSP_VID3D_SRC_SHIFT                     9
1096*53ee8cc1Swenshuai.xi     #define TSP_PVR1_SRC_MASK                       0x7000
1097*53ee8cc1Swenshuai.xi     #define TSP_PVR1_SRC_SHIFT                      12
1098*53ee8cc1Swenshuai.xi     #define TSP_PVR2_SRC_MASK_L                     0x8000
1099*53ee8cc1Swenshuai.xi     #define TSP_PVR2_SRC_SHIFT_L                    15
1100*53ee8cc1Swenshuai.xi 
1101*53ee8cc1Swenshuai.xi     REG16                           PCR_Cfg;                           // 0xbf802d44   0x51
1102*53ee8cc1Swenshuai.xi     #define TSP_PVR2_SRC_MASK_H                     0x0003
1103*53ee8cc1Swenshuai.xi     #define TSP_PVR2_SRC_SHIFT_H                    0
1104*53ee8cc1Swenshuai.xi     #define TSP_AUDC_SRC_MASK                       0x001C
1105*53ee8cc1Swenshuai.xi     #define TSP_AUDC_SRC_SHIFT                      2
1106*53ee8cc1Swenshuai.xi     #define TSP_AUDD_SRC_MASK                       0x00E0
1107*53ee8cc1Swenshuai.xi     #define TSP_AUDD_SRC_SHIFT                      5
1108*53ee8cc1Swenshuai.xi     #define TSP_TEI_SKIP_PKT_PCR0                   0x0100
1109*53ee8cc1Swenshuai.xi     #define TSP_PCR0_RESET                          0x0200
1110*53ee8cc1Swenshuai.xi     #define TSP_PCR0_INT_CLR                        0x0400
1111*53ee8cc1Swenshuai.xi     #define TSP_PCR0_READ                           0x0800
1112*53ee8cc1Swenshuai.xi     #define TSP_TEI_SKIP_PKT_PCR1                   0x1000
1113*53ee8cc1Swenshuai.xi     #define TSP_PCR1_RESET                          0x2000
1114*53ee8cc1Swenshuai.xi     #define TSP_PCR1_INT_CLR                        0x4000
1115*53ee8cc1Swenshuai.xi     #define TSP_PCR1_READ                           0x8000
1116*53ee8cc1Swenshuai.xi 
1117*53ee8cc1Swenshuai.xi     REG32                           STC_DIFF_BUF;                       // 0xbf802d48   0x52
1118*53ee8cc1Swenshuai.xi 
1119*53ee8cc1Swenshuai.xi     REG32                           STC_DIFF_BUF_H;                     // 0xbf802d50   0x54
1120*53ee8cc1Swenshuai.xi     #define TSP_STC_DIFF_BUF_H_MASK                 0x0000000F
1121*53ee8cc1Swenshuai.xi     #define TSP_STC_DIFF_BUF_H_AHIFT                0
1122*53ee8cc1Swenshuai.xi 
1123*53ee8cc1Swenshuai.xi     REG32                           VQ1_Base;                           // 0xbf802d58   0x56
1124*53ee8cc1Swenshuai.xi 
1125*53ee8cc1Swenshuai.xi     REG32                           _xbf202d60_6C[2];                   // 0xbf802d60   0x58~0x5B
1126*53ee8cc1Swenshuai.xi 
1127*53ee8cc1Swenshuai.xi     REG16                           VQ1_Size;                           // 0xbf802d70   0x5C
1128*53ee8cc1Swenshuai.xi     #define TSP_VQ1_SIZE_208PK_MASK                 0xffff
1129*53ee8cc1Swenshuai.xi     #define TSP_VQ1_SIZE_208PK_SHIFT                0
1130*53ee8cc1Swenshuai.xi 
1131*53ee8cc1Swenshuai.xi     REG16                           VQ1_Config;                         // 0xbf802d74   0x5d
1132*53ee8cc1Swenshuai.xi     #define TSP_VQ1_WR_THRESHOLD_MASK               0x000F
1133*53ee8cc1Swenshuai.xi     #define TSP_VQ1_WR_THRESHOLD_SHIFT              0
1134*53ee8cc1Swenshuai.xi     #define TSP_VQ1_PRI_THRESHOLD_MASK              0x00F0
1135*53ee8cc1Swenshuai.xi     #define TSP_VQ1_PRI_THRESHOLD_SHIFT             4
1136*53ee8cc1Swenshuai.xi     #define TSP_VQ1_FORCEFIRE_CNT_1K_MASK           0x0F00
1137*53ee8cc1Swenshuai.xi     #define TSP_VQ1_FORCEFIRE_CNT_1K_SHIFT          8
1138*53ee8cc1Swenshuai.xi     #define TSP_VQ1_RESET                           0x1000
1139*53ee8cc1Swenshuai.xi     #define TSP_VQ1_OVF_INT_EN                      0x4000
1140*53ee8cc1Swenshuai.xi     #define TSP_VQ1_CLR_OVF_INT                     0x8000
1141*53ee8cc1Swenshuai.xi 
1142*53ee8cc1Swenshuai.xi     REG32                           VQ2_Base;                           // 0xbf802d78   0x5E
1143*53ee8cc1Swenshuai.xi 
1144*53ee8cc1Swenshuai.xi     REG32                           TS_WatchDog_Cnt;                    // 0xbf802d80   0x60
1145*53ee8cc1Swenshuai.xi     #define TSP_TS_WATCH_DOG_MASK                   0xFFFF0000
1146*53ee8cc1Swenshuai.xi     #define TSP_TS_WATCH_DOG_SHIFT                  16
1147*53ee8cc1Swenshuai.xi 
1148*53ee8cc1Swenshuai.xi     REG32                           Bist_Fail;                          // 0xbf802d88   0x62
1149*53ee8cc1Swenshuai.xi     #define TSP_BIST_FAIL_STATUS_MASK               0x00FF0000
1150*53ee8cc1Swenshuai.xi     #define TSP_BIST_FAIL_STATUS_SRAM1P192x8_MASK   0x00070000
1151*53ee8cc1Swenshuai.xi     #define TSP_BIST_FAIL_STATUS_SRAM2P512x32w8     0x00080000
1152*53ee8cc1Swenshuai.xi     #define TSP_BIST_FAIL_STATUS_SRAM2P16x128_MASK  0x00600000
1153*53ee8cc1Swenshuai.xi     #define TSP_BIST_FAIL_STATUS_SRAM1P2048x32w8    0x00800000
1154*53ee8cc1Swenshuai.xi     #define TSP_BIST_FAIL_STATUS_SRAM1P1024x32w8    0x01000000
1155*53ee8cc1Swenshuai.xi     #define TSP_BIST_FAIL_STATUS_SRAM1P512x20       0x00200000
1156*53ee8cc1Swenshuai.xi 
1157*53ee8cc1Swenshuai.xi     REG16                           VQ2_Size;                         // 0xbf802d90   0x64
1158*53ee8cc1Swenshuai.xi     #define TSP_VQ2_SIZE_208PK_MASK                 0xffff
1159*53ee8cc1Swenshuai.xi     #define TSP_VQ2_SIZE_208PK_SHIFT                0
1160*53ee8cc1Swenshuai.xi 
1161*53ee8cc1Swenshuai.xi     REG16                           VQ2_Config;                         // 0xbf802d90   0x65
1162*53ee8cc1Swenshuai.xi     #define TSP_VQ2_WR_THRESHOLD_MASK               0x000F
1163*53ee8cc1Swenshuai.xi     #define TSP_VQ2_WR_THRESHOLD_SHIFT              0
1164*53ee8cc1Swenshuai.xi     #define TSP_VQ2_PRI_THRESHOLD_MASK              0x00F0
1165*53ee8cc1Swenshuai.xi     #define TSP_VQ2_PRI_THRESHOLD_SHIFT             4
1166*53ee8cc1Swenshuai.xi     #define TSP_VQ2_FORCEFIRE_CNT_1K_MASK           0x0F00
1167*53ee8cc1Swenshuai.xi     #define TSP_VQ2_FORCEFIRE_CNT_1K_SHIFT          8
1168*53ee8cc1Swenshuai.xi     #define TSP_VQ2_RESET                           0x1000
1169*53ee8cc1Swenshuai.xi     #define TSP_VQ2_OVF_INT_EN                      0x4000
1170*53ee8cc1Swenshuai.xi     #define TSP_VQ2_CLR_OVF_INT                     0x8000
1171*53ee8cc1Swenshuai.xi 
1172*53ee8cc1Swenshuai.xi     REG32                           VQ_STATUS;                          // 0xbf802d98   0x66
1173*53ee8cc1Swenshuai.xi     #define TSP_VQ_STATUS_MASK                      0xFFFFFFFF
1174*53ee8cc1Swenshuai.xi     #define TSP_VQ_STATUS_SHIFT                     0
1175*53ee8cc1Swenshuai.xi     #define TSP_VQ0_STATUS_READ_EVER_FULL           0x00001000
1176*53ee8cc1Swenshuai.xi     #define TSP_VQ0_STATUS_READ_EVER_OVERFLOW       0x00002000
1177*53ee8cc1Swenshuai.xi     #define TSP_VQ0_STATUS_EMPTY                    0x00004000
1178*53ee8cc1Swenshuai.xi     #define TSP_VQ0_STATUS_READ_BUSY                0x00008000
1179*53ee8cc1Swenshuai.xi     #define TSP_VQ1_STATUS_READ_EVER_FULL           0x00010000
1180*53ee8cc1Swenshuai.xi     #define TSP_VQ1_STATUS_READ_EVER_OVERFLOW       0x00020000
1181*53ee8cc1Swenshuai.xi     #define TSP_VQ1_STATUS_EMPTY                    0x00040000
1182*53ee8cc1Swenshuai.xi     #define TSP_VQ1_STATUS_READ_BUSY                0x00080000
1183*53ee8cc1Swenshuai.xi     #define TSP_VQ2_STATUS_READ_EVER_FULL           0x00100000
1184*53ee8cc1Swenshuai.xi     #define TSP_VQ2_STATUS_READ_EVER_OVERFLOW       0x00200000
1185*53ee8cc1Swenshuai.xi     #define TSP_VQ2_STATUS_EMPTY                    0x00400000
1186*53ee8cc1Swenshuai.xi     #define TSP_VQ2_STATUS_READ_BUSY                0x00800000
1187*53ee8cc1Swenshuai.xi     #define TSP_VQ0_STATUS_TX_OVERFLOW              0x10000000
1188*53ee8cc1Swenshuai.xi     #define TSP_VQ1_STATUS_TX_OVERFLOW              0x20000000
1189*53ee8cc1Swenshuai.xi     #define TSP_VQ2_STATUS_TX_OVERFLOW              0x40000000
1190*53ee8cc1Swenshuai.xi 
1191*53ee8cc1Swenshuai.xi     REG32                           DM2MI_WAddr_Err;                    // 0xbf802da0   0x68  , DM2MI_WADDR_ERR0
1192*53ee8cc1Swenshuai.xi 
1193*53ee8cc1Swenshuai.xi     REG32                           ORZ_DMAW_WAddr_Err;                 // 0xbf802da8   0x6a  , ORZ_WADDR_ERR0
1194*53ee8cc1Swenshuai.xi 
1195*53ee8cc1Swenshuai.xi     REG16                           HwInt2_Stat;                        // 0xbf802dB0   0x6c
1196*53ee8cc1Swenshuai.xi 
1197*53ee8cc1Swenshuai.xi         /*
1198*53ee8cc1Swenshuai.xi             [7] : PVR2 meet_tail  or PVR2_meet_mid
1199*53ee8cc1Swenshuai.xi             [6] : vq0, vq1, vq2, vq3 overflow interrupt
1200*53ee8cc1Swenshuai.xi             [5] : all DMA write address not in the protect zone interrupt
1201*53ee8cc1Swenshuai.xi             [4] : PVR_cb meet the mid or PVR_cb meet the tail
1202*53ee8cc1Swenshuai.xi             [3] : pcr filter 0 update finish
1203*53ee8cc1Swenshuai.xi             [2] : pcr filter 1 update finish
1204*53ee8cc1Swenshuai.xi             [1] : OTV HW interrupt
1205*53ee8cc1Swenshuai.xi             [0] : reserved
1206*53ee8cc1Swenshuai.xi         */
1207*53ee8cc1Swenshuai.xi     #define TSP_HWINT2_EN_MASK                              0x00FF
1208*53ee8cc1Swenshuai.xi     #define TSP_HWINT2_EN_SHIFT                             0
1209*53ee8cc1Swenshuai.xi     #define TSP_HWINT2_OTV_EN                               0x0002
1210*53ee8cc1Swenshuai.xi     #define TSP_HWINT2_PCR1_UPDATE_END_EN                   0x0004
1211*53ee8cc1Swenshuai.xi     #define TSP_HWINT2_PCR0_UPDATE_END_EN                   0x0008
1212*53ee8cc1Swenshuai.xi     #define TSP_HWINT2_ALL_DMA_WADDR_NOT_IN_PROCT_Z_EN      0x0020
1213*53ee8cc1Swenshuai.xi     #define TSP_HWINT2_VQ0_VQ1_VQ2_VQ3_OVERFLOW_EN          0x0040
1214*53ee8cc1Swenshuai.xi     #define TSP_HWINT2_PVR2_MID_TAIL_STATUS_EN              0x0080
1215*53ee8cc1Swenshuai.xi     #define TSP_HWINT_PVR                                   (TSP_HWINT2_PVR2_MID_TAIL_STATUS_EN) //@FIXME check what is this doing
1216*53ee8cc1Swenshuai.xi     #define TSP_HWINT2_SUPPORT_ALL                          (TSP_HWINT2_PCR0_UPDATE_END_EN|TSP_HWINT2_PCR1_UPDATE_END_EN|TSP_HWINT2_OTV_EN)
1217*53ee8cc1Swenshuai.xi     #define TSP_HWINT2_ALL                                  TSP_HWINT2_SUPPORT_ALL
1218*53ee8cc1Swenshuai.xi 
1219*53ee8cc1Swenshuai.xi     #define TSP_HWINT2_STATUS_MASK                          0xFF00
1220*53ee8cc1Swenshuai.xi     #define TSP_HWINT2_STATUS_SHIFT                         8
1221*53ee8cc1Swenshuai.xi     #define TSP_HWINT2_OTV                                  0x0200
1222*53ee8cc1Swenshuai.xi     #define TSP_HWINT2_PCR1_UPDATE_END                      0x0400
1223*53ee8cc1Swenshuai.xi     #define TSP_HWINT2_PCR0_UPDATE_END                      0x0800
1224*53ee8cc1Swenshuai.xi     #define TSP_HWINT2_ALL_DMA_WADDR_NOT_IN_PROCT_Z         0x2000
1225*53ee8cc1Swenshuai.xi     #define TSP_HWINT2_VQ0_VQ1_VQ2_VQ3_OVERFLOW             0x4000
1226*53ee8cc1Swenshuai.xi     #define TSP_HWINT2_PVR2_MID_TAIL_STATUS                 0x8000
1227*53ee8cc1Swenshuai.xi 
1228*53ee8cc1Swenshuai.xi     REG32                           SwInt2_Stat;                        // 0xbf802dB4   0x6d
1229*53ee8cc1Swenshuai.xi 
1230*53ee8cc1Swenshuai.xi     REG16                           HwInt3_Stat;                        // 0xbf802dBC   0x6f
1231*53ee8cc1Swenshuai.xi 
1232*53ee8cc1Swenshuai.xi         /*
1233*53ee8cc1Swenshuai.xi             [7:2] : reserved
1234*53ee8cc1Swenshuai.xi             [1] : pcr filter 3 update finish
1235*53ee8cc1Swenshuai.xi             [0] : pcr filter 2 update finish
1236*53ee8cc1Swenshuai.xi         */
1237*53ee8cc1Swenshuai.xi     #define TSP_HWINT3_EN_MASK                              0x00FF
1238*53ee8cc1Swenshuai.xi     #define TSP_HWINT3_EN_SHIFT                             0
1239*53ee8cc1Swenshuai.xi     #define TSP_HWINT3_PCR2_UPDATE_END_EN                   0x0001
1240*53ee8cc1Swenshuai.xi     #define TSP_HWINT3_PCR3_UPDATE_END_EN                   0x0002
1241*53ee8cc1Swenshuai.xi     #define TSP_HWINT3_SUPPORT_ALL                          (TSP_HWINT3_PCR2_UPDATE_END_EN|TSP_HWINT3_PCR3_UPDATE_END_EN)
1242*53ee8cc1Swenshuai.xi     #define TSP_HWINT3_ALL                                  TSP_HWINT3_SUPPORT_ALL
1243*53ee8cc1Swenshuai.xi 
1244*53ee8cc1Swenshuai.xi     #define TSP_HWINT3_STATUS_MASK                          0xFF00
1245*53ee8cc1Swenshuai.xi     #define TSP_HWINT3_STATUS_SHIFT                         8
1246*53ee8cc1Swenshuai.xi     #define TSP_HWINT3_PCR2_UPDATE_END                      0x0100
1247*53ee8cc1Swenshuai.xi     #define TSP_HWINT3_PCR3_UPDATE_END                      0x0200
1248*53ee8cc1Swenshuai.xi 
1249*53ee8cc1Swenshuai.xi     REG32                           TimeStamp_FileIn;                   // 0xbf802dC0   0x70
1250*53ee8cc1Swenshuai.xi 
1251*53ee8cc1Swenshuai.xi     REG16                           HW2_Config3;                        // 0xbf802dC8   0x72
1252*53ee8cc1Swenshuai.xi     #define TSP_PVR_DMAW_PROTECT_EN                 0x0001
1253*53ee8cc1Swenshuai.xi     #define TSP_WADDR_ERR_SRC_SEL_MASK              0x0006
1254*53ee8cc1Swenshuai.xi     #define TSP_WADDR_ERR_SRC_SEL_SHIFT             1
1255*53ee8cc1Swenshuai.xi     #define TSP_WADDR_ERR_SRC_PVR                   0x0000
1256*53ee8cc1Swenshuai.xi     #define TSP_WADDR_ERR_SRC_VQ                    0x0002
1257*53ee8cc1Swenshuai.xi     #define TSP_WADDR_ERR_SRC_SEC_CB                0x0004
1258*53ee8cc1Swenshuai.xi     #define TSP_RM_OVF_GLITCH                       0x0008
1259*53ee8cc1Swenshuai.xi     #define TSP_FILEIN_RADDR_READ                   0x0010
1260*53ee8cc1Swenshuai.xi     #define TSP_DUP_PKT_CNT_CLR                     0x0040
1261*53ee8cc1Swenshuai.xi     #define TSP_DMA_FLUSH_EN                        0x0080 //PVR1, PVR2 dma flush
1262*53ee8cc1Swenshuai.xi     #define TSP_REC_AT_SYNC_DIS                     0x0100
1263*53ee8cc1Swenshuai.xi     #define TSP_PVR1_ALIGN_EN                       0x0200
1264*53ee8cc1Swenshuai.xi     #define TSP_REC_FORCE_SYNC_EN                   0x0400
1265*53ee8cc1Swenshuai.xi     #define TSP_RM_PKT_DEMUX_PIPE                   0x0800
1266*53ee8cc1Swenshuai.xi     #define TSP_VQ_EN                               0x4000
1267*53ee8cc1Swenshuai.xi     #define TSP_VQ2PINGPONG_EN                      0x8000
1268*53ee8cc1Swenshuai.xi 
1269*53ee8cc1Swenshuai.xi     REG16                           PVRConfig;                        // 0xbf802dCC  0x73
1270*53ee8cc1Swenshuai.xi     #define TSP_PVR1_REC_ALL_EN                     0x0001
1271*53ee8cc1Swenshuai.xi     #define TSP_PVR2_REC_ALL_EN                     0x0002
1272*53ee8cc1Swenshuai.xi     #define TSP_REC_NULL                            0x0004
1273*53ee8cc1Swenshuai.xi     #define TSP_REC_ALL_OLD                         0x0008
1274*53ee8cc1Swenshuai.xi     #define TSP_MATCH_PID_SEL_MASK                  0x0700
1275*53ee8cc1Swenshuai.xi     #define TSP_MATCH_PID_SEL_SHIFT                 8
1276*53ee8cc1Swenshuai.xi     #define TSP_MATCH_PID_LD                        0x8000
1277*53ee8cc1Swenshuai.xi 
1278*53ee8cc1Swenshuai.xi     REG32                           VQ3_Base;                     //0x74~75
1279*53ee8cc1Swenshuai.xi 
1280*53ee8cc1Swenshuai.xi     REG16                           VQ3_Size;                     // 0x76
1281*53ee8cc1Swenshuai.xi     #define TSP_VQ3_SIZE_208PK_MASK                 0xffff
1282*53ee8cc1Swenshuai.xi     #define TSP_VQ3_SIZE_208PK_SHIFT                0
1283*53ee8cc1Swenshuai.xi 
1284*53ee8cc1Swenshuai.xi     REG16                           VQ3_Config;                   //0x77
1285*53ee8cc1Swenshuai.xi     #define TSP_VQ3_WR_THRESHOLD_MASK               0x000F
1286*53ee8cc1Swenshuai.xi     #define TSP_VQ3_WR_THRESHOLD_SHIFT              0
1287*53ee8cc1Swenshuai.xi     #define TSP_VQ3_PRI_THRESHOLD_MASK              0x00F0
1288*53ee8cc1Swenshuai.xi     #define TSP_VQ3_PRI_THRESHOLD_SHIFT             4
1289*53ee8cc1Swenshuai.xi     #define TSP_VQ3_FORCEFIRE_CNT_1K_MASK           0x0F00
1290*53ee8cc1Swenshuai.xi     #define TSP_VQ3_FORCEFIRE_CNT_1K_SHIFT          8
1291*53ee8cc1Swenshuai.xi     #define TSP_VQ3_RESET                           0x1000
1292*53ee8cc1Swenshuai.xi     #define TSP_VQ3_OVF_INT_EN                      0x4000
1293*53ee8cc1Swenshuai.xi     #define TSP_VQ3_CLR_OVF_INT                     0x8000
1294*53ee8cc1Swenshuai.xi 
1295*53ee8cc1Swenshuai.xi     REG32                           VQ_RX_Status;                 // 0xbf802de0   0x78
1296*53ee8cc1Swenshuai.xi     #define VQ_RX_ARBITER_MODE_MASK                 0x0000000F
1297*53ee8cc1Swenshuai.xi     #define VQ_RX_ARBITER_MODE_SHIFT                0
1298*53ee8cc1Swenshuai.xi     #define VQ_RX0_PRI_MASK                         0x000000F0
1299*53ee8cc1Swenshuai.xi     #define VQ_RX0_PRI_SHIFT                        4
1300*53ee8cc1Swenshuai.xi     #define VQ_RX1_PRI_MASK                         0x00000F00
1301*53ee8cc1Swenshuai.xi     #define VQ_RX1_PRI_SHIFT                        8
1302*53ee8cc1Swenshuai.xi     #define VQ_RX2_PRI_MASK                         0x0000F000
1303*53ee8cc1Swenshuai.xi     #define VQ_RX2_PRI_SHIFT                        12
1304*53ee8cc1Swenshuai.xi 
1305*53ee8cc1Swenshuai.xi     REG32                           _xbf802de8;                      // 0xbf802dC0   0x7a
1306*53ee8cc1Swenshuai.xi 
1307*53ee8cc1Swenshuai.xi     REG32                           MCU_Data1;                       // 0xbf802dC0   0x7c
1308*53ee8cc1Swenshuai.xi } REG_Ctrl;
1309*53ee8cc1Swenshuai.xi 
1310*53ee8cc1Swenshuai.xi //TSP 3
1311*53ee8cc1Swenshuai.xi typedef struct _REG_Ctrl2                                                               //TSP3 0x1702
1312*53ee8cc1Swenshuai.xi {
1313*53ee8cc1Swenshuai.xi     REG16    CFG_00;                                                                      // 0x00
1314*53ee8cc1Swenshuai.xi         #define    CFG_00_TSP_FILE_IN_TSIF1_EN                                  0x0001    //Set 1: Enable FILE_input
1315*53ee8cc1Swenshuai.xi         #define    CFG_00_MEM_TS_DATA_ENDIAN_TSIF1                              0x0002    //Set 1 to swap the byte order of TSIF1 DMA DATA bus
1316*53ee8cc1Swenshuai.xi         #define    CFG_00_TSP_FILE_SEGMENT_TSIF1                                0x0004
1317*53ee8cc1Swenshuai.xi         #define    CFG_00_FILEIN_RADDR_READ_TSIF1                               0x0008    //Read file DMA read address
1318*53ee8cc1Swenshuai.xi         #define    CFG_00_MEM_TS_W_ORDER_TSIF1                                  0x0010    //Set 1 to swap the word order of TSIF1 MIU DATA bus
1319*53ee8cc1Swenshuai.xi         #define    CFG_00_DIS_MIU_RQ_TSIF1                                      0x0020    //Disable the MIU request
1320*53ee8cc1Swenshuai.xi         #define    CFG_00_RST_TS_FIN1                                           0x0040    //reset TSIF1
1321*53ee8cc1Swenshuai.xi         #define    CFG_00_RST_FILEIN_TSIF1                                      0x0080    //reset the TSIF1 file in path
1322*53ee8cc1Swenshuai.xi         #define    CFG_00_RST_CMDQ_FILEIN_TSIF1                                 0x0100    //reset the file in TSIF1 command queue
1323*53ee8cc1Swenshuai.xi         #define    CFG_00_WB_RST_FILEIN_TSIF1                                   0x0200    //reset DMA to TSIF FSM in TSP clock Domain
1324*53ee8cc1Swenshuai.xi         #define    CFG_00_RST_WB_DMA_FILEIN_TSIF1                               0x0400    //reset TSIF1 DMA in TSP clock Domain
1325*53ee8cc1Swenshuai.xi         #define    CFG_00_FILE2MI_PRI_TSIF1                                     0x0800    //Set 1: Higher MIU ABT read priority
1326*53ee8cc1Swenshuai.xi         #define    CFG_00_RST_READ_DMA_1                                        0x1000    //reset TSIF1 DMA in MIU clock Domain
1327*53ee8cc1Swenshuai.xi         #define    CFG_00_LPCR2_LOAD_TSIF1                                      0x2000    //Load lpcr2 from TSIF1 90k counter
1328*53ee8cc1Swenshuai.xi         #define    CFG_00_LPCR2_LOAD_BUF1                                       0x4000    //Load lpcr2 from pdflt1_buffer 90k counter
1329*53ee8cc1Swenshuai.xi         #define    CFG_00_LPCR2_LOAD_BUF0                                       0x8000    //Load lpcr2 from pdflt0_buffer 90k counter
1330*53ee8cc1Swenshuai.xi     REG16    CFG_01;                                                                      // 0x01
1331*53ee8cc1Swenshuai.xi         #define    CFG_01_TSP_FILE_SEGMENT1                                     0x0001
1332*53ee8cc1Swenshuai.xi         #define    CFG_01_TIMER_EN1                                             0x0002    //1: enable byte delay timer for TSIF1 filein path 0: packet delay timer
1333*53ee8cc1Swenshuai.xi         #define    CFG_01_PKT192_EN1                                            0x0004    //Set 1 to enable TS packets with 192 bytes on file-in mode. (Blocking TS packets by timestamp)
1334*53ee8cc1Swenshuai.xi         #define    CFG_01_PKT192_BLK_DISABLE1                                   0x0008    //Set 1 to disable file-in timestamp block scheme
1335*53ee8cc1Swenshuai.xi         #define    CFG_01_LPCR2_WLD1                                            0x0010    //Set PCR to TSIF1 90k counter
1336*53ee8cc1Swenshuai.xi         #define    CFG_01_TS_DATA_PORT_SEL1                                     0x0020    //TSIF1 data port output select. 0: select live TS to be TSIF output 1: select data port to be TSIF output
1337*53ee8cc1Swenshuai.xi         #define    CFG_01_PDFLT2_FILE_SRC                                       0x00c0    //00:disable 01:tsif0 file in port 10:tsif1 file in port 11:disable
1338*53ee8cc1Swenshuai.xi         #define    CFG_01_PDFLT2_FILE_SRC_SHIFT                                 6
1339*53ee8cc1Swenshuai.xi 
1340*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR0_SRC_MASK                                         0x0f00
1341*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR0_SRC_SHIFT                                        8
1342*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR0_SRC_TSIF0                                        0x0
1343*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR0_SRC_TSIF1                                        0x1
1344*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR0_SRC_TSIF2                                        0x2
1345*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR0_SRC_TSIF3                                        0x3
1346*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR0_SRC_TSIF4                                        0x4
1347*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR0_SRC_TSIF5                                        0x5
1348*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR0_SRC_PKT_MERGE0                                   0x8
1349*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR0_SRC_PKT_MERGE1                                   0x9
1350*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR0_SRC_MM_FILEIN0                                   0xa
1351*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR0_SRC_MM_FILEIN1                                   0xb
1352*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR0_SRC_FIQ0                                         0xc
1353*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR0_SRC_FIQ1                                         0xd
1354*53ee8cc1Swenshuai.xi 
1355*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR1_SRC_MASK                                         0xf000
1356*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR1_SRC_SHIFT                                        12
1357*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR1_SRC_TSIF0                                        0x0
1358*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR1_SRC_TSIF1                                        0x1
1359*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR1_SRC_TSIF2                                        0x2
1360*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR1_SRC_TSIF3                                        0x3
1361*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR1_SRC_TSIF4                                        0x4
1362*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR1_SRC_TSIF5                                        0x5
1363*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR1_SRC_PKT_MERGE0                                   0x8
1364*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR1_SRC_PKT_MERGE1                                   0x9
1365*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR1_SRC_MM_FILEIN0                                   0xa
1366*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR1_SRC_MM_FILEIN1                                   0xb
1367*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR1_SRC_FIQ0                                         0xc
1368*53ee8cc1Swenshuai.xi         #define    CFG_01_PCR1_SRC_FIQ1                                         0xd
1369*53ee8cc1Swenshuai.xi     REG16    CFG_02;
1370*53ee8cc1Swenshuai.xi         #define    CFG_02_PKT_CHK_SIZE_FIN1                                     0x00ff    //(Packet Size - 1) for sync detection in TSIF1
1371*53ee8cc1Swenshuai.xi         #define    CFG_02_PKT_DEMUX_SIZE_1                                      0xff00    //(Packet Size - 1) for sync detection in pkt_demux1
1372*53ee8cc1Swenshuai.xi         #define    CFG_02_PKT_DEMUX_SIZE_1_SHIFT                                8
1373*53ee8cc1Swenshuai.xi     REG16    CFG_03;
1374*53ee8cc1Swenshuai.xi         #define    CFG_03_TSP_FILE_TIMER1                                       0xffff    //Bit [15:0] of timer threshold for TS file playback data fetch from MIU.
1375*53ee8cc1Swenshuai.xi     REG16    CFG_04;
1376*53ee8cc1Swenshuai.xi         #define    CFG_04_TSP_FILEIN_ABORT_ECO_TSIF0                            0x0001
1377*53ee8cc1Swenshuai.xi         #define    CFG_04_TSP_FILEIN_ABORT_ECO_TSIF1                            0x0002
1378*53ee8cc1Swenshuai.xi         #define    CFG_04_TSP_FILEIN_ABORT_ECO_TSIF2                            0x0004
1379*53ee8cc1Swenshuai.xi         #define    CFG_04_TSP_FILEIN_ABORT_ECO_TSIF3                            0x0008
1380*53ee8cc1Swenshuai.xi     REG16    CFG_05;
1381*53ee8cc1Swenshuai.xi         #define    CFG_05_TSP_FILEIN_TSIF2                                      0x0001    //Set 1 to swap the word order of TSIF2 MIU DATA bus
1382*53ee8cc1Swenshuai.xi         #define    CFG_05_MEM_TS_DATA_EDIAN_TSIF2                               0x0002    //Set 1 to swap the byte order of TSIF2 DMA DATA bus
1383*53ee8cc1Swenshuai.xi         #define    CFG_05_TSP_FILE_SEGMENT_TSIF2                                0x0004    //set 0 to enable file in alignment mdoe
1384*53ee8cc1Swenshuai.xi         #define    CFG_05_FILEIN_RDDR_READ_TSIF2                                0x0008    //Read file DMA read address
1385*53ee8cc1Swenshuai.xi         #define    CFG_05_MEM_TS_W_ORDER_TSIF2                                  0x0010    //Set 1: Enable FILE_input
1386*53ee8cc1Swenshuai.xi         #define    CFG_05_DIS_MIU_RQ_TSIF2                                      0x0020    //Disable the MIU request
1387*53ee8cc1Swenshuai.xi         #define    CFG_05_RST_TS_FIN2                                           0x0040    //reset TSIF2
1388*53ee8cc1Swenshuai.xi         #define    CFG_05_RST_FILEIN_TSIF2                                      0x0080    //reset the TSIF2 file in path
1389*53ee8cc1Swenshuai.xi         #define    CFG_05_RST_CMDQ_FILEIN_TSIF2                                 0x0100    //reset the file in TSIF2 command queue
1390*53ee8cc1Swenshuai.xi         #define    CFG_05_WB_RST_FILEIN_TSIF2                                   0x0200    //reset DMA to TSIF FSM in TSP clock Domain
1391*53ee8cc1Swenshuai.xi         #define    CFG_05_RST_WB_DMA_FILEIN_TSIF2                               0x0400    //reset TSIF2 DMA in TSP clock Domain
1392*53ee8cc1Swenshuai.xi         #define    CFG_05_FILE2MI_PRI_TSIF2                                     0x0800    //Set 1: Higher MIU ABT read priority
1393*53ee8cc1Swenshuai.xi         #define    CFG_05_RST_READ_DMA_2                                        0x1000    //reset TSIF1 DMA in MIU clock Domain
1394*53ee8cc1Swenshuai.xi         #define    CFG_05_LPCR2_LOAD_TSIF2                                      0x2000    //Load lpcr2 from TSIF2 90k counter
1395*53ee8cc1Swenshuai.xi         #define    CFG_05_LPCR2_LOAD_BUF2                                       0x4000    //Load lpcr2 from pdflt2_buffer 90k counter
1396*53ee8cc1Swenshuai.xi     REG16    CFG_06;
1397*53ee8cc1Swenshuai.xi         #define    CFG_06_TSP_FILE_SEGMENT2                                     0x0001    //set 0 to enable file in alignment mdoe
1398*53ee8cc1Swenshuai.xi         #define    CFG_06_TSP_TIMER_EN2                                         0x0002    //1: enable byte delay timer for TSIF2 filein path 0: packet delay timer
1399*53ee8cc1Swenshuai.xi         #define    CFG_06_TSP_PKT192_EN2                                        0x0004    //Set 1 to enable TS packets with 192 bytes on file-in mode. (Blocking TS packets by timestamp)
1400*53ee8cc1Swenshuai.xi         #define    CFG_06_TSP_PKT192_BLK_DISABLE2                               0x0008    //Set 1 to disable file-in timestamp block scheme
1401*53ee8cc1Swenshuai.xi         #define    CFG_06_LPCR2_WLD2                                            0x0010    //Set PCR to TSIF2 90k counter
1402*53ee8cc1Swenshuai.xi         #define    CFG_06_TS_DATA_PORT_SEL2                                     0x0020    //TSIF2 data port output select. 0: select live TS to be TSIF output  1: select data port to be TSIF output
1403*53ee8cc1Swenshuai.xi         #define    CFG_06_PIDFLT5_FILE_SRC                                      0x00C0    //pdflt5 file in source 00:disable 01:tsif2 file in port 10:tsif3 file in port 11:disable
1404*53ee8cc1Swenshuai.xi         #define    CFG_06_PIDFLT5_FILE_SRC_SHIFT                                6
1405*53ee8cc1Swenshuai.xi         #define    CFG_06_PCR0_ID_SEL                                           0x0700    //pkt merge multi-stream id select 0: stream 0 1: stream 1 2: stream 2 3: stream 3
1406*53ee8cc1Swenshuai.xi         #define    CFG_06_PCR0_ID_SEL_SHFIT                                     8
1407*53ee8cc1Swenshuai.xi         #define    CFG_06_PCR1_ID_SEL                                           0x3800    //pkt merge multi-stream id select 0: stream 0 1: stream 1 2: stream 2 3: stream 3
1408*53ee8cc1Swenshuai.xi         #define    CFG_06_PCR1_ID_SEL_SHFIT                                     11
1409*53ee8cc1Swenshuai.xi     REG16    CFG_07;
1410*53ee8cc1Swenshuai.xi         #define    CFG_07_PKT_CHK_SIZE_FIN2                                     0x00ff    //(Packet Size �V 1) for sync detection in TSIF2
1411*53ee8cc1Swenshuai.xi         #define    CFG_07_PKTDMX_SIZE2                                          0xff00    //(Packet Size �V 1) for sync detection in pkt_demux2
1412*53ee8cc1Swenshuai.xi         #define    CFG_07_PKTDMX_SIZE2_SHIFT                                    8
1413*53ee8cc1Swenshuai.xi     REG16    CFG_08;
1414*53ee8cc1Swenshuai.xi         #define    CFG_08_TSP_FILE_TIMER2                                       0x00ff
1415*53ee8cc1Swenshuai.xi     REG16    CFG_09;                                                                      // reserved
1416*53ee8cc1Swenshuai.xi     REG16    CFG_0A;
1417*53ee8cc1Swenshuai.xi         #define    CFG_0A_TSP_FILE_IN_TSIF3                                     0x0001    //Set 1: Enable FILE_input
1418*53ee8cc1Swenshuai.xi         #define    CFG_0A_MEM_TS_DATA_EDIAN_TSIF3                               0x0002    //Set 1 to swap the byte order of TSIF3 DMA DATA bus
1419*53ee8cc1Swenshuai.xi         #define    CFG_0A_TSP_FILE_SEGMENT_TSIF3                                0x0004    //set 0 to enable file in alignment mdoe
1420*53ee8cc1Swenshuai.xi         #define    CFG_0A_FILEIN_RADDR_READ_TSIF3                               0x0008    //Read file DMA read address
1421*53ee8cc1Swenshuai.xi         #define    CFG_0A_MEM_TS_W_ORDER_TSIF3                                  0x0010    //Set 1: Enable FILE_input
1422*53ee8cc1Swenshuai.xi         #define    CFG_0A_DIS_MIU_RQ_TSIF3                                      0x0020    //Set 1 to swap the byte order of TSIF3 DMA DATA bus
1423*53ee8cc1Swenshuai.xi         #define    CFG_0A_RST_TS_FIN3                                           0x0040    //set 0 to enable file in alignment mdoe
1424*53ee8cc1Swenshuai.xi         #define    CFG_0A_RST_FILEIN_TSIF3                                      0x0080    //Read file DMA read address
1425*53ee8cc1Swenshuai.xi         #define    CFG_0A_RST_CMDQ_FILEIN_TSIF3                                 0x0100    //reset the file in TSIF3 command queue
1426*53ee8cc1Swenshuai.xi         #define    CFG_0A_WB_RST_FILEIN_TSIF3                                   0x0200    //reset DMA to TSIF FSM in TSP clock Domain
1427*53ee8cc1Swenshuai.xi         #define    CFG_0A_RST_WB_DMA_FILEIN_TSIF3                               0x0400    //reset TSIF3 DMA in TSP clock Domain
1428*53ee8cc1Swenshuai.xi         #define    CFG_0A_FILE2MI_PRI_TSIF3                                     0x0800    //Set 1: Higher MIU ABT read priority
1429*53ee8cc1Swenshuai.xi         #define    CFG_0A_RST_READ_DMA_3                                        0x1000    //reset TSIF3 DMA in MIU clock Domain
1430*53ee8cc1Swenshuai.xi         #define    CFG_0A_LPCR2_LOAD_TSIF3                                      0x2000    //Load lpcr2 from TSIF3 90k counter
1431*53ee8cc1Swenshuai.xi         #define    CFG_0A_LPCR2_LOAD_BUF3                                       0x4000    //Load lpcr2 from pdflt3_buffer 90k counter
1432*53ee8cc1Swenshuai.xi     REG16    CFG_0B;
1433*53ee8cc1Swenshuai.xi         #define    CFG_0B_TSP_FILE_SEGMENT3                                     0x0001    //set 0 to enable file in alignment mdoe
1434*53ee8cc1Swenshuai.xi         #define    CFG_0B_TIMER_EN3                                             0x0002    //1: enable byte delay timer for TSIF3 filein path 0: packet delay timer
1435*53ee8cc1Swenshuai.xi         #define    CFG_0B_PKT192_EN3                                            0x0004    //Set 1 to enable TS packets with 192 bytes on file-in mode. (Blocking TS packets by timestamp)
1436*53ee8cc1Swenshuai.xi         #define    CFG_0B_PKT192_BLK_DISABLE3                                   0x0008    //Set 1 to disable file-in timestamp block scheme
1437*53ee8cc1Swenshuai.xi         #define    CFG_0B_LPCR2_WLD3                                            0x0010    //Set PCR to TSIF3 90k counter
1438*53ee8cc1Swenshuai.xi         #define    CFG_0B_TS_DATA_PORT_SEL3                                     0x0020    //TSIF3 data port output select. 0: select live TS to be TSIF output 1: select data port to be TSIF output
1439*53ee8cc1Swenshuai.xi         #define    CFG_0B_P_SEL3                                                0x0040    //select parallel TS interface for TSIF3
1440*53ee8cc1Swenshuai.xi         #define    CFG_0B_EXT_SYNC_SEL3                                         0x0080    //select exteranl sync for ts_if3
1441*53ee8cc1Swenshuai.xi         #define    CFG_0B_TS_IF3_EN                                             0x0100    //set 1 tsif3 live in enable
1442*53ee8cc1Swenshuai.xi         #define    CFG_0B_TS_DATA3_SWAP                                         0x0200    //tsif3 live in bit order swap
1443*53ee8cc1Swenshuai.xi     REG16    CFG_0C;
1444*53ee8cc1Swenshuai.xi         #define    CFG_0C_PKT_CHK_SIZE_FIN3                                     0x00ff    //(Packet Size �V 1) for sync detection in TSIF3
1445*53ee8cc1Swenshuai.xi         #define    CFG_0C_PKT_DMX_SIZE3                                         0xff00    //(Packet Size �V 1) for sync detection in pkt_demux3
1446*53ee8cc1Swenshuai.xi         #define    CFG_0C_PKT_DMX_SIZE3_SHIFT                                   8
1447*53ee8cc1Swenshuai.xi 
1448*53ee8cc1Swenshuai.xi     REG16    CFG_0D;
1449*53ee8cc1Swenshuai.xi         #define    CFG_0D_TSP_FILE_TIMER3                                       0xffff    //Bit [15:0] of timer threshold for TS file playback data fetch from MIU.
1450*53ee8cc1Swenshuai.xi 
1451*53ee8cc1Swenshuai.xi     REG16    CFG_0E;
1452*53ee8cc1Swenshuai.xi         #define    CFG_0E_PKT_DEMUX_SIZE_0                                      0x00ff    //(Packet Size - 1) for sync detection in pkt_demux0
1453*53ee8cc1Swenshuai.xi         #define    CFG_0E_PKT_SIZE3                                             0xff00    //(Packet Size �V 1) for sync detection in pkt_flt3
1454*53ee8cc1Swenshuai.xi         #define    CFG_0E_PKT_SIZE3_SHIFT                                       8
1455*53ee8cc1Swenshuai.xi 
1456*53ee8cc1Swenshuai.xi     REG16    CFG_0F;
1457*53ee8cc1Swenshuai.xi         #define    CFG_0F_PKT_CHK_SIZE3                                         0x00ff    //(Packet Size �V 1) for sync detection in TSIF3.
1458*53ee8cc1Swenshuai.xi         #define    CFG_0F_SYNC_BYTE3                                            0xff00    //Sync byte for TSIF3
1459*53ee8cc1Swenshuai.xi         #define    CFG_0F_SYNC_BYTE3_SHIFT                                      8
1460*53ee8cc1Swenshuai.xi 
1461*53ee8cc1Swenshuai.xi     REG16    CFG_10;
1462*53ee8cc1Swenshuai.xi         #define    CFG_10_RESET_PDFLT0                                          0x0001    //reset Pdflt0
1463*53ee8cc1Swenshuai.xi         #define    CFG_10_RESET_PDFLT1                                          0x0002    //reset Pdflt1
1464*53ee8cc1Swenshuai.xi         #define    CFG_10_RESET_PDFLT2                                          0x0004    //reset Pdflt2
1465*53ee8cc1Swenshuai.xi         #define    CFG_10_RESET_PDFLT3                                          0x0008    //reset Pdflt3
1466*53ee8cc1Swenshuai.xi     REG16    CFG_11;
1467*53ee8cc1Swenshuai.xi         #define    CFG_11_RECEIVE_BUF0_SRC                                      0x0003    //Receive BUF0 input Stream source selection 00: pkt_merge0 01: pkt_merge1 10: Dscrmb
1468*53ee8cc1Swenshuai.xi         #define    CFG_11_RECEIVE_BUF0_SRC_SHIFT                                0
1469*53ee8cc1Swenshuai.xi         #define    CFG_11_RECEIVE_BUF1_SRC                                      0x000c    //Receive BUF1 input Stream source selection 00: pkt_merge0 01: pkt_merge1 10: Dscrmb
1470*53ee8cc1Swenshuai.xi         #define    CFG_11_RECEIVE_BUF1_SRC_SHIFT                                2
1471*53ee8cc1Swenshuai.xi         #define    CFG_11_RECEIVE_BUF2_SRC                                      0x0030    //Receive BUF2 input Stream source selection 00: pkt_merge0 01: pkt_merge1 10: Dscrmb
1472*53ee8cc1Swenshuai.xi         #define    CFG_11_RECEIVE_BUF2_SRC_SHIFT                                4
1473*53ee8cc1Swenshuai.xi         #define    CFG_11_RECEIVE_BUF3_SRC                                      0x00c0    //Receive BUF3 input Stream source selection 00: pkt_merge0 01: pkt_merge1 10: Dscrmb
1474*53ee8cc1Swenshuai.xi         #define    CFG_11_RECEIVE_BUF3_SRC_SHIFT                                6
1475*53ee8cc1Swenshuai.xi     REG16    CFG_12;
1476*53ee8cc1Swenshuai.xi         #define    CFG_12_TIMESTAMP_SEL_PVR1                                    0x0001    //PVR1 timestamp sel 0:local timestamp 1:stream timestamp
1477*53ee8cc1Swenshuai.xi         #define    CFG_12_TIMESTAMP_SEL_PVR2                                    0x0002    //PVR2 timestamp sel 0:local timestamp 1:stream timestamp
1478*53ee8cc1Swenshuai.xi         #define    CFG_12_TIMESTAMP_SEL_PVR3                                    0x0004    //PVR3 timestamp sel 0:local timestamp 1:stream timestamp
1479*53ee8cc1Swenshuai.xi         #define    CFG_12_TIMESTAMP_SEL_PVR4                                    0x0008    //PVR4 timestamp sel 0:local timestamp 1:stream timestamp
1480*53ee8cc1Swenshuai.xi 
1481*53ee8cc1Swenshuai.xi         #define    CFG_12_REG_REST_RBF0                                         0x0010    //reset Receive buffer0
1482*53ee8cc1Swenshuai.xi         #define    CFG_12_REG_REST_RBF1                                         0x0020    //reset Receive buffer1
1483*53ee8cc1Swenshuai.xi         #define    CFG_12_REG_REST_RBF2                                         0x0040    //reset Receive buffer2
1484*53ee8cc1Swenshuai.xi         #define    CFG_12_REG_REST_RBF3                                         0x0080    //reset Receive buffer2
1485*53ee8cc1Swenshuai.xi 
1486*53ee8cc1Swenshuai.xi         #define    CFG_12_REG_REST_PDBF0                                        0x0400    //reset Pdflt_buf0
1487*53ee8cc1Swenshuai.xi         #define    CFG_12_REG_REST_PDBF1                                        0x0800    //reset Pdflt_buf1
1488*53ee8cc1Swenshuai.xi         #define    CFG_12_REG_REST_PDBF2                                        0x1000    //reset Pdflt_buf2
1489*53ee8cc1Swenshuai.xi         #define    CFG_12_REG_REST_PDBF3                                        0x2000    //reset Pdflt_buf3
1490*53ee8cc1Swenshuai.xi     REG16    CFG_13;
1491*53ee8cc1Swenshuai.xi         #define    CFG_13_LPCR_WLD0                                             0x0001    //Set PCR to pdflt_buf0 90k counter
1492*53ee8cc1Swenshuai.xi         #define    CFG_13_LPCR_EN0                                              0x0002    //Enable Pdflt_buf0 90k counter
1493*53ee8cc1Swenshuai.xi         #define    CFG_13_LPCR_WLD1                                             0x0004    //Set PCR to pdflt_buf1 90k counter
1494*53ee8cc1Swenshuai.xi         #define    CFG_13_LPCR_EN1                                              0x0008    //Enable Pdflt_buf1 90k counter
1495*53ee8cc1Swenshuai.xi         #define    CFG_13_LPCR_WLD2                                             0x0010    //Set PCR to pdflt_bu
1496*53ee8cc1Swenshuai.xi         #define    CFG_13_LPCR_EN2                                              0x0020    //Enable Pdflt_buf1 90k counter
1497*53ee8cc1Swenshuai.xi         #define    CFG_13_LPCR_WLD3                                             0x0040    //Set PCR to pdflt_bu
1498*53ee8cc1Swenshuai.xi         #define    CFG_13_LPCR_EN3                                              0x0080    //Enable Pdflt_buf1 90k counter
1499*53ee8cc1Swenshuai.xi         #define    CFG_13_REG_RESET_ABT0                                        0x4000    //reset pkt_merge0
1500*53ee8cc1Swenshuai.xi         #define    CFG_13_REG_RESET_ABT1                                        0x8000    //reset pkt_merge1
1501*53ee8cc1Swenshuai.xi     REG16    CFG_14;
1502*53ee8cc1Swenshuai.xi         #define    CFG_14_ABT_PORT0_SRC                                         0x0007    //pkt_merge0 input Stream source selection 0: tsif0 stream 1: tsif1 stream 2: tsif2 stream 3: tsif3 stream 4: tsif4 stream 5: tsif5 stream
1503*53ee8cc1Swenshuai.xi         #define    CFG_14_ABT_PORT0_SRC_SHIFT                                   0
1504*53ee8cc1Swenshuai.xi         #define    CFG_14_ABT_PORT1_SRC                                         0x0038    //pkt_merge0 input Stream source selection 1: tsif0 stream 1: tsif1 stream 2: tsif2 stream 3: tsif3 stream 4: tsif4 stream 5: tsif5 stream
1505*53ee8cc1Swenshuai.xi         #define    CFG_14_ABT_PORT1_SRC_SHIFT                                   3
1506*53ee8cc1Swenshuai.xi         #define    CFG_14_ABT_PORT2_SRC                                         0x01c0    //pkt_merge0 input Stream source selection 2: tsif0 stream 1: tsif1 stream 2: tsif2 stream 3: tsif3 stream 4: tsif4 stream 5: tsif5 stream
1507*53ee8cc1Swenshuai.xi         #define    CFG_14_ABT_PORT2_SRC_SHIFT                                   6
1508*53ee8cc1Swenshuai.xi         #define    CFG_14_ABT_PORT3_SRC                                         0x1E00    //pkt_merge0 input Stream source selection 2: tsif0 stream 1: tsif1 stream 2: tsif2 stream 3: tsif3 stream 4: tsif4 stream 5: tsif5 stream
1509*53ee8cc1Swenshuai.xi         #define    CFG_14_ABT_PORT3_SRC_SHIFT                                   9
1510*53ee8cc1Swenshuai.xi     REG16    CFG_15;
1511*53ee8cc1Swenshuai.xi         #define    CFG_15_RBUF_FULL_LEVEL                                       0x0038
1512*53ee8cc1Swenshuai.xi         #define    CFG_15_PVR3_SRC                                              0x0e00    //PVR3 input path sel 000: pkt_demux0 001: pkt_demux1 010: pkt_demux2 011: pkt_demux3 100: pkt_demux4 101: pkt_demux5
1513*53ee8cc1Swenshuai.xi         #define    CFG_15_PVR3_SRC_SHIFT                                        9
1514*53ee8cc1Swenshuai.xi         #define    CFG_15_PVR4_SRC                                              0x7000    //PVR4input path sel 000: pkt_demux0 001: pkt_demux1 010: pkt_demux2 011: pkt_demux3 100: pkt_demux4 101: pkt_demux5
1515*53ee8cc1Swenshuai.xi         #define    CFG_15_PVR4_SRC_SHIFT                                        12
1516*53ee8cc1Swenshuai.xi 
1517*53ee8cc1Swenshuai.xi     REG16    CFG_16;
1518*53ee8cc1Swenshuai.xi         #define    CFG_16_PVR3_REG_PINGPONG_EN                                  0x0001    //set 1 to enable the pingpong buffer of PVR3
1519*53ee8cc1Swenshuai.xi         #define    CFG_16_PVR3_STR2MI_EN                                        0x0002    //set 1 to enable PVR3
1520*53ee8cc1Swenshuai.xi         #define    CFG_16_PVR3_STR2MI_RST_WADR                                  0x0004    //set 1 to reset the PVR3 write pointer to the head address
1521*53ee8cc1Swenshuai.xi         #define    CFG_16_PVR3_STR2MI_PAUSE                                     0x0008    //set 1 to pause PVR3
1522*53ee8cc1Swenshuai.xi         #define    CFG_16_PVR3_PKT192_EN                                        0x0010    //set 1 to enable 192 mode of PVR3
1523*53ee8cc1Swenshuai.xi         #define    CFG_16_PVR3_BURST_LEN_MASK                                   0x0060    //the PVR3 dma burst length 00 : burst 8 01 : burst 4 10/11 : burst 1
1524*53ee8cc1Swenshuai.xi         #define    CFG_16_PVR3_BURST_LEN_SHIFT                                  5
1525*53ee8cc1Swenshuai.xi         #define    CFG_16_PVR3_LPCR1_WLD                                        0x0080    //set 1 to write the value of lpcr1 from the register to the lpcr1_buf for PVR3
1526*53ee8cc1Swenshuai.xi         #define    CFG_16_PVR3_PVR_ALIGN_EN                                     0x0100    //set 1 to enable the function of alignment of PVR3
1527*53ee8cc1Swenshuai.xi         #define    CFG_16_PVR3_STR2MI_DSWAP                                     0x0200    //set 1 to swap the bit order of stream2miu data bus of PVR3
1528*53ee8cc1Swenshuai.xi         #define    CFG_16_PVR3_STR2MI_BT_ORDER                                  0x0400    //Byte order of 16-byte recoding buffer to MIU of PVR3 0: Little endian. 1: Big endian
1529*53ee8cc1Swenshuai.xi         #define    CFG_16_REC_DATA3_INV_EN                                      0x0800    //Set 1 to enable data payload invert for PVR record
1530*53ee8cc1Swenshuai.xi         #define    CFG_16_PVR3_BLOCK_DIS                                        0x1000    //set 1 to disable the PVR3 fifo blocking mechanism
1531*53ee8cc1Swenshuai.xi         #define    CFG_16_PID_BYPASS3_REC                                       0x2000    //0: record PES 1: record 188/192
1532*53ee8cc1Swenshuai.xi         #define    CFG_16_REC_ALL3                                              0x4000    //set 1 to record all
1533*53ee8cc1Swenshuai.xi         #define    CFG_16_PVR3_LPCR1_RLD                                        0x8000    //set 1 to read the value of lpcr1 from the register to the lpcr1_buf for PVR3
1534*53ee8cc1Swenshuai.xi     REG32    CFG_17_18;
1535*53ee8cc1Swenshuai.xi         #define    CFG_17_18_PVR3_STR2MI_HEAD                                   0xffffffff    //[31:27] : reserved [26:0] : MIU start address1 of TS recoding buffer for PVR3
1536*53ee8cc1Swenshuai.xi     REG32    CFG_19_1A;
1537*53ee8cc1Swenshuai.xi         #define    CFG_19_1A_PVR3_STR2MI_MID                                    0xffffffff    //[31:27] : reserved [26:0] : MIU middle address1 of TS recoding buffer for PVR3.
1538*53ee8cc1Swenshuai.xi     REG32    CFG_1B_1C;
1539*53ee8cc1Swenshuai.xi         #define    CFG_1B_1C_PVR3_STR2MI_TAIL                                   0xffffffff    //[31:27] : reserved [26:0] : MIU tail address1 of TS recoding buffer for PVR3.
1540*53ee8cc1Swenshuai.xi     REG32    CFG_1D_1E;
1541*53ee8cc1Swenshuai.xi         #define    CFG_1D_1E_PVR3_STR2MI_HEAD2                                  0xffffffff    //[31:27] : reserved [26:0] : MIU start address2 of TS recoding buffer for PVR3
1542*53ee8cc1Swenshuai.xi     REG32    CFG_1F_20;
1543*53ee8cc1Swenshuai.xi         #define    CFG_1F_20_PVR3_STR2MI_MID2                                   0xffffffff    //[31:27] : reserved [26:0] : MIU middle address2 of TS recoding buffer for PVR3.
1544*53ee8cc1Swenshuai.xi     REG32    CFG_21_22;
1545*53ee8cc1Swenshuai.xi         #define    CFG_21_22_PVR3_STR2MI_TAIL2                                  0xffffffff    //[31:27] : reserved [26:0] : MIU tail address2 of TS recoding buffer for PVR3.
1546*53ee8cc1Swenshuai.xi 
1547*53ee8cc1Swenshuai.xi     REG16    CFG_23;
1548*53ee8cc1Swenshuai.xi         #define    CFG_23_PVR4_REG_PINGPONG_EN                                  0x0001    //set 1 to enable the pingpong buffer of PVR4
1549*53ee8cc1Swenshuai.xi         #define    CFG_23_PVR4_STR2MI_EN                                        0x0002    //set 1 to enable PVR4
1550*53ee8cc1Swenshuai.xi         #define    CFG_23_PVR4_STR2MI_RST_WADR                                  0x0004    //set 1 to reset the PVR4 write pointer to the head address
1551*53ee8cc1Swenshuai.xi         #define    CFG_23_PVR4_STR2MI_PAUSE                                     0x0008    //set 1 to pause PVR4
1552*53ee8cc1Swenshuai.xi         #define    CFG_23_PVR4_PKT192_EN                                        0x0010    //set 1 to enable 192 mode of PVR4
1553*53ee8cc1Swenshuai.xi         #define    CFG_23_PVR4_BURST_LEN_MASK                                   0x0060    //the PVR4 dma burst length 00 : burst 8 01 : burst 4 10/11 : burst 1
1554*53ee8cc1Swenshuai.xi         #define    CFG_23_PVR4_BURST_LEN_SHIFT                                  5
1555*53ee8cc1Swenshuai.xi         #define    CFG_23_PVR4_LPCR1_WLD                                        0x0080    //set 1 to write the value of lpcr1 from the register to the lpcr1_buf for PVR4
1556*53ee8cc1Swenshuai.xi         #define    CFG_23_PVR4_PVR_ALIGN_EN                                     0x0100    //set 1 to enable the function of alignment of PVR4
1557*53ee8cc1Swenshuai.xi         #define    CFG_23_PVR4_STR2MI_DSWAP                                     0x0200    //set 1 to swap the bit order of stream2miu data bus of PVR4
1558*53ee8cc1Swenshuai.xi         #define    CFG_23_PVR4_STR2MI_BT_ORDER                                  0x0400    //Byte order of 16-byte recoding buffer to MIU of PVR4 0: Little endian. 1: Big endian
1559*53ee8cc1Swenshuai.xi         #define    CFG_23_REC_DATA4_INV_EN                                      0x0800    //Set 1 to enable data payload invert for PVR record
1560*53ee8cc1Swenshuai.xi         #define    CFG_23_PVR4_BLOCK_DIS                                        0x1000    //set 1 to disable the PVR4 fifo blocking mechanism
1561*53ee8cc1Swenshuai.xi         #define    CFG_23_PID_BYPASS4_REC                                       0x2000    //0: record PES 1: record 188/192
1562*53ee8cc1Swenshuai.xi         #define    CFG_23_REC_ALL4                                              0x4000    //set 1 to record all
1563*53ee8cc1Swenshuai.xi         #define    CFG_23_PVR4_LPCR1_RLD                                        0x8000    //set 1 to read the value of lpcr1 from the register to the lpcr1_buf for PVR4
1564*53ee8cc1Swenshuai.xi 
1565*53ee8cc1Swenshuai.xi     REG32    CFG_24_25;
1566*53ee8cc1Swenshuai.xi         #define    CFG_24_25_PVR4_STR2MI_HEAD                                   0xffffffff    //[31:27] : reserved [26:0] : MIU start address1 of TS recoding buffer for PVR4
1567*53ee8cc1Swenshuai.xi     REG32    CFG_26_27;
1568*53ee8cc1Swenshuai.xi         #define    CFG_26_27_PVR4_STR2MI_MID                                    0xffffffff    //[31:27] : reserved [26:0] : MIU middle address1 of TS recoding buffer for PVR4
1569*53ee8cc1Swenshuai.xi     REG32    CFG_28_29;
1570*53ee8cc1Swenshuai.xi         #define    CFG_28_29_PVR4_STR2MI_TAIL                                   0xffffffff    //[31:27] : reserved [26:0] : MIU tail address1 of TS recoding buffer for PVR4
1571*53ee8cc1Swenshuai.xi     REG32    CFG_2A_2B;
1572*53ee8cc1Swenshuai.xi         #define    CFG_2A_2B_PVR4_STR2MI_HEAD2                                  0xffffffff    //[31:27] : reserved [26:0] : MIU start address2 of TS recoding buffer for PVR4
1573*53ee8cc1Swenshuai.xi     REG32    CFG_2C_2D;
1574*53ee8cc1Swenshuai.xi         #define    CFG_2C_2D_PVR4_STR2MI_MID2                                   0xffffffff    //[31:27] : reserved [26:0] : MIU middle address2 of TS recoding buffer for PVR4
1575*53ee8cc1Swenshuai.xi     REG32    CFG_2E_2F;
1576*53ee8cc1Swenshuai.xi         #define    CFG_2E_2F_PVR4_STR2MI_TAIL2                                  0xffffffff    //[31:27] : reserved [26:0] : MIU tail address2 of TS recoding buffer for PVR4
1577*53ee8cc1Swenshuai.xi 
1578*53ee8cc1Swenshuai.xi     REG32    CFG_30_31;
1579*53ee8cc1Swenshuai.xi         #define    CFG_30_31_REG_TSP_FILEIN_RADDR_TSIF1                         0xffffffff    //Read start address [23:0] (byte unit) in tsif1 and command queue mode
1580*53ee8cc1Swenshuai.xi     REG32    CFG_32_33;
1581*53ee8cc1Swenshuai.xi         #define    CFG_32_33_REG_TSP_FILEIN_RNUM_TSIF1                          0xffffffff    //Read number [23:0] (byte unit) in tsif1 and command queue mode
1582*53ee8cc1Swenshuai.xi     REG16    CFG_34;
1583*53ee8cc1Swenshuai.xi         #define    CFG_34_REG_TSP_FILEIN_CTRL_TSIF1_START                       0x0001        //bit[0] Set 1 to start tsif1 in command
1584*53ee8cc1Swenshuai.xi         #define    CFG_34_REG_TSP_FILEIN_CTRL_TSIF1_DONE                        0x0002        //bit[1] 1 : FileIn done
1585*53ee8cc1Swenshuai.xi         #define    CFG_34_REG_TSP_FILEIN_INIT_TRUST_TSIF1                       0x0004        //bit[2] filein_init_trust for tsif1
1586*53ee8cc1Swenshuai.xi         #define    CFG_34_REG_TSP_FILEIN_CTRL_TSIF1_ABORT                       0x0010        //bit[4] Set 1 to abort tsif1 in command queue mode
1587*53ee8cc1Swenshuai.xi     REG32    CFG_35_36;
1588*53ee8cc1Swenshuai.xi         #define    CFG_35_36_TSP_FILEIN_RADDR_TSIF2                             0xffffffff    //[31:24] : reserved [23:0] : Read start address [15:0] [23:16](byte unit) in tsif2 and command queue mode
1589*53ee8cc1Swenshuai.xi     REG32    CFG_37_38;
1590*53ee8cc1Swenshuai.xi         #define    CFG_37_38_TSP_FILEIN_RNUM_TSIF2                              0xffffffff    //[31:24] : reserved [23:0] : Read number [15:0] [23:16] (byte unit) in tsif2 and command queue mode
1591*53ee8cc1Swenshuai.xi     REG16    CFG_39;
1592*53ee8cc1Swenshuai.xi         #define    CFG_39_FILEIN_CTRL_TSIF2_START                               0x0001        //bit[0] Set 1 to start tsif2 in command
1593*53ee8cc1Swenshuai.xi         #define    CFG_39_FILEIN_CTRL_TSIF2_DONE                                0x0002        //bit[1] 1: FileIn done
1594*53ee8cc1Swenshuai.xi         #define    CFG_39_FILEIN_INIT_TRUST_TSIF2                               0x0004        //bit[2] filein_init_trust for tsif2
1595*53ee8cc1Swenshuai.xi         #define    CFG_39_FILEIN_CTRL_TSIF2_ABORT                               0x0010        //bit[4] Set 1 to abort tsif2 in command queue mode
1596*53ee8cc1Swenshuai.xi     REG32    CFG_3A_3B;
1597*53ee8cc1Swenshuai.xi         #define    CFG_3A_3B_TSP_FILEIN_RADDR_TSIF3                             0xffffffff    //[31:24] : reserved [23:0] : Read start address [15:0] [23:16](byte unit) in tsif2 and command queue mode
1598*53ee8cc1Swenshuai.xi     REG32    CFG_3C_3D;
1599*53ee8cc1Swenshuai.xi         #define    CFG_3C_3D_TSP_FILEIN_RNUM_TSIF3                              0xffffffff    //[31:24] : reserved [23:0] : Read number [15:0] [23:16] (byte unit) in tsif2 and command queue mode
1600*53ee8cc1Swenshuai.xi     REG16    CFG_3E;
1601*53ee8cc1Swenshuai.xi         #define    CFG_3E_FILEIN_CTRL_TSIF3_START                               0x0001        //bit[0] Set 1 to start tsif2 in command
1602*53ee8cc1Swenshuai.xi         #define    CFG_3E_FILEIN_CTRL_TSIF3_DONE                                0x0002        //bit[1] 1: FileIn done
1603*53ee8cc1Swenshuai.xi         #define    CFG_3E_FILEIN_INIT_TRUST_TSIF3                               0x0004        //bit[2] filein_init_trust for tsif3
1604*53ee8cc1Swenshuai.xi         #define    CFG_3E_FILEIN_CTRL_TSIF3_ABORT                               0x0010        //bit[4] Set 1 to abort tsif2 in command queue mode
1605*53ee8cc1Swenshuai.xi     REG16    CFG_3F;
1606*53ee8cc1Swenshuai.xi         #define    CFG_3F_REG_TSIF1_CMD_QUEUE_WR_CNT                            0x001f
1607*53ee8cc1Swenshuai.xi         #define    CFG_3F_REG_TSIF1_CMD_QUEUE_FIFO_FULL                         0x0040
1608*53ee8cc1Swenshuai.xi         #define    CFG_3F_REG_TSIF1_CMD_QUEUE_FIFO_EMPTY                        0x0080
1609*53ee8cc1Swenshuai.xi         #define    CFG_3F_REG_TSIF1_CMD_QUEUE_WR_LEVEL                          0x0300
1610*53ee8cc1Swenshuai.xi         #define    CFG_3F_REG_TSIF1_CMD_QUEUE_LEVEL_SHIFT                       8
1611*53ee8cc1Swenshuai.xi         #define    CFG_3F_REG_TSIF1_CMD_QUEUE_SIZE                              16
1612*53ee8cc1Swenshuai.xi     REG16    CFG_40;
1613*53ee8cc1Swenshuai.xi         #define    CFG_40_REG_TSIF2_CMD_QUEUE_WR_CNT                            0x001f
1614*53ee8cc1Swenshuai.xi         #define    CFG_40_REG_TSIF2_CMD_QUEUE_FIFO_FULL                         0x0040
1615*53ee8cc1Swenshuai.xi         #define    CFG_40_REG_TSIF2_CMD_QUEUE_FIFO_EMPTY                        0x0080
1616*53ee8cc1Swenshuai.xi         #define    CFG_40_REG_TSIF2_CMD_QUEUE_WR_LEVEL                          0x0300
1617*53ee8cc1Swenshuai.xi         #define    CFG_40_REG_TSIF2_CMD_QUEUE_LEVEL_SHIFT                       8
1618*53ee8cc1Swenshuai.xi         #define    CFG_40_REG_TSIF2_CMD_QUEUE_SIZE                              16
1619*53ee8cc1Swenshuai.xi     REG16    CFG_41;
1620*53ee8cc1Swenshuai.xi         #define    CFG_41_REG_TSIF3_CMD_QUEUE_WR_CNT                            0x001f
1621*53ee8cc1Swenshuai.xi         #define    CFG_41_REG_TSIF3_CMD_QUEUE_FIFO_FULL                         0x0040
1622*53ee8cc1Swenshuai.xi         #define    CFG_41_REG_TSIF3_CMD_QUEUE_FIFO_EMPTY                        0x0080
1623*53ee8cc1Swenshuai.xi         #define    CFG_41_REG_TSIF3_CMD_QUEUE_WR_LEVEL                          0x0300
1624*53ee8cc1Swenshuai.xi         #define    CFG_41_REG_TSIF3_CMD_QUEUE_LEVEL_SHIFT                       8
1625*53ee8cc1Swenshuai.xi         #define    CFG_41_REG_TSIF3_CMD_QUEUE_SIZE                              16
1626*53ee8cc1Swenshuai.xi     REG32    CFG_42_43;
1627*53ee8cc1Swenshuai.xi         #define    CFG_42_43_REG_TIMESTAMP_TSP_FILEIN_TSIF1                     0xffffffff    //tsif1 pkt timestamp
1628*53ee8cc1Swenshuai.xi     REG32    CFG_44_45;
1629*53ee8cc1Swenshuai.xi         #define    CFG_44_45_REG_TIMESTAMP_TSP_FILEIN_TSIF2                     0xffffffff    //tsif2 pkt timestamp
1630*53ee8cc1Swenshuai.xi     REG32    CFG_46_47;
1631*53ee8cc1Swenshuai.xi         #define    CFG_46_47_REG_TIMESTAMP_TSP_FILEIN_TSIF3                     0xffffffff    //tsif3 pkt timestamp
1632*53ee8cc1Swenshuai.xi     REG16    CFG_48;
1633*53ee8cc1Swenshuai.xi         #define    CFG_48_REG_INT0                                              0xffff
1634*53ee8cc1Swenshuai.xi     REG16    CFG_49;
1635*53ee8cc1Swenshuai.xi     REG16    CFG_4A_4F[6];
1636*53ee8cc1Swenshuai.xi     REG32    CFG_50_51;
1637*53ee8cc1Swenshuai.xi         #define    CFG_50_51_LPCR2_TSIF1_RD                                     0xffffffff    //tsif1 90k counter value
1638*53ee8cc1Swenshuai.xi     REG32    CFG_52_53;
1639*53ee8cc1Swenshuai.xi         #define    CFG_52_53_LPCR2_TSIF2_RD                                     0xffffffff    //tsif2 90k counter value
1640*53ee8cc1Swenshuai.xi     REG32    CFG_54_55;
1641*53ee8cc1Swenshuai.xi         #define    CFG_54_55_LPCR2_TSIF3_RD                                     0xffffffff    //tsif3 90k counter value
1642*53ee8cc1Swenshuai.xi     REG32    CFG_56_57;
1643*53ee8cc1Swenshuai.xi         #define    CFG_56_57_LPCR2_BUF0_RD                                      0xffffffff    // pdflt_buf0 90k counter value
1644*53ee8cc1Swenshuai.xi     REG32    CFG_58_59;
1645*53ee8cc1Swenshuai.xi         #define    CFG_58_59_LPCR2_BUF1_RD                                      0xffffffff    // pdflt_buf1 90k counter value
1646*53ee8cc1Swenshuai.xi     REG32    CFG_5A_5B;
1647*53ee8cc1Swenshuai.xi         #define    CFG_5A_5B_LPCR2_BUF2_RD                                      0xffffffff    // pdflt_buf2 90k counter value
1648*53ee8cc1Swenshuai.xi     REG32    CFG_5C_5D;
1649*53ee8cc1Swenshuai.xi         #define    CFG_5C_5D_LPCR2_BUF3_RD                                      0xffffffff    // pdflt_buf3 90k counter value
1650*53ee8cc1Swenshuai.xi     REG32    CFG_5E_5F;
1651*53ee8cc1Swenshuai.xi         #define    CFG_5E_5F_LPCR2_BUF4_RD                                      0xffffffff    // pdflt_buf4 90k counter value
1652*53ee8cc1Swenshuai.xi     REG32    CFG_60_61;
1653*53ee8cc1Swenshuai.xi         #define    CFG_60_61_LPCR2_BUF5_RD                                      0xffffffff    // pdflt_buf5 90k counter value
1654*53ee8cc1Swenshuai.xi     REG32    CFG_62_63;
1655*53ee8cc1Swenshuai.xi         #define    CFG_62_63_LPCR2_PVR3_RD                                      0xffffffff    // PVR3 90k counter value
1656*53ee8cc1Swenshuai.xi     REG32    CFG_64_65;                                                                       // Reserved
1657*53ee8cc1Swenshuai.xi         #define    CFG_64_65_LPCR2_PVR4_RD                                      0xffffffff    // PVR4 90k counter value
1658*53ee8cc1Swenshuai.xi     REG32    CFG_66_67;
1659*53ee8cc1Swenshuai.xi         #define    CFG_66_67_PVR3_STR2MI_WADR_R                                 0xffffffff    // PVR3 write point
1660*53ee8cc1Swenshuai.xi     REG32    CFG_68_69;
1661*53ee8cc1Swenshuai.xi         #define    CFG_68_69_PVR4_STR2MI_WADR_R                                 0xffffffff    // PVR4 write point
1662*53ee8cc1Swenshuai.xi     REG32    CFG_6A_6B;
1663*53ee8cc1Swenshuai.xi         #define    CFG_6A_6B_TSP2MI_RADDR_S_TSIF1                               0x0fffffff    // tsif1 DMA read point
1664*53ee8cc1Swenshuai.xi     REG32    CFG_6C_6D;
1665*53ee8cc1Swenshuai.xi         #define    CFG_6C_6D_TSP2MI_RADDR_S_TSIF2                               0x0fffffff    // tsif2 DMA read point
1666*53ee8cc1Swenshuai.xi     REG32    CFG_6E_6F;
1667*53ee8cc1Swenshuai.xi         #define    CFG_6E_6F_TSP2MI_RADDR_S_TSIF3                               0x0fffffff    // tsif3 DMA read point
1668*53ee8cc1Swenshuai.xi     REG16    CFG_70;
1669*53ee8cc1Swenshuai.xi         #define    CFG_70_MATCHECED_VPID_3D_MASK                                0x1fff
1670*53ee8cc1Swenshuai.xi         #define    CFG_70_CHANGE_VPID_3D                                        0x4000
1671*53ee8cc1Swenshuai.xi     REG16    CFG_71;
1672*53ee8cc1Swenshuai.xi         #define    CFG_71_MATCHECED_APID_B_MASK                                 0x1fff
1673*53ee8cc1Swenshuai.xi         #define    CFG_71_CHANGE_APID_B                                         0x4000
1674*53ee8cc1Swenshuai.xi     REG16    CFG_72;
1675*53ee8cc1Swenshuai.xi         #define    CFG_72_MERGE_FIFO_STATUS                                     0x1fff
1676*53ee8cc1Swenshuai.xi     REG16    CFG_73;
1677*53ee8cc1Swenshuai.xi         #define    CFG_73_PVR_STATUS_PVR3_FIFO_MASK                             0x000f
1678*53ee8cc1Swenshuai.xi         #define    CFG_73_PVR_STATUS_PVR3_FIFO_SHIFT                            0
1679*53ee8cc1Swenshuai.xi         #define    CFG_73_PVR_STATUS_PVR3_EVER_OVERFLOW_MASK                    0x0001
1680*53ee8cc1Swenshuai.xi         #define    CFG_73_PVR_STATUS_PVR3_EVER_OVERFLOW_SHIFT                   4
1681*53ee8cc1Swenshuai.xi         #define    CFG_73_PVR_STATUS_PVR3_STR2MI_INT_MASK                       0x0006
1682*53ee8cc1Swenshuai.xi         #define    CFG_73_PVR_STATUS_PVR3_STR2MI_INT_SHIFT                      5
1683*53ee8cc1Swenshuai.xi         #define    CFG_73_PVR_STATUS_PVR4_FIFO_MASK                             0x000f
1684*53ee8cc1Swenshuai.xi         #define    CFG_73_PVR_STATUS_PVR4_FIFO_SHIFT                            8
1685*53ee8cc1Swenshuai.xi         #define    CFG_73_PVR_STATUS_PVR4_EVER_OVERFLOW_MASK                    0x0001
1686*53ee8cc1Swenshuai.xi         #define    CFG_73_PVR_STATUS_PVR4_EVER_OVERFLOW_SHIFT                   12
1687*53ee8cc1Swenshuai.xi         #define    CFG_73_PVR_STATUS_PVR4_STR2MI_INT_MASK                       0x0006
1688*53ee8cc1Swenshuai.xi         #define    CFG_73_PVR_STATUS_PVR4_STR2MI_INT_SHIFT                      13
1689*53ee8cc1Swenshuai.xi     REG16    CFG_74;
1690*53ee8cc1Swenshuai.xi         #define    CFG_74_MATCHECED_APID_C_MASK                                 0x1fff
1691*53ee8cc1Swenshuai.xi         #define    CFG_74_CHANGE_APID_C                                         0x4000
1692*53ee8cc1Swenshuai.xi     REG16    CFG_75;
1693*53ee8cc1Swenshuai.xi         #define    CFG_75_FI_MOBF_INDEC_TSIF1_MASK                              0x0000001F
1694*53ee8cc1Swenshuai.xi     REG16    CFG_76;
1695*53ee8cc1Swenshuai.xi         #define    CFG_76_FI_MOBF_INDEC_TSIF2_MASK                              0x0000001F
1696*53ee8cc1Swenshuai.xi     REG16    CFG_77;
1697*53ee8cc1Swenshuai.xi         #define    CFG_77_FI_MOBF_INDEC_TSIF3_MASK                              0x0000001F
1698*53ee8cc1Swenshuai.xi     REG16    CFG_78_7B[4];
1699*53ee8cc1Swenshuai.xi         #define    CFG_78_PVR3_INDEX                                            0x0000001F
1700*53ee8cc1Swenshuai.xi     REG16    CFG_7C;
1701*53ee8cc1Swenshuai.xi         #define    CFG_7C_MATCHECED_APID_D_MASK                                 0x1fff
1702*53ee8cc1Swenshuai.xi         #define    CFG_7C_CHANGE_APID_D                                         0x4000
1703*53ee8cc1Swenshuai.xi     REG16    CFG_7D;
1704*53ee8cc1Swenshuai.xi         #define    CFG_7D_MATCHECED_VPID_3_MASK                                 0x1fff
1705*53ee8cc1Swenshuai.xi         #define    CFG_7D_CHANGE_VPID_3                                         0x4000
1706*53ee8cc1Swenshuai.xi     REG16    CFG_7E;
1707*53ee8cc1Swenshuai.xi         #define    CFG_7E_MATCHECED_VPID_4_MASK                                 0x1fff
1708*53ee8cc1Swenshuai.xi         #define    CFG_7E_CHANGE_VPID_4                                         0x4000
1709*53ee8cc1Swenshuai.xi 
1710*53ee8cc1Swenshuai.xi } REG_Ctrl2;
1711*53ee8cc1Swenshuai.xi 
1712*53ee8cc1Swenshuai.xi //TSP 4
1713*53ee8cc1Swenshuai.xi typedef struct _REG_Ctrl3
1714*53ee8cc1Swenshuai.xi {
1715*53ee8cc1Swenshuai.xi     REG16   CFG3_00_09[10];                                                                         // 0x00 ~ 0x09
1716*53ee8cc1Swenshuai.xi     REG16   CFG3_0A;                                                                                // 0x0A
1717*53ee8cc1Swenshuai.xi         #define CFG3_0A_REG_PDFLT_BF0_CAVID                                     0x001F
1718*53ee8cc1Swenshuai.xi         #define CFG3_0A_REG_PDFLT_BF1_CAVID                                     0x03E0
1719*53ee8cc1Swenshuai.xi         #define CFG3_0A_REG_PDFLT_BF2_CAVID                                     0x7C00
1720*53ee8cc1Swenshuai.xi     REG16   CFG3_0B;                                                                                // 0x0B
1721*53ee8cc1Swenshuai.xi     REG16   CFG3_0C;                                                                                // 0x0C
1722*53ee8cc1Swenshuai.xi         #define CFG3_0C_RBF0_PASS_MODE                                          0x0001
1723*53ee8cc1Swenshuai.xi         #define CFG3_0C_RBF1_PASS_MODE                                          0x0002
1724*53ee8cc1Swenshuai.xi         #define CFG3_0C_RBF2_PASS_MODE                                          0x0004
1725*53ee8cc1Swenshuai.xi         #define CFG3_0C_RBF3_PASS_MODE                                          0x0008
1726*53ee8cc1Swenshuai.xi 
1727*53ee8cc1Swenshuai.xi         #define CFG3_0C_PKTDMX_CC_DROP_MSAK                                     0x03C0
1728*53ee8cc1Swenshuai.xi         #define CFG3_0C_PKTDMX_CC_DROP_SHIFT                                    0x0006
1729*53ee8cc1Swenshuai.xi         #define CFG3_0C_PIDFLT0_DUP_CC_SKIP                                     0x0040
1730*53ee8cc1Swenshuai.xi         #define CFG3_0C_PIDFLT1_DUP_CC_SKIP                                     0x0080
1731*53ee8cc1Swenshuai.xi         #define CFG3_0C_PIDFLT2_DUP_CC_SKIP                                     0x0100
1732*53ee8cc1Swenshuai.xi         #define CFG3_0C_PIDFLT3_DUP_CC_SKIP                                     0x0200
1733*53ee8cc1Swenshuai.xi 
1734*53ee8cc1Swenshuai.xi     REG16   CFG3_0D;                                                                                // 0x0D
1735*53ee8cc1Swenshuai.xi         #define CFG3_0D_PIDFLT0_ADP_DUP_CC_SKIP                                 0x0001
1736*53ee8cc1Swenshuai.xi         #define CFG3_0D_PIDFLT1_ADP_DUP_CC_SKIP                                 0x0002
1737*53ee8cc1Swenshuai.xi         #define CFG3_0D_PIDFLT2_ADP_DUP_CC_SKIP                                 0x0004
1738*53ee8cc1Swenshuai.xi         #define CFG3_0D_PIDFLT3_ADP_DUP_CC_SKIP                                 0x0008
1739*53ee8cc1Swenshuai.xi     REG16   CFG3_0E;                                                                                // 0x0E
1740*53ee8cc1Swenshuai.xi         #define CFG3_0E_PDFBUF_FULL_SEL                                         0x0007
1741*53ee8cc1Swenshuai.xi         #define CFG3_0E_PKT_MERGE_TIMESTAMP_SRC_SEL                             0x01F8              //reg_pkt_merge_timestamp_src_sel=>
1742*53ee8cc1Swenshuai.xi         #define CFG3_0E_PIDBUF0_TIMESTAMP_27M                                   0x0008              //pdflt buffer 0 timestamp sel 1: 27m 0: 90k
1743*53ee8cc1Swenshuai.xi         #define CFG3_0E_PIDBUF1_TIMESTAMP_27M                                   0x0010              //pdflt buffer 1 timestamp sel 1: 27m 0: 90k
1744*53ee8cc1Swenshuai.xi         #define CFG3_0E_PIDBUF2_TIMESTAMP_27M                                   0x0020              //pdflt buffer 2 timestamp sel 1: 27m 0: 90k
1745*53ee8cc1Swenshuai.xi         #define CFG3_0E_PIDBUF3_TIMESTAMP_27M                                   0x0040              //pdflt buffer 3 timestamp sel 1: 27m 0: 90k
1746*53ee8cc1Swenshuai.xi         #define CFG3_0E_STREAM2MIU1_C27M                                        0x0200              //reg_stream2miu1_c90k_sel=>Stream2miu1  timestamp sel 1: 27m 0: 90k
1747*53ee8cc1Swenshuai.xi         #define CFG3_0E_STREAM2MIU2_C27M                                        0x0400              //reg_stream2miu2_c90k_sel=>Stream2miu2  timestamp sel 1: 27m 0: 90k
1748*53ee8cc1Swenshuai.xi         #define CFG3_0E_STREAM2MIU3_C27M                                        0x0800              //reg_stream2miu3_c90k_sel=>Stream2miu3  timestamp sel 1: 27m 0: 90k
1749*53ee8cc1Swenshuai.xi         #define CFG3_0E_STREAM2MIU4_C27M                                        0x1000              //reg_stream2miu4_c90k_sel=>Stream2miu4  timestamp sel 1: 27m 0: 90k
1750*53ee8cc1Swenshuai.xi     REG16   CFG3_0F;                                                                                // 0x0F
1751*53ee8cc1Swenshuai.xi         #define CFG3_0F_TSIF0_C27M                                              0x0001              //reg_tsif0_c90k_sel=>Tsif0  timestamp sel 1: 27m 0: 90k
1752*53ee8cc1Swenshuai.xi         #define CFG3_0F_TSIF1_C27M                                              0x0002              //reg_tsif1_c90k_sel=>Tsif1  timestamp sel 1: 27m 0: 90k
1753*53ee8cc1Swenshuai.xi         #define CFG3_0F_TSIF2_C27M                                              0x0004              //reg_tsif2_c90k_sel=>Tsif2  timestamp sel 1: 27m 0: 90k
1754*53ee8cc1Swenshuai.xi         #define CFG3_0F_TSIF3_C27M                                              0x0008              //reg_tsif3_c90k_sel=>Tsif3  timestamp sel 1: 27m 0: 90k
1755*53ee8cc1Swenshuai.xi     REG16   CFG3_10;                                                                                // 0x10
1756*53ee8cc1Swenshuai.xi         #define CFG3_10_TSO0_SRC                                                0x0007              //reg_tso0_src
1757*53ee8cc1Swenshuai.xi         #define CFG3_10_TSO0_SRC_SHIFT                                          0
1758*53ee8cc1Swenshuai.xi         #define CFG3_10_TSO0_SRC_PKTDMX0                                        0x0001
1759*53ee8cc1Swenshuai.xi         #define CFG3_10_TSO0_SRC_PKTDMX1                                        0x0002
1760*53ee8cc1Swenshuai.xi         #define CFG3_10_TSO0_SRC_PKTDMX2                                        0x0004
1761*53ee8cc1Swenshuai.xi         #define CFG3_10_TSO1_SRC                                                0x0038              //reg_tso1_src
1762*53ee8cc1Swenshuai.xi         #define CFG3_10_TSO1_SRC_SHIFT                                          3
1763*53ee8cc1Swenshuai.xi         #define CFG3_10_TSO1_SRC_PKTDMX0                                        0x0001
1764*53ee8cc1Swenshuai.xi         #define CFG3_10_TSO1_SRC_PKTDMX1                                        0x0002
1765*53ee8cc1Swenshuai.xi         #define CFG3_10_TSO1_SRC_PKTDMX2                                        0x0004
1766*53ee8cc1Swenshuai.xi         #define CFG3_10_TSO0_BLOCK_DIS                                          0x1000              //reg_tso0_block_dis
1767*53ee8cc1Swenshuai.xi         #define CFG3_10_TSO1_BLOCK_DIS                                          0x2000              //reg_tso1_block_dis
1768*53ee8cc1Swenshuai.xi         #define CFG3_10_PS_MODE_SRC_MASK                                        0x01C0
1769*53ee8cc1Swenshuai.xi         #define CFG3_10_PS_MODE_SRC_SHIFT                                       6
1770*53ee8cc1Swenshuai.xi 
1771*53ee8cc1Swenshuai.xi     REG16   CFG3_11;                                                                                // 0x11
1772*53ee8cc1Swenshuai.xi     REG32   CFG3_12_13;                                                                             // reg_dmaw_lbnd4
1773*53ee8cc1Swenshuai.xi     REG32   CFG3_14_15;                                                                             //reg_dmaw_ubnd4
1774*53ee8cc1Swenshuai.xi     REG16   CFG3_16;                                                                                // 0x16
1775*53ee8cc1Swenshuai.xi         #define CFG3_16_FIXED_DMA_RSTART_OTP_ONEWAY_LOAD_FW                     0x8000
1776*53ee8cc1Swenshuai.xi     REG16   CFG3_17;                                                                                // 0x17
1777*53ee8cc1Swenshuai.xi         #define CFG3_17_INIT_TIMESTAMP_TSIF_0                                   0x0040
1778*53ee8cc1Swenshuai.xi         #define CFG3_17_INIT_TIMESTAMP_TSIF_1                                   0x0080
1779*53ee8cc1Swenshuai.xi         #define CFG3_17_INIT_TIMESTAMP_TSIF_2                                   0x0100
1780*53ee8cc1Swenshuai.xi         #define CFG3_17_INIT_TIMESTAMP_TSIF_3                                   0x0200
1781*53ee8cc1Swenshuai.xi     REG16   CFG3_18_1D[6];                                                                          // 0x18 ~ 0x1D
1782*53ee8cc1Swenshuai.xi     REG16   CFG3_1E;                                                                                // 0X1E
1783*53ee8cc1Swenshuai.xi         #define CFG3_1E_TSIF0_SPD_RESET                                         0x0001              //Tsif0 SPD rest
1784*53ee8cc1Swenshuai.xi         #define CFG3_1E_TSIF1_SPD_RESET                                         0x0002              //Tsif1 SPD rest
1785*53ee8cc1Swenshuai.xi         #define CFG3_1E_TSIF2_SPD_RESET                                         0x0004              //Tsif2 SPD rest
1786*53ee8cc1Swenshuai.xi         #define CFG3_1E_TSIF3_SPD_RESET                                         0x0008              //Tsif3 SPD rest
1787*53ee8cc1Swenshuai.xi     REG16   CFG3_1F;                                                                                // 0x1F
1788*53ee8cc1Swenshuai.xi     REG16   CFG3_20;                                                                                // 0x20
1789*53ee8cc1Swenshuai.xi         #define CFG3_20_PIDFLT0_CLR_REPLACE_EN_MASK                             0x000F              //reg_pdflt0_clear_replace_en=>clear pdflt 0  cc replace function flag
1790*53ee8cc1Swenshuai.xi         #define CFG3_20_PIDFLT1_CLR_REPLACE_EN_MASK                             0x00F0              //reg_pdflt1_clear_replace_en=>clear pdflt 0  cc replace function flag
1791*53ee8cc1Swenshuai.xi         #define CFG3_20_PIDFLT2_CLR_REPLACE_EN_MASK                             0x0F00              //reg_pdflt2_clear_replace_en=>clear pdflt 0  cc replace function flag
1792*53ee8cc1Swenshuai.xi         #define CFG3_20_PIDFLT3_CLR_REPLACE_EN_MASK                             0xF000              //reg_pdflt3_clear_replace_en=>clear pdflt 0  cc replace function flag
1793*53ee8cc1Swenshuai.xi     REG16   CFG3_21;                                                                                // 0x21
1794*53ee8cc1Swenshuai.xi         #define CFG3_21_TSIF0_FILE_PAUSE                                        0x0100              // Set 1 to inform TSIF(file-in engine) back-end pipe is full
1795*53ee8cc1Swenshuai.xi         #define CFG3_21_TSIF1_FILE_PAUSE                                        0x0200              // and don't transmit data
1796*53ee8cc1Swenshuai.xi         #define CFG3_21_TSIF2_FILE_PAUSE                                        0x0400
1797*53ee8cc1Swenshuai.xi         #define CFG3_21_TSIF3_FILE_PAUSE                                        0x0800
1798*53ee8cc1Swenshuai.xi     REG16   CFG3_22;
1799*53ee8cc1Swenshuai.xi         #define CFG3_22_PVR1_PKT_MEET_SIZE_L_MASK                               0xFFFF              //PVR1 callback PKT Meet Size
1800*53ee8cc1Swenshuai.xi     REG16   CFG3_23;
1801*53ee8cc1Swenshuai.xi         #define CFG3_23_PVR1_PKT_MEET_SIZE_H_MASK                               0x00FF
1802*53ee8cc1Swenshuai.xi         #define CFG3_23_PVR1_STR2MI_CNT_CLR                                     0x0100
1803*53ee8cc1Swenshuai.xi         #define CFG3_23_PVR1_STR2MI_CNT_INTMODE                                 0x0200
1804*53ee8cc1Swenshuai.xi         #define CFG3_23_PVR1_STR2MI_SYNC_INTMODE                                0x0400
1805*53ee8cc1Swenshuai.xi     REG16   CFG3_24;
1806*53ee8cc1Swenshuai.xi         #define CFG3_24_PVR2_PKT_MEET_SIZE_L_MASK                               0xFFFF              //PVR2 callback PKT Meet Size
1807*53ee8cc1Swenshuai.xi     REG16   CFG3_25;
1808*53ee8cc1Swenshuai.xi         #define CFG3_25_PVR2_PKT_MEET_SIZE_H_MASK                               0x00FF
1809*53ee8cc1Swenshuai.xi         #define CFG3_25_PVR2_STR2MI_CNT_CLR                                     0x0100
1810*53ee8cc1Swenshuai.xi         #define CFG3_25_PVR2_STR2MI_CNT_INTMODE                                 0x0200
1811*53ee8cc1Swenshuai.xi         #define CFG3_25_PVR2_STR2MI_SYNC_INTMODE                                0x0400
1812*53ee8cc1Swenshuai.xi     REG16   CFG3_26;
1813*53ee8cc1Swenshuai.xi         #define CFG3_26_PVR3_PKT_MEET_SIZE_L_MASK                               0xFFFF              //PVR3 callback PKT Meet Size
1814*53ee8cc1Swenshuai.xi     REG16   CFG3_27;
1815*53ee8cc1Swenshuai.xi         #define CFG3_27_PVR3_PKT_MEET_SIZE_H_MASK                               0x00FF
1816*53ee8cc1Swenshuai.xi         #define CFG3_27_PVR3_STR2MI_CNT_CLR                                     0x0100
1817*53ee8cc1Swenshuai.xi         #define CFG3_27_PVR3_STR2MI_CNT_INTMODE                                 0x0200
1818*53ee8cc1Swenshuai.xi         #define CFG3_27_PVR3_STR2MI_SYNC_INTMODE                                0x0400
1819*53ee8cc1Swenshuai.xi     REG16   CFG3_28_29[2];                                                                          // 0x28 ~ 0x29
1820*53ee8cc1Swenshuai.xi     REG16   CFG3_2A;
1821*53ee8cc1Swenshuai.xi         #define CFG3_2A_PKTDMX0_TRACE_MARK_V_EN                                 0x0001
1822*53ee8cc1Swenshuai.xi         #define CFG3_2A_PKTDMX0_TRACE_MARK_V3D_EN                               0x0002
1823*53ee8cc1Swenshuai.xi         #define CFG3_2A_PKTDMX0_TRACE_MARK_A_EN                                 0x0004
1824*53ee8cc1Swenshuai.xi         #define CFG3_2A_PKTDMX0_TRACE_MARK_AB_EN                                0x0008
1825*53ee8cc1Swenshuai.xi         #define CFG3_2A_PKTDMX0_TRACE_MARK_AC_EN                                0x0010
1826*53ee8cc1Swenshuai.xi         #define CFG3_2A_PKTDMX1_TRACE_MARK_V_EN                                 0x0020
1827*53ee8cc1Swenshuai.xi         #define CFG3_2A_PKTDMX1_TRACE_MARK_V3D_EN                               0x0040
1828*53ee8cc1Swenshuai.xi         #define CFG3_2A_PKTDMX1_TRACE_MARK_A_EN                                 0x0080
1829*53ee8cc1Swenshuai.xi         #define CFG3_2A_PKTDMX1_TRACE_MARK_AB_EN                                0x0100
1830*53ee8cc1Swenshuai.xi         #define CFG3_2A_PKTDMX1_TRACE_MARK_AC_EN                                0x0200
1831*53ee8cc1Swenshuai.xi         #define CFG3_2A_PKTDMX2_TRACE_MARK_V_EN                                 0x0400
1832*53ee8cc1Swenshuai.xi         #define CFG3_2A_PKTDMX2_TRACE_MARK_V3D_EN                               0x0800
1833*53ee8cc1Swenshuai.xi         #define CFG3_2A_PKTDMX2_TRACE_MARK_A_EN                                 0x1000
1834*53ee8cc1Swenshuai.xi         #define CFG3_2A_PKTDMX2_TRACE_MARK_AB_EN                                0x2000
1835*53ee8cc1Swenshuai.xi         #define CFG3_2A_PKTDMX2_TRACE_MARK_AC_EN                                0x4000
1836*53ee8cc1Swenshuai.xi     REG16   CFG3_2B;
1837*53ee8cc1Swenshuai.xi         #define CFG3_2B_PKTDMX3_TRACE_MARK_V_EN                                 0x0001
1838*53ee8cc1Swenshuai.xi         #define CFG3_2B_PKTDMX3_TRACE_MARK_V3D_EN                               0x0002
1839*53ee8cc1Swenshuai.xi         #define CFG3_2B_PKTDMX3_TRACE_MARK_A_EN                                 0x0004
1840*53ee8cc1Swenshuai.xi         #define CFG3_2B_PKTDMX3_TRACE_MARK_AB_EN                                0x0008
1841*53ee8cc1Swenshuai.xi         #define CFG3_2B_PKTDMX3_TRACE_MARK_AC_EN                                0x0010
1842*53ee8cc1Swenshuai.xi         #define CFG3_2B_PKTDMX4_TRACE_MARK_V_EN                                 0x0020
1843*53ee8cc1Swenshuai.xi         #define CFG3_2B_PKTDMX4_TRACE_MARK_V3D_EN                               0x0040
1844*53ee8cc1Swenshuai.xi         #define CFG3_2B_PKTDMX4_TRACE_MARK_A_EN                                 0x0080
1845*53ee8cc1Swenshuai.xi         #define CFG3_2B_PKTDMX4_TRACE_MARK_AB_EN                                0x0100
1846*53ee8cc1Swenshuai.xi         #define CFG3_2B_PKTDMX4_TRACE_MARK_AC_EN                                0x0200
1847*53ee8cc1Swenshuai.xi     REG16   CFG3_2C;
1848*53ee8cc1Swenshuai.xi         #define CFG3_2C_PDFLT0_NDS_TEST_MODE                                    0x0001
1849*53ee8cc1Swenshuai.xi         #define CFG3_2C_PDFLT1_NDS_TEST_MODE                                    0x0002
1850*53ee8cc1Swenshuai.xi         #define CFG3_2C_PDFLT2_NDS_TEST_MODE                                    0x0004
1851*53ee8cc1Swenshuai.xi         #define CFG3_2C_PDFLT3_NDS_TEST_MODE                                    0x0008
1852*53ee8cc1Swenshuai.xi         #define CFG3_2C_AVFIFO_READ_SEL_MASK                                    0x01C0
1853*53ee8cc1Swenshuai.xi         #define CFG3_2C_AVFIFO_READ_SEL_SHIFT                                   6
1854*53ee8cc1Swenshuai.xi         #define CFG3_2C_AVFIFO_READ_SEL_V                                       0
1855*53ee8cc1Swenshuai.xi         #define CFG3_2C_AVFIFO_READ_SEL_A                                       1
1856*53ee8cc1Swenshuai.xi         #define CFG3_2C_AVFIFO_READ_SEL_AB                                      2
1857*53ee8cc1Swenshuai.xi         #define CFG3_2C_AVFIFO_READ_SEL_V3D                                     3
1858*53ee8cc1Swenshuai.xi         #define CFG3_2C_AVFIFO_READ_SEL_AC                                      4
1859*53ee8cc1Swenshuai.xi         #define CFG3_2C_AVFIFO_READ_SEL_AD                                      5
1860*53ee8cc1Swenshuai.xi         #define CFG3_2C_AVFIFO_READ_SEL_V3                                      6
1861*53ee8cc1Swenshuai.xi         #define CFG3_2C_AVFIFO_READ_SEL_V4                                      7
1862*53ee8cc1Swenshuai.xi         #define CFG3_2C_DEBUG_WR_SRC_SEL_MASK                                   0x0E00
1863*53ee8cc1Swenshuai.xi     REG16   CFG3_2D;
1864*53ee8cc1Swenshuai.xi         #define CFG3_2D_FIXED_RM_PINPONG_SYCN_IN_ECO                            0x0001              // fixed_rm_pinpong_sycn_in_eco
1865*53ee8cc1Swenshuai.xi         #define CFG3_2D_VPID_3D_BYPASS                                          0x0002              // reg_vpid_3d_bypass
1866*53ee8cc1Swenshuai.xi         #define CFG3_2D_APID_B_BYPASS                                           0x0004              // reg_apid_b_bypass
1867*53ee8cc1Swenshuai.xi         #define CFG3_2D_APID_C_BYPASS                                           0x0008              // reg_apid_b_bypass
1868*53ee8cc1Swenshuai.xi         #define CFG3_2D_APID_D_BYPASS                                           0x0010              // reg_apid_b_bypass
1869*53ee8cc1Swenshuai.xi         #define CFG3_2D_PKTDMX0_TRACE_MARK_AD_EN                                0x0020              // reg_pkt_demux0_trace_mark_ad_en=>set 1 enable trace mark function in pktdemux0 audio d path
1870*53ee8cc1Swenshuai.xi         #define CFG3_2D_PKTDMX1_TRACE_MARK_AD_EN                                0x0040              // reg_pkt_demux1_trace_mark_ad_en=>set 1 enable trace mark function in pktdemux1 audio d path
1871*53ee8cc1Swenshuai.xi         #define CFG3_2D_PKTDMX2_TRACE_MARK_AD_EN                                0x0080              // reg_pkt_demux2_trace_mark_ad_en=>set 1 enable trace mark function in pktdemux2 audio d path
1872*53ee8cc1Swenshuai.xi         #define CFG3_2D_PKTDMX3_TRACE_MARK_AD_EN                                0x0100              // reg_pkt_demux3_trace_mark_ad_en=>set 1 enable trace mark function in pktdemux3 audio d path
1873*53ee8cc1Swenshuai.xi         #define CFG3_2D_FILTER_NULL_PKT                                         0x0800
1874*53ee8cc1Swenshuai.xi     REG16   CFG3_2E;
1875*53ee8cc1Swenshuai.xi         #define CFG3_2E_VPID_3_BYPASS                                           0x0001              // reg_vpid_3_bypass
1876*53ee8cc1Swenshuai.xi         #define CFG3_2E_PKTDMX0_TRACE_MARK_V3_EN                                0x0002              // reg_pkt_demux0_trace_mark_v3_en=>set 1 enable trace mark function in pktdemux0 video 3 path
1877*53ee8cc1Swenshuai.xi         #define CFG3_2E_PKTDMX1_TRACE_MARK_V3_EN                                0x0004              // reg_pkt_demux1_trace_mark_v3_en=>set 1 enable trace mark function in pktdemux1 video 3 path
1878*53ee8cc1Swenshuai.xi         #define CFG3_2E_PKTDMX2_TRACE_MARK_V3_EN                                0x0008              // reg_pkt_demux2_trace_mark_v3_en=>set 1 enable trace mark function in pktdemux2 video 3 path
1879*53ee8cc1Swenshuai.xi         #define CFG3_2E_PKTDMX3_TRACE_MARK_V3_EN                                0x0010              // reg_pkt_demux3_trace_mark_v3_en=>set 1 enable trace mark function in pktdemux3 video 3 path
1880*53ee8cc1Swenshuai.xi     REG16   CFG3_2F;
1881*53ee8cc1Swenshuai.xi         #define CFG3_2F_VPID_4_BYPASS                                           0x0001              // reg_vpid_4_bypass
1882*53ee8cc1Swenshuai.xi         #define CFG3_2F_PKTDMX0_TRACE_MARK_V4_EN                                0x0002              // reg_pkt_demux0_trace_mark_v3_en=>set 1 enable trace mark function in pktdemux0 video 4 path
1883*53ee8cc1Swenshuai.xi         #define CFG3_2F_PKTDMX1_TRACE_MARK_V4_EN                                0x0004              // reg_pkt_demux1_trace_mark_v3_en=>set 1 enable trace mark function in pktdemux1 video 4 path
1884*53ee8cc1Swenshuai.xi         #define CFG3_2F_PKTDMX2_TRACE_MARK_V4_EN                                0x0008              // reg_pkt_demux2_trace_mark_v3_en=>set 1 enable trace mark function in pktdemux2 video 4 path
1885*53ee8cc1Swenshuai.xi         #define CFG3_2F_PKTDMX3_TRACE_MARK_V4_EN                                0x0010              // reg_pkt_demux3_trace_mark_v3_en=>set 1 enable trace mark function in pktdemux3 video 4 path
1886*53ee8cc1Swenshuai.xi     REG16   CFG3_30;                                                                                // 0x30 reserved
1887*53ee8cc1Swenshuai.xi     REG16   CFG3_31;                                                                                // 0x31
1888*53ee8cc1Swenshuai.xi         #define CFG3_31_PVR1_MEET_SIZE_CNT_R_MASK                               0x00FF
1889*53ee8cc1Swenshuai.xi         #define CFG3_31_PVR2_MEET_SIZE_CNT_R_MASK                               0xFF00
1890*53ee8cc1Swenshuai.xi     REG16   CFG3_32;                                                                                // 0x32
1891*53ee8cc1Swenshuai.xi         #define CFG3_31_PVR3_MEET_SIZE_CNT_R_MASK                               0x00FF
1892*53ee8cc1Swenshuai.xi     REG16   CFG3_33;
1893*53ee8cc1Swenshuai.xi         #define TSP_AFIFOC_EMPTY                                                0x0002
1894*53ee8cc1Swenshuai.xi         #define TSP_AFIFOC_EMPTY_SHFT                                           1
1895*53ee8cc1Swenshuai.xi         #define TSP_AFIFOC_FULL                                                 0x0004
1896*53ee8cc1Swenshuai.xi         #define TSP_AFIFOC_FULL_SHFT                                            2
1897*53ee8cc1Swenshuai.xi         #define TSP_AFIFOC_LEVEL                                                0x0018
1898*53ee8cc1Swenshuai.xi         #define TSP_AFIFOC_LEVEL_SHFT                                           3
1899*53ee8cc1Swenshuai.xi         #define TSP_AFIFOD_EMPTY                                                0x1000
1900*53ee8cc1Swenshuai.xi         #define TSP_AFIFOD_EMPTY_SHFT                                           12
1901*53ee8cc1Swenshuai.xi         #define TSP_AFIFOD_FULL                                                 0x4000
1902*53ee8cc1Swenshuai.xi         #define TSP_AFIFOD_FULL_SHFT                                            13
1903*53ee8cc1Swenshuai.xi         #define TSP_AFIFOD_LEVEL                                                0xC000
1904*53ee8cc1Swenshuai.xi         #define TSP_AFIFOD_LEVEL_SHFT                                           14
1905*53ee8cc1Swenshuai.xi     REG16   CFG3_34;                                                                                // 0x34
1906*53ee8cc1Swenshuai.xi         #define CFG3_34_DUP_PKT_SKIP_V                                          0x0001              //reg_dup_pkt_skip_v
1907*53ee8cc1Swenshuai.xi         #define CFG3_34_DUP_PKT_SKIP_V3D                                        0x0002              //reg_dup_pkt_skip_v3d
1908*53ee8cc1Swenshuai.xi         #define CFG3_34_DUP_PKT_SKIP_A                                          0x0004              //reg_dup_pkt_skip_a
1909*53ee8cc1Swenshuai.xi         #define CFG3_34_DUP_PKT_SKIP_AB                                         0x0008              //reg_dup_pkt_skip_ab
1910*53ee8cc1Swenshuai.xi         #define CFG3_34_DUP_PKT_SKIP_AC                                         0x0010              //reg_dup_pkt_skip_ac
1911*53ee8cc1Swenshuai.xi         #define CFG3_34_DUP_PKT_SKIP_AD                                         0x0020              //reg_dup_pkt_skip_ad
1912*53ee8cc1Swenshuai.xi         #define CFG3_34_MASK_SRC_V_EN                                           0x0100              //mask_scr_vid_en
1913*53ee8cc1Swenshuai.xi         #define CFG3_34_MASK_SRC_V3D_EN                                         0x0200              //mask_scr_v3d_en
1914*53ee8cc1Swenshuai.xi         #define CFG3_34_MASK_SRC_A_EN                                           0x0400              //mask_scr_aud_en
1915*53ee8cc1Swenshuai.xi         #define CFG3_34_MASK_SRC_AB_EN                                          0x0800              //mask_scr_aud_b_en
1916*53ee8cc1Swenshuai.xi         #define CFG3_34_MASK_SRC_AC_EN                                          0x1000              //mask_scr_aud_c_en
1917*53ee8cc1Swenshuai.xi         #define CFG3_34_MASK_SRC_AD_EN                                          0x2000              //mask_scr_aud_d_en
1918*53ee8cc1Swenshuai.xi         #define CFG3_34_FIX_192_TIMER_0_EN                                      0x4000              //reg_fix_192_timer_0_en
1919*53ee8cc1Swenshuai.xi         #define CFG3_34_TSP2MI_REQ_MCM_DISABLE                                  0x8000              //reg_tsp2mi_req_mcm_disable
1920*53ee8cc1Swenshuai.xi     REG16   CFG3_35;                                                                                // 0x35
1921*53ee8cc1Swenshuai.xi         #define HW4_CFG35_BLK_AD_SCMBTIS_TSP                                    0x0001
1922*53ee8cc1Swenshuai.xi         #define HW4_CFG35_PUSI_3BYTE_MODE                                       0x0002
1923*53ee8cc1Swenshuai.xi         #define HW4_CFG35_PKT_MERGE_AUTO_RST                                    0x0004
1924*53ee8cc1Swenshuai.xi         #define HW4_CFG35_AES_OUT_BT_ORDER                                      0x0008
1925*53ee8cc1Swenshuai.xi         #define HW4_CFG35_AES_IN_BT_ORDER                                       0x0010
1926*53ee8cc1Swenshuai.xi         #define HW4_CFG35_PREVENT_PID_TABLE_SRAM_COLLISION                      0x0020
1927*53ee8cc1Swenshuai.xi         #define HW4_CFG35_RW_CONDITION_0                                        0x0040
1928*53ee8cc1Swenshuai.xi         #define HW4_CFG35_RW_CONDITION_1                                        0x0080
1929*53ee8cc1Swenshuai.xi         #define HW4_CFG35_PUSI_UPDATE_SCMB_BIT                                  0x0100
1930*53ee8cc1Swenshuai.xi         #define HW4_CFG35_BYPASS_TIMESTAMP_SEL1                                 0x0200
1931*53ee8cc1Swenshuai.xi         #define HW4_CFG35_BYPASS_TIMESTAMP_SEL2                                 0x0400
1932*53ee8cc1Swenshuai.xi         #define HW4_CFG35_BYPASS_TIMESTAMP_SEL3                                 0x0800
1933*53ee8cc1Swenshuai.xi         #define HW4_CFG35_BYPASS_TIMESTAMP_SEL4                                 0x1000
1934*53ee8cc1Swenshuai.xi         #define HW4_CFG35_CLR_SRAM_COLLISION                                    0x2000
1935*53ee8cc1Swenshuai.xi         #define HW4_CFG35_PREVENT_SRAM_COLLISION                                0x4000
1936*53ee8cc1Swenshuai.xi         #define HW4_CFG35_BYPASS_FILEIN_TO_FIQ                                  0x8000
1937*53ee8cc1Swenshuai.xi     REG16   CFG3_36;
1938*53ee8cc1Swenshuai.xi         #define HW4_CFG36_RVU_PSI_EN0                                           0x0001              //rvu setting
1939*53ee8cc1Swenshuai.xi         #define HW4_CFG36_RVU_TEI_EN0                                           0x0002
1940*53ee8cc1Swenshuai.xi         #define HW4_CFG36_RVU_ERR_CLR0                                          0x0004
1941*53ee8cc1Swenshuai.xi         #define HW4_CFG36_RVU_EN0                                               0x0008
1942*53ee8cc1Swenshuai.xi         #define HW4_CFG36_RVU_TIMESTAMP_EN0                                     0x0010
1943*53ee8cc1Swenshuai.xi         #define HW4_CFG36_RVU_PID_12_TIE_0_EN0                                  0x0020
1944*53ee8cc1Swenshuai.xi         #define HW4_CFG36_PAYLOAD_128_MODE_EN0                                  0x0040
1945*53ee8cc1Swenshuai.xi         #define HW4_CFG36_RVU_PSI_EN1                                           0x0100
1946*53ee8cc1Swenshuai.xi         #define HW4_CFG36_RVU_TEI_EN1                                           0x0200
1947*53ee8cc1Swenshuai.xi         #define HW4_CFG36_RVU_ERR_CLR1                                          0x0400
1948*53ee8cc1Swenshuai.xi         #define HW4_CFG36_RVU_EN1                                               0x0800
1949*53ee8cc1Swenshuai.xi         #define HW4_CFG36_RVU_TIMESTAMP_EN1                                     0x1000
1950*53ee8cc1Swenshuai.xi     REG16   CFG3_37;
1951*53ee8cc1Swenshuai.xi         #define HW4_CFG37_3WIRE_SERIAL_MODE_TS0                                 0x0001
1952*53ee8cc1Swenshuai.xi         #define HW4_CFG37_3WIRE_SERIAL_MODE_TS1                                 0x0002
1953*53ee8cc1Swenshuai.xi         #define HW4_CFG37_3WIRE_SERIAL_MODE_TS2                                 0x0004
1954*53ee8cc1Swenshuai.xi         #define HW4_CFG37_3WIRE_SERIAL_MODE_TS3                                 0x0008
1955*53ee8cc1Swenshuai.xi         #define HW4_CFG37_NON_188_CNT_MODE                                      0x0100
1956*53ee8cc1Swenshuai.xi         #define HW4_CFG37_MASK_SCR_PVR1_EN                                      0x0200
1957*53ee8cc1Swenshuai.xi         #define HW4_CFG37_MASK_SCR_PVR2_EN                                      0x0400
1958*53ee8cc1Swenshuai.xi         #define HW4_CFG37_MASK_SCR_PVR3_EN                                      0x0800
1959*53ee8cc1Swenshuai.xi         #define HW4_CFG37_MASK_SCR_PVR4_EN                                      0x1000
1960*53ee8cc1Swenshuai.xi         #define HW4_CFG37_RST_CC_MODE                                           0x2000
1961*53ee8cc1Swenshuai.xi         #define HW4_CFG37_DIS_CNTR_INC_BY_PL                                    0x4000 // 1=without payload 0=with payload ???
1962*53ee8cc1Swenshuai.xi     REG16   CFG3_38;
1963*53ee8cc1Swenshuai.xi         #define HW4_CFG38_LOAD_SPS_KEY1                                         0x0001
1964*53ee8cc1Swenshuai.xi         #define HW4_CFG38_LOAD_SPS_KEY2                                         0x0002
1965*53ee8cc1Swenshuai.xi         #define HW4_CFG38_LOAD_SPS_KEY3                                         0x0004
1966*53ee8cc1Swenshuai.xi         #define HW4_CFG38_LOAD_SPS_KEY4                                         0x0008
1967*53ee8cc1Swenshuai.xi         #define HW4_CFG38_PKT192_SPS_EN1                                        0x0010
1968*53ee8cc1Swenshuai.xi         #define HW4_CFG38_PKT192_SPS_EN2                                        0x0020
1969*53ee8cc1Swenshuai.xi         #define HW4_CFG38_PKT192_SPS_EN3                                        0x0040
1970*53ee8cc1Swenshuai.xi         #define HW4_CFG38_PKT192_SPS_EN4                                        0x0080
1971*53ee8cc1Swenshuai.xi         #define HW4_CFG38_CA_PVR1_SEL_MASK                                      0x0300
1972*53ee8cc1Swenshuai.xi         #define HW4_CFG38_CA_PVR1_SEL_SHIFT                                     8
1973*53ee8cc1Swenshuai.xi         #define HW4_CFG38_CA_PVR2_SEL_MASK                                      0x0C00
1974*53ee8cc1Swenshuai.xi         #define HW4_CFG38_CA_PVR2_SEL_SHIFT                                     10
1975*53ee8cc1Swenshuai.xi         #define HW4_CFG38_CA_PVR3_SEL_MASK                                      0x3000
1976*53ee8cc1Swenshuai.xi         #define HW4_CFG38_CA_PVR3_SEL_SHIFT                                     12
1977*53ee8cc1Swenshuai.xi         #define HW4_CFG38_CA_PVR4_SEL_MASK                                      0xC000
1978*53ee8cc1Swenshuai.xi         #define HW4_CFG38_CA_PVR4_SEL_SHIFT                                     14
1979*53ee8cc1Swenshuai.xi     REG16   CFG3_39;
1980*53ee8cc1Swenshuai.xi         #define HW4_CFG39_FLUSH_PVR_DATA                                        0x0001
1981*53ee8cc1Swenshuai.xi         #define HW4_CFG39_FLUSH_PVR1_DATA                                       0x0002
1982*53ee8cc1Swenshuai.xi         #define HW4_CFG39_FLUSH_PVR2_DATA                                       0x0004
1983*53ee8cc1Swenshuai.xi         #define HW4_CFG39_FLUSH_PVR3_DATA                                       0x0008
1984*53ee8cc1Swenshuai.xi     REG16   CFG3_3A;
1985*53ee8cc1Swenshuai.xi         #define HW4_CFG3A_LOAD_SPD_KEY0                                         0x0001
1986*53ee8cc1Swenshuai.xi         #define HW4_CFG3A_LOAD_SPD_KEY1                                         0x0002
1987*53ee8cc1Swenshuai.xi         #define HW4_CFG3A_LOAD_SPD_KEY2                                         0x0004
1988*53ee8cc1Swenshuai.xi         #define HW4_CFG3A_LOAD_SPD_KEY3                                         0x0008
1989*53ee8cc1Swenshuai.xi         #define HW4_CFG3A_LOAD_SPD_KEY4                                         0x0010
1990*53ee8cc1Swenshuai.xi         #define HW4_CFG3A_LOAD_SPD_KEY5                                         0x0020
1991*53ee8cc1Swenshuai.xi     REG16   CFG3_3B_3F[5];
1992*53ee8cc1Swenshuai.xi     REG16   CFG3_40;
1993*53ee8cc1Swenshuai.xi             #define HW4_CFG40_HW_SEMAPHORE0_MASK                                0xFFFF
1994*53ee8cc1Swenshuai.xi     REG16   CFG3_41;
1995*53ee8cc1Swenshuai.xi             #define HW4_CFG41_HW_SEMAPHORE1_MASK                                0xFFFF
1996*53ee8cc1Swenshuai.xi     REG16   CFG3_42;
1997*53ee8cc1Swenshuai.xi             #define HW4_CFG42_HW_SEMAPHORE2_MASK                                0xFFFF
1998*53ee8cc1Swenshuai.xi     REG16   CFG3_43;
1999*53ee8cc1Swenshuai.xi         #define HW4_CFG43_SRC_AES_PVR_KEY_MASK                                  0x0007
2000*53ee8cc1Swenshuai.xi         #define HW4_CFG43_SRC_AES_PVR1_KEY                                      0x0000
2001*53ee8cc1Swenshuai.xi         #define HW4_CFG43_SRC_AES_PVR2_KEY                                      0x0001
2002*53ee8cc1Swenshuai.xi         #define HW4_CFG43_SRC_AES_PVR3_KEY                                      0x0002
2003*53ee8cc1Swenshuai.xi         #define HW4_CFG43_SRC_AES_PVR4_KEY                                      0x0003
2004*53ee8cc1Swenshuai.xi         #define HW4_CFG43_SRC_AES_FI_KEY_MASK                                   0x0038
2005*53ee8cc1Swenshuai.xi         #define HW4_CFG43_SRC_AES_FI_KEY_SHIFT                                  3
2006*53ee8cc1Swenshuai.xi         #define HW4_CFG43_SRC_AES_FI0_KEY                                       0x0000
2007*53ee8cc1Swenshuai.xi         #define HW4_CFG43_SRC_AES_FI1_KEY                                       0x0001
2008*53ee8cc1Swenshuai.xi         #define HW4_CFG43_SRC_AES_FI2_KEY                                       0x0002
2009*53ee8cc1Swenshuai.xi         #define HW4_CFG43_SRC_AES_FI3_KEY                                       0x0003
2010*53ee8cc1Swenshuai.xi     REG32   CFG3_44_45;                                                         //pause time0 for PVR1+ FIQ application
2011*53ee8cc1Swenshuai.xi     REG32   CFG3_46_47;                                                         //pause time1 for PVR2+ FIQ application
2012*53ee8cc1Swenshuai.xi     REG32   CFG3_48_49;                                                         //pause time2 for PVR3+ FIQ application
2013*53ee8cc1Swenshuai.xi     REG32   CFG3_4A_4B;                                                         //pause time3 for PVR4+ FIQ application
2014*53ee8cc1Swenshuai.xi     REG16   CFG3_4C;
2015*53ee8cc1Swenshuai.xi         #define CFG3_4C_TSP_VFIFO3_EMPTY                                        0x0001
2016*53ee8cc1Swenshuai.xi         #define CFG3_4C_TSP_VFIFO3_EMPTY_SHFT                                   0
2017*53ee8cc1Swenshuai.xi         #define CFG3_4C_TSP_VFIFO3_FULL                                         0x0002
2018*53ee8cc1Swenshuai.xi         #define CFG3_4C_TSP_VFIFO3_FULL_SHFT                                    1
2019*53ee8cc1Swenshuai.xi         #define CFG3_4C_TSP_VFIFO3_LEVEL                                        0x000C
2020*53ee8cc1Swenshuai.xi         #define CFG3_4C_TSP_VFIFO3_LEVEL_SHFT                                   2
2021*53ee8cc1Swenshuai.xi         #define CFG3_4C_TSP_VD3_FIFO_DISCON                                     0x0100
2022*53ee8cc1Swenshuai.xi         #define CFG3_4C_TSP_VD3_FIFO_OVERFLOW                                   0x0200
2023*53ee8cc1Swenshuai.xi     REG16   CFG3_4D;
2024*53ee8cc1Swenshuai.xi         #define CFG3_4D_TSP_VFIFO4_EMPTY                                        0x0001
2025*53ee8cc1Swenshuai.xi         #define CFG3_4D_TSP_VFIFO4_EMPTY_SHFT                                   0
2026*53ee8cc1Swenshuai.xi         #define CFG3_4D_TSP_VFIFO4_FULL                                         0x0002
2027*53ee8cc1Swenshuai.xi         #define CFG3_4D_TSP_VFIFO4_FULL_SHFT                                    1
2028*53ee8cc1Swenshuai.xi         #define CFG3_4D_TSP_VFIFO4_LEVEL                                        0x000C
2029*53ee8cc1Swenshuai.xi         #define CFG3_4D_TSP_VFIFO4_LEVEL_SHFT                                   2
2030*53ee8cc1Swenshuai.xi         #define CFG3_4D_TSP_VD4_FIFO_DISCON                                     0x0100
2031*53ee8cc1Swenshuai.xi         #define CFG3_4D_TSP_VD4_FIFO_OVERFLOW                                   0x0200
2032*53ee8cc1Swenshuai.xi     REG16   CFG3_4E_4F[2];
2033*53ee8cc1Swenshuai.xi     REG32   CFG3_50_51;
2034*53ee8cc1Swenshuai.xi     REG16   CFG3_52;
2035*53ee8cc1Swenshuai.xi         #define CFG3_52_SPD_TSIF0_BYPASS                                        0x0001
2036*53ee8cc1Swenshuai.xi         #define CFG3_52_SPD_TSIF1_BYPASS                                        0x0002
2037*53ee8cc1Swenshuai.xi         #define CFG3_52_SPD_TSIF2_BYPASS                                        0x0004
2038*53ee8cc1Swenshuai.xi         #define CFG3_52_SPD_TSIF3_BYPASS                                        0x0008
2039*53ee8cc1Swenshuai.xi     REG16   CFG3_53;
2040*53ee8cc1Swenshuai.xi         #define CFG3_53_WB_FSM_RESET                                            0x0001
2041*53ee8cc1Swenshuai.xi     REG16   CFG3_54_57[4];
2042*53ee8cc1Swenshuai.xi     REG16   CFG3_58_5F[8];
2043*53ee8cc1Swenshuai.xi     REG16   CFG3_60_67[8];                                                      //AES KEY PVR
2044*53ee8cc1Swenshuai.xi     REG16   CFG3_68_6F[8];                                                      //AES KEY FILEIN
2045*53ee8cc1Swenshuai.xi     REG16   CFG3_70_71[2];                                                      //BIST fail status
2046*53ee8cc1Swenshuai.xi     REG16   CFG3_72;
2047*53ee8cc1Swenshuai.xi         #define CFG3_72_PIDFLT_PCR0_SRC_ID_MASK                                 0x000F
2048*53ee8cc1Swenshuai.xi         #define CFG3_72_PIDFLT_PCR0_SRC_ID_SHIFT                                0
2049*53ee8cc1Swenshuai.xi         #define CFG3_72_PIDFLT_PCR1_SRC_ID_MASK                                 0x0F00
2050*53ee8cc1Swenshuai.xi         #define CFG3_72_PIDFLT_PCR1_SRC_ID_SHIFT                                8
2051*53ee8cc1Swenshuai.xi     REG16  CFG3_73;
2052*53ee8cc1Swenshuai.xi         #define CFG3_73_PVR1_DMAW_PROTECT_EN                                    0x0001
2053*53ee8cc1Swenshuai.xi         #define CFG3_73_PVR2_DMAW_PROTECT_EN                                    0x0002
2054*53ee8cc1Swenshuai.xi         #define CFG3_73_PVR3_DMAW_PROTECT_EN                                    0x0004
2055*53ee8cc1Swenshuai.xi         #define CFG3_73_PVR4_DMAW_PROTECT_EN                                    0x0008
2056*53ee8cc1Swenshuai.xi         #define CFG3_73_FILEIN0_DMAR_PROTECT_EN                                 0x0010
2057*53ee8cc1Swenshuai.xi         #define CFG3_73_FILEIN1_DMAR_PROTECT_EN                                 0x0020
2058*53ee8cc1Swenshuai.xi         #define CFG3_73_FILEIN2_DMAR_PROTECT_EN                                 0x0040
2059*53ee8cc1Swenshuai.xi         #define CFG3_73_FILEIN3_DMAR_PROTECT_EN                                 0x0080
2060*53ee8cc1Swenshuai.xi         #define CFG3_73_MMFI0_DMAR_PROTECT_EN                                   0x0400
2061*53ee8cc1Swenshuai.xi         #define CFG3_73_MMFI1_DMAR_PROTECT_EN                                   0x0800
2062*53ee8cc1Swenshuai.xi         #define CFG3_73_FILEIN0_ILLEGAL_ADDR_0                                  0x1000
2063*53ee8cc1Swenshuai.xi         #define CFG3_73_FILEIN1_ILLEGAL_ADDR_0                                  0x2000
2064*53ee8cc1Swenshuai.xi         #define CFG3_73_FILEIN2_ILLEGAL_ADDR_0                                  0x4000
2065*53ee8cc1Swenshuai.xi         #define CFG3_73_FILEIN3_ILLEGAL_ADDR_0                                  0x8000
2066*53ee8cc1Swenshuai.xi     REG16  CFG3_74;
2067*53ee8cc1Swenshuai.xi         #define CFG3_74_MMFI0_ILLEGAL_ADDR_0                                    0x0004
2068*53ee8cc1Swenshuai.xi         #define CFG3_74_MMFI1_ILLEGAL_ADDR_0                                    0x0008
2069*53ee8cc1Swenshuai.xi         #define CFG3_74_FILEIN0_ILLEGAL_MIU_NS_EN                               0x0010
2070*53ee8cc1Swenshuai.xi         #define CFG3_74_FILEIN1_ILLEGAL_MIU_NS_EN                               0x0020
2071*53ee8cc1Swenshuai.xi         #define CFG3_74_FILEIN2_ILLEGAL_MIU_NS_EN                               0x0040
2072*53ee8cc1Swenshuai.xi         #define CFG3_74_FILEIN3_ILLEGAL_MIU_NS_EN                               0x0080
2073*53ee8cc1Swenshuai.xi         #define CFG3_74_MMFI0_ILLEGAL_MIU_NS_EN                                 0x0400
2074*53ee8cc1Swenshuai.xi         #define CFG3_74_MMFI1_ILLEGAL_MIU_NS_EN                                 0x0800
2075*53ee8cc1Swenshuai.xi         #define CFG3_74_DIS_FILEIN0_ADDR_LEN_BY_TEE                             0x1000
2076*53ee8cc1Swenshuai.xi         #define CFG3_74_DIS_FILEIN1_ADDR_LEN_BY_TEE                             0x2000
2077*53ee8cc1Swenshuai.xi         #define CFG3_74_DIS_FILEIN2_ADDR_LEN_BY_TEE                             0x4000
2078*53ee8cc1Swenshuai.xi         #define CFG3_74_DIS_FILEIN3_ADDR_LEN_BY_TEE                             0x8000
2079*53ee8cc1Swenshuai.xi     REG16  CFG3_75;
2080*53ee8cc1Swenshuai.xi         #define CFG3_75_DIS_MMFI0_ADDR_LEN_BY_TEE                               0x0004
2081*53ee8cc1Swenshuai.xi         #define CFG3_75_DIS_MMFI1_ADDR_LEN_BY_TEE                               0x0008
2082*53ee8cc1Swenshuai.xi     REG16  CFG3_76_7B[6];
2083*53ee8cc1Swenshuai.xi     REG16  CFG3_7C;
2084*53ee8cc1Swenshuai.xi         #define CFG3_7C_PRIVILEGE_FLAG                                          0x0001
2085*53ee8cc1Swenshuai.xi } REG_Ctrl3;
2086*53ee8cc1Swenshuai.xi 
2087*53ee8cc1Swenshuai.xi //@TODO There is FIQ Bank in TSP6 bank
2088*53ee8cc1Swenshuai.xi //TSP 6
2089*53ee8cc1Swenshuai.xi typedef struct _REG_Ctrl4
2090*53ee8cc1Swenshuai.xi {
2091*53ee8cc1Swenshuai.xi     REG16   CFG4_00_53[84];
2092*53ee8cc1Swenshuai.xi     REG16   CFG4_54;
2093*53ee8cc1Swenshuai.xi         #define CFG4_54_RVU_PSI_EN2                                             0x0001
2094*53ee8cc1Swenshuai.xi         #define CFG4_54_RVU_TEI_EN2                                             0x0002
2095*53ee8cc1Swenshuai.xi         #define CFG4_54_RVU_ERR_CLR2                                            0x0004
2096*53ee8cc1Swenshuai.xi         #define CFG4_54_RVU_EN2                                                 0x0008
2097*53ee8cc1Swenshuai.xi         #define CFG4_54_RVU_TIMESTAMP_EN2                                       0x0010
2098*53ee8cc1Swenshuai.xi         #define CFG4_54_RVU_PID_12_TIE_0_EN2                                    0x0020
2099*53ee8cc1Swenshuai.xi         #define CFG4_54_PAYLOAD_128_MODE_EN2                                    0x0040
2100*53ee8cc1Swenshuai.xi 
2101*53ee8cc1Swenshuai.xi         #define CFG4_54_RVU_PSI_EN3                                             0x0100
2102*53ee8cc1Swenshuai.xi         #define CFG4_54_RVU_TEI_EN3                                             0x0200
2103*53ee8cc1Swenshuai.xi         #define CFG4_54_RVU_ERR_CLR3                                            0x0400
2104*53ee8cc1Swenshuai.xi         #define CFG4_54_RVU_EN3                                                 0x0800
2105*53ee8cc1Swenshuai.xi         #define CFG4_54_RVU_TIMESTAMP_EN3                                       0x1000
2106*53ee8cc1Swenshuai.xi         #define CFG4_54_RVU_PID_12_TIE_0_EN3                                    0x2000
2107*53ee8cc1Swenshuai.xi         #define CFG4_54_PAYLOAD_128_MODE_EN3                                    0x4000
2108*53ee8cc1Swenshuai.xi     REG16   CFG4_55;
2109*53ee8cc1Swenshuai.xi         #define CFG4_55_RVU_PSI_EN4                                             0x0001
2110*53ee8cc1Swenshuai.xi         #define CFG4_55_RVU_TEI_EN4                                             0x0002
2111*53ee8cc1Swenshuai.xi         #define CFG4_55_RVU_ERR_CLR4                                            0x0004
2112*53ee8cc1Swenshuai.xi         #define CFG4_55_RVU_EN4                                                 0x0008
2113*53ee8cc1Swenshuai.xi         #define CFG4_55_RVU_TIMESTAMP_EN4                                       0x0010
2114*53ee8cc1Swenshuai.xi         #define CFG4_55_RVU_PID_12_TIE_0_EN4                                    0x0020
2115*53ee8cc1Swenshuai.xi         #define CFG4_55_PAYLOAD_128_MODE_EN4                                    0x0040
2116*53ee8cc1Swenshuai.xi }REG_Ctrl4;
2117*53ee8cc1Swenshuai.xi 
2118*53ee8cc1Swenshuai.xi //TSP 7
2119*53ee8cc1Swenshuai.xi typedef struct _REG_Ctrl5
2120*53ee8cc1Swenshuai.xi {
2121*53ee8cc1Swenshuai.xi     REG16   CFG5_00;
2122*53ee8cc1Swenshuai.xi     REG16   CFG5_01;
2123*53ee8cc1Swenshuai.xi     REG16   CFG5_02;
2124*53ee8cc1Swenshuai.xi     REG16   CFG5_03;
2125*53ee8cc1Swenshuai.xi     REG16   CFG5_04;
2126*53ee8cc1Swenshuai.xi     REG16   Drop_Dis_PKT_Cnt_0;
2127*53ee8cc1Swenshuai.xi     REG16   Drop_Dis_PKT_Cnt_1;
2128*53ee8cc1Swenshuai.xi     REG16   Drop_Dis_PKT_Cnt_2;
2129*53ee8cc1Swenshuai.xi     REG16   Drop_Dis_PKT_Cnt_3;
2130*53ee8cc1Swenshuai.xi     REG16   CFG5_09;
2131*53ee8cc1Swenshuai.xi     REG16   CFG5_0A;
2132*53ee8cc1Swenshuai.xi     REG16   CFG5_0B;
2133*53ee8cc1Swenshuai.xi     REG16   CFG5_0C;
2134*53ee8cc1Swenshuai.xi     REG16   Locked_PKT_Cnt;                                                    //0x0D :   reg_locked_pkt_cnt
2135*53ee8cc1Swenshuai.xi     REG16   Av_PKT_Cnt;                                                        //0x0E :   aud_pkt /vid_pkt
2136*53ee8cc1Swenshuai.xi     REG16   CFG5_0F_16[8];
2137*53ee8cc1Swenshuai.xi     REG16   Av_PKT_Cnt1;                                                       //0x17 :   aud_b_pkt /vid_3d_pkt
2138*53ee8cc1Swenshuai.xi     REG16   CFG5_18;
2139*53ee8cc1Swenshuai.xi     REG16   Err_PKT_Cnt;                                                       //0x19 :   reg_err_pkt_cnt
2140*53ee8cc1Swenshuai.xi     REG16   CFG5_1A_1C[3];
2141*53ee8cc1Swenshuai.xi     REG16   Input_PKT_Cnt;                                                     //0x1D :  reg_input_pkt_cnt
2142*53ee8cc1Swenshuai.xi     REG16   CFG5_1E_6F[82];
2143*53ee8cc1Swenshuai.xi     REG16   CFG5_70;
2144*53ee8cc1Swenshuai.xi         #define CFG5_70_ERR_PKT_SRC_SEL_SHIFT                                   0
2145*53ee8cc1Swenshuai.xi         #define CFG5_70_ERR_PKT_SRC_SEL_MASK                                    0x0007
2146*53ee8cc1Swenshuai.xi         #define CFG5_70_INPUT_PKT_SRC_SEL_SHIT                                  3
2147*53ee8cc1Swenshuai.xi         #define CFG5_70_INPUT_PKT_SRC_SEL_MASK                                  0x0038
2148*53ee8cc1Swenshuai.xi     REG16   CFG5_71;
2149*53ee8cc1Swenshuai.xi         #define CFG5_71_ERR_PKT_CNT_0_LOAD                                      0x0001
2150*53ee8cc1Swenshuai.xi         #define CFG5_71_ERR_PKT_CNT_1_LOAD                                      0x0002
2151*53ee8cc1Swenshuai.xi         #define CFG5_71_ERR_PKT_CNT_2_LOAD                                      0x0004
2152*53ee8cc1Swenshuai.xi         #define CFG5_71_ERR_PKT_CNT_3_LOAD                                      0x0008
2153*53ee8cc1Swenshuai.xi         #define CFG5_71_INPUT_PKT_CNT_0_LOAD                                    0x0100
2154*53ee8cc1Swenshuai.xi         #define CFG5_71_INPUT_PKT_CNT_1_LOAD                                    0x0200
2155*53ee8cc1Swenshuai.xi         #define CFG5_71_INPUT_PKT_CNT_2_LOAD                                    0x0400
2156*53ee8cc1Swenshuai.xi         #define CFG5_71_INPUT_PKT_CNT_3_LOAD                                    0x0800
2157*53ee8cc1Swenshuai.xi     REG16   CFG5_72;
2158*53ee8cc1Swenshuai.xi         #define CFG5_72_ERR_PKT_CNT_0_CLR                                       0x0001
2159*53ee8cc1Swenshuai.xi         #define CFG5_72_ERR_PKT_CNT_1_CLR                                       0x0002
2160*53ee8cc1Swenshuai.xi         #define CFG5_72_ERR_PKT_CNT_2_CLR                                       0x0004
2161*53ee8cc1Swenshuai.xi         #define CFG5_72_ERR_PKT_CNT_3_CLR                                       0x0008
2162*53ee8cc1Swenshuai.xi         #define CFG5_72_INPUT_PKT_CNT_0_CLR                                     0x0100
2163*53ee8cc1Swenshuai.xi         #define CFG5_72_INPUT_PKT_CNT_1_CLR                                     0x0200
2164*53ee8cc1Swenshuai.xi         #define CFG5_72_INPUT_PKT_CNT_2_CLR                                     0x0400
2165*53ee8cc1Swenshuai.xi         #define CFG5_72_INPUT_PKT_CNT_3_CLR                                     0x0800
2166*53ee8cc1Swenshuai.xi     REG16   Av_PKT_Cnt2;                                                        //0x73 :   vid_3_pkt /vid_4_pkt
2167*53ee8cc1Swenshuai.xi     REG16   CFG5_74;
2168*53ee8cc1Swenshuai.xi         #define CFG5_74_V3_PKT_CNT_LOAD                                         0x0001
2169*53ee8cc1Swenshuai.xi         #define CFG5_74_V3_PKT_CNT_CLR                                          0x0002
2170*53ee8cc1Swenshuai.xi         #define CFG5_74_DROP_PKT_CNT_V3_LOAD                                    0x0004
2171*53ee8cc1Swenshuai.xi         #define CFG5_74_DROP_PKT_CNT_V3_CLR                                     0x0008
2172*53ee8cc1Swenshuai.xi         #define CFG5_74_DIS_PKT_CNT_V3_LOAD                                     0x0010
2173*53ee8cc1Swenshuai.xi         #define CFG5_74_DIS_PKT_CNT_V3_CLR                                      0x0020
2174*53ee8cc1Swenshuai.xi     REG16   CFG5_75;
2175*53ee8cc1Swenshuai.xi         #define CFG5_75_V4_PKT_CNT_LOAD                                         0x0001
2176*53ee8cc1Swenshuai.xi         #define CFG5_75_V4_PKT_CNT_CLR                                          0x0002
2177*53ee8cc1Swenshuai.xi         #define CFG5_75_DROP_PKT_CNT_V4_LOAD                                    0x0004
2178*53ee8cc1Swenshuai.xi         #define CFG5_75_DROP_PKT_CNT_V4_CLR                                     0x0008
2179*53ee8cc1Swenshuai.xi         #define CFG5_75_DIS_PKT_CNT_V4_LOAD                                     0x0010
2180*53ee8cc1Swenshuai.xi         #define CFG5_75_DIS_PKT_CNT_V4_CLR                                      0x0020
2181*53ee8cc1Swenshuai.xi     REG16   CFG5_76;
2182*53ee8cc1Swenshuai.xi     REG16   CFG5_77;
2183*53ee8cc1Swenshuai.xi         #define CFG5_77_PIDFLT_SRC_SEL2_SHIFT                                   0      //pkt dmx 2
2184*53ee8cc1Swenshuai.xi         #define CFG5_77_PIDFLT_SRC_SEL2_MASK                                    0x0007
2185*53ee8cc1Swenshuai.xi         #define CFG5_77_PIDFLT_SRC_SEL3_SHIFT                                   3      //pkt dmx 3
2186*53ee8cc1Swenshuai.xi         #define CFG5_77_PIDFLT_SRC_SEL3_MASK                                    0x0038
2187*53ee8cc1Swenshuai.xi     REG16   CFG5_78;
2188*53ee8cc1Swenshuai.xi         #define CFG5_78_AUDC_SRC_MASK                                           0x0007
2189*53ee8cc1Swenshuai.xi         #define CFG5_78_AUDC_SRC_SHIFT                                          0
2190*53ee8cc1Swenshuai.xi         #define CFG5_78_AUDD_SRC_MASK                                           0x0038
2191*53ee8cc1Swenshuai.xi         #define CFG5_78_AUDD_SRC_SHIFT                                          3
2192*53ee8cc1Swenshuai.xi         #define CFG5_78_PIDFLT_SRC_SEL_MMFI0_SHIFT                              6      // MMFI0
2193*53ee8cc1Swenshuai.xi         #define CFG5_78_PIDFLT_SRC_SEL_MMFI0_MASK                               0x01C0
2194*53ee8cc1Swenshuai.xi         #define CFG5_78_PIDFLT_SRC_SEL_MMFI1_SHIFT                              9      // MMFI1
2195*53ee8cc1Swenshuai.xi         #define CFG5_78_PIDFLT_SRC_SEL_MMFI1_MASK                               0x0E00
2196*53ee8cc1Swenshuai.xi         #define CFG5_78_VID_4_SRC_MASK                                          0x7000
2197*53ee8cc1Swenshuai.xi         #define CFG5_78_VID_4_SRC_SHIFT                                         12
2198*53ee8cc1Swenshuai.xi     REG16   CFG5_79;
2199*53ee8cc1Swenshuai.xi     REG16   CFG5_7A;
2200*53ee8cc1Swenshuai.xi         #define CFG5_7A_LOCKED_PKT_CNT_0_LOAD                                   0x0001
2201*53ee8cc1Swenshuai.xi         #define CFG5_7A_LOCKED_PKT_CNT_1_LOAD                                   0x0002
2202*53ee8cc1Swenshuai.xi         #define CFG5_7A_LOCKED_PKT_CNT_2_LOAD                                   0x0004
2203*53ee8cc1Swenshuai.xi         #define CFG5_7A_LOCKED_PKT_CNT_3_LOAD                                   0x0008
2204*53ee8cc1Swenshuai.xi         #define CFG5_7A_A_PKT_CNT_LOAD                                          0x0100
2205*53ee8cc1Swenshuai.xi         #define CFG5_7A_V_PKT_CNT_LOAD                                          0x0200
2206*53ee8cc1Swenshuai.xi         #define CFG5_7A_AD_PKT_CNT_LOAD                                         0x0400
2207*53ee8cc1Swenshuai.xi         #define CFG5_7A_V3D_PKT_CNT_LOAD                                        0x0800
2208*53ee8cc1Swenshuai.xi         #define CFG5_7A_ADC_PKT_CNT_LOAD                                        0x1000
2209*53ee8cc1Swenshuai.xi         #define CFG5_7A_ADD_PKT_CNT_LOAD                                        0x2000
2210*53ee8cc1Swenshuai.xi     REG16   CFG5_7B;
2211*53ee8cc1Swenshuai.xi         #define CFG5_7B_DROP_PKT_CNT_V_LOAD                                     0x0001
2212*53ee8cc1Swenshuai.xi         #define CFG5_7B_DROP_PKT_CNT_V3D_LOAD                                   0x0002
2213*53ee8cc1Swenshuai.xi         #define CFG5_7B_DROP_PKT_CNT_A_LOAD                                     0x0004
2214*53ee8cc1Swenshuai.xi         #define CFG5_7B_DROP_PKT_CNT_AD_LOAD                                    0x0008
2215*53ee8cc1Swenshuai.xi         #define CFG5_7B_DROP_PKT_CNT_ADC_LOAD                                   0x0010
2216*53ee8cc1Swenshuai.xi         #define CFG5_7B_DROP_PKT_CNT_ADD_LOAD                                   0x0020
2217*53ee8cc1Swenshuai.xi         #define CFG5_7B_DIS_PKT_CNT_V_LOAD                                      0x0100
2218*53ee8cc1Swenshuai.xi         #define CFG5_7B_DIS_PKT_CNT_V3D_LOAD                                    0x0200
2219*53ee8cc1Swenshuai.xi         #define CFG5_7B_DIS_PKT_CNT_A_LOAD                                      0x0400
2220*53ee8cc1Swenshuai.xi         #define CFG5_7B_DIS_PKT_CNT_AD_LOAD                                     0x0800
2221*53ee8cc1Swenshuai.xi         #define CFG5_7B_DIS_PKT_CNT_ADC_LOAD                                    0x1000
2222*53ee8cc1Swenshuai.xi         #define CFG5_7B_DIS_PKT_CNT_ADD_LOAD                                    0x2000
2223*53ee8cc1Swenshuai.xi     REG16   CFG5_7C;
2224*53ee8cc1Swenshuai.xi         #define CFG5_7C_LOCKED_PKT_CNT_0_CLR                                    0x0001
2225*53ee8cc1Swenshuai.xi         #define CFG5_7C_LOCKED_PKT_CNT_1_CLR                                    0x0002
2226*53ee8cc1Swenshuai.xi         #define CFG5_7C_LOCKED_PKT_CNT_2_CLR                                    0x0004
2227*53ee8cc1Swenshuai.xi         #define CFG5_7C_LOCKED_PKT_CNT_3_CLR                                    0x0008
2228*53ee8cc1Swenshuai.xi         #define CFG5_7C_A_PKT_CNT_CLR                                           0x0100
2229*53ee8cc1Swenshuai.xi         #define CFG5_7C_V_PKT_CNT_CLR                                           0x0200
2230*53ee8cc1Swenshuai.xi         #define CFG5_7C_AD_PKT_CNT_CLR                                          0x0400
2231*53ee8cc1Swenshuai.xi         #define CFG5_7C_V3D_PKT_CNT_CLR                                         0x0800
2232*53ee8cc1Swenshuai.xi         #define CFG5_7C_ADC_PKT_CNT_CLR                                         0x1000
2233*53ee8cc1Swenshuai.xi         #define CFG5_7C_ADD_PKT_CNT_CLR                                         0x2000
2234*53ee8cc1Swenshuai.xi     REG16   CFG5_7D;
2235*53ee8cc1Swenshuai.xi         #define CFG5_7D_DROP_PKT_CNT_V_CLR                                      0x0001
2236*53ee8cc1Swenshuai.xi         #define CFG5_7D_DROP_PKT_CNT_V3D_CLR                                    0x0002
2237*53ee8cc1Swenshuai.xi         #define CFG5_7D_DROP_PKT_CNT_A_CLR                                      0x0004
2238*53ee8cc1Swenshuai.xi         #define CFG5_7D_DROP_PKT_CNT_AD_CLR                                     0x0008
2239*53ee8cc1Swenshuai.xi         #define CFG5_7D_DROP_PKT_CNT_ADC_CLR                                    0x0010
2240*53ee8cc1Swenshuai.xi         #define CFG5_7D_DROP_PKT_CNT_ADD_CLR                                    0x0020
2241*53ee8cc1Swenshuai.xi         #define CFG5_7D_DIS_PKT_CNT_V_CLR                                       0x0100
2242*53ee8cc1Swenshuai.xi         #define CFG5_7D_DIS_PKT_CNT_V3D_CLR                                     0x0200
2243*53ee8cc1Swenshuai.xi         #define CFG5_7D_DIS_PKT_CNT_A_CLR                                       0x0400
2244*53ee8cc1Swenshuai.xi         #define CFG5_7D_DIS_PKT_CNT_AD_CLR                                      0x0800
2245*53ee8cc1Swenshuai.xi         #define CFG5_7D_DIS_PKT_CNT_ADC_CLR                                     0x1000
2246*53ee8cc1Swenshuai.xi         #define CFG5_7D_DIS_PKT_CNT_ADD_CLR                                     0x2000
2247*53ee8cc1Swenshuai.xi     REG16   CFG5_7E;
2248*53ee8cc1Swenshuai.xi         #define CFG5_7E_AUDA_SRC_MASK                                           0x0007
2249*53ee8cc1Swenshuai.xi         #define CFG5_7E_AUDA_SRC_SHIFT                                          0
2250*53ee8cc1Swenshuai.xi         #define CFG5_7E_VID_SRC_MASK                                            0x0038
2251*53ee8cc1Swenshuai.xi         #define CFG5_7E_VID_SRC_SHIFT                                           3
2252*53ee8cc1Swenshuai.xi         #define CFG5_7E_AUDB_SRC_MASK                                           0x01C0
2253*53ee8cc1Swenshuai.xi         #define CFG5_7E_AUDB_SRC_SHIFT                                          6
2254*53ee8cc1Swenshuai.xi         #define CFG5_7E_VID_3D_SRC_MASK                                         0x0E00
2255*53ee8cc1Swenshuai.xi         #define CFG5_7E_VID_3D_SRC_SHIFT                                        9
2256*53ee8cc1Swenshuai.xi         #define CFG5_7E_VID_3_SRC_MASK                                          0x7000
2257*53ee8cc1Swenshuai.xi         #define CFG5_7E_VID_3_SRC_SHIFT                                         12
2258*53ee8cc1Swenshuai.xi         #define AV_PKT_SRC_PKTDMX0                      0x0000
2259*53ee8cc1Swenshuai.xi         #define AV_PKT_SRC_PKTDMX1                      0x0001
2260*53ee8cc1Swenshuai.xi         #define AV_PKT_SRC_PKTDMX2                      0x0002
2261*53ee8cc1Swenshuai.xi         #define AV_PKT_SRC_PKTDMX3                      0x0003
2262*53ee8cc1Swenshuai.xi         #define AV_PKT_SRC_PKTDMX4                      0x0004
2263*53ee8cc1Swenshuai.xi         #define AV_PKT_SRC_PKTDMX5                      0x0005
2264*53ee8cc1Swenshuai.xi         #define AV_PKT_SRC_MMFI0                        0x0006
2265*53ee8cc1Swenshuai.xi         #define AV_PKT_SRC_MMFI1                        0x0007
2266*53ee8cc1Swenshuai.xi 
2267*53ee8cc1Swenshuai.xi     REG16   CFG5_7F;
2268*53ee8cc1Swenshuai.xi         #define CFG5_7F_DROP_PKT_MODE                                           0x0002 //choose the source of the reg_pkt_cnt   0: dis_cont_pkt      1: drop_pkt_cnt
2269*53ee8cc1Swenshuai.xi         #define CFG5_7F_PIDFLT_SRC_SEL_SHIFT                                    2      //pkt dmx 0
2270*53ee8cc1Swenshuai.xi         #define CFG5_7F_PIDFLT_SRC_SEL_MASK                                     0x001C
2271*53ee8cc1Swenshuai.xi         #define CFG5_7F_TSIF_SRC_SEL_SHIFT                                      5
2272*53ee8cc1Swenshuai.xi         #define CFG5_7F_TSIF_SRC_SEL_MASK                                       0x00E0
2273*53ee8cc1Swenshuai.xi         #define TSIF_SRC_SEL_TSIF0                                              0x000
2274*53ee8cc1Swenshuai.xi         #define TSIF_SRC_SEL_TSIF1                                              0x001
2275*53ee8cc1Swenshuai.xi         #define TSIF_SRC_SEL_TSIF2                                              0x002
2276*53ee8cc1Swenshuai.xi         #define TSIF_SRC_SEL_TSIF3                                              0x003
2277*53ee8cc1Swenshuai.xi 
2278*53ee8cc1Swenshuai.xi         #define CFG5_7F_AV_PKT_SRC_SEL                                          0x0100 //choose the source of the Av_PKT_Cnt   0 : vid_pkt_cnt/vid_3d_pkt_cnt      1 : aud_pkt_cnt/aud_b_pkt_cnt
2279*53ee8cc1Swenshuai.xi         #define CFG5_7F_CLR_SRC_SHIFT                                           9
2280*53ee8cc1Swenshuai.xi         #define CFG5_7F_CLR_SRC_MASK                                            0x0E00
2281*53ee8cc1Swenshuai.xi         #define CFG5_7F_CLR_SRC_PKTDMX0                                         0x0000
2282*53ee8cc1Swenshuai.xi         #define CFG5_7F_CLR_SRC_PKTDMX1                                         0x0001
2283*53ee8cc1Swenshuai.xi         #define CFG5_7F_CLR_SRC_PKTDMX2                                         0x0002
2284*53ee8cc1Swenshuai.xi         #define CFG5_7F_CLR_SRC_PKTDMX3                                         0x0003
2285*53ee8cc1Swenshuai.xi         #define CFG5_7F_CLR_SRC_PKTDMX4                                         0x0004
2286*53ee8cc1Swenshuai.xi         #define CFG5_7F_CLR_SRC_PKTDMX5                                         0x0005
2287*53ee8cc1Swenshuai.xi         #define CFG5_7F_CLR_SRC_MMFI0                                           0x0006
2288*53ee8cc1Swenshuai.xi         #define CFG5_7F_CLR_SRC_MMFI1                                           0x0007
2289*53ee8cc1Swenshuai.xi 
2290*53ee8cc1Swenshuai.xi         #define CFG5_7F_PIDFLT_SRC_SEL1_SHIFT                                   13      //pkt dmx 1
2291*53ee8cc1Swenshuai.xi         #define CFG5_7F_PIDFLT_SRC_SEL1_MASK                                    0xE000
2292*53ee8cc1Swenshuai.xi         #define DIS_DROP_CNT_V                                                  0
2293*53ee8cc1Swenshuai.xi         #define DIS_DROP_CNT_V3D                                                1
2294*53ee8cc1Swenshuai.xi         #define DIS_DROP_CNT_A                                                  2
2295*53ee8cc1Swenshuai.xi         #define DIS_DROP_CNT_AD                                                 3
2296*53ee8cc1Swenshuai.xi         #define DIS_DROP_CNT_ADC                                                4
2297*53ee8cc1Swenshuai.xi         #define DIS_DROP_CNT_ADD                                                5
2298*53ee8cc1Swenshuai.xi         #define DIS_DROP_CNT_V3                                                 6
2299*53ee8cc1Swenshuai.xi         #define DIS_DROP_CNT_V4                                                 7
2300*53ee8cc1Swenshuai.xi 
2301*53ee8cc1Swenshuai.xi } REG_Ctrl5;
2302*53ee8cc1Swenshuai.xi 
2303*53ee8cc1Swenshuai.xi //TSP 8
2304*53ee8cc1Swenshuai.xi typedef struct _REG_Ctrl6
2305*53ee8cc1Swenshuai.xi {
2306*53ee8cc1Swenshuai.xi     REG16   SyncByte_tsif0[4];                                                  //0x00~0x03
2307*53ee8cc1Swenshuai.xi         #define TSP_SYNC_BYTE_MAASK0                                            0x00FF //byte 0
2308*53ee8cc1Swenshuai.xi         #define TSP_SYNC_BYTE_MAASK1                                            0xFF00 //byte 1
2309*53ee8cc1Swenshuai.xi         #define TSP_SYNC_BYTE_SHIFT0                                            0
2310*53ee8cc1Swenshuai.xi         #define TSP_SYNC_BYTE_SHIFT1                                            8
2311*53ee8cc1Swenshuai.xi     REG16   SourceId_tsif0[2];                                                  //0x04~0x05
2312*53ee8cc1Swenshuai.xi         #define TSP_SRCID_MASK0                                                 0x000F //soruce 0
2313*53ee8cc1Swenshuai.xi         #define TSP_SRCID_MASK1                                                 0x00F0 //soruce 1
2314*53ee8cc1Swenshuai.xi         #define TSP_SRCID_MASK2                                                 0x0F00 //soruce 2
2315*53ee8cc1Swenshuai.xi         #define TSP_SRCID_MASK3                                                 0xF000 //soruce 3
2316*53ee8cc1Swenshuai.xi         #define TSP_SRCID_SHIFT0                                                0
2317*53ee8cc1Swenshuai.xi         #define TSP_SRCID_SHIFT1                                                4
2318*53ee8cc1Swenshuai.xi         #define TSP_SRCID_SHIFT2                                                8
2319*53ee8cc1Swenshuai.xi         #define TSP_SRCID_SHIFT3                                                12
2320*53ee8cc1Swenshuai.xi     REG16   SyncByte_tsif1[4];                                                  //0x06~0x09
2321*53ee8cc1Swenshuai.xi     REG16   SourceId_tsif1[2];                                                  //0x0a~0x0b
2322*53ee8cc1Swenshuai.xi     REG16   SyncByte_tsif2[4];                                                  //0x0c~0x0f
2323*53ee8cc1Swenshuai.xi     REG16   SourceId_tsif2[2];                                                  //0x10~0x11
2324*53ee8cc1Swenshuai.xi     REG16   SyncByte_tsif3[4];                                                  //0x12~0x15
2325*53ee8cc1Swenshuai.xi     REG16   SourceId_tsif3[2];                                                  //0x16~0x17
2326*53ee8cc1Swenshuai.xi     REG16   CFG6_18_23[12];                                                     //0x18~0x23
2327*53ee8cc1Swenshuai.xi     REG16   pkt_converter[4];                                                   //0x24~0x27
2328*53ee8cc1Swenshuai.xi         #define TSP_PKT_CONVERTER_MODE_MASK                                     0x0007
2329*53ee8cc1Swenshuai.xi         #define TSP_PKT_188Mode                                                 0
2330*53ee8cc1Swenshuai.xi         #define TSP_PKT_CIMode                                                  1
2331*53ee8cc1Swenshuai.xi         #define TSP_PKT_OpenCableMode                                           2
2332*53ee8cc1Swenshuai.xi         #define TSP_PKT_ATSMode                                                 3
2333*53ee8cc1Swenshuai.xi         #define TSP_PKT_MxLMode                                                 4
2334*53ee8cc1Swenshuai.xi         #define TSP_PKT_NagraDongleMode                                         5
2335*53ee8cc1Swenshuai.xi         #define TSP_PKT_FORCE_SYNC_47                                           0x0008
2336*53ee8cc1Swenshuai.xi         #define TSP_BYPASS_PKT_CONVERTER                                        0x0010
2337*53ee8cc1Swenshuai.xi         #define TSP_BYPASS_SRC_ID_PARSER                                        0x0020
2338*53ee8cc1Swenshuai.xi         #define TSP_SRC_ID_FLT_EN                                               0x0040
2339*53ee8cc1Swenshuai.xi         #define TSP_MXL_PKT_HEADER_MASK                                         0x0F80 //add pkt num
2340*53ee8cc1Swenshuai.xi         #define TSP_MXL_PKT_HEADER_SHIFT                                        7
2341*53ee8cc1Swenshuai.xi     REG16   CFG6_28_29[2];
2342*53ee8cc1Swenshuai.xi     REG16   CFG6_2A;
2343*53ee8cc1Swenshuai.xi         #define CLR_PKT_CONVERTER_OVERFLOW                                      0x0001
2344*53ee8cc1Swenshuai.xi         #define TSP_TSIF0_TSO_BLK_EN                                            0x0002
2345*53ee8cc1Swenshuai.xi         #define TSP_TSIF0_TS1_BLK_EN                                            0x0004
2346*53ee8cc1Swenshuai.xi         #define TSP_TSIF0_TS2_BLK_EN                                            0x0008
2347*53ee8cc1Swenshuai.xi         #define TSP_TSIF0_TS3_BLK_EN                                            0x0010
2348*53ee8cc1Swenshuai.xi         #define FIXED_TIMESTAMP_RING_BACK_EN                                    0x0080
2349*53ee8cc1Swenshuai.xi         #define FIXED_LPCR_RING_BACK_EN                                         0x0400
2350*53ee8cc1Swenshuai.xi         #define FIXED_VQ_MIU_REG_FLUSH                                          0x2000
2351*53ee8cc1Swenshuai.xi     REG16   CFG6_2B;
2352*53ee8cc1Swenshuai.xi         #define TSP_RESET_WB_DMA_FSM_TSIF1                                      0x0001
2353*53ee8cc1Swenshuai.xi         #define TSP_RESET_WB_DMA_FSM_TSIF2                                      0x0002
2354*53ee8cc1Swenshuai.xi         #define TSP_RESET_WB_DMA_FSM_TSIF3                                      0x0004
2355*53ee8cc1Swenshuai.xi         #define TSP_RESET_WB_DMA_FSM_TSIF4                                      0x0008
2356*53ee8cc1Swenshuai.xi         #define TSP_ECO_FIQ_INPUT                                               0x0100
2357*53ee8cc1Swenshuai.xi         #define TSP_ECO_TS_SYNC_OUT_DELAY                                       0x0200
2358*53ee8cc1Swenshuai.xi         #define TSP_ECO_TS_SYNC_OUT_REVERSE_BLOCK                               0x0400
2359*53ee8cc1Swenshuai.xi         #define TSP_FIX_FILTER_NULL_PKT                                         0x4000
2360*53ee8cc1Swenshuai.xi     REG16   CFG6_2C_2F[4];
2361*53ee8cc1Swenshuai.xi     REG32   CFG6_30_31;                                                         // filein0 lower DMA read bound
2362*53ee8cc1Swenshuai.xi     REG32   CFG6_32_33;                                                         // filein0 upper DMA read bound
2363*53ee8cc1Swenshuai.xi     REG32   CFG6_34_35;                                                         // filein1 lower DMA read bound
2364*53ee8cc1Swenshuai.xi     REG32   CFG6_36_37;                                                         // filein1 upper DMA read bound
2365*53ee8cc1Swenshuai.xi     REG32   CFG6_38_39;                                                         // filein2 lower DMA read bound
2366*53ee8cc1Swenshuai.xi     REG32   CFG6_3A_3B;                                                         // filein2 upper DMA read bound
2367*53ee8cc1Swenshuai.xi     REG32   CFG6_3C_3D;                                                         // filein3 lower DMA read bound
2368*53ee8cc1Swenshuai.xi     REG32   CFG6_3E_3F;                                                         // filein3 upper DMA read bound
2369*53ee8cc1Swenshuai.xi         #define TSP_FILEIN_DMAR_BND_MASK                                        0x0FFFFFFFUL
2370*53ee8cc1Swenshuai.xi     REG16   CFG6_40_47[8];                                                      // @Not used
2371*53ee8cc1Swenshuai.xi     REG32   CFG6_48_49;                                                         // mmfi0 lower DMA read bound
2372*53ee8cc1Swenshuai.xi     REG32   CFG6_4A_4B;                                                         // mmfi0 upper DMA read bound
2373*53ee8cc1Swenshuai.xi     REG32   CFG6_4C_4D;                                                         // mmfi1 lower DMA read bound
2374*53ee8cc1Swenshuai.xi     REG32   CFG6_4E_4F;                                                         // mmfi1 upper DMA read bound
2375*53ee8cc1Swenshuai.xi         #define TSP_MMFI_DMAR_BND_MASK                                          0x0FFFFFFFUL
2376*53ee8cc1Swenshuai.xi     REG32   CFG6_50_51;                                                         // initial packet timestamp value (tsif0)
2377*53ee8cc1Swenshuai.xi     REG32   CFG6_52_53;                                                         // initial packet timestamp value (tsif1)
2378*53ee8cc1Swenshuai.xi     REG32   CFG6_54_55;                                                         // initial packet timestamp value (tsif2)
2379*53ee8cc1Swenshuai.xi     REG32   CFG6_56_57;                                                         // initial packet timestamp value (tsif3)
2380*53ee8cc1Swenshuai.xi     REG16   CFG6_58_5B[4];                                                      // @Not used
2381*53ee8cc1Swenshuai.xi     REG32   CFG6_5C_5D;                                                         // initial packet timestamp value (mmfi0)
2382*53ee8cc1Swenshuai.xi     REG32   CFG6_5E_5F;                                                         // initial packet timestamp value (mmfi1)
2383*53ee8cc1Swenshuai.xi     REG16   CFG6_60;
2384*53ee8cc1Swenshuai.xi         #define TSP_INIT_TIMESTAMP_RESTART_EN      0x0008
2385*53ee8cc1Swenshuai.xi } REG_Ctrl6;
2386*53ee8cc1Swenshuai.xi 
2387*53ee8cc1Swenshuai.xi //TSP9
2388*53ee8cc1Swenshuai.xi typedef struct _REG_Ctrl7
2389*53ee8cc1Swenshuai.xi {
2390*53ee8cc1Swenshuai.xi     REG16   CFG7_00_03[4];                                                      //SPD CTR mode counter IV
2391*53ee8cc1Swenshuai.xi     REG16   CFG7_04;                                                            //SPD CTR mode IV MAX (FILEIN)
2392*53ee8cc1Swenshuai.xi         #define CFG7_04_CTR_IV_SPD_MAX_1K                                       0x0001
2393*53ee8cc1Swenshuai.xi         #define CFG7_04_CTR_IV_SPD_MAX_2K                                       0x0002
2394*53ee8cc1Swenshuai.xi         #define CFG7_04_CTR_IV_SPD_MAX_4K                                       0x0004
2395*53ee8cc1Swenshuai.xi         #define CFG7_04_CTR_IV_SPD_MAX_8K                                       0x0008
2396*53ee8cc1Swenshuai.xi         #define CFG7_04_CTR_IV_SPD_MAX_16K                                      0x0010
2397*53ee8cc1Swenshuai.xi         #define CFG7_04_CTR_IV_SPD_MAX_32K                                      0x0020
2398*53ee8cc1Swenshuai.xi         #define CFG7_04_CTR_IV_SPD_MAX_64K                                      0x0040
2399*53ee8cc1Swenshuai.xi         #define CFG7_04_CTR_IV_SPD_MAX_128K                                     0x0080
2400*53ee8cc1Swenshuai.xi     REG16   CFG7_05;                                                            //SPD CTR mode control (FILEIN)
2401*53ee8cc1Swenshuai.xi         #define CFG7_05_CTR_MODE_SPD_FILEIN                                     0x0001
2402*53ee8cc1Swenshuai.xi         #define CFG7_05_UPDATE_CTR_MODE_CNT_IV_SPD_FILEIN                       0x0002
2403*53ee8cc1Swenshuai.xi         #define CFG7_05_LOAD_INIT_CNT_SPD                                       0x0004
2404*53ee8cc1Swenshuai.xi         #define CFG7_05_SPD_ONEWAY                                              0x8000
2405*53ee8cc1Swenshuai.xi     REG16   CFG7_06_0F[10];
2406*53ee8cc1Swenshuai.xi } REG_Ctrl7;
2407*53ee8cc1Swenshuai.xi 
2408*53ee8cc1Swenshuai.xi //TSP10
2409*53ee8cc1Swenshuai.xi typedef struct _REG_Ctrl8
2410*53ee8cc1Swenshuai.xi {
2411*53ee8cc1Swenshuai.xi     REG16   CFG8_00_03[4];                                                      //SPS CTR mode counter IV
2412*53ee8cc1Swenshuai.xi     REG16   CFG8_04;                                                            //SPS CTR mode IV MAX (PVR 1)
2413*53ee8cc1Swenshuai.xi         #define CFG8_04_CTR_IV_SPS_MAX_1K                                       0x0001
2414*53ee8cc1Swenshuai.xi         #define CFG8_04_CTR_IV_SPS_MAX_2K                                       0x0002
2415*53ee8cc1Swenshuai.xi         #define CFG8_04_CTR_IV_SPS_MAX_4K                                       0x0004
2416*53ee8cc1Swenshuai.xi         #define CFG8_04_CTR_IV_SPS_MAX_8K                                       0x0008
2417*53ee8cc1Swenshuai.xi         #define CFG8_04_CTR_IV_SPS_MAX_16K                                      0x0010
2418*53ee8cc1Swenshuai.xi         #define CFG8_04_CTR_IV_SPS_MAX_32K                                      0x0020
2419*53ee8cc1Swenshuai.xi         #define CFG8_04_CTR_IV_SPS_MAX_64K                                      0x0040
2420*53ee8cc1Swenshuai.xi         #define CFG8_04_CTR_IV_SPS_MAX_128K                                     0x0080
2421*53ee8cc1Swenshuai.xi     REG16   CFG8_05;                                                            //SPS CTR mode control (PVR 1)
2422*53ee8cc1Swenshuai.xi         #define CFG8_05_CTR_MODE_SPS_PVR1                                       0x0001
2423*53ee8cc1Swenshuai.xi         #define CFG8_05_UPDATE_CTR_MODE_CNT_IV_SPS_PVR1                         0x0002
2424*53ee8cc1Swenshuai.xi         #define CFG8_05_LOAD_INIT_CNT_SPS1                                      0x0004
2425*53ee8cc1Swenshuai.xi         #define CFG8_05_SPS_ONEWAY1                                             0x8000
2426*53ee8cc1Swenshuai.xi     REG16   CFG8_06_0F[10];
2427*53ee8cc1Swenshuai.xi } REG_Ctrl8;
2428*53ee8cc1Swenshuai.xi 
2429*53ee8cc1Swenshuai.xi typedef struct _REG_Ctrl8_1
2430*53ee8cc1Swenshuai.xi {
2431*53ee8cc1Swenshuai.xi     REG16   CFG8_40;                                                            //reg_hw10_config0
2432*53ee8cc1Swenshuai.xi         #define CFG8_40_REG_VID3_SRC_MASK                                       0x0007
2433*53ee8cc1Swenshuai.xi         #define CFG8_40_REG_VID3_SRC_SHIFT                                      0
2434*53ee8cc1Swenshuai.xi         #define CFG8_40_VPES3_ERR_RM_EN                                         0x0008
2435*53ee8cc1Swenshuai.xi         #define CFG8_40_DUP_PKT_SKIP_V3                                         0x0010
2436*53ee8cc1Swenshuai.xi         #define CFG8_40_MASK_SCR_V3_EN                                          0x0020
2437*53ee8cc1Swenshuai.xi         #define CFG8_40_PS_VID3_EN                                              0x0040
2438*53ee8cc1Swenshuai.xi         #define CFG8_40_V3_BLOCK_DIS                                            0x0080
2439*53ee8cc1Swenshuai.xi         #define CFG8_40_RESET_VFIFO_3                                           0x0100
2440*53ee8cc1Swenshuai.xi     REG16   CFG8_41;                                                            //reg_hw10_config1
2441*53ee8cc1Swenshuai.xi         #define CFG8_41_REG_VID4_SRC_MASK                                       0x0007
2442*53ee8cc1Swenshuai.xi         #define CFG8_41_REG_VID4_SRC_SHIFT                                      0
2443*53ee8cc1Swenshuai.xi         #define CFG8_41_VPES4_ERR_RM_EN                                         0x0008
2444*53ee8cc1Swenshuai.xi         #define CFG8_41_DUP_PKT_SKIP_V4                                         0x0010
2445*53ee8cc1Swenshuai.xi         #define CFG8_41_MASK_SCR_V4_EN                                          0x0020
2446*53ee8cc1Swenshuai.xi         #define CFG8_41_PS_VID4_EN                                              0x0040
2447*53ee8cc1Swenshuai.xi         #define CFG8_41_V4_BLOCK_DIS                                            0x0080
2448*53ee8cc1Swenshuai.xi         #define CFG8_41_RESET_VFIFO_4                                           0x0100
2449*53ee8cc1Swenshuai.xi     REG16   CFG8_42;
2450*53ee8cc1Swenshuai.xi         //reg_pcr2_src
2451*53ee8cc1Swenshuai.xi         #define CFG8_42_PCR2_SRC_MASK                                           0x000F
2452*53ee8cc1Swenshuai.xi         #define CFG8_42_PCR2_SRC_SHIFT                                          0
2453*53ee8cc1Swenshuai.xi         #define CFG8_42_PCR2_SRC_TSIF0                                          0x0
2454*53ee8cc1Swenshuai.xi         #define CFG8_42_PCR2_SRC_TSIF1                                          0x1
2455*53ee8cc1Swenshuai.xi         #define CFG8_42_PCR2_SRC_TSIF2                                          0x2
2456*53ee8cc1Swenshuai.xi         #define CFG8_42_PCR2_SRC_TSIF3                                          0x3
2457*53ee8cc1Swenshuai.xi         #define CFG8_42_PCR2_SRC_TSIF4                                          0x4
2458*53ee8cc1Swenshuai.xi         #define CFG8_42_PCR2_SRC_TSIF5                                          0x5
2459*53ee8cc1Swenshuai.xi         #define CFG8_42_PCR2_SRC_PKT_MERGE0                                     0x8
2460*53ee8cc1Swenshuai.xi         #define CFG8_42_PCR2_SRC_PKT_MERGE1                                     0x9
2461*53ee8cc1Swenshuai.xi         #define CFG8_42_PCR2_SRC_MM_FILEIN0                                     0xa
2462*53ee8cc1Swenshuai.xi         #define CFG8_42_PCR2_SRC_MM_FILEIN1                                     0xb
2463*53ee8cc1Swenshuai.xi         #define CFG8_42_PCR2_SRC_FIQ0                                           0xc
2464*53ee8cc1Swenshuai.xi         #define CFG8_42_PCR2_SRC_FIQ1                                           0xd
2465*53ee8cc1Swenshuai.xi         //reg_tei_skip_pkt_pcr2
2466*53ee8cc1Swenshuai.xi         #define CFG8_42_REG_TEI_SKIP_PKT_PCR2                                   0x0010
2467*53ee8cc1Swenshuai.xi         //reg_pcr2_id_sel
2468*53ee8cc1Swenshuai.xi         #define CFG8_42_REG_PCR2_ID_SEL_MASK                                    0x00E0
2469*53ee8cc1Swenshuai.xi         #define CFG8_42_REG_PCR2_ID_SEL_SHIFT                                   5
2470*53ee8cc1Swenshuai.xi         //reg_pcr2_reset
2471*53ee8cc1Swenshuai.xi         #define CFG8_42_REG_PCR2_RESET                                          0x0100
2472*53ee8cc1Swenshuai.xi         //reg_pcr2_read
2473*53ee8cc1Swenshuai.xi         #define CFG8_42_REG_PCR2_READ                                           0x0200
2474*53ee8cc1Swenshuai.xi     REG16   CFG8_43;
2475*53ee8cc1Swenshuai.xi         //reg_pcr3_src
2476*53ee8cc1Swenshuai.xi         #define CFG8_43_PCR3_SRC_MASK                                           0x000F
2477*53ee8cc1Swenshuai.xi         #define CFG8_43_PCR3_SRC_SHIFT                                          0
2478*53ee8cc1Swenshuai.xi         #define CFG8_43_PCR3_SRC_TSIF0                                          0x0
2479*53ee8cc1Swenshuai.xi         #define CFG8_43_PCR3_SRC_TSIF1                                          0x1
2480*53ee8cc1Swenshuai.xi         #define CFG8_43_PCR3_SRC_TSIF2                                          0x2
2481*53ee8cc1Swenshuai.xi         #define CFG8_43_PCR3_SRC_TSIF3                                          0x3
2482*53ee8cc1Swenshuai.xi         #define CFG8_43_PCR3_SRC_TSIF4                                          0x4
2483*53ee8cc1Swenshuai.xi         #define CFG8_43_PCR3_SRC_TSIF5                                          0x5
2484*53ee8cc1Swenshuai.xi         #define CFG8_43_PCR3_SRC_PKT_MERGE0                                     0x8
2485*53ee8cc1Swenshuai.xi         #define CFG8_43_PCR3_SRC_PKT_MERGE1                                     0x9
2486*53ee8cc1Swenshuai.xi         #define CFG8_43_PCR3_SRC_MM_FILEIN0                                     0xa
2487*53ee8cc1Swenshuai.xi         #define CFG8_43_PCR3_SRC_MM_FILEIN1                                     0xb
2488*53ee8cc1Swenshuai.xi         #define CFG8_43_PCR3_SRC_FIQ0                                           0xc
2489*53ee8cc1Swenshuai.xi         #define CFG8_43_PCR3_SRC_FIQ1                                           0xd
2490*53ee8cc1Swenshuai.xi         //reg_tei_skip_pkt_pcr3
2491*53ee8cc1Swenshuai.xi         #define CFG8_43_REG_TEI_SKIP_PKT_PCR3                                   0x0010
2492*53ee8cc1Swenshuai.xi         //reg_pcr3_id_sel
2493*53ee8cc1Swenshuai.xi         #define CFG8_43_REG_PCR3_ID_SEL_MASK                                    0x00E0
2494*53ee8cc1Swenshuai.xi         #define CFG8_43_REG_PCR3_ID_SEL_SHIFT                                   5
2495*53ee8cc1Swenshuai.xi         //reg_pcr3_reset
2496*53ee8cc1Swenshuai.xi         #define CFG8_43_REG_PCR3_RESET                                          0x0100
2497*53ee8cc1Swenshuai.xi         //reg_pcr3_read
2498*53ee8cc1Swenshuai.xi         #define CFG8_43_REG_PCR3_READ                                           0x0200
2499*53ee8cc1Swenshuai.xi     REG16   CFG8_44;                                                            //reg_pidflt_pcr2
2500*53ee8cc1Swenshuai.xi         #define CFG8_44_PIDFLT_PCR2_PID_MASK                                    0x1FFF
2501*53ee8cc1Swenshuai.xi         #define CFG8_44_PIDFLT_PCR2_EN                                          0x8000
2502*53ee8cc1Swenshuai.xi     REG16   CFG8_45;                                                            //reg_pidflt_pcr3
2503*53ee8cc1Swenshuai.xi         #define CFG8_45_PIDFLT_PCR3_PID_MASK                                    0x1FFF
2504*53ee8cc1Swenshuai.xi         #define CFG8_45_PIDFLT_PCR3_EN                                          0x8000
2505*53ee8cc1Swenshuai.xi     REG16   CFG8_46;
2506*53ee8cc1Swenshuai.xi         //reg_pidflt_pcr2_scr_id
2507*53ee8cc1Swenshuai.xi         #define CFG8_46_REG_PIDFLT_PCR2_SRC_ID_MASK                             0x000F
2508*53ee8cc1Swenshuai.xi         #define CFG8_46_REG_PIDFLT_PCR2_SRC_ID_SHIFT                            0
2509*53ee8cc1Swenshuai.xi         //reg_pidflt_pcr3_scr_id
2510*53ee8cc1Swenshuai.xi         #define CFG8_46_REG_PIDFLT_PCR3_SRC_ID_MASK                             0x0F00
2511*53ee8cc1Swenshuai.xi         #define CFG8_46_REG_PIDFLT_PCR3_SRC_ID_SHIFT                            8
2512*53ee8cc1Swenshuai.xi     REG16   CFG8_47;                                                            //reg_hw10_config2
2513*53ee8cc1Swenshuai.xi         //reg_ps_mode_src_a
2514*53ee8cc1Swenshuai.xi         #define CFG8_47_REG_PS_MODE_SRC_A_MASK                                  0x0007
2515*53ee8cc1Swenshuai.xi         #define CFG8_47_REG_PS_MODE_SRC_A_SHIFT                                 0
2516*53ee8cc1Swenshuai.xi         //reg_ps_mode_src_ad
2517*53ee8cc1Swenshuai.xi         #define CFG8_47_REG_PS_MODE_SRC_AD_MASK                                 0x0070
2518*53ee8cc1Swenshuai.xi         #define CFG8_47_REG_PS_MODE_SRC_AD_SHIFT                                4
2519*53ee8cc1Swenshuai.xi         //reg_ps_mode_src_ac
2520*53ee8cc1Swenshuai.xi         #define CFG8_47_REG_PS_MODE_SRC_AC_MASK                                 0x0700
2521*53ee8cc1Swenshuai.xi         #define CFG8_47_REG_PS_MODE_SRC_AC_SHIFT                                8
2522*53ee8cc1Swenshuai.xi         //reg_ps_mode_src_add
2523*53ee8cc1Swenshuai.xi         #define CFG8_47_REG_PS_MODE_SRC_ADD_MASK                                0x7000
2524*53ee8cc1Swenshuai.xi         #define CFG8_47_REG_PS_MODE_SRC_ADD_SHIFT                               12
2525*53ee8cc1Swenshuai.xi     REG16   CFG8_48;                                                            //reg_hw10_config3
2526*53ee8cc1Swenshuai.xi         //reg_ps_mode_src_v
2527*53ee8cc1Swenshuai.xi         #define CFG8_48_REG_PS_MODE_SRC_V_MASK                                  0x0007
2528*53ee8cc1Swenshuai.xi         #define CFG8_48_REG_PS_MODE_SRC_V_SHIFT                                 0
2529*53ee8cc1Swenshuai.xi         //reg_ps_mode_src_v3d
2530*53ee8cc1Swenshuai.xi         #define CFG8_48_REG_PS_MODE_SRC_V3D_MASK                                0x0070
2531*53ee8cc1Swenshuai.xi         #define CFG8_48_REG_PS_MODE_SRC_V3D_SHIFT                               4
2532*53ee8cc1Swenshuai.xi         //reg_ps_mode_src_v3
2533*53ee8cc1Swenshuai.xi         #define CFG8_48_REG_PS_MODE_SRC_V3_MASK                                 0x0700
2534*53ee8cc1Swenshuai.xi         #define CFG8_48_REG_PS_MODE_SRC_V3_SHIFT                                8
2535*53ee8cc1Swenshuai.xi         //reg_ps_mode_src_v4
2536*53ee8cc1Swenshuai.xi         #define CFG8_48_REG_PS_MODE_SRC_V4_MASK                                 0x7000
2537*53ee8cc1Swenshuai.xi         #define CFG8_48_REG_PS_MODE_SRC_V4_SHIFT                                12
2538*53ee8cc1Swenshuai.xi     REG16   CFG8_49_4F[7];
2539*53ee8cc1Swenshuai.xi     REG32   CFG8_50_51;                                                         //reg_synth0
2540*53ee8cc1Swenshuai.xi     REG32   CFG8_52_53;                                                         //reg_synth1
2541*53ee8cc1Swenshuai.xi     REG32   CFG8_54_55;                                                         //reg_pcr64_3_riu(Low)
2542*53ee8cc1Swenshuai.xi     REG32   CFG8_56_57;                                                         //reg_pcr64_3_riu(High)
2543*53ee8cc1Swenshuai.xi     REG32   CFG8_58_59;                                                         //reg_synth2
2544*53ee8cc1Swenshuai.xi     REG32   CFG8_5A_5B;                                                         //reg_pcr64_4_riu(Low)
2545*53ee8cc1Swenshuai.xi     REG32   CFG8_5C_5D;                                                         //reg_pcr64_4_riu(High)
2546*53ee8cc1Swenshuai.xi     REG32   CFG8_5E_5F;                                                         //reg_synth3
2547*53ee8cc1Swenshuai.xi     REG32   CFG8_60_61;                                                         //reg_pcr2_valid
2548*53ee8cc1Swenshuai.xi     REG16   CFG8_62;                                                            //reg_pcr2_valid_33
2549*53ee8cc1Swenshuai.xi     REG32   CFG8_63_64;                                                         //reg_pcr3_valid
2550*53ee8cc1Swenshuai.xi     REG16   CFG8_65;                                                            //reg_pcr3_valid_33
2551*53ee8cc1Swenshuai.xi 
2552*53ee8cc1Swenshuai.xi } REG_Ctrl8_1;
2553*53ee8cc1Swenshuai.xi 
2554*53ee8cc1Swenshuai.xi 
2555*53ee8cc1Swenshuai.xi #endif
2556