| /OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/serial/ |
| H A D | st,stm32-uart.yaml | 88 reg = <0x40011000 0x400>; 90 clocks = <&rcc 0 164>; 91 dmas = <&dma2 2 4 0x414 0x0>, 92 <&dma2 7 4 0x414 0x0>;
|
| /OK3568_Linux_fs/kernel/arch/arm/mach-omap2/ |
| H A D | omap-wakeupgen.h | 12 #define OMAP_WKUPGEN_BASE 0x48281000 14 #define OMAP_WKG_CONTROL_0 0x00 15 #define OMAP_WKG_ENB_A_0 0x10 16 #define OMAP_WKG_ENB_B_0 0x14 17 #define OMAP_WKG_ENB_C_0 0x18 18 #define OMAP_WKG_ENB_D_0 0x1c 19 #define OMAP_WKG_ENB_E_0 0x20 20 #define OMAP_WKG_ENB_A_1 0x410 21 #define OMAP_WKG_ENB_B_1 0x414 22 #define OMAP_WKG_ENB_C_1 0x418 [all …]
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/msm/disp/dpu1/ |
| H A D | dpu_hwio.h | 13 #define DISP_INTF_SEL 0x004 14 #define INTR_EN 0x010 15 #define INTR_STATUS 0x014 16 #define INTR_CLEAR 0x018 17 #define INTR2_EN 0x008 18 #define INTR2_STATUS 0x00c 19 #define INTR2_CLEAR 0x02c 20 #define HIST_INTR_EN 0x01c 21 #define HIST_INTR_STATUS 0x020 22 #define HIST_INTR_CLEAR 0x024 [all …]
|
| /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/freescale/ |
| H A D | imx8mp-pinfunc.h | 13 #define MX8MP_IOMUXC_GPIO1_IO00__GPIO1_IO00 0x014 0x274 0x000 0x0 0x0 14 #define MX8MP_IOMUXC_GPIO1_IO00__CCM_ENET_PHY_REF_CLK_ROOT 0x014 0x274 0x000 0x1 0x0 15 #define MX8MP_IOMUXC_GPIO1_IO00__ISP_FL_TRIG_0 0x014 0x274 0x5D4 0x3 0x0 16 #define MX8MP_IOMUXC_GPIO1_IO00__CCM_EXT_CLK1 0x014 0x274 0x000 0x6 0x0 17 #define MX8MP_IOMUXC_GPIO1_IO01__GPIO1_IO01 0x018 0x278 0x000 0x0 0x0 18 #define MX8MP_IOMUXC_GPIO1_IO01__PWM1_OUT 0x018 0x278 0x000 0x1 0x0 19 #define MX8MP_IOMUXC_GPIO1_IO01__ISP_SHUTTER_TRIG_0 0x018 0x278 0x5DC 0x3 0x0 20 #define MX8MP_IOMUXC_GPIO1_IO01__CCM_EXT_CLK2 0x018 0x278 0x000 0x6 0x0 21 #define MX8MP_IOMUXC_GPIO1_IO02__GPIO1_IO02 0x01C 0x27C 0x000 0x0 0x0 22 #define MX8MP_IOMUXC_GPIO1_IO02__WDOG1_WDOG_B 0x01C 0x27C 0x000 0x1 0x0 [all …]
|
| H A D | imx8mm-pinfunc.h | 14 #define MX8MM_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x028 0x290 0x000 0x0 0… 15 #define MX8MM_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_ENET_PHY_REF_CLK_ROOT 0x028 0x290 0x4C0 0x1 0… 16 #define MX8MM_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K 0x028 0x290 0x000 0x5 0… 17 #define MX8MM_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_EXT_CLK1 0x028 0x290 0x000 0x6 0… 18 #define MX8MM_IOMUXC_GPIO1_IO00_SJC_FAIL 0x028 0x290 0x000 0x7 0… 19 #define MX8MM_IOMUXC_GPIO1_IO01_GPIO1_IO1 0x02C 0x294 0x000 0x0 0… 20 #define MX8MM_IOMUXC_GPIO1_IO01_PWM1_OUT 0x02C 0x294 0x000 0x1 0… 21 #define MX8MM_IOMUXC_GPIO1_IO01_ANAMIX_REF_CLK_24M 0x02C 0x294 0x4BC 0x5 0… 22 #define MX8MM_IOMUXC_GPIO1_IO01_CCMSRCGPCMIX_EXT_CLK2 0x02C 0x294 0x000 0x6 0… 23 #define MX8MM_IOMUXC_GPIO1_IO01_SJC_ACTIVE 0x02C 0x294 0x000 0x7 0… [all …]
|
| H A D | imx8mq-pinfunc.h | 15 #define MX8MQ_IOMUXC_PMIC_STBY_REQ_CCMSRCGPCMIX_PMIC_STBY_REQ 0x014 0x27C 0x000 0x0 0… 16 #define MX8MQ_IOMUXC_PMIC_ON_REQ_SNVSMIX_PMIC_ON_REQ 0x018 0x280 0x000 0x0 0… 17 #define MX8MQ_IOMUXC_ONOFF_SNVSMIX_ONOFF 0x01C 0x284 0x000 0x0 0… 18 #define MX8MQ_IOMUXC_POR_B_SNVSMIX_POR_B 0x020 0x288 0x000 0x0 0… 19 #define MX8MQ_IOMUXC_RTC_RESET_B_SNVSMIX_RTC_RESET_B 0x024 0x28C 0x000 0x0 0… 20 #define MX8MQ_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x028 0x290 0x000 0x0 0… 21 #define MX8MQ_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_ENET_PHY_REF_CLK_ROOT 0x028 0x290 0x4C0 0x1 0… 22 #define MX8MQ_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K 0x028 0x290 0x000 0x5 0… 23 #define MX8MQ_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_EXT_CLK1 0x028 0x290 0x000 0x6 0… 24 #define MX8MQ_IOMUXC_GPIO1_IO00_SJC_FAIL 0x028 0x290 0x000 0x7 0… [all …]
|
| /OK3568_Linux_fs/kernel/drivers/usb/musb/ |
| H A D | omap2430.h | 15 #define OTG_REVISION 0x400 17 #define OTG_SYSCONFIG 0x404 19 # define FORCESTDBY (0 << MIDLEMODE) 24 # define FORCEIDLE (0 << SIDLEMODE) 30 # define AUTOIDLE (1 << 0) 32 #define OTG_SYSSTATUS 0x408 33 # define RESETDONE (1 << 0) 35 #define OTG_INTERFSEL 0x40c 37 # define PHYSEL 0 /* bit position */ 38 # define UTMI_8BIT (0 << PHYSEL) [all …]
|
| /OK3568_Linux_fs/u-boot/drivers/usb/musb-new/ |
| H A D | omap2430.h | 20 #define OTG_REVISION 0x400 22 #define OTG_SYSCONFIG 0x404 24 # define FORCESTDBY (0 << MIDLEMODE) 29 # define FORCEIDLE (0 << SIDLEMODE) 35 # define AUTOIDLE (1 << 0) 37 #define OTG_SYSSTATUS 0x408 38 # define RESETDONE (1 << 0) 40 #define OTG_INTERFSEL 0x40c 42 # define PHYSEL 0 /* bit position */ 43 # define UTMI_8BIT (0 << PHYSEL) [all …]
|
| /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-s32v234/ |
| H A D | mmdc.h | 10 #define MMDC0 0 13 #define MMDC_MDCTL 0x0 14 #define MMDC_MDPDC 0x4 15 #define MMDC_MDOTC 0x8 16 #define MMDC_MDCFG0 0xC 17 #define MMDC_MDCFG1 0x10 18 #define MMDC_MDCFG2 0x14 19 #define MMDC_MDMISC 0x18 20 #define MMDC_MDSCR 0x1C 21 #define MMDC_MDREF 0x20 [all …]
|
| /OK3568_Linux_fs/kernel/arch/mips/include/asm/netlogic/xlp-hal/ |
| H A D | cpucontrol.h | 38 #define CPU_BLOCKID_IFU 0 49 #define IFU_BRUB_RESERVE 0x007 51 #define ICU_DEFEATURE 0x100 53 #define LSU_DEFEATURE 0x304 54 #define LSU_DEBUG_ADDR 0x305 55 #define LSU_DEBUG_DATA0 0x306 56 #define LSU_CERRLOG_REGID 0x309 57 #define SCHED_DEFEATURE 0x700 60 #define MAP_THREADMODE 0x00 61 #define MAP_EXT_EBASE_ENABLE 0x04 [all …]
|
| /OK3568_Linux_fs/kernel/drivers/media/pci/cx18/ |
| H A D | cx18-av-core.h | 32 CX18_AV_SVIDEO_LUMA1 = 0x10, 33 CX18_AV_SVIDEO_LUMA2 = 0x20, 34 CX18_AV_SVIDEO_LUMA3 = 0x30, 35 CX18_AV_SVIDEO_LUMA4 = 0x40, 36 CX18_AV_SVIDEO_LUMA5 = 0x50, 37 CX18_AV_SVIDEO_LUMA6 = 0x60, 38 CX18_AV_SVIDEO_LUMA7 = 0x70, 39 CX18_AV_SVIDEO_LUMA8 = 0x80, 40 CX18_AV_SVIDEO_CHROMA4 = 0x400, 41 CX18_AV_SVIDEO_CHROMA5 = 0x500, [all …]
|
| /OK3568_Linux_fs/u-boot/arch/arm/dts/ |
| H A D | imx6sl-pinfunc.h | 17 #define MX6SL_PAD_AUD_MCLK__AUDIO_CLK_OUT 0x04c 0x2a4 0x000 0x0 0x0 18 #define MX6SL_PAD_AUD_MCLK__PWM4_OUT 0x04c 0x2a4 0x000 0x1 0x0 19 #define MX6SL_PAD_AUD_MCLK__ECSPI3_RDY 0x04c 0x2a4 0x6b4 0x2 0x0 20 #define MX6SL_PAD_AUD_MCLK__FEC_MDC 0x04c 0x2a4 0x000 0x3 0x0 21 #define MX6SL_PAD_AUD_MCLK__WDOG2_RESET_B_DEB 0x04c 0x2a4 0x000 0x4 0x0 22 #define MX6SL_PAD_AUD_MCLK__GPIO1_IO06 0x04c 0x2a4 0x000 0x5 0x0 23 #define MX6SL_PAD_AUD_MCLK__SPDIF_EXT_CLK 0x04c 0x2a4 0x7f4 0x6 0x0 24 #define MX6SL_PAD_AUD_RXC__AUD3_RXC 0x050 0x2a8 0x000 0x0 0x0 25 #define MX6SL_PAD_AUD_RXC__I2C1_SDA 0x050 0x2a8 0x720 0x1 0x0 26 #define MX6SL_PAD_AUD_RXC__UART3_TX_DATA 0x050 0x2a8 0x000 0x2 0x0 [all …]
|
| H A D | imx53-pinfunc.h | 17 #define MX53_PAD_GPIO_19__KPP_COL_5 0x020 0x348 0x840 0x0 0x0 18 #define MX53_PAD_GPIO_19__GPIO4_5 0x020 0x348 0x000 0x1 0x0 19 #define MX53_PAD_GPIO_19__CCM_CLKO 0x020 0x348 0x000 0x2 0x0 20 #define MX53_PAD_GPIO_19__SPDIF_OUT1 0x020 0x348 0x000 0x3 0x0 21 #define MX53_PAD_GPIO_19__RTC_CE_RTC_EXT_TRIG2 0x020 0x348 0x000 0x4 0x0 22 #define MX53_PAD_GPIO_19__ECSPI1_RDY 0x020 0x348 0x000 0x5 0x0 23 #define MX53_PAD_GPIO_19__FEC_TDATA_3 0x020 0x348 0x000 0x6 0x0 24 #define MX53_PAD_GPIO_19__SRC_INT_BOOT 0x020 0x348 0x000 0x7 0x0 25 #define MX53_PAD_KEY_COL0__KPP_COL_0 0x024 0x34c 0x000 0x0 0x0 26 #define MX53_PAD_KEY_COL0__GPIO4_6 0x024 0x34c 0x000 0x1 0x0 [all …]
|
| /OK3568_Linux_fs/kernel/arch/arm/boot/dts/ |
| H A D | imx6sl-pinfunc.h | 13 #define MX6SL_PAD_AUD_MCLK__AUDIO_CLK_OUT 0x04c 0x2a4 0x000 0x0 0x0 14 #define MX6SL_PAD_AUD_MCLK__PWM4_OUT 0x04c 0x2a4 0x000 0x1 0x0 15 #define MX6SL_PAD_AUD_MCLK__ECSPI3_RDY 0x04c 0x2a4 0x6b4 0x2 0x0 16 #define MX6SL_PAD_AUD_MCLK__FEC_MDC 0x04c 0x2a4 0x000 0x3 0x0 17 #define MX6SL_PAD_AUD_MCLK__WDOG2_RESET_B_DEB 0x04c 0x2a4 0x000 0x4 0x0 18 #define MX6SL_PAD_AUD_MCLK__GPIO1_IO06 0x04c 0x2a4 0x000 0x5 0x0 19 #define MX6SL_PAD_AUD_MCLK__SPDIF_EXT_CLK 0x04c 0x2a4 0x7f4 0x6 0x0 20 #define MX6SL_PAD_AUD_RXC__AUD3_RXC 0x050 0x2a8 0x000 0x0 0x0 21 #define MX6SL_PAD_AUD_RXC__I2C1_SDA 0x050 0x2a8 0x720 0x1 0x0 22 #define MX6SL_PAD_AUD_RXC__UART3_TX_DATA 0x050 0x2a8 0x000 0x2 0x0 [all …]
|
| H A D | imx53-pinfunc.h | 13 #define MX53_PAD_GPIO_19__KPP_COL_5 0x020 0x348 0x840 0x0 0x0 14 #define MX53_PAD_GPIO_19__GPIO4_5 0x020 0x348 0x000 0x1 0x0 15 #define MX53_PAD_GPIO_19__CCM_CLKO 0x020 0x348 0x000 0x2 0x0 16 #define MX53_PAD_GPIO_19__SPDIF_OUT1 0x020 0x348 0x000 0x3 0x0 17 #define MX53_PAD_GPIO_19__RTC_CE_RTC_EXT_TRIG2 0x020 0x348 0x000 0x4 0x0 18 #define MX53_PAD_GPIO_19__ECSPI1_RDY 0x020 0x348 0x000 0x5 0x0 19 #define MX53_PAD_GPIO_19__FEC_TDATA_3 0x020 0x348 0x000 0x6 0x0 20 #define MX53_PAD_GPIO_19__SRC_INT_BOOT 0x020 0x348 0x000 0x7 0x0 21 #define MX53_PAD_KEY_COL0__KPP_COL_0 0x024 0x34c 0x000 0x0 0x0 22 #define MX53_PAD_KEY_COL0__GPIO4_6 0x024 0x34c 0x000 0x1 0x0 [all …]
|
| H A D | imx50-pinfunc.h | 13 #define MX50_PAD_KEY_COL0__KPP_COL_0 0x020 0x2cc 0x000 0x0 0x0 14 #define MX50_PAD_KEY_COL0__GPIO4_0 0x020 0x2cc 0x000 0x1 0x0 15 #define MX50_PAD_KEY_COL0__EIM_NANDF_CLE 0x020 0x2cc 0x000 0x2 0x0 16 #define MX50_PAD_KEY_COL0__CTI_TRIGIN7 0x020 0x2cc 0x000 0x6 0x0 17 #define MX50_PAD_KEY_COL0__USBPHY1_TXREADY 0x020 0x2cc 0x000 0x7 0x0 18 #define MX50_PAD_KEY_ROW0__KPP_ROW_0 0x024 0x2d0 0x000 0x0 0x0 19 #define MX50_PAD_KEY_ROW0__GPIO4_1 0x024 0x2d0 0x000 0x1 0x0 20 #define MX50_PAD_KEY_ROW0__EIM_NANDF_ALE 0x024 0x2d0 0x000 0x2 0x0 21 #define MX50_PAD_KEY_ROW0__CTI_TRIGIN_ACK7 0x024 0x2d0 0x000 0x6 0x0 22 #define MX50_PAD_KEY_ROW0__USBPHY1_RXVALID 0x024 0x2d0 0x000 0x7 0x0 [all …]
|
| H A D | imx51-pinfunc.h | 13 #define MX51_PAD_EIM_D16__AUD4_RXFS 0x05c 0x3f0 0x000 0x5 0x0 14 #define MX51_PAD_EIM_D16__AUD5_TXD 0x05c 0x3f0 0x8d8 0x7 0x0 15 #define MX51_PAD_EIM_D16__EIM_D16 0x05c 0x3f0 0x000 0x0 0x0 16 #define MX51_PAD_EIM_D16__GPIO2_0 0x05c 0x3f0 0x000 0x1 0x0 17 #define MX51_PAD_EIM_D16__I2C1_SDA 0x05c 0x3f0 0x9b4 0x4 0x0 18 #define MX51_PAD_EIM_D16__UART2_CTS 0x05c 0x3f0 0x000 0x3 0x0 19 #define MX51_PAD_EIM_D16__USBH2_DATA0 0x05c 0x3f0 0x000 0x2 0x0 20 #define MX51_PAD_EIM_D17__AUD5_RXD 0x060 0x3f4 0x8d4 0x7 0x0 21 #define MX51_PAD_EIM_D17__EIM_D17 0x060 0x3f4 0x000 0x0 0x0 22 #define MX51_PAD_EIM_D17__GPIO2_1 0x060 0x3f4 0x000 0x1 0x0 [all …]
|
| /OK3568_Linux_fs/kernel/drivers/misc/habanalabs/include/goya/asic_reg/ |
| H A D | pci_nrtr_regs.h | 22 #define mmPCI_NRTR_HBW_MAX_CRED 0x100 24 #define mmPCI_NRTR_LBW_MAX_CRED 0x120 26 #define mmPCI_NRTR_DBG_E_ARB 0x300 28 #define mmPCI_NRTR_DBG_W_ARB 0x304 30 #define mmPCI_NRTR_DBG_N_ARB 0x308 32 #define mmPCI_NRTR_DBG_S_ARB 0x30C 34 #define mmPCI_NRTR_DBG_L_ARB 0x310 36 #define mmPCI_NRTR_DBG_E_ARB_MAX 0x320 38 #define mmPCI_NRTR_DBG_W_ARB_MAX 0x324 40 #define mmPCI_NRTR_DBG_N_ARB_MAX 0x328 [all …]
|
| /OK3568_Linux_fs/u-boot/arch/m68k/include/asm/coldfire/ |
| H A D | crossbar.h | 17 u32 prs1; /* 0x100 Priority Register Slave 1 */ 18 u32 res1[3]; /* 0x104 - 0F */ 19 u32 crs1; /* 0x110 Control Register Slave 1 */ 20 u32 res2[187]; /* 0x114 - 0x3FF */ 22 u32 prs4; /* 0x400 Priority Register Slave 4 */ 23 u32 res3[3]; /* 0x404 - 0F */ 24 u32 crs4; /* 0x410 Control Register Slave 4 */ 25 u32 res4[123]; /* 0x414 - 0x5FF */ 27 u32 prs6; /* 0x600 Priority Register Slave 6 */ 28 u32 res5[3]; /* 0x604 - 0F */ [all …]
|
| /OK3568_Linux_fs/u-boot/arch/arm/include/asm/arch-rockchip/ |
| H A D | grf_px30.h | 88 unsigned int reserved0[(0x180 - 0x11C) / 4 - 1]; 91 unsigned int reserved1[(0x400 - 0x184) / 4 - 1]; 93 unsigned int reserved2[(0x480 - 0x414) / 4 - 1]; 95 unsigned int reserved3[(0x500 - 0x480) / 4 - 1]; 103 unsigned int reserved7[(0x700 - 0x55c) / 4 - 1]; 105 unsigned int reserved8[(0x880 - 0x704) / 4 - 1]; 109 unsigned int reserved10[(0x904 - 0x890) / 4 - 1]; 113 check_member(px30_grf, mac_con1, 0x904); 132 unsigned int reserved3[(0x100 - 0x3c) / 4 - 1]; 135 unsigned int reserved4[(0x180 - 0x10c) / 4 - 1]; [all …]
|
| /OK3568_Linux_fs/kernel/arch/sh/include/asm/ |
| H A D | sh7760fb.h | 17 #define SH7760FB_PALETTE_MASK 0x00f8fcf8 20 #define SH7760FB_DMA_MASK 0x0C000000 26 #define LDICKR 0x400 27 #define LDMTR 0x402 29 #define LDDFR 0x404 31 #define LDDFR_COLOR_MASK 0x7F 32 #define LDSMR 0x406 34 #define LDSARU 0x408 35 #define LDSARL 0x40c 36 #define LDLAOR 0x410 [all …]
|
| /OK3568_Linux_fs/kernel/drivers/ntb/hw/amd/ |
| H A D | ntb_hw_amd.h | 56 #define NTB_LNK_STA_SPEED_MASK 0x000F0000 57 #define NTB_LNK_STA_WIDTH_MASK 0x03F00000 97 AMD_CNTL_OFFSET = 0x200, 106 AMD_STA_OFFSET = 0x204, 107 AMD_PGSLV_OFFSET = 0x208, 108 AMD_SPAD_MUX_OFFSET = 0x20C, 109 AMD_SPAD_OFFSET = 0x210, 110 AMD_RSMU_HCID = 0x250, 111 AMD_RSMU_SIID = 0x254, 112 AMD_PSION_OFFSET = 0x300, [all …]
|
| /OK3568_Linux_fs/u-boot/include/ |
| H A D | tsi108.h | 21 #define TSI108_HLP_REG_OFFSET (0x0000) 22 #define TSI108_PCI_REG_OFFSET (0x1000) 23 #define TSI108_CLK_REG_OFFSET (0x2000) 24 #define TSI108_PB_REG_OFFSET (0x3000) 25 #define TSI108_SD_REG_OFFSET (0x4000) 26 #define TSI108_MPIC_REG_OFFSET (0x7400) 28 #define PB_ID (0x000) 29 #define PB_RSR (0x004) 30 #define PB_BUS_MS_SELECT (0x008) 31 #define PB_ISR (0x00C) [all …]
|
| /OK3568_Linux_fs/u-boot/arch/x86/include/asm/arch-quark/ |
| H A D | quark.h | 11 #define MSG_PORT_MEM_ARBITER 0x00 12 #define MSG_PORT_HOST_BRIDGE 0x03 13 #define MSG_PORT_RMU 0x04 14 #define MSG_PORT_MEM_MGR 0x05 15 #define MSG_PORT_USB_AFE 0x14 16 #define MSG_PORT_PCIE_AFE 0x16 17 #define MSG_PORT_SOC_UNIT 0x31 19 /* Port 0x00: Memory Arbiter Message Port Registers */ 22 #define AEC_CTRL 0x00 24 /* Port 0x03: Host Bridge Message Port Registers */ [all …]
|
| /OK3568_Linux_fs/kernel/drivers/net/ethernet/ |
| H A D | dnet.h | 19 #define DNET_RX_LEN_FIFO 0x000 /* RX_LEN_FIFO */ 20 #define DNET_RX_DATA_FIFO 0x004 /* RX_DATA_FIFO */ 21 #define DNET_TX_LEN_FIFO 0x008 /* TX_LEN_FIFO */ 22 #define DNET_TX_DATA_FIFO 0x00C /* TX_DATA_FIFO */ 25 #define DNET_VERCAPS 0x100 /* VERCAPS */ 26 #define DNET_INTR_SRC 0x104 /* INTR_SRC */ 27 #define DNET_INTR_ENB 0x108 /* INTR_ENB */ 28 #define DNET_RX_STATUS 0x10C /* RX_STATUS */ 29 #define DNET_TX_STATUS 0x110 /* TX_STATUS */ 30 #define DNET_RX_FRAMES_CNT 0x114 /* RX_FRAMES_CNT */ [all …]
|