xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/dnet.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Dave DNET Ethernet Controller driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2008 Dave S.r.l. <www.dave.eu>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #ifndef _DNET_H
8*4882a593Smuzhiyun #define _DNET_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #define DRV_NAME		"dnet"
11*4882a593Smuzhiyun #define PFX				DRV_NAME ": "
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /* Register access macros */
14*4882a593Smuzhiyun #define dnet_writel(port, value, reg)	\
15*4882a593Smuzhiyun 	writel((value), (port)->regs + DNET_##reg)
16*4882a593Smuzhiyun #define dnet_readl(port, reg)	readl((port)->regs + DNET_##reg)
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /* ALL DNET FIFO REGISTERS */
19*4882a593Smuzhiyun #define DNET_RX_LEN_FIFO		0x000	/* RX_LEN_FIFO */
20*4882a593Smuzhiyun #define DNET_RX_DATA_FIFO		0x004	/* RX_DATA_FIFO */
21*4882a593Smuzhiyun #define DNET_TX_LEN_FIFO		0x008	/* TX_LEN_FIFO */
22*4882a593Smuzhiyun #define DNET_TX_DATA_FIFO		0x00C	/* TX_DATA_FIFO */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* ALL DNET CONTROL/STATUS REGISTERS OFFSETS */
25*4882a593Smuzhiyun #define DNET_VERCAPS			0x100	/* VERCAPS */
26*4882a593Smuzhiyun #define DNET_INTR_SRC			0x104	/* INTR_SRC */
27*4882a593Smuzhiyun #define DNET_INTR_ENB			0x108	/* INTR_ENB */
28*4882a593Smuzhiyun #define DNET_RX_STATUS			0x10C	/* RX_STATUS */
29*4882a593Smuzhiyun #define DNET_TX_STATUS			0x110	/* TX_STATUS */
30*4882a593Smuzhiyun #define DNET_RX_FRAMES_CNT		0x114	/* RX_FRAMES_CNT */
31*4882a593Smuzhiyun #define DNET_TX_FRAMES_CNT		0x118	/* TX_FRAMES_CNT */
32*4882a593Smuzhiyun #define DNET_RX_FIFO_TH			0x11C	/* RX_FIFO_TH */
33*4882a593Smuzhiyun #define DNET_TX_FIFO_TH			0x120	/* TX_FIFO_TH */
34*4882a593Smuzhiyun #define DNET_SYS_CTL			0x124	/* SYS_CTL */
35*4882a593Smuzhiyun #define DNET_PAUSE_TMR			0x128	/* PAUSE_TMR */
36*4882a593Smuzhiyun #define DNET_RX_FIFO_WCNT		0x12C	/* RX_FIFO_WCNT */
37*4882a593Smuzhiyun #define DNET_TX_FIFO_WCNT		0x130	/* TX_FIFO_WCNT */
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* ALL DNET MAC REGISTERS */
40*4882a593Smuzhiyun #define DNET_MACREG_DATA		0x200	/* Mac-Reg Data */
41*4882a593Smuzhiyun #define DNET_MACREG_ADDR		0x204	/* Mac-Reg Addr  */
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /* ALL DNET RX STATISTICS COUNTERS  */
44*4882a593Smuzhiyun #define DNET_RX_PKT_IGNR_CNT		0x300
45*4882a593Smuzhiyun #define DNET_RX_LEN_CHK_ERR_CNT		0x304
46*4882a593Smuzhiyun #define DNET_RX_LNG_FRM_CNT		0x308
47*4882a593Smuzhiyun #define DNET_RX_SHRT_FRM_CNT		0x30C
48*4882a593Smuzhiyun #define DNET_RX_IPG_VIOL_CNT		0x310
49*4882a593Smuzhiyun #define DNET_RX_CRC_ERR_CNT		0x314
50*4882a593Smuzhiyun #define DNET_RX_OK_PKT_CNT		0x318
51*4882a593Smuzhiyun #define DNET_RX_CTL_FRM_CNT		0x31C
52*4882a593Smuzhiyun #define DNET_RX_PAUSE_FRM_CNT		0x320
53*4882a593Smuzhiyun #define DNET_RX_MULTICAST_CNT		0x324
54*4882a593Smuzhiyun #define DNET_RX_BROADCAST_CNT		0x328
55*4882a593Smuzhiyun #define DNET_RX_VLAN_TAG_CNT		0x32C
56*4882a593Smuzhiyun #define DNET_RX_PRE_SHRINK_CNT		0x330
57*4882a593Smuzhiyun #define DNET_RX_DRIB_NIB_CNT		0x334
58*4882a593Smuzhiyun #define DNET_RX_UNSUP_OPCD_CNT		0x338
59*4882a593Smuzhiyun #define DNET_RX_BYTE_CNT		0x33C
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* DNET TX STATISTICS COUNTERS */
62*4882a593Smuzhiyun #define DNET_TX_UNICAST_CNT		0x400
63*4882a593Smuzhiyun #define DNET_TX_PAUSE_FRM_CNT		0x404
64*4882a593Smuzhiyun #define DNET_TX_MULTICAST_CNT		0x408
65*4882a593Smuzhiyun #define DNET_TX_BRDCAST_CNT		0x40C
66*4882a593Smuzhiyun #define DNET_TX_VLAN_TAG_CNT		0x410
67*4882a593Smuzhiyun #define DNET_TX_BAD_FCS_CNT		0x414
68*4882a593Smuzhiyun #define DNET_TX_JUMBO_CNT		0x418
69*4882a593Smuzhiyun #define DNET_TX_BYTE_CNT		0x41C
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /* SOME INTERNAL MAC-CORE REGISTER */
72*4882a593Smuzhiyun #define DNET_INTERNAL_MODE_REG		0x0
73*4882a593Smuzhiyun #define DNET_INTERNAL_RXTX_CONTROL_REG	0x2
74*4882a593Smuzhiyun #define DNET_INTERNAL_MAX_PKT_SIZE_REG	0x4
75*4882a593Smuzhiyun #define DNET_INTERNAL_IGP_REG		0x8
76*4882a593Smuzhiyun #define DNET_INTERNAL_MAC_ADDR_0_REG	0xa
77*4882a593Smuzhiyun #define DNET_INTERNAL_MAC_ADDR_1_REG	0xc
78*4882a593Smuzhiyun #define DNET_INTERNAL_MAC_ADDR_2_REG	0xe
79*4882a593Smuzhiyun #define DNET_INTERNAL_TX_RX_STS_REG	0x12
80*4882a593Smuzhiyun #define DNET_INTERNAL_GMII_MNG_CTL_REG	0x14
81*4882a593Smuzhiyun #define DNET_INTERNAL_GMII_MNG_DAT_REG	0x16
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define DNET_INTERNAL_GMII_MNG_CMD_FIN	(1 << 14)
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define DNET_INTERNAL_WRITE		(1 << 31)
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* MAC-CORE REGISTER FIELDS */
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* MAC-CORE MODE REGISTER FIELDS */
90*4882a593Smuzhiyun #define DNET_INTERNAL_MODE_GBITEN			(1 << 0)
91*4882a593Smuzhiyun #define DNET_INTERNAL_MODE_FCEN				(1 << 1)
92*4882a593Smuzhiyun #define DNET_INTERNAL_MODE_RXEN				(1 << 2)
93*4882a593Smuzhiyun #define DNET_INTERNAL_MODE_TXEN				(1 << 3)
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /* MAC-CORE RXTX CONTROL REGISTER FIELDS */
96*4882a593Smuzhiyun #define DNET_INTERNAL_RXTX_CONTROL_RXSHORTFRAME		(1 << 8)
97*4882a593Smuzhiyun #define DNET_INTERNAL_RXTX_CONTROL_RXBROADCAST		(1 << 7)
98*4882a593Smuzhiyun #define DNET_INTERNAL_RXTX_CONTROL_RXMULTICAST		(1 << 4)
99*4882a593Smuzhiyun #define DNET_INTERNAL_RXTX_CONTROL_RXPAUSE		(1 << 3)
100*4882a593Smuzhiyun #define DNET_INTERNAL_RXTX_CONTROL_DISTXFCS		(1 << 2)
101*4882a593Smuzhiyun #define DNET_INTERNAL_RXTX_CONTROL_DISCFXFCS		(1 << 1)
102*4882a593Smuzhiyun #define DNET_INTERNAL_RXTX_CONTROL_ENPROMISC		(1 << 0)
103*4882a593Smuzhiyun #define DNET_INTERNAL_RXTX_CONTROL_DROPCONTROL		(1 << 6)
104*4882a593Smuzhiyun #define DNET_INTERNAL_RXTX_CONTROL_ENABLEHALFDUP	(1 << 5)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /* SYSTEM CONTROL REGISTER FIELDS */
107*4882a593Smuzhiyun #define DNET_SYS_CTL_IGNORENEXTPKT			(1 << 0)
108*4882a593Smuzhiyun #define DNET_SYS_CTL_SENDPAUSE				(1 << 2)
109*4882a593Smuzhiyun #define DNET_SYS_CTL_RXFIFOFLUSH			(1 << 3)
110*4882a593Smuzhiyun #define DNET_SYS_CTL_TXFIFOFLUSH			(1 << 4)
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /* TX STATUS REGISTER FIELDS */
113*4882a593Smuzhiyun #define DNET_TX_STATUS_FIFO_ALMOST_EMPTY		(1 << 2)
114*4882a593Smuzhiyun #define DNET_TX_STATUS_FIFO_ALMOST_FULL			(1 << 1)
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun /* INTERRUPT SOURCE REGISTER FIELDS */
117*4882a593Smuzhiyun #define DNET_INTR_SRC_TX_PKTSENT			(1 << 0)
118*4882a593Smuzhiyun #define DNET_INTR_SRC_TX_FIFOAF				(1 << 1)
119*4882a593Smuzhiyun #define DNET_INTR_SRC_TX_FIFOAE				(1 << 2)
120*4882a593Smuzhiyun #define DNET_INTR_SRC_TX_DISCFRM			(1 << 3)
121*4882a593Smuzhiyun #define DNET_INTR_SRC_TX_FIFOFULL			(1 << 4)
122*4882a593Smuzhiyun #define DNET_INTR_SRC_RX_CMDFIFOAF			(1 << 8)
123*4882a593Smuzhiyun #define DNET_INTR_SRC_RX_CMDFIFOFF			(1 << 9)
124*4882a593Smuzhiyun #define DNET_INTR_SRC_RX_DATAFIFOFF			(1 << 10)
125*4882a593Smuzhiyun #define DNET_INTR_SRC_TX_SUMMARY			(1 << 16)
126*4882a593Smuzhiyun #define DNET_INTR_SRC_RX_SUMMARY			(1 << 17)
127*4882a593Smuzhiyun #define DNET_INTR_SRC_PHY				(1 << 19)
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /* INTERRUPT ENABLE REGISTER FIELDS */
130*4882a593Smuzhiyun #define DNET_INTR_ENB_TX_PKTSENT			(1 << 0)
131*4882a593Smuzhiyun #define DNET_INTR_ENB_TX_FIFOAF				(1 << 1)
132*4882a593Smuzhiyun #define DNET_INTR_ENB_TX_FIFOAE				(1 << 2)
133*4882a593Smuzhiyun #define DNET_INTR_ENB_TX_DISCFRM			(1 << 3)
134*4882a593Smuzhiyun #define DNET_INTR_ENB_TX_FIFOFULL			(1 << 4)
135*4882a593Smuzhiyun #define DNET_INTR_ENB_RX_PKTRDY				(1 << 8)
136*4882a593Smuzhiyun #define DNET_INTR_ENB_RX_FIFOAF				(1 << 9)
137*4882a593Smuzhiyun #define DNET_INTR_ENB_RX_FIFOERR			(1 << 10)
138*4882a593Smuzhiyun #define DNET_INTR_ENB_RX_ERROR				(1 << 11)
139*4882a593Smuzhiyun #define DNET_INTR_ENB_RX_FIFOFULL			(1 << 12)
140*4882a593Smuzhiyun #define DNET_INTR_ENB_RX_FIFOAE				(1 << 13)
141*4882a593Smuzhiyun #define DNET_INTR_ENB_TX_SUMMARY			(1 << 16)
142*4882a593Smuzhiyun #define DNET_INTR_ENB_RX_SUMMARY			(1 << 17)
143*4882a593Smuzhiyun #define DNET_INTR_ENB_GLOBAL_ENABLE			(1 << 18)
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /* default values:
146*4882a593Smuzhiyun  * almost empty = less than one full sized ethernet frame (no jumbo) inside
147*4882a593Smuzhiyun  * the fifo almost full = can write less than one full sized ethernet frame
148*4882a593Smuzhiyun  * (no jumbo) inside the fifo
149*4882a593Smuzhiyun  */
150*4882a593Smuzhiyun #define DNET_CFG_TX_FIFO_FULL_THRES	25
151*4882a593Smuzhiyun #define DNET_CFG_RX_FIFO_FULL_THRES	20
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun /*
154*4882a593Smuzhiyun  * Capabilities. Used by the driver to know the capabilities that the ethernet
155*4882a593Smuzhiyun  * controller inside the FPGA have.
156*4882a593Smuzhiyun  */
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun #define DNET_HAS_MDIO		(1 << 0)
159*4882a593Smuzhiyun #define DNET_HAS_IRQ		(1 << 1)
160*4882a593Smuzhiyun #define DNET_HAS_GIGABIT	(1 << 2)
161*4882a593Smuzhiyun #define DNET_HAS_DMA		(1 << 3)
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define DNET_HAS_MII		(1 << 4) /* or GMII */
164*4882a593Smuzhiyun #define DNET_HAS_RMII		(1 << 5) /* or RGMII */
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #define DNET_CAPS_MASK		0xFFFF
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #define DNET_FIFO_SIZE		1024 /* 1K x 32 bit */
169*4882a593Smuzhiyun #define DNET_FIFO_TX_DATA_AF_TH	(DNET_FIFO_SIZE - 384) /* 384 = 1536 / 4 */
170*4882a593Smuzhiyun #define DNET_FIFO_TX_DATA_AE_TH	384
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #define DNET_FIFO_RX_CMD_AF_TH	(1 << 16) /* just one frame inside the FIFO */
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /*
175*4882a593Smuzhiyun  * Hardware-collected statistics.
176*4882a593Smuzhiyun  */
177*4882a593Smuzhiyun struct dnet_stats {
178*4882a593Smuzhiyun 	u32 rx_pkt_ignr;
179*4882a593Smuzhiyun 	u32 rx_len_chk_err;
180*4882a593Smuzhiyun 	u32 rx_lng_frm;
181*4882a593Smuzhiyun 	u32 rx_shrt_frm;
182*4882a593Smuzhiyun 	u32 rx_ipg_viol;
183*4882a593Smuzhiyun 	u32 rx_crc_err;
184*4882a593Smuzhiyun 	u32 rx_ok_pkt;
185*4882a593Smuzhiyun 	u32 rx_ctl_frm;
186*4882a593Smuzhiyun 	u32 rx_pause_frm;
187*4882a593Smuzhiyun 	u32 rx_multicast;
188*4882a593Smuzhiyun 	u32 rx_broadcast;
189*4882a593Smuzhiyun 	u32 rx_vlan_tag;
190*4882a593Smuzhiyun 	u32 rx_pre_shrink;
191*4882a593Smuzhiyun 	u32 rx_drib_nib;
192*4882a593Smuzhiyun 	u32 rx_unsup_opcd;
193*4882a593Smuzhiyun 	u32 rx_byte;
194*4882a593Smuzhiyun 	u32 tx_unicast;
195*4882a593Smuzhiyun 	u32 tx_pause_frm;
196*4882a593Smuzhiyun 	u32 tx_multicast;
197*4882a593Smuzhiyun 	u32 tx_brdcast;
198*4882a593Smuzhiyun 	u32 tx_vlan_tag;
199*4882a593Smuzhiyun 	u32 tx_bad_fcs;
200*4882a593Smuzhiyun 	u32 tx_jumbo;
201*4882a593Smuzhiyun 	u32 tx_byte;
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun struct dnet {
205*4882a593Smuzhiyun 	void __iomem			*regs;
206*4882a593Smuzhiyun 	spinlock_t			lock;
207*4882a593Smuzhiyun 	struct platform_device		*pdev;
208*4882a593Smuzhiyun 	struct net_device		*dev;
209*4882a593Smuzhiyun 	struct dnet_stats		hw_stats;
210*4882a593Smuzhiyun 	unsigned int			capabilities; /* read from FPGA */
211*4882a593Smuzhiyun 	struct napi_struct		napi;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	/* PHY stuff */
214*4882a593Smuzhiyun 	struct mii_bus			*mii_bus;
215*4882a593Smuzhiyun 	unsigned int			link;
216*4882a593Smuzhiyun 	unsigned int			speed;
217*4882a593Smuzhiyun 	unsigned int			duplex;
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #endif /* _DNET_H */
221