1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * sh7760fb.h -- platform data for SH7760/SH7763 LCDC framebuffer driver. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * (c) 2006-2008 MSC Vertriebsges.m.b.H., 6*4882a593Smuzhiyun * Manuel Lauss <mano@roarinelk.homelinux.net> 7*4882a593Smuzhiyun * (c) 2008 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com> 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifndef _ASM_SH_SH7760FB_H 11*4882a593Smuzhiyun #define _ASM_SH_SH7760FB_H 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun /* 14*4882a593Smuzhiyun * some bits of the colormap registers should be written as zero. 15*4882a593Smuzhiyun * create a mask for that. 16*4882a593Smuzhiyun */ 17*4882a593Smuzhiyun #define SH7760FB_PALETTE_MASK 0x00f8fcf8 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun /* The LCDC dma engine always sets bits 27-26 to 1: this is Area3 */ 20*4882a593Smuzhiyun #define SH7760FB_DMA_MASK 0x0C000000 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun /* palette */ 23*4882a593Smuzhiyun #define LDPR(x) (((x) << 2)) 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun /* framebuffer registers and bits */ 26*4882a593Smuzhiyun #define LDICKR 0x400 27*4882a593Smuzhiyun #define LDMTR 0x402 28*4882a593Smuzhiyun /* see sh7760fb.h for LDMTR bits */ 29*4882a593Smuzhiyun #define LDDFR 0x404 30*4882a593Smuzhiyun #define LDDFR_PABD (1 << 8) 31*4882a593Smuzhiyun #define LDDFR_COLOR_MASK 0x7F 32*4882a593Smuzhiyun #define LDSMR 0x406 33*4882a593Smuzhiyun #define LDSMR_ROT (1 << 13) 34*4882a593Smuzhiyun #define LDSARU 0x408 35*4882a593Smuzhiyun #define LDSARL 0x40c 36*4882a593Smuzhiyun #define LDLAOR 0x410 37*4882a593Smuzhiyun #define LDPALCR 0x412 38*4882a593Smuzhiyun #define LDPALCR_PALS (1 << 4) 39*4882a593Smuzhiyun #define LDPALCR_PALEN (1 << 0) 40*4882a593Smuzhiyun #define LDHCNR 0x414 41*4882a593Smuzhiyun #define LDHSYNR 0x416 42*4882a593Smuzhiyun #define LDVDLNR 0x418 43*4882a593Smuzhiyun #define LDVTLNR 0x41a 44*4882a593Smuzhiyun #define LDVSYNR 0x41c 45*4882a593Smuzhiyun #define LDACLNR 0x41e 46*4882a593Smuzhiyun #define LDINTR 0x420 47*4882a593Smuzhiyun #define LDPMMR 0x424 48*4882a593Smuzhiyun #define LDPSPR 0x426 49*4882a593Smuzhiyun #define LDCNTR 0x428 50*4882a593Smuzhiyun #define LDCNTR_DON (1 << 0) 51*4882a593Smuzhiyun #define LDCNTR_DON2 (1 << 4) 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun #ifdef CONFIG_CPU_SUBTYPE_SH7763 54*4882a593Smuzhiyun # define LDLIRNR 0x440 55*4882a593Smuzhiyun /* LDINTR bit */ 56*4882a593Smuzhiyun # define LDINTR_MINTEN (1 << 15) 57*4882a593Smuzhiyun # define LDINTR_FINTEN (1 << 14) 58*4882a593Smuzhiyun # define LDINTR_VSINTEN (1 << 13) 59*4882a593Smuzhiyun # define LDINTR_VEINTEN (1 << 12) 60*4882a593Smuzhiyun # define LDINTR_MINTS (1 << 11) 61*4882a593Smuzhiyun # define LDINTR_FINTS (1 << 10) 62*4882a593Smuzhiyun # define LDINTR_VSINTS (1 << 9) 63*4882a593Smuzhiyun # define LDINTR_VEINTS (1 << 8) 64*4882a593Smuzhiyun # define VINT_START (LDINTR_VSINTEN) 65*4882a593Smuzhiyun # define VINT_CHECK (LDINTR_VSINTS) 66*4882a593Smuzhiyun #else 67*4882a593Smuzhiyun /* LDINTR bit */ 68*4882a593Smuzhiyun # define LDINTR_VINTSEL (1 << 12) 69*4882a593Smuzhiyun # define LDINTR_VINTE (1 << 8) 70*4882a593Smuzhiyun # define LDINTR_VINTS (1 << 0) 71*4882a593Smuzhiyun # define VINT_START (LDINTR_VINTSEL) 72*4882a593Smuzhiyun # define VINT_CHECK (LDINTR_VINTS) 73*4882a593Smuzhiyun #endif 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun /* HSYNC polarity inversion */ 76*4882a593Smuzhiyun #define LDMTR_FLMPOL (1 << 15) 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun /* VSYNC polarity inversion */ 79*4882a593Smuzhiyun #define LDMTR_CL1POL (1 << 14) 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun /* DISPLAY-ENABLE polarity inversion */ 82*4882a593Smuzhiyun #define LDMTR_DISPEN_LOWACT (1 << 13) 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun /* DISPLAY DATA BUS polarity inversion */ 85*4882a593Smuzhiyun #define LDMTR_DPOL_LOWACT (1 << 12) 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun /* AC modulation signal enable */ 88*4882a593Smuzhiyun #define LDMTR_MCNT (1 << 10) 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun /* Disable output of HSYNC during VSYNC period */ 91*4882a593Smuzhiyun #define LDMTR_CL1CNT (1 << 9) 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun /* Disable output of VSYNC during VSYNC period */ 94*4882a593Smuzhiyun #define LDMTR_CL2CNT (1 << 8) 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun /* Display types supported by the LCDC */ 97*4882a593Smuzhiyun #define LDMTR_STN_MONO_4 0x00 98*4882a593Smuzhiyun #define LDMTR_STN_MONO_8 0x01 99*4882a593Smuzhiyun #define LDMTR_STN_COLOR_4 0x08 100*4882a593Smuzhiyun #define LDMTR_STN_COLOR_8 0x09 101*4882a593Smuzhiyun #define LDMTR_STN_COLOR_12 0x0A 102*4882a593Smuzhiyun #define LDMTR_STN_COLOR_16 0x0B 103*4882a593Smuzhiyun #define LDMTR_DSTN_MONO_8 0x11 104*4882a593Smuzhiyun #define LDMTR_DSTN_MONO_16 0x13 105*4882a593Smuzhiyun #define LDMTR_DSTN_COLOR_8 0x19 106*4882a593Smuzhiyun #define LDMTR_DSTN_COLOR_12 0x1A 107*4882a593Smuzhiyun #define LDMTR_DSTN_COLOR_16 0x1B 108*4882a593Smuzhiyun #define LDMTR_TFT_COLOR_16 0x2B 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun /* framebuffer color layout */ 111*4882a593Smuzhiyun #define LDDFR_1BPP_MONO 0x00 112*4882a593Smuzhiyun #define LDDFR_2BPP_MONO 0x01 113*4882a593Smuzhiyun #define LDDFR_4BPP_MONO 0x02 114*4882a593Smuzhiyun #define LDDFR_6BPP_MONO 0x04 115*4882a593Smuzhiyun #define LDDFR_4BPP 0x0A 116*4882a593Smuzhiyun #define LDDFR_8BPP 0x0C 117*4882a593Smuzhiyun #define LDDFR_16BPP_RGB555 0x1D 118*4882a593Smuzhiyun #define LDDFR_16BPP_RGB565 0x2D 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun /* LCDC Pixclock sources */ 121*4882a593Smuzhiyun #define LCDC_CLKSRC_BUSCLOCK 0 122*4882a593Smuzhiyun #define LCDC_CLKSRC_PERIPHERAL 1 123*4882a593Smuzhiyun #define LCDC_CLKSRC_EXTERNAL 2 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun #define LDICKR_CLKSRC(x) \ 126*4882a593Smuzhiyun (((x) & 3) << 12) 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun /* LCDC pixclock input divider. Set to 1 at a minimum! */ 129*4882a593Smuzhiyun #define LDICKR_CLKDIV(x) \ 130*4882a593Smuzhiyun ((x) & 0x1f) 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun struct sh7760fb_platdata { 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun /* Set this member to a valid fb_videmode for the display you 135*4882a593Smuzhiyun * wish to use. The following members must be initialized: 136*4882a593Smuzhiyun * xres, yres, hsync_len, vsync_len, sync, 137*4882a593Smuzhiyun * {left,right,upper,lower}_margin. 138*4882a593Smuzhiyun * The driver uses the above members to calculate register values 139*4882a593Smuzhiyun * and memory requirements. Other members are ignored but may 140*4882a593Smuzhiyun * be used by other framebuffer layer components. 141*4882a593Smuzhiyun */ 142*4882a593Smuzhiyun struct fb_videomode *def_mode; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun /* LDMTR includes display type and signal polarity. The 145*4882a593Smuzhiyun * HSYNC/VSYNC polarities are derived from the fb_var_screeninfo 146*4882a593Smuzhiyun * data above; however the polarities of the following signals 147*4882a593Smuzhiyun * must be encoded in the ldmtr member: 148*4882a593Smuzhiyun * Display Enable signal (default high-active) DISPEN_LOWACT 149*4882a593Smuzhiyun * Display Data signals (default high-active) DPOL_LOWACT 150*4882a593Smuzhiyun * AC Modulation signal (default off) MCNT 151*4882a593Smuzhiyun * Hsync-During-Vsync suppression (default off) CL1CNT 152*4882a593Smuzhiyun * Vsync-during-vsync suppression (default off) CL2CNT 153*4882a593Smuzhiyun * NOTE: also set a display type! 154*4882a593Smuzhiyun * (one of LDMTR_{STN,DSTN,TFT}_{MONO,COLOR}_{4,8,12,16}) 155*4882a593Smuzhiyun */ 156*4882a593Smuzhiyun u16 ldmtr; 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun /* LDDFR controls framebuffer image format (depth, organization) 159*4882a593Smuzhiyun * Use ONE of the LDDFR_?BPP_* macros! 160*4882a593Smuzhiyun */ 161*4882a593Smuzhiyun u16 lddfr; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun /* LDPMMR and LDPSPR control the timing of the power signals 164*4882a593Smuzhiyun * for the display. Please read the SH7760 Hardware Manual, 165*4882a593Smuzhiyun * Chapters 30.3.17, 30.3.18 and 30.4.6! 166*4882a593Smuzhiyun */ 167*4882a593Smuzhiyun u16 ldpmmr; 168*4882a593Smuzhiyun u16 ldpspr; 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun /* LDACLNR contains the line numbers after which the AC modulation 171*4882a593Smuzhiyun * signal is to toggle. Set to ZERO for TFTs or displays which 172*4882a593Smuzhiyun * do not need it. (Chapter 30.3.15 in SH7760 Hardware Manual). 173*4882a593Smuzhiyun */ 174*4882a593Smuzhiyun u16 ldaclnr; 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun /* LDICKR contains information on pixelclock source and config. 177*4882a593Smuzhiyun * Please use the LDICKR_CLKSRC() and LDICKR_CLKDIV() macros. 178*4882a593Smuzhiyun * minimal value for CLKDIV() must be 1!. 179*4882a593Smuzhiyun */ 180*4882a593Smuzhiyun u16 ldickr; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun /* set this member to 1 if you wish to use the LCDC's hardware 183*4882a593Smuzhiyun * rotation function. This is limited to displays <= 320x200 184*4882a593Smuzhiyun * pixels resolution! 185*4882a593Smuzhiyun */ 186*4882a593Smuzhiyun int rotate; /* set to 1 to rotate 90 CCW */ 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun /* set this to 1 to suppress vsync irq use. */ 189*4882a593Smuzhiyun int novsync; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun /* blanking hook for platform. Set this if your platform can do 192*4882a593Smuzhiyun * more than the LCDC in terms of blanking (e.g. disable clock 193*4882a593Smuzhiyun * generator / backlight power supply / etc. 194*4882a593Smuzhiyun */ 195*4882a593Smuzhiyun void (*blank) (int); 196*4882a593Smuzhiyun }; 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun #endif /* _ASM_SH_SH7760FB_H */ 199