1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2015, Bin Meng <bmeng.cn@gmail.com>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #ifndef _QUARK_H_
8*4882a593Smuzhiyun #define _QUARK_H_
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun /* Message Bus Ports */
11*4882a593Smuzhiyun #define MSG_PORT_MEM_ARBITER 0x00
12*4882a593Smuzhiyun #define MSG_PORT_HOST_BRIDGE 0x03
13*4882a593Smuzhiyun #define MSG_PORT_RMU 0x04
14*4882a593Smuzhiyun #define MSG_PORT_MEM_MGR 0x05
15*4882a593Smuzhiyun #define MSG_PORT_USB_AFE 0x14
16*4882a593Smuzhiyun #define MSG_PORT_PCIE_AFE 0x16
17*4882a593Smuzhiyun #define MSG_PORT_SOC_UNIT 0x31
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* Port 0x00: Memory Arbiter Message Port Registers */
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* Enhanced Configuration Space */
22*4882a593Smuzhiyun #define AEC_CTRL 0x00
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* Port 0x03: Host Bridge Message Port Registers */
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* Host Miscellaneous Controls 2 */
27*4882a593Smuzhiyun #define HMISC2 0x03
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define HMISC2_SEGE 0x00000002
30*4882a593Smuzhiyun #define HMISC2_SEGF 0x00000004
31*4882a593Smuzhiyun #define HMISC2_SEGAB 0x00000010
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* Host Memory I/O Boundary */
34*4882a593Smuzhiyun #define HM_BOUND 0x08
35*4882a593Smuzhiyun #define HM_BOUND_LOCK 0x00000001
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* Extended Configuration Space */
38*4882a593Smuzhiyun #define HEC_REG 0x09
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* MTRR Registers */
41*4882a593Smuzhiyun #define MTRR_CAP 0x40
42*4882a593Smuzhiyun #define MTRR_DEF_TYPE 0x41
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define MTRR_FIX_64K_00000 0x42
45*4882a593Smuzhiyun #define MTRR_FIX_64K_40000 0x43
46*4882a593Smuzhiyun #define MTRR_FIX_16K_80000 0x44
47*4882a593Smuzhiyun #define MTRR_FIX_16K_90000 0x45
48*4882a593Smuzhiyun #define MTRR_FIX_16K_A0000 0x46
49*4882a593Smuzhiyun #define MTRR_FIX_16K_B0000 0x47
50*4882a593Smuzhiyun #define MTRR_FIX_4K_C0000 0x48
51*4882a593Smuzhiyun #define MTRR_FIX_4K_C4000 0x49
52*4882a593Smuzhiyun #define MTRR_FIX_4K_C8000 0x4a
53*4882a593Smuzhiyun #define MTRR_FIX_4K_CC000 0x4b
54*4882a593Smuzhiyun #define MTRR_FIX_4K_D0000 0x4c
55*4882a593Smuzhiyun #define MTRR_FIX_4K_D4000 0x4d
56*4882a593Smuzhiyun #define MTRR_FIX_4K_D8000 0x4e
57*4882a593Smuzhiyun #define MTRR_FIX_4K_DC000 0x4f
58*4882a593Smuzhiyun #define MTRR_FIX_4K_E0000 0x50
59*4882a593Smuzhiyun #define MTRR_FIX_4K_E4000 0x51
60*4882a593Smuzhiyun #define MTRR_FIX_4K_E8000 0x52
61*4882a593Smuzhiyun #define MTRR_FIX_4K_EC000 0x53
62*4882a593Smuzhiyun #define MTRR_FIX_4K_F0000 0x54
63*4882a593Smuzhiyun #define MTRR_FIX_4K_F4000 0x55
64*4882a593Smuzhiyun #define MTRR_FIX_4K_F8000 0x56
65*4882a593Smuzhiyun #define MTRR_FIX_4K_FC000 0x57
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define MTRR_SMRR_PHYBASE 0x58
68*4882a593Smuzhiyun #define MTRR_SMRR_PHYMASK 0x59
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define MTRR_VAR_PHYBASE(n) (0x5a + 2 * (n))
71*4882a593Smuzhiyun #define MTRR_VAR_PHYMASK(n) (0x5b + 2 * (n))
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #ifndef __ASSEMBLY__
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* variable range MTRR usage */
76*4882a593Smuzhiyun enum {
77*4882a593Smuzhiyun MTRR_VAR_ROM,
78*4882a593Smuzhiyun MTRR_VAR_ESRAM,
79*4882a593Smuzhiyun MTRR_VAR_RAM
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* Port 0x04: Remote Management Unit Message Port Registers */
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* ACPI PBLK Base Address Register */
87*4882a593Smuzhiyun #define PBLK_BA 0x70
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* Control Register */
90*4882a593Smuzhiyun #define RMU_CTRL 0x71
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* SPI DMA Base Address Register */
93*4882a593Smuzhiyun #define SPI_DMA_BA 0x7a
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Thermal Sensor Register */
96*4882a593Smuzhiyun #define TS_MODE 0xb0
97*4882a593Smuzhiyun #define TS_TEMP 0xb1
98*4882a593Smuzhiyun #define TS_TRIP 0xb2
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* Port 0x05: Memory Manager Message Port Registers */
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* eSRAM Block Page Control */
103*4882a593Smuzhiyun #define ESRAM_BLK_CTRL 0x82
104*4882a593Smuzhiyun #define ESRAM_BLOCK_MODE 0x10000000
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* Port 0x14: USB2 AFE Unit Port Registers */
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun #define USB2_GLOBAL_PORT 0x4001
109*4882a593Smuzhiyun #define USB2_PLL1 0x7f02
110*4882a593Smuzhiyun #define USB2_PLL2 0x7f03
111*4882a593Smuzhiyun #define USB2_COMPBG 0x7f04
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* Port 0x16: PCIe AFE Unit Port Registers */
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #define PCIE_RXPICTRL0_L0 0x2080
116*4882a593Smuzhiyun #define PCIE_RXPICTRL0_L1 0x2180
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* Port 0x31: SoC Unit Port Registers */
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* Thermal Sensor Config */
121*4882a593Smuzhiyun #define TS_CFG1 0x31
122*4882a593Smuzhiyun #define TS_CFG2 0x32
123*4882a593Smuzhiyun #define TS_CFG3 0x33
124*4882a593Smuzhiyun #define TS_CFG4 0x34
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* PCIe Controller Config */
127*4882a593Smuzhiyun #define PCIE_CFG 0x36
128*4882a593Smuzhiyun #define PCIE_CTLR_PRI_RST 0x00010000
129*4882a593Smuzhiyun #define PCIE_PHY_SB_RST 0x00020000
130*4882a593Smuzhiyun #define PCIE_CTLR_SB_RST 0x00040000
131*4882a593Smuzhiyun #define PCIE_PHY_LANE_RST 0x00090000
132*4882a593Smuzhiyun #define PCIE_CTLR_MAIN_RST 0x00100000
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* DRAM */
135*4882a593Smuzhiyun #define DRAM_BASE 0x00000000
136*4882a593Smuzhiyun #define DRAM_MAX_SIZE 0x80000000
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* eSRAM */
139*4882a593Smuzhiyun #define ESRAM_SIZE 0x80000
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* Memory BAR Enable */
142*4882a593Smuzhiyun #define MEM_BAR_EN 0x00000001
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* I/O BAR Enable */
145*4882a593Smuzhiyun #define IO_BAR_EN 0x80000000
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* 64KiB of RMU binary in flash */
148*4882a593Smuzhiyun #define RMU_BINARY_SIZE 0x10000
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* PCIe Root Port Configuration Registers */
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun #define PCIE_RP_CCFG 0xd0
153*4882a593Smuzhiyun #define CCFG_UPRS (1 << 14)
154*4882a593Smuzhiyun #define CCFG_UNRS (1 << 15)
155*4882a593Smuzhiyun #define CCFG_UNSD (1 << 23)
156*4882a593Smuzhiyun #define CCFG_UPSD (1 << 24)
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun #define PCIE_RP_MPC2 0xd4
159*4882a593Smuzhiyun #define MPC2_IPF (1 << 11)
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun #define PCIE_RP_MBC 0xf4
162*4882a593Smuzhiyun #define MBC_SBIC (3 << 16)
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* Legacy Bridge PCI Configuration Registers */
165*4882a593Smuzhiyun #define LB_GBA 0x44
166*4882a593Smuzhiyun #define LB_PM1BLK 0x48
167*4882a593Smuzhiyun #define LB_GPE0BLK 0x4c
168*4882a593Smuzhiyun #define LB_ACTL 0x58
169*4882a593Smuzhiyun #define LB_PABCDRC 0x60
170*4882a593Smuzhiyun #define LB_PEFGHRC 0x64
171*4882a593Smuzhiyun #define LB_WDTBA 0x84
172*4882a593Smuzhiyun #define LB_BCE 0xd4
173*4882a593Smuzhiyun #define LB_BC 0xd8
174*4882a593Smuzhiyun #define LB_RCBA 0xf0
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* USB EHCI memory-mapped registers */
177*4882a593Smuzhiyun #define EHCI_INSNREG01 0x94
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* USB device memory-mapped registers */
180*4882a593Smuzhiyun #define USBD_INT_MASK 0x410
181*4882a593Smuzhiyun #define USBD_EP_INT_STS 0x414
182*4882a593Smuzhiyun #define USBD_EP_INT_MASK 0x418
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun #ifndef __ASSEMBLY__
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* Root Complex Register Block */
187*4882a593Smuzhiyun struct quark_rcba {
188*4882a593Smuzhiyun u32 rctl;
189*4882a593Smuzhiyun u32 esd;
190*4882a593Smuzhiyun u32 rsvd1[3150];
191*4882a593Smuzhiyun u16 rmu_ir;
192*4882a593Smuzhiyun u16 d23_ir;
193*4882a593Smuzhiyun u16 core_ir;
194*4882a593Smuzhiyun u16 d20d21_ir;
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun #include <asm/io.h>
198*4882a593Smuzhiyun #include <asm/pci.h>
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /**
201*4882a593Smuzhiyun * qrk_pci_read_config_dword() - Read a configuration value
202*4882a593Smuzhiyun *
203*4882a593Smuzhiyun * @dev: PCI device address: bus, device and function
204*4882a593Smuzhiyun * @offset: Dword offset within the device's configuration space
205*4882a593Smuzhiyun * @valuep: Place to put the returned value
206*4882a593Smuzhiyun *
207*4882a593Smuzhiyun * Note: This routine is inlined to provide better performance on Quark
208*4882a593Smuzhiyun */
qrk_pci_read_config_dword(pci_dev_t dev,int offset,u32 * valuep)209*4882a593Smuzhiyun static inline void qrk_pci_read_config_dword(pci_dev_t dev, int offset,
210*4882a593Smuzhiyun u32 *valuep)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun outl(dev | offset | PCI_CFG_EN, PCI_REG_ADDR);
213*4882a593Smuzhiyun *valuep = inl(PCI_REG_DATA);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /**
217*4882a593Smuzhiyun * qrk_pci_write_config_dword() - Write a PCI configuration value
218*4882a593Smuzhiyun *
219*4882a593Smuzhiyun * @dev: PCI device address: bus, device and function
220*4882a593Smuzhiyun * @offset: Dword offset within the device's configuration space
221*4882a593Smuzhiyun * @value: Value to write
222*4882a593Smuzhiyun *
223*4882a593Smuzhiyun * Note: This routine is inlined to provide better performance on Quark
224*4882a593Smuzhiyun */
qrk_pci_write_config_dword(pci_dev_t dev,int offset,u32 value)225*4882a593Smuzhiyun static inline void qrk_pci_write_config_dword(pci_dev_t dev, int offset,
226*4882a593Smuzhiyun u32 value)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun outl(dev | offset | PCI_CFG_EN, PCI_REG_ADDR);
229*4882a593Smuzhiyun outl(value, PCI_REG_DATA);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /**
233*4882a593Smuzhiyun * board_assert_perst() - Assert the PERST# pin
234*4882a593Smuzhiyun *
235*4882a593Smuzhiyun * The CPU interface to the PERST# signal on Quark is platform dependent.
236*4882a593Smuzhiyun * Board-specific codes need supply this routine to assert PCIe slot reset.
237*4882a593Smuzhiyun *
238*4882a593Smuzhiyun * The tricky part in this routine is that any APIs that may trigger PCI
239*4882a593Smuzhiyun * enumeration process are strictly forbidden, as any access to PCIe root
240*4882a593Smuzhiyun * port's configuration registers will cause system hang while it is held
241*4882a593Smuzhiyun * in reset.
242*4882a593Smuzhiyun */
243*4882a593Smuzhiyun void board_assert_perst(void);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /**
246*4882a593Smuzhiyun * board_deassert_perst() - De-assert the PERST# pin
247*4882a593Smuzhiyun *
248*4882a593Smuzhiyun * The CPU interface to the PERST# signal on Quark is platform dependent.
249*4882a593Smuzhiyun * Board-specific codes need supply this routine to de-assert PCIe slot reset.
250*4882a593Smuzhiyun *
251*4882a593Smuzhiyun * The tricky part in this routine is that any APIs that may trigger PCI
252*4882a593Smuzhiyun * enumeration process are strictly forbidden, as any access to PCIe root
253*4882a593Smuzhiyun * port's configuration registers will cause system hang while it is held
254*4882a593Smuzhiyun * in reset.
255*4882a593Smuzhiyun */
256*4882a593Smuzhiyun void board_deassert_perst(void);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun #endif /* _QUARK_H_ */
261