Home
last modified time | relevance | path

Searched refs:_HAL_REG32_W (Results 1 – 25 of 47) sorted by relevance

12

/utopia/UTPA2-700.0.x/modules/dmx/hal/mooney/tsp/
H A DhalTSP.c141 #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFFUL); … macro
668 _HAL_REG32_W(&_TspCtrl[0].reg15b4, in HAL_TSP_Scmb_Detect()
673 _HAL_REG32_W(&_TspCtrl[0].reg15b4, in HAL_TSP_Scmb_Detect()
828 _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, TSP_MCU_CMD_NMATCH | u32FltId); in HAL_TSP_SecFlt_SetNMask()
880 _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, TSP_MCU_CMD_VER_RESET | u32SecFltId); in HAL_TSP_SecFlt_VerReset()
889 _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, u32cmd); in HAL_TSP_SecFlt_SetDataAddr()
893 _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, u32cmd); in HAL_TSP_SecFlt_SetDataAddr()
978 _HAL_REG32_W(&_TspCtrl[0].TsFileIn_Timer, u32Delay); in HAL_TSP_TsDma_SetDelay()
984 _HAL_REG32_W(&_TspCtrl[0].TsDma_Addr, (MS_U32)(phyStreamAddr-_phyFIBufMiuOffset)); in HAL_TSP_CmdQ_TsDma_SetAddr()
993 _HAL_REG32_W(&_TspCtrl[0].TsDma_Size, u32StreamSize); in HAL_TSP_CmdQ_TsDma_SetSize()
[all …]
/utopia/UTPA2-700.0.x/modules/dmx/hal/messi/tsp/
H A DhalTSP.c140 #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFFUL); … macro
664 _HAL_REG32_W(&_TspCtrl[0].reg15b4, in HAL_TSP_Scmb_Detect()
669 _HAL_REG32_W(&_TspCtrl[0].reg15b4, in HAL_TSP_Scmb_Detect()
824 _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, TSP_MCU_CMD_NMATCH | u32FltId); in HAL_TSP_SecFlt_SetNMask()
876 _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, TSP_MCU_CMD_VER_RESET | u32SecFltId); in HAL_TSP_SecFlt_VerReset()
885 _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, u32cmd); in HAL_TSP_SecFlt_SetDataAddr()
889 _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, u32cmd); in HAL_TSP_SecFlt_SetDataAddr()
974 _HAL_REG32_W(&_TspCtrl[0].TsFileIn_Timer, u32Delay); in HAL_TSP_TsDma_SetDelay()
980 _HAL_REG32_W(&_TspCtrl[0].TsDma_Addr, (MS_U32)(phyStreamAddr-_phyFIBufMiuOffset)); in HAL_TSP_CmdQ_TsDma_SetAddr()
989 _HAL_REG32_W(&_TspCtrl[0].TsDma_Size, u32StreamSize); in HAL_TSP_CmdQ_TsDma_SetSize()
[all …]
/utopia/UTPA2-700.0.x/modules/dmx/hal/mainz/tsp/
H A DhalTSP.c141 #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFFUL); … macro
665 _HAL_REG32_W(&_TspCtrl[0].reg15b4, in HAL_TSP_Scmb_Detect()
670 _HAL_REG32_W(&_TspCtrl[0].reg15b4, in HAL_TSP_Scmb_Detect()
825 _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, TSP_MCU_CMD_NMATCH | u32FltId); in HAL_TSP_SecFlt_SetNMask()
877 _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, TSP_MCU_CMD_VER_RESET | u32SecFltId); in HAL_TSP_SecFlt_VerReset()
886 _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, u32cmd); in HAL_TSP_SecFlt_SetDataAddr()
890 _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, u32cmd); in HAL_TSP_SecFlt_SetDataAddr()
975 _HAL_REG32_W(&_TspCtrl[0].TsFileIn_Timer, u32Delay); in HAL_TSP_TsDma_SetDelay()
981 _HAL_REG32_W(&_TspCtrl[0].TsDma_Addr, (MS_U32)(phyStreamAddr-_phyFIBufMiuOffset)); in HAL_TSP_CmdQ_TsDma_SetAddr()
990 _HAL_REG32_W(&_TspCtrl[0].TsDma_Size, u32StreamSize); in HAL_TSP_CmdQ_TsDma_SetSize()
[all …]
/utopia/UTPA2-700.0.x/modules/dmx/hal/mustang/tsp/
H A DhalTSP.c162 #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFFUL); … macro
421 _HAL_REG32_W(&_TspCtrl[0].Hw_Config4, in _HAL_TSP_tsif_select()
425 _HAL_REG32_W(&_TspCtrl[0].Hw_Config4, in _HAL_TSP_tsif_select()
429 _HAL_REG32_W(&_TspCtrl[0].PVR2_Config, in _HAL_TSP_tsif_select()
719 _HAL_REG32_W(&_TspCtrl[0].MCU_Data0, u32mask); in _HAL_TSP_CMD_Write_HWPCR_Reg()
720 _HAL_REG32_W(&_TspCtrl[0].MCU_Data1, u32data); in _HAL_TSP_CMD_Write_HWPCR_Reg()
721 _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, TSP_MCU_CMD_HWPCR_REG_SET); in _HAL_TSP_CMD_Write_HWPCR_Reg()
798 _HAL_REG32_W(&(_TspCtrl3[0].PIDFLR_PCR[0]), _u32PcrFltBuf[0]); in HAL_TSP_RestoreFltState()
799 _HAL_REG32_W(&(_TspCtrl3[0].PIDFLR_PCR[1]), _u32PcrFltBuf[1]); in HAL_TSP_RestoreFltState()
861 _HAL_REG32_W(&_TspCtrl[0].reg160C, in HAL_TSP_ORAcess_Optimize()
[all …]
/utopia/UTPA2-700.0.x/modules/dmx/hal/maldives/tsp/
H A DhalTSP.c152 #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFF); … macro
356 _HAL_REG32_W(&_TspCtrl[0].Hw_Config4, in _HAL_TSP_tsif_select()
360 _HAL_REG32_W(&_TspCtrl[0].Hw_Config4, in _HAL_TSP_tsif_select()
643 _HAL_REG32_W(&_TspCtrl[0].MCU_Data0, u32mask); in _HAL_TSP_CMD_Write_HWPCR_Reg()
644 _HAL_REG32_W(&_TspCtrl[0].MCU_Data1, u32data); in _HAL_TSP_CMD_Write_HWPCR_Reg()
645 _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, TSP_MCU_CMD_HWPCR_REG_SET); in _HAL_TSP_CMD_Write_HWPCR_Reg()
738 _HAL_REG32_W(&(_TspCtrl3[0].PIDFLR_PCR[0]), _u32PcrFltBuf[0]); in HAL_TSP_RestoreFltState()
739 _HAL_REG32_W(&(_TspCtrl3[0].PIDFLR_PCR[1]), _u32PcrFltBuf[1]); in HAL_TSP_RestoreFltState()
801 _HAL_REG32_W(&_TspCtrl[0].reg160C, in HAL_TSP_ORAcess_Optimize()
806 _HAL_REG32_W(&_TspCtrl[0].reg160C, in HAL_TSP_ORAcess_Optimize()
[all …]
/utopia/UTPA2-700.0.x/modules/dmx/hal/manhattan/tsp/
H A DhalTSP.c160 #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFFUL); … macro
484 _HAL_REG32_W(&_TspCtrl[0].Hw_Config4, in _HAL_TSP_tsif_select()
488 _HAL_REG32_W(&_TspCtrl[0].Hw_Config4, in _HAL_TSP_tsif_select()
492 _HAL_REG32_W(&_TspCtrl[0].PVR2_Config, in _HAL_TSP_tsif_select()
782 _HAL_REG32_W(&_TspCtrl[0].MCU_Data0, u32mask); in _HAL_TSP_CMD_Write_HWPCR_Reg()
783 _HAL_REG32_W(&_TspCtrl[0].MCU_Data1, u32data); in _HAL_TSP_CMD_Write_HWPCR_Reg()
784 _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, TSP_MCU_CMD_HWPCR_REG_SET); in _HAL_TSP_CMD_Write_HWPCR_Reg()
861 _HAL_REG32_W(&(_TspCtrl3[0].PIDFLR_PCR[0]), _u32PcrFltBuf[0]); in HAL_TSP_RestoreFltState()
862 _HAL_REG32_W(&(_TspCtrl3[0].PIDFLR_PCR[1]), _u32PcrFltBuf[1]); in HAL_TSP_RestoreFltState()
924 _HAL_REG32_W(&_TspCtrl[0].reg160C, in HAL_TSP_ORAcess_Optimize()
[all …]
/utopia/UTPA2-700.0.x/modules/dmx/hal/macan/tsp/
H A DhalTSP.c146 #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFFUL); … macro
470 _HAL_REG32_W(&_TspCtrl[0].Hw_Config4, in _HAL_TSP_tsif_select()
474 _HAL_REG32_W(&_TspCtrl[0].Hw_Config4, in _HAL_TSP_tsif_select()
478 _HAL_REG32_W(&_TspCtrl[0].PVR2_Config, in _HAL_TSP_tsif_select()
768 _HAL_REG32_W(&_TspCtrl[0].MCU_Data0, u32mask); in _HAL_TSP_CMD_Write_HWPCR_Reg()
769 _HAL_REG32_W(&_TspCtrl[0].MCU_Data1, u32data); in _HAL_TSP_CMD_Write_HWPCR_Reg()
770 _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, TSP_MCU_CMD_HWPCR_REG_SET); in _HAL_TSP_CMD_Write_HWPCR_Reg()
847 _HAL_REG32_W(&(_TspCtrl3[0].PIDFLR_PCR[0]), _u32PcrFltBuf[0]); in HAL_TSP_RestoreFltState()
848 _HAL_REG32_W(&(_TspCtrl3[0].PIDFLR_PCR[1]), _u32PcrFltBuf[1]); in HAL_TSP_RestoreFltState()
910 _HAL_REG32_W(&_TspCtrl[0].reg160C, in HAL_TSP_ORAcess_Optimize()
[all …]
/utopia/UTPA2-700.0.x/modules/dmx/hal/maxim/tsp/
H A DhalTSP.c165 #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFFUL); … macro
490 _HAL_REG32_W(&_TspCtrl[0].Hw_Config4, in _HAL_TSP_tsif_select()
494 _HAL_REG32_W(&_TspCtrl[0].Hw_Config4, in _HAL_TSP_tsif_select()
498 _HAL_REG32_W(&_TspCtrl[0].PVR2_Config, in _HAL_TSP_tsif_select()
788 _HAL_REG32_W(&_TspCtrl[0].MCU_Data0, u32mask); in _HAL_TSP_CMD_Write_HWPCR_Reg()
789 _HAL_REG32_W(&_TspCtrl[0].MCU_Data1, u32data); in _HAL_TSP_CMD_Write_HWPCR_Reg()
790 _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, TSP_MCU_CMD_HWPCR_REG_SET); in _HAL_TSP_CMD_Write_HWPCR_Reg()
867 _HAL_REG32_W(&(_TspCtrl3[0].PIDFLR_PCR[0]), _u32PcrFltBuf[0]); in HAL_TSP_RestoreFltState()
868 _HAL_REG32_W(&(_TspCtrl3[0].PIDFLR_PCR[1]), _u32PcrFltBuf[1]); in HAL_TSP_RestoreFltState()
930 _HAL_REG32_W(&_TspCtrl[0].reg160C, in HAL_TSP_ORAcess_Optimize()
[all …]
/utopia/UTPA2-700.0.x/modules/dmx/hal/maserati/tsp/
H A DhalTSP.c165 #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFFUL); … macro
508 _HAL_REG32_W(&_TspCtrl[0].Hw_Config4, in _HAL_TSP_tsif_select()
512 _HAL_REG32_W(&_TspCtrl[0].Hw_Config4, in _HAL_TSP_tsif_select()
516 _HAL_REG32_W(&_TspCtrl[0].PVR2_Config, in _HAL_TSP_tsif_select()
806 _HAL_REG32_W(&_TspCtrl[0].MCU_Data0, u32mask); in _HAL_TSP_CMD_Write_HWPCR_Reg()
807 _HAL_REG32_W(&_TspCtrl[0].MCU_Data1, u32data); in _HAL_TSP_CMD_Write_HWPCR_Reg()
808 _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, TSP_MCU_CMD_HWPCR_REG_SET); in _HAL_TSP_CMD_Write_HWPCR_Reg()
885 _HAL_REG32_W(&(_TspCtrl3[0].PIDFLR_PCR[0]), _u32PcrFltBuf[0]); in HAL_TSP_RestoreFltState()
886 _HAL_REG32_W(&(_TspCtrl3[0].PIDFLR_PCR[1]), _u32PcrFltBuf[1]); in HAL_TSP_RestoreFltState()
948 _HAL_REG32_W(&_TspCtrl[0].reg160C, in HAL_TSP_ORAcess_Optimize()
[all …]
/utopia/UTPA2-700.0.x/modules/dmx/hal/M7821/tsp/
H A DhalTSP.c165 #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFFUL); … macro
508 _HAL_REG32_W(&_TspCtrl[0].Hw_Config4, in _HAL_TSP_tsif_select()
512 _HAL_REG32_W(&_TspCtrl[0].Hw_Config4, in _HAL_TSP_tsif_select()
516 _HAL_REG32_W(&_TspCtrl[0].PVR2_Config, in _HAL_TSP_tsif_select()
806 _HAL_REG32_W(&_TspCtrl[0].MCU_Data0, u32mask); in _HAL_TSP_CMD_Write_HWPCR_Reg()
807 _HAL_REG32_W(&_TspCtrl[0].MCU_Data1, u32data); in _HAL_TSP_CMD_Write_HWPCR_Reg()
808 _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, TSP_MCU_CMD_HWPCR_REG_SET); in _HAL_TSP_CMD_Write_HWPCR_Reg()
885 _HAL_REG32_W(&(_TspCtrl3[0].PIDFLR_PCR[0]), _u32PcrFltBuf[0]); in HAL_TSP_RestoreFltState()
886 _HAL_REG32_W(&(_TspCtrl3[0].PIDFLR_PCR[1]), _u32PcrFltBuf[1]); in HAL_TSP_RestoreFltState()
948 _HAL_REG32_W(&_TspCtrl[0].reg160C, in HAL_TSP_ORAcess_Optimize()
[all …]
/utopia/UTPA2-700.0.x/modules/dmx/hal/M7621/tsp/
H A DhalTSP.c165 #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFFUL); … macro
490 _HAL_REG32_W(&_TspCtrl[0].Hw_Config4, in _HAL_TSP_tsif_select()
494 _HAL_REG32_W(&_TspCtrl[0].Hw_Config4, in _HAL_TSP_tsif_select()
498 _HAL_REG32_W(&_TspCtrl[0].PVR2_Config, in _HAL_TSP_tsif_select()
788 _HAL_REG32_W(&_TspCtrl[0].MCU_Data0, u32mask); in _HAL_TSP_CMD_Write_HWPCR_Reg()
789 _HAL_REG32_W(&_TspCtrl[0].MCU_Data1, u32data); in _HAL_TSP_CMD_Write_HWPCR_Reg()
790 _HAL_REG32_W(&_TspCtrl[0].MCU_Cmd, TSP_MCU_CMD_HWPCR_REG_SET); in _HAL_TSP_CMD_Write_HWPCR_Reg()
867 _HAL_REG32_W(&(_TspCtrl3[0].PIDFLR_PCR[0]), _u32PcrFltBuf[0]); in HAL_TSP_RestoreFltState()
868 _HAL_REG32_W(&(_TspCtrl3[0].PIDFLR_PCR[1]), _u32PcrFltBuf[1]); in HAL_TSP_RestoreFltState()
930 _HAL_REG32_W(&_TspCtrl[0].reg160C, in HAL_TSP_ORAcess_Optimize()
[all …]
/utopia/UTPA2-700.0.x/modules/dmx/hal/mooney/mmfi/
H A DhalMMFilein.c123 #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFF); … macro
174 _HAL_REG32_W(&(_MFCtrl_AU->PidFlt), u32data); in HAL_MMFI_AudPidFlt_Set()
185 _HAL_REG32_W(&(_MFCtrl_AU->PidFlt), u32data); in HAL_MMFI_AudPidFlt_SetPid()
199 _HAL_REG32_W(&(_MFCtrl_AU->PidFlt), u32data); in HAL_MMFI_AudPidFlt_Enable()
210 _HAL_REG32_W(&(_MFCtrl_AU->PidFlt), u32data); in HAL_MMFI_AudPidFlt_Reset()
217 _HAL_REG32_W(&_MFCtrl_AU->FileIn_RAddr, (MS_U32)(phyAddr-_phyMMFIMiuOffset[0])); in HAL_MMFI_AU_Set_Filein_ReadAddr()
222 _HAL_REG32_W(&_MFCtrl_AU->FileIn_RNum, u32len); in HAL_MMFI_AU_Set_Filein_ReadLen()
230 _HAL_REG32_W(&_MFCtrl_AU->Ctrl_CmdQSts, u32data); in HAL_MMFI_AU_Set_Filein_Ctrl()
243 _HAL_REG32_W(&_MFCtrl_AU->Ctrl_CmdQSts, u32data); in HAL_MMFI_AU_Set_FileinTimer()
274 _HAL_REG32_W(&_MFCtrl_AU->Cfg, (_HAL_REG32_R(&(_MFCtrl_AU->Cfg)) | u32CfgItem)); in HAL_MMFI_AU_Cfg_Enable()
[all …]
/utopia/UTPA2-700.0.x/modules/dmx/hal/messi/mmfi/
H A DhalMMFilein.c123 #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFF); … macro
182 _HAL_REG32_W(&(_MFCtrl_AU->PidFlt), u32data); in HAL_MMFI_AudPidFlt_Set()
193 _HAL_REG32_W(&(_MFCtrl_AU->PidFlt), u32data); in HAL_MMFI_AudPidFlt_SetPid()
207 _HAL_REG32_W(&(_MFCtrl_AU->PidFlt), u32data); in HAL_MMFI_AudPidFlt_Enable()
218 _HAL_REG32_W(&(_MFCtrl_AU->PidFlt), u32data); in HAL_MMFI_AudPidFlt_Reset()
225 _HAL_REG32_W(&_MFCtrl_AU->FileIn_RAddr, (MS_U32)(phyAddr-_phyMMFIMiuOffset[0])); in HAL_MMFI_AU_Set_Filein_ReadAddr()
230 _HAL_REG32_W(&_MFCtrl_AU->FileIn_RNum, u32len); in HAL_MMFI_AU_Set_Filein_ReadLen()
238 _HAL_REG32_W(&_MFCtrl_AU->Ctrl_CmdQSts, u32data); in HAL_MMFI_AU_Set_Filein_Ctrl()
251 _HAL_REG32_W(&_MFCtrl_AU->Ctrl_CmdQSts, u32data); in HAL_MMFI_AU_Set_FileinTimer()
282 _HAL_REG32_W(&_MFCtrl_AU->Cfg, (_HAL_REG32_R(&(_MFCtrl_AU->Cfg)) | u32CfgItem)); in HAL_MMFI_AU_Cfg_Enable()
[all …]
/utopia/UTPA2-700.0.x/modules/dmx/hal/mainz/mmfi/
H A DhalMMFilein.c123 #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFF); … macro
182 _HAL_REG32_W(&(_MFCtrl_AU->PidFlt), u32data); in HAL_MMFI_AudPidFlt_Set()
193 _HAL_REG32_W(&(_MFCtrl_AU->PidFlt), u32data); in HAL_MMFI_AudPidFlt_SetPid()
207 _HAL_REG32_W(&(_MFCtrl_AU->PidFlt), u32data); in HAL_MMFI_AudPidFlt_Enable()
218 _HAL_REG32_W(&(_MFCtrl_AU->PidFlt), u32data); in HAL_MMFI_AudPidFlt_Reset()
225 _HAL_REG32_W(&_MFCtrl_AU->FileIn_RAddr, (MS_U32)(phyAddr-_phyMMFIMiuOffset[0])); in HAL_MMFI_AU_Set_Filein_ReadAddr()
230 _HAL_REG32_W(&_MFCtrl_AU->FileIn_RNum, u32len); in HAL_MMFI_AU_Set_Filein_ReadLen()
238 _HAL_REG32_W(&_MFCtrl_AU->Ctrl_CmdQSts, u32data); in HAL_MMFI_AU_Set_Filein_Ctrl()
251 _HAL_REG32_W(&_MFCtrl_AU->Ctrl_CmdQSts, u32data); in HAL_MMFI_AU_Set_FileinTimer()
282 _HAL_REG32_W(&_MFCtrl_AU->Cfg, (_HAL_REG32_R(&(_MFCtrl_AU->Cfg)) | u32CfgItem)); in HAL_MMFI_AU_Cfg_Enable()
[all …]
/utopia/UTPA2-700.0.x/modules/dmx/hal/maldives/mmfi/
H A DhalMMFilein.c120 #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFF); … macro
169 _HAL_REG32_W(Reg, (MS_U32)u16PID | u32entype); in HAL_MMFI_PidFlt_Set()
187 _HAL_REG32_W(Reg, u32data); in HAL_MMFI_PidFlt_SetPid()
209 _HAL_REG32_W(Reg, u32data); in HAL_MMFI_PidFlt_Enable()
225 _HAL_REG32_W(Reg, MMFI_PID_NULL); in HAL_MMFI_PidFlt_Reset()
230 _HAL_REG32_W(&(_MFCtrl[u8Eng].FileIn_RAddr), u32Addr); in HAL_MMFI_Set_Filein_ReadAddr()
235 _HAL_REG32_W(&(_MFCtrl[u8Eng].FileIn_RNum), u32len); in HAL_MMFI_Set_Filein_ReadLen()
296 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), (_HAL_REG32_R(&(_MFCtrl[u8Eng].Cfg)) | u32CfgItem)); in HAL_MMFI_Cfg_Enable()
300 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), (_HAL_REG32_R(&(_MFCtrl[u8Eng].Cfg)) & ~u32CfgItem)); in HAL_MMFI_Cfg_Enable()
306 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), u32CfglItem); in HAL_MMFI_Cfg_Set()
[all …]
/utopia/UTPA2-700.0.x/modules/dmx/hal/curry/mmfi/
H A DhalMMFilein.c121 #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFF); … macro
159 _HAL_REG32_W(&(_MFCtrl[u8Eng].PidFlt[u8Idx]), (MS_U32)u16PID | u32entype); in HAL_MMFI_PidFlt_Set()
167 _HAL_REG32_W(&(_MFCtrl[u8Eng].PidFlt[u8Idx]), u32data); in HAL_MMFI_PidFlt_SetPid()
179 _HAL_REG32_W(&(_MFCtrl[u8Eng].PidFlt[u8Idx]), u32data); in HAL_MMFI_PidFlt_Enable()
184 _HAL_REG32_W(&(_MFCtrl[u8Eng].PidFlt[u8Idx]), MMFI_PID_NULL); in HAL_MMFI_PidFlt_Reset()
189 _HAL_REG32_W(&(_MFCtrl[u8Eng].FileIn_RAddr), u32Addr); in HAL_MMFI_Set_Filein_ReadAddr()
194 _HAL_REG32_W(&(_MFCtrl[u8Eng].FileIn_RNum), u32len); in HAL_MMFI_Set_Filein_ReadLen()
269 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), (_HAL_REG32_R(&(_MFCtrl[u8Eng].Cfg)) | u32CfgItem)); in HAL_MMFI_Cfg_Enable()
273 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), (_HAL_REG32_R(&(_MFCtrl[u8Eng].Cfg)) & ~u32CfgItem)); in HAL_MMFI_Cfg_Enable()
279 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), u32CfglItem); in HAL_MMFI_Cfg_Set()
[all …]
/utopia/UTPA2-700.0.x/modules/dmx/hal/macan/mmfi/
H A DhalMMFilein.c123 #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFFUL); … macro
200 _HAL_REG32_W(Reg, ((MS_U32)u16PID & 0xFFFFUL) | u32entype); in HAL_MMFI_PidFlt_Set()
218 _HAL_REG32_W(Reg, u32data); in HAL_MMFI_PidFlt_SetPid()
240 _HAL_REG32_W(Reg, u32data); in HAL_MMFI_PidFlt_Enable()
256 _HAL_REG32_W(Reg, MMFI_PID_NULL); in HAL_MMFI_PidFlt_Reset()
262 _HAL_REG32_W(&(_MFCtrl[u8Eng].FileIn_RAddr), (MS_U32)(phyAddr - _phyMMFIMiuOffset[u8Eng])); in HAL_MMFI_Set_Filein_ReadAddr()
267 _HAL_REG32_W(&(_MFCtrl[u8Eng].FileIn_RNum), u32len); in HAL_MMFI_Set_Filein_ReadLen()
328 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), (_HAL_REG32_R(&(_MFCtrl[u8Eng].Cfg)) | u32CfgItem)); in HAL_MMFI_Cfg_Enable()
332 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), (_HAL_REG32_R(&(_MFCtrl[u8Eng].Cfg)) & ~u32CfgItem)); in HAL_MMFI_Cfg_Enable()
338 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), u32CfglItem); in HAL_MMFI_Cfg_Set()
[all …]
/utopia/UTPA2-700.0.x/modules/dmx/hal/kano/mmfi/
H A DhalMMFilein.c122 #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFF); … macro
160 _HAL_REG32_W(&(_MFCtrl[u8Eng].PidFlt[u8Idx]), (MS_U32)u16PID | u32entype); in HAL_MMFI_PidFlt_Set()
168 _HAL_REG32_W(&(_MFCtrl[u8Eng].PidFlt[u8Idx]), u32data); in HAL_MMFI_PidFlt_SetPid()
186 _HAL_REG32_W(&(_MFCtrl[u8Eng].PidFlt[u8Idx]), u32data); in HAL_MMFI_PidFlt_Enable()
191 _HAL_REG32_W(&(_MFCtrl[u8Eng].PidFlt[u8Idx]), MMFI_PID_NULL); in HAL_MMFI_PidFlt_Reset()
200 _HAL_REG32_W(&(_MFCtrl[u8Eng].FileIn_RAddr), phyMiuOffsetMMFiBuf); in HAL_MMFI_Set_Filein_ReadAddr()
205 _HAL_REG32_W(&(_MFCtrl[u8Eng].FileIn_RNum), u32len); in HAL_MMFI_Set_Filein_ReadLen()
280 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), (_HAL_REG32_R(&(_MFCtrl[u8Eng].Cfg)) | u32CfgItem)); in HAL_MMFI_Cfg_Enable()
284 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), (_HAL_REG32_R(&(_MFCtrl[u8Eng].Cfg)) & ~u32CfgItem)); in HAL_MMFI_Cfg_Enable()
290 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), u32CfglItem); in HAL_MMFI_Cfg_Set()
[all …]
/utopia/UTPA2-700.0.x/modules/dmx/hal/manhattan/mmfi/
H A DhalMMFilein.c129 #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFFUL); … macro
202 _HAL_REG32_W(Reg, ((MS_U32)u16PID & 0xFFFFUL) | u32entype); in HAL_MMFI_PidFlt_Set()
220 _HAL_REG32_W(Reg, u32data); in HAL_MMFI_PidFlt_SetPid()
242 _HAL_REG32_W(Reg, u32data); in HAL_MMFI_PidFlt_Enable()
258 _HAL_REG32_W(Reg, MMFI_PID_NULL); in HAL_MMFI_PidFlt_Reset()
264 _HAL_REG32_W(&(_MFCtrl[u8Eng].FileIn_RAddr), (MS_U32)(phyAddr - _phyMMFIMiuOffset[u8Eng])); in HAL_MMFI_Set_Filein_ReadAddr()
269 _HAL_REG32_W(&(_MFCtrl[u8Eng].FileIn_RNum), u32len); in HAL_MMFI_Set_Filein_ReadLen()
330 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), (_HAL_REG32_R(&(_MFCtrl[u8Eng].Cfg)) | u32CfgItem)); in HAL_MMFI_Cfg_Enable()
334 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), (_HAL_REG32_R(&(_MFCtrl[u8Eng].Cfg)) & ~u32CfgItem)); in HAL_MMFI_Cfg_Enable()
340 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), u32CfglItem); in HAL_MMFI_Cfg_Set()
[all …]
/utopia/UTPA2-700.0.x/modules/dmx/hal/mustang/mmfi/
H A DhalMMFilein.c129 #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFFUL); … macro
206 _HAL_REG32_W(Reg, ((MS_U32)u16PID & 0xFFFFUL) | u32entype); in HAL_MMFI_PidFlt_Set()
224 _HAL_REG32_W(Reg, u32data); in HAL_MMFI_PidFlt_SetPid()
246 _HAL_REG32_W(Reg, u32data); in HAL_MMFI_PidFlt_Enable()
262 _HAL_REG32_W(Reg, MMFI_PID_NULL); in HAL_MMFI_PidFlt_Reset()
268 _HAL_REG32_W(&(_MFCtrl[u8Eng].FileIn_RAddr), (MS_U32)(phyAddr - _phyMMFIMiuOffset[u8Eng])); in HAL_MMFI_Set_Filein_ReadAddr()
273 _HAL_REG32_W(&(_MFCtrl[u8Eng].FileIn_RNum), u32len); in HAL_MMFI_Set_Filein_ReadLen()
334 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), (_HAL_REG32_R(&(_MFCtrl[u8Eng].Cfg)) | u32CfgItem)); in HAL_MMFI_Cfg_Enable()
338 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), (_HAL_REG32_R(&(_MFCtrl[u8Eng].Cfg)) & ~u32CfgItem)); in HAL_MMFI_Cfg_Enable()
344 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), u32CfglItem); in HAL_MMFI_Cfg_Set()
[all …]
/utopia/UTPA2-700.0.x/modules/dmx/hal/M7821/mmfi/
H A DhalMMFilein.c129 #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFFUL); … macro
206 _HAL_REG32_W(Reg, ((MS_U32)u16PID & 0xFFFFUL) | u32entype); in HAL_MMFI_PidFlt_Set()
224 _HAL_REG32_W(Reg, u32data); in HAL_MMFI_PidFlt_SetPid()
246 _HAL_REG32_W(Reg, u32data); in HAL_MMFI_PidFlt_Enable()
262 _HAL_REG32_W(Reg, MMFI_PID_NULL); in HAL_MMFI_PidFlt_Reset()
268 _HAL_REG32_W(&(_MFCtrl[u8Eng].FileIn_RAddr), (MS_U32)(phyAddr - _phyMMFIMiuOffset[u8Eng])); in HAL_MMFI_Set_Filein_ReadAddr()
273 _HAL_REG32_W(&(_MFCtrl[u8Eng].FileIn_RNum), u32len); in HAL_MMFI_Set_Filein_ReadLen()
334 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), (_HAL_REG32_R(&(_MFCtrl[u8Eng].Cfg)) | u32CfgItem)); in HAL_MMFI_Cfg_Enable()
338 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), (_HAL_REG32_R(&(_MFCtrl[u8Eng].Cfg)) & ~u32CfgItem)); in HAL_MMFI_Cfg_Enable()
344 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), u32CfglItem); in HAL_MMFI_Cfg_Set()
[all …]
/utopia/UTPA2-700.0.x/modules/dmx/hal/k6lite/mmfi/
H A DhalMMFilein.c122 #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFF); … macro
160 _HAL_REG32_W(&(_MFCtrl[u8Eng].PidFlt[u8Idx]), (MS_U32)u16PID | u32entype); in HAL_MMFI_PidFlt_Set()
168 _HAL_REG32_W(&(_MFCtrl[u8Eng].PidFlt[u8Idx]), u32data); in HAL_MMFI_PidFlt_SetPid()
186 _HAL_REG32_W(&(_MFCtrl[u8Eng].PidFlt[u8Idx]), u32data); in HAL_MMFI_PidFlt_Enable()
191 _HAL_REG32_W(&(_MFCtrl[u8Eng].PidFlt[u8Idx]), MMFI_PID_NULL); in HAL_MMFI_PidFlt_Reset()
200 _HAL_REG32_W(&(_MFCtrl[u8Eng].FileIn_RAddr), phyMiuOffsetMMFiBuf); in HAL_MMFI_Set_Filein_ReadAddr()
205 _HAL_REG32_W(&(_MFCtrl[u8Eng].FileIn_RNum), u32len); in HAL_MMFI_Set_Filein_ReadLen()
280 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), (_HAL_REG32_R(&(_MFCtrl[u8Eng].Cfg)) | u32CfgItem)); in HAL_MMFI_Cfg_Enable()
284 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), (_HAL_REG32_R(&(_MFCtrl[u8Eng].Cfg)) & ~u32CfgItem)); in HAL_MMFI_Cfg_Enable()
290 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), u32CfglItem); in HAL_MMFI_Cfg_Set()
[all …]
/utopia/UTPA2-700.0.x/modules/dmx/hal/maxim/mmfi/
H A DhalMMFilein.c129 #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFFUL); … macro
206 _HAL_REG32_W(Reg, ((MS_U32)u16PID & 0xFFFFUL) | u32entype); in HAL_MMFI_PidFlt_Set()
224 _HAL_REG32_W(Reg, u32data); in HAL_MMFI_PidFlt_SetPid()
246 _HAL_REG32_W(Reg, u32data); in HAL_MMFI_PidFlt_Enable()
262 _HAL_REG32_W(Reg, MMFI_PID_NULL); in HAL_MMFI_PidFlt_Reset()
268 _HAL_REG32_W(&(_MFCtrl[u8Eng].FileIn_RAddr), (MS_U32)(phyAddr - _phyMMFIMiuOffset[u8Eng])); in HAL_MMFI_Set_Filein_ReadAddr()
273 _HAL_REG32_W(&(_MFCtrl[u8Eng].FileIn_RNum), u32len); in HAL_MMFI_Set_Filein_ReadLen()
334 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), (_HAL_REG32_R(&(_MFCtrl[u8Eng].Cfg)) | u32CfgItem)); in HAL_MMFI_Cfg_Enable()
338 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), (_HAL_REG32_R(&(_MFCtrl[u8Eng].Cfg)) & ~u32CfgItem)); in HAL_MMFI_Cfg_Enable()
344 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), u32CfglItem); in HAL_MMFI_Cfg_Set()
[all …]
/utopia/UTPA2-700.0.x/modules/dmx/hal/k6/mmfi/
H A DhalMMFilein.c122 #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFF); … macro
160 _HAL_REG32_W(&(_MFCtrl[u8Eng].PidFlt[u8Idx]), (MS_U32)u16PID | u32entype); in HAL_MMFI_PidFlt_Set()
168 _HAL_REG32_W(&(_MFCtrl[u8Eng].PidFlt[u8Idx]), u32data); in HAL_MMFI_PidFlt_SetPid()
186 _HAL_REG32_W(&(_MFCtrl[u8Eng].PidFlt[u8Idx]), u32data); in HAL_MMFI_PidFlt_Enable()
191 _HAL_REG32_W(&(_MFCtrl[u8Eng].PidFlt[u8Idx]), MMFI_PID_NULL); in HAL_MMFI_PidFlt_Reset()
200 _HAL_REG32_W(&(_MFCtrl[u8Eng].FileIn_RAddr), phyMiuOffsetMMFiBuf); in HAL_MMFI_Set_Filein_ReadAddr()
205 _HAL_REG32_W(&(_MFCtrl[u8Eng].FileIn_RNum), u32len); in HAL_MMFI_Set_Filein_ReadLen()
280 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), (_HAL_REG32_R(&(_MFCtrl[u8Eng].Cfg)) | u32CfgItem)); in HAL_MMFI_Cfg_Enable()
284 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), (_HAL_REG32_R(&(_MFCtrl[u8Eng].Cfg)) & ~u32CfgItem)); in HAL_MMFI_Cfg_Enable()
290 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), u32CfglItem); in HAL_MMFI_Cfg_Set()
[all …]
/utopia/UTPA2-700.0.x/modules/dmx/hal/M7621/mmfi/
H A DhalMMFilein.c129 #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFFUL); … macro
206 _HAL_REG32_W(Reg, ((MS_U32)u16PID & 0xFFFFUL) | u32entype); in HAL_MMFI_PidFlt_Set()
224 _HAL_REG32_W(Reg, u32data); in HAL_MMFI_PidFlt_SetPid()
246 _HAL_REG32_W(Reg, u32data); in HAL_MMFI_PidFlt_Enable()
262 _HAL_REG32_W(Reg, MMFI_PID_NULL); in HAL_MMFI_PidFlt_Reset()
268 _HAL_REG32_W(&(_MFCtrl[u8Eng].FileIn_RAddr), (MS_U32)(phyAddr - _phyMMFIMiuOffset[u8Eng])); in HAL_MMFI_Set_Filein_ReadAddr()
273 _HAL_REG32_W(&(_MFCtrl[u8Eng].FileIn_RNum), u32len); in HAL_MMFI_Set_Filein_ReadLen()
334 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), (_HAL_REG32_R(&(_MFCtrl[u8Eng].Cfg)) | u32CfgItem)); in HAL_MMFI_Cfg_Enable()
338 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), (_HAL_REG32_R(&(_MFCtrl[u8Eng].Cfg)) & ~u32CfgItem)); in HAL_MMFI_Cfg_Enable()
344 _HAL_REG32_W(&(_MFCtrl[u8Eng].Cfg), u32CfglItem); in HAL_MMFI_Cfg_Set()
[all …]

12