1 //<MStar Software>
2 //******************************************************************************
3 // MStar Software
4 // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5 // All software, firmware and related documentation herein ("MStar Software") are
6 // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7 // law, including, but not limited to, copyright law and international treaties.
8 // Any use, modification, reproduction, retransmission, or republication of all
9 // or part of MStar Software is expressly prohibited, unless prior written
10 // permission has been granted by MStar.
11 //
12 // By accessing, browsing and/or using MStar Software, you acknowledge that you
13 // have read, understood, and agree, to be bound by below terms ("Terms") and to
14 // comply with all applicable laws and regulations:
15 //
16 // 1. MStar shall retain any and all right, ownership and interest to MStar
17 // Software and any modification/derivatives thereof.
18 // No right, ownership, or interest to MStar Software and any
19 // modification/derivatives thereof is transferred to you under Terms.
20 //
21 // 2. You understand that MStar Software might include, incorporate or be
22 // supplied together with third party`s software and the use of MStar
23 // Software may require additional licenses from third parties.
24 // Therefore, you hereby agree it is your sole responsibility to separately
25 // obtain any and all third party right and license necessary for your use of
26 // such third party`s software.
27 //
28 // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29 // MStar`s confidential information and you agree to keep MStar`s
30 // confidential information in strictest confidence and not disclose to any
31 // third party.
32 //
33 // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34 // kind. Any warranties are hereby expressly disclaimed by MStar, including
35 // without limitation, any warranties of merchantability, non-infringement of
36 // intellectual property rights, fitness for a particular purpose, error free
37 // and in conformity with any international standard. You agree to waive any
38 // claim against MStar for any loss, damage, cost or expense that you may
39 // incur related to your use of MStar Software.
40 // In no event shall MStar be liable for any direct, indirect, incidental or
41 // consequential damages, including without limitation, lost of profit or
42 // revenues, lost or damage of data, and unauthorized system use.
43 // You agree that this Section 4 shall still apply without being affected
44 // even if MStar Software has been modified by MStar in accordance with your
45 // request or instruction for your use, except otherwise agreed by both
46 // parties in writing.
47 //
48 // 5. If requested, MStar may from time to time provide technical supports or
49 // services in relation with MStar Software to you for your use of
50 // MStar Software in conjunction with your or your customer`s product
51 // ("Services").
52 // You understand and agree that, except otherwise agreed by both parties in
53 // writing, Services are provided on an "AS IS" basis and the warranty
54 // disclaimer set forth in Section 4 above shall apply.
55 //
56 // 6. Nothing contained herein shall be construed as by implication, estoppels
57 // or otherwise:
58 // (a) conferring any license or right to use MStar name, trademark, service
59 // mark, symbol or any other identification;
60 // (b) obligating MStar or any of its affiliates to furnish any person,
61 // including without limitation, you and your customers, any assistance
62 // of any kind whatsoever, or any information; or
63 // (c) conferring any license or right under any intellectual property right.
64 //
65 // 7. These terms shall be governed by and construed in accordance with the laws
66 // of Taiwan, R.O.C., excluding its conflict of law rules.
67 // Any and all dispute arising out hereof or related hereto shall be finally
68 // settled by arbitration referred to the Chinese Arbitration Association,
69 // Taipei in accordance with the ROC Arbitration Law and the Arbitration
70 // Rules of the Association by three (3) arbitrators appointed in accordance
71 // with the said Rules.
72 // The place of arbitration shall be in Taipei, Taiwan and the language shall
73 // be English.
74 // The arbitration award shall be final and binding to both parties.
75 //
76 //******************************************************************************
77 //<MStar Software>
78 ////////////////////////////////////////////////////////////////////////////////
79 //
80 // Copyright (c) 2010-2012 MStar Semiconductor, Inc.
81 // All rights reserved.
82 //
83 // Unless otherwise stipulated in writing, any and all information contained
84 // herein regardless in any format shall remain the sole proprietary of
85 // MStar Semiconductor Inc. and be kept in strict confidence
86 // ("MStar Confidential Information") by the recipient.
87 // Any unauthorized act including without limitation unauthorized disclosure,
88 // copying, use, reproduction, sale, distribution, modification, disassembling,
89 // reverse engineering and compiling of the contents of MStar Confidential
90 // Information is unlawful and strictly prohibited. MStar hereby reserves the
91 // rights to any and all damages, losses, costs and expenses resulting therefrom.
92 //
93 ////////////////////////////////////////////////////////////////////////////////
94
95 ////////////////////////////////////////////////////////////////////////////////////////////////////
96 // file halMMFilein.c
97 // @brief Multimedia File In (MMFILEIN) HAL
98 // @author MStar Semiconductor,Inc.
99 ////////////////////////////////////////////////////////////////////////////////////////////////////
100
101 #include "halMMFilein.h"
102 #include "halCHIP.h"
103
104 //--------------------------------------------------------------------------------------------------
105 // Driver Compiler Option
106 //--------------------------------------------------------------------------------------------------
107 #define TSP_HAL_REG_SAFE_MODE 1 // Register protection access between 1 task and 1+ ISR
108
109 #define MIU_BUS 4
110
111 //--------------------------------------------------------------------------------------------------
112 // TSP Hardware Abstraction Layer
113 //--------------------------------------------------------------------------------------------------
114 static REG_Ctrl_MMFI* _MFCtrl_AU = NULL;
115 static REG_Ctrl_MMFI* _MFCtrl_V3D = NULL;
116
117 static MS_VIRT _virtMMFIRegBase = 0;
118 static MS_PHY _phyMMFIMiuOffset[2] = {0, 0};
119
120 //[NOTE] Jerry
121 // Some register has write order, for example, writing PCR_L will disable PCR counter
122 // writing PCR_M trigger nothing, writing PCR_H will enable PCR counter
123 #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFF); \
124 (reg)->H = ((value) >> 16); } while(0)
125
126 #define TSP_TSP3_REG(addr) (*((volatile MS_U32*)(_virtMMFIRegBase + 0xC1400UL + ((addr)<<2UL))))
127 #define REG_TSP3_INIT_TIMESTAMP 0x25UL
128 #define REG_TSP3_INIT_MMFI0_TIMESTAMP 2UL
129 #define REG_TSP3_INIT_MMFI1_TIMESTAMP 4UL
130 #define REG_TSP3_TIMESTAMP_MMFI0 0x28UL
131 #define REG_TSP3_TIMESTAMP_MMFI1 0x2AUL
132
133
134 //--------------------------------------------------------------------------------------------------
135 // Macro of bit operations
136 //--------------------------------------------------------------------------------------------------
137
138 //--------------------------------------------------------------------------------------------------
139 // Implementation
140 //--------------------------------------------------------------------------------------------------
_HAL_REG32_R(REG32_M * reg)141 static MS_U32 _HAL_REG32_R(REG32_M *reg)
142 {
143 MS_U32 value = 0;
144 value = (reg)->H << 16;
145 value |= (reg)->L;
146 return value;
147 }
148
_HAL_MMFI_MIU_OFFSET(MS_PHY Phyaddr)149 static MS_PHY _HAL_MMFI_MIU_OFFSET(MS_PHY Phyaddr)
150 {
151 #ifdef HAL_MIU2_BASE
152 if(Phyaddr >= (MS_PHY)HAL_MIU2_BASE)
153 return (MS_PHY)HAL_MIU2_BASE;
154 else
155 #endif //HAL_MIU2_BASE
156 #ifdef HAL_MIU1_BASE
157 if(Phyaddr >= (MS_PHY)HAL_MIU1_BASE)
158 return (MS_PHY)HAL_MIU1_BASE;
159 else
160 #endif //HAL_MIU1_BASE
161 return (MS_PHY)HAL_MIU0_BASE;
162 }
163
HAL_MMFI_SetBank(MS_VIRT virtBankAddr)164 void HAL_MMFI_SetBank(MS_VIRT virtBankAddr)
165 {
166 _virtMMFIRegBase = virtBankAddr;
167 _MFCtrl_AU = (REG_Ctrl_MMFI*)(_virtMMFIRegBase+ REG_CTRL_BASE_MMFI);
168 _MFCtrl_V3D= (REG_Ctrl_MMFI*)(_virtMMFIRegBase+ REG_CTRL_BASE_MMFI_V3D);
169 }
170
171 // ------------------------------------------------------
172 // Audio APIs
173 //-------------------------------------------------------
HAL_MMFI_AudPidFlt_Set(MS_U8 u8Idx,MS_U16 u16PID,MS_U16 u16entype)174 void HAL_MMFI_AudPidFlt_Set(MS_U8 u8Idx, MS_U16 u16PID, MS_U16 u16entype)
175 {
176 MS_U32 u32shift = ((u8Idx == 0) ? MMFI_PIDFLT_A_SHIFT : MMFI_PIDFLT_B_SHIFT);
177 MS_U32 u32mask = ((u8Idx == 0) ? MMFI_PIDFLT_A_MASK : MMFI_PIDFLT_B_MASK);
178 MS_U32 u32data;
179
180 u32data = ((MS_U32)(u16PID|u16entype)) << u32shift;
181 u32data |=(_HAL_REG32_R(&_MFCtrl_AU->PidFlt) & ~u32mask);
182 _HAL_REG32_W(&(_MFCtrl_AU->PidFlt), u32data);
183 }
184
HAL_MMFI_AudPidFlt_SetPid(MS_U8 u8Idx,MS_U16 u16PID)185 void HAL_MMFI_AudPidFlt_SetPid(MS_U8 u8Idx, MS_U16 u16PID)
186 {
187 MS_U32 u32shift = ((u8Idx == 0) ? MMFI_PIDFLT_A_SHIFT : MMFI_PIDFLT_B_SHIFT);
188 MS_U32 u32mask = MMFI_PIDFLT_PID_MASK << u32shift;
189 MS_U32 u32data;
190
191 u32data = ((MS_U32)u16PID) << u32shift;
192 u32data |= (_HAL_REG32_R(&_MFCtrl_AU->PidFlt) & ~u32mask);
193 _HAL_REG32_W(&(_MFCtrl_AU->PidFlt), u32data);
194 }
195
HAL_MMFI_AudPidFlt_Enable(MS_U8 u8Idx,MS_U16 u16entype,MS_BOOL benable)196 void HAL_MMFI_AudPidFlt_Enable(MS_U8 u8Idx, MS_U16 u16entype, MS_BOOL benable)
197 {
198 MS_U32 u32shift = ((u8Idx == 0) ? MMFI_PIDFLT_A_SHIFT : MMFI_PIDFLT_B_SHIFT);
199 MS_U32 u32mask = MMFI_PIDFLT_EN_MASK << u32shift;
200 MS_U32 u32data;
201
202 u32data = _HAL_REG32_R(&(_MFCtrl_AU->PidFlt)) & ~u32mask;
203
204 if(benable)
205 u32data |= ((MS_U32)u16entype << u32shift);
206
207 _HAL_REG32_W(&(_MFCtrl_AU->PidFlt), u32data);
208 }
209
HAL_MMFI_AudPidFlt_Reset(MS_U8 u8Idx)210 void HAL_MMFI_AudPidFlt_Reset(MS_U8 u8Idx)
211 {
212 MS_U32 u32shift = ((u8Idx == 0) ? MMFI_PIDFLT_A_SHIFT : MMFI_PIDFLT_B_SHIFT);
213 MS_U32 u32mask = ((u8Idx == 0) ? MMFI_PIDFLT_A_MASK : MMFI_PIDFLT_B_MASK);
214 MS_U32 u32data;
215
216 u32data = (_HAL_REG32_R(&(_MFCtrl_AU->PidFlt)) & ~u32mask) |
217 (((MS_U32)MMFI_PID_NULL) << u32shift);
218 _HAL_REG32_W(&(_MFCtrl_AU->PidFlt), u32data);
219 }
220
HAL_MMFI_AU_Set_Filein_ReadAddr(MS_PHY phyAddr)221 void HAL_MMFI_AU_Set_Filein_ReadAddr(MS_PHY phyAddr)
222 {
223 _phyMMFIMiuOffset[0] = _HAL_MMFI_MIU_OFFSET(phyAddr);
224
225 _HAL_REG32_W(&_MFCtrl_AU->FileIn_RAddr, (MS_U32)(phyAddr-_phyMMFIMiuOffset[0]));
226 }
227
HAL_MMFI_AU_Set_Filein_ReadLen(MS_U32 u32len)228 void HAL_MMFI_AU_Set_Filein_ReadLen(MS_U32 u32len)
229 {
230 _HAL_REG32_W(&_MFCtrl_AU->FileIn_RNum, u32len);
231 }
232
HAL_MMFI_AU_Set_Filein_Ctrl(MS_U32 u32ctrl)233 void HAL_MMFI_AU_Set_Filein_Ctrl(MS_U32 u32ctrl)
234 {
235 MS_U32 u32data;
236
237 u32data = (_HAL_REG32_R(&_MFCtrl_AU->Ctrl_CmdQSts) & ~MMFI_FILEIN_CTRL_MASK) | u32ctrl;
238 _HAL_REG32_W(&_MFCtrl_AU->Ctrl_CmdQSts, u32data);
239 }
240
HAL_MMFI_AU_Get_Filein_Ctrl(void)241 MS_U32 HAL_MMFI_AU_Get_Filein_Ctrl(void)
242 {
243 return (_HAL_REG32_R(&_MFCtrl_AU->Ctrl_CmdQSts) & MMFI_FILEIN_CTRL_MASK);
244 }
245
HAL_MMFI_AU_Set_FileinTimer(MS_U8 u8timer)246 void HAL_MMFI_AU_Set_FileinTimer(MS_U8 u8timer)
247 {
248 MS_U32 u32data;
249
250 u32data = (_HAL_REG32_R(&_MFCtrl_AU->Ctrl_CmdQSts) & ~MMFI_TIMER_MASK) | ((MS_U32)(u8timer & 0xFF) << MMFI_TIMER_SHIFT);
251 _HAL_REG32_W(&_MFCtrl_AU->Ctrl_CmdQSts, u32data);
252 }
253
HAL_MMFI_AU_CmdQ_FIFO_Get_WRCnt(void)254 MS_U32 HAL_MMFI_AU_CmdQ_FIFO_Get_WRCnt(void)
255 {
256 MS_U32 u32data = (_HAL_REG32_R(&_MFCtrl_AU->Ctrl_CmdQSts) & MMFI_CMQ_WR_CNT_MASK) >> MMFI_CMQ_STATUS_SHIFT;
257
258 return u32data;
259 }
260
HAL_MMFI_AU_CmdQ_FIFO_IsFull(void)261 MS_BOOL HAL_MMFI_AU_CmdQ_FIFO_IsFull(void)
262 {
263 return (MS_BOOL)(_HAL_REG32_R(&_MFCtrl_AU->Ctrl_CmdQSts) & MMFI_CMQ_STATUS_FIFO_FULL);
264 }
265
HAL_MMFI_AU_CmdQ_FIFO_IsEmpty(void)266 MS_BOOL HAL_MMFI_AU_CmdQ_FIFO_IsEmpty(void)
267 {
268 return (MS_BOOL)(_HAL_REG32_R(&_MFCtrl_AU->Ctrl_CmdQSts) & MMFI_CMQ_STATUS_FIFO_EMPTY);
269 }
270
HAL_MMFI_AU_CmdQ_FIFO_Get_WRLevel(void)271 MS_U8 HAL_MMFI_AU_CmdQ_FIFO_Get_WRLevel(void)
272 {
273 MS_U32 u32data = (_HAL_REG32_R(&_MFCtrl_AU->Ctrl_CmdQSts) & MMFI_CMQ_STATU_WR_LEVEL_MASK) >> MMFI_CMQ_STATU_WR_LEVEL_SHIFT;
274
275 return ((MS_U8)u32data);
276 }
277
HAL_MMFI_AU_Cfg_Enable(MS_U32 u32CfgItem,MS_BOOL benable)278 void HAL_MMFI_AU_Cfg_Enable(MS_U32 u32CfgItem, MS_BOOL benable)
279 {
280 if(benable)
281 {
282 _HAL_REG32_W(&_MFCtrl_AU->Cfg, (_HAL_REG32_R(&(_MFCtrl_AU->Cfg)) | u32CfgItem));
283 }
284 else
285 {
286 _HAL_REG32_W(&_MFCtrl_AU->Cfg, (_HAL_REG32_R(&(_MFCtrl_AU->Cfg)) & ~u32CfgItem));
287 }
288 }
289
HAL_MMFI_AU_Cfg_Set(MS_U32 u32CfglItem)290 void HAL_MMFI_AU_Cfg_Set(MS_U32 u32CfglItem)
291 {
292 _HAL_REG32_W(&_MFCtrl_AU->Cfg, u32CfglItem);
293 }
294
HAL_MMFI_AU_Cfg_Get(void)295 MS_U32 HAL_MMFI_AU_Cfg_Get(void)
296 {
297 return (_HAL_REG32_R(&_MFCtrl_AU->Cfg));
298 }
299
HAL_MMFI_AU_Get_TsHeaderInfo(MS_U32 * pu32header)300 void HAL_MMFI_AU_Get_TsHeaderInfo(MS_U32 *pu32header)
301 {
302 *pu32header = _HAL_REG32_R(&_MFCtrl_AU->TsHeader);
303 }
304
HAL_MMFI_AU_Get_APid_Status(MS_U8 u8idx,MS_U16 * pu16pid,MS_BOOL * pbchanged)305 void HAL_MMFI_AU_Get_APid_Status(MS_U8 u8idx, MS_U16 *pu16pid, MS_BOOL *pbchanged)
306 {
307 MS_U16 u16temp;
308
309 if(u8idx == 0)
310 {
311 u16temp = (MS_U16)_HAL_REG32_R(&_MFCtrl_AU->Pid_Status);
312 }
313 else
314 {
315 u16temp = (MS_U16)(_HAL_REG32_R(&_MFCtrl_AU->Pid_Status) >> MMFI_PIFSTS_B_SHIFT);
316 }
317
318 *pu16pid = u16temp & MMFI_PID_MATCHED_MASK;
319 *pbchanged = (MS_BOOL)(u16temp & MMFI_PID_CHANGE);
320 }
321
HAL_MMFI_AU_LPcr2_Set(MS_U32 u32lpcr2)322 void HAL_MMFI_AU_LPcr2_Set(MS_U32 u32lpcr2)
323 {
324 _HAL_REG32_W(&_MFCtrl_AU->LPcr2_Buf, u32lpcr2);
325 _HAL_REG32_W(&_MFCtrl_AU->Cfg, (_HAL_REG32_R(&_MFCtrl_AU->Cfg) | MMFI_LPCR2_WLD));
326 _HAL_REG32_W(&_MFCtrl_AU->Cfg, (_HAL_REG32_R(&_MFCtrl_AU->Cfg) & ~MMFI_LPCR2_WLD));
327 }
328
HAL_MMFI_AU_LPcr2_Get(void)329 MS_U32 HAL_MMFI_AU_LPcr2_Get(void)
330 {
331 MS_U32 u32temp;
332
333 _HAL_REG32_W(&_MFCtrl_AU->Cfg, (_HAL_REG32_R(&_MFCtrl_AU->Cfg) | MMFI_LPCR2_LOAD));
334 u32temp = _HAL_REG32_R(&_MFCtrl_AU->LPcr2_Buf);
335 _HAL_REG32_W(&_MFCtrl_AU->Cfg, (_HAL_REG32_R(&_MFCtrl_AU->Cfg) & ~MMFI_LPCR2_LOAD));
336
337 return u32temp;
338 }
339
HAL_MMFI_AU_TimeStamp_Get(void)340 MS_U32 HAL_MMFI_AU_TimeStamp_Get(void)
341 {
342 return _HAL_REG32_R(&_MFCtrl_AU->TimeStamp_FIn);
343 }
344
HAL_MMFI_AU_PktChkSize_Set(MS_U8 u8size)345 void HAL_MMFI_AU_PktChkSize_Set(MS_U8 u8size)
346 {
347 MS_U32 u32temp;
348
349 _HAL_REG32_W(&_MFCtrl_AU->Cfg, (_HAL_REG32_R(&_MFCtrl_AU->Cfg) | MMFI_ALT_TS_SIZE));
350
351 u32temp = ((_HAL_REG32_R(&_MFCtrl_AU->PktChkSize) & ~MMFI_PKTCHK_SIZE_MASK) | ((MS_U32)(u8size & 0xFF)));
352 _HAL_REG32_W(&_MFCtrl_AU->PktChkSize, u32temp);
353 }
354
HAL_MMFI_AU_RemoveDupPkt(MS_BOOL bEnable)355 void HAL_MMFI_AU_RemoveDupPkt(MS_BOOL bEnable)
356 {
357 _HAL_REG32_W(&_MFCtrl_AU->Cfg, (_HAL_REG32_R(&_MFCtrl_AU->Cfg) | MMFI_DUP_PKT_SKIP));
358 }
359
HAL_MMFI_AU_MOBF_Set_FileinKey(MS_U32 u32Key)360 MS_BOOL HAL_MMFI_AU_MOBF_Set_FileinKey(MS_U32 u32Key)
361 {
362 MS_U32 u32temp;
363
364 u32temp = (_HAL_REG32_R(&_MFCtrl_AU->PktChkSize) & ~MMFI_MOBFKEY_MASK) | ((u32Key << MMFI_MOBFKEY_SHIFT) & MMFI_MOBFKEY_MASK);
365 _HAL_REG32_W(&_MFCtrl_AU->PktChkSize, u32temp);
366
367 return TRUE;
368 }
369
HAL_MMFI_AU_MOBF_Enable(MS_BOOL bEnable)370 MS_BOOL HAL_MMFI_AU_MOBF_Enable(MS_BOOL bEnable)
371 {
372 return FALSE;
373 }
374
HAL_MMFI_AU_MOBF_SetLevel(MS_U8 u8level)375 MS_BOOL HAL_MMFI_AU_MOBF_SetLevel(MS_U8 u8level)
376 {
377 return FALSE;
378 }
379
380 // ------------------------------------------------------
381 // Video 3D APIs
382 //-------------------------------------------------------
HAL_MMFI_VD3DPidFlt_Set(MS_U8 u8Idx,MS_U16 u16PID,MS_U16 u16entype)383 void HAL_MMFI_VD3DPidFlt_Set(MS_U8 u8Idx, MS_U16 u16PID, MS_U16 u16entype)
384 {
385 MS_U32 u32data;
386
387 u32data = (MS_U32)(u16PID|u16entype);
388 u32data |=(_HAL_REG32_R(&_MFCtrl_V3D->PidFlt) & ~MMFI_PIDFLT_A_MASK);
389 _HAL_REG32_W(&(_MFCtrl_V3D->PidFlt), u32data);
390 }
391
HAL_MMFI_VD3DPidFlt_SetPid(MS_U8 u8Idx,MS_U16 u16PID)392 void HAL_MMFI_VD3DPidFlt_SetPid(MS_U8 u8Idx, MS_U16 u16PID)
393 {
394 MS_U32 u32data;
395
396 u32data = (MS_U32)u16PID;
397 u32data |= (_HAL_REG32_R(&_MFCtrl_V3D->PidFlt) & ~MMFI_PIDFLT_PID_MASK);
398 _HAL_REG32_W(&(_MFCtrl_V3D->PidFlt), u32data);
399 }
400
HAL_MMFI_VD3DPidFlt_Enable(MS_U8 u8Idx,MS_U16 u16entype,MS_BOOL benable)401 void HAL_MMFI_VD3DPidFlt_Enable(MS_U8 u8Idx, MS_U16 u16entype, MS_BOOL benable)
402 {
403 MS_U32 u32data;
404
405 u32data = _HAL_REG32_R(&(_MFCtrl_V3D->PidFlt)) & ~MMFI_PIDFLT_EN_MASK;
406
407 if(benable)
408 u32data |= ((MS_U32)u16entype);
409
410 _HAL_REG32_W(&(_MFCtrl_V3D->PidFlt), u32data);
411 }
412
HAL_MMFI_VD3DPidFlt_Reset(MS_U8 u8Idx)413 void HAL_MMFI_VD3DPidFlt_Reset(MS_U8 u8Idx)
414 {
415 MS_U32 u32data;
416
417 u32data = (_HAL_REG32_R(&(_MFCtrl_V3D->PidFlt)) & ~MMFI_PIDFLT_A_MASK) | ((MS_U32)MMFI_PID_NULL);
418 _HAL_REG32_W(&(_MFCtrl_V3D->PidFlt), u32data);
419 }
420
HAL_MMFI_V3D_Set_Filein_ReadAddr(MS_PHY phyAddr)421 void HAL_MMFI_V3D_Set_Filein_ReadAddr(MS_PHY phyAddr)
422 {
423 _phyMMFIMiuOffset[1] = _HAL_MMFI_MIU_OFFSET(phyAddr);
424
425 _HAL_REG32_W(&_MFCtrl_V3D->FileIn_RAddr, (MS_U32)(phyAddr-_phyMMFIMiuOffset[1]));
426 }
427
HAL_MMFI_V3D_Set_Filein_ReadLen(MS_U32 u32len)428 void HAL_MMFI_V3D_Set_Filein_ReadLen(MS_U32 u32len)
429 {
430 _HAL_REG32_W(&_MFCtrl_V3D->FileIn_RNum, u32len);
431 }
432
HAL_MMFI_V3D_Set_Filein_Ctrl(MS_U32 u32ctrl)433 void HAL_MMFI_V3D_Set_Filein_Ctrl(MS_U32 u32ctrl)
434 {
435 MS_U32 u32data;
436
437 u32data = (_HAL_REG32_R(&_MFCtrl_V3D->Ctrl_CmdQSts) & ~MMFI_FILEIN_CTRL_MASK) | u32ctrl;
438 _HAL_REG32_W(&_MFCtrl_V3D->Ctrl_CmdQSts, u32data);
439 }
440
HAL_MMFI_V3D_Get_Filein_Ctrl(void)441 MS_U32 HAL_MMFI_V3D_Get_Filein_Ctrl(void)
442 {
443 return (_HAL_REG32_R(&_MFCtrl_V3D->Ctrl_CmdQSts) & MMFI_FILEIN_CTRL_MASK);
444 }
445
HAL_MMFI_V3D_Set_FileinTimer(MS_U8 u8timer)446 void HAL_MMFI_V3D_Set_FileinTimer(MS_U8 u8timer)
447 {
448 MS_U32 u32data;
449
450 u32data = (_HAL_REG32_R(&_MFCtrl_V3D->Ctrl_CmdQSts) & ~MMFI_TIMER_MASK) | ((MS_U32)(u8timer & 0xFF) << MMFI_TIMER_SHIFT);
451 _HAL_REG32_W(&_MFCtrl_V3D->Ctrl_CmdQSts, u32data);
452 }
453
HAL_MMFI_V3D_CmdQ_FIFO_Get_WRCnt(void)454 MS_U8 HAL_MMFI_V3D_CmdQ_FIFO_Get_WRCnt(void)
455 {
456 MS_U32 u32data = (_HAL_REG32_R(&_MFCtrl_V3D->Ctrl_CmdQSts) & MMFI_CMQ_WR_CNT_MASK) >> MMFI_CMQ_STATUS_SHIFT;
457
458 return u32data;
459 }
460
HAL_MMFI_V3D_CmdQ_FIFO_IsFull(void)461 MS_BOOL HAL_MMFI_V3D_CmdQ_FIFO_IsFull(void)
462 {
463 return (MS_BOOL)(_HAL_REG32_R(&_MFCtrl_V3D->Ctrl_CmdQSts) & MMFI_CMQ_STATUS_FIFO_FULL);
464 }
465
HAL_MMFI_V3D_CmdQ_FIFO_IsEmpty(void)466 MS_BOOL HAL_MMFI_V3D_CmdQ_FIFO_IsEmpty(void)
467 {
468 return (MS_BOOL)(_HAL_REG32_R(&_MFCtrl_V3D->Ctrl_CmdQSts) & MMFI_CMQ_STATUS_FIFO_EMPTY);
469 }
470
HAL_MMFI_V3D_CmdQ_FIFO_Get_WRLevel(void)471 MS_U8 HAL_MMFI_V3D_CmdQ_FIFO_Get_WRLevel(void)
472 {
473 MS_U32 u32data = (_HAL_REG32_R(&_MFCtrl_V3D->Ctrl_CmdQSts) & MMFI_CMQ_STATU_WR_LEVEL_MASK) >> MMFI_CMQ_STATU_WR_LEVEL_SHIFT;
474
475 return ((MS_U8)u32data);
476 }
477
HAL_MMFI_V3D_Cfg_Enable(MS_U32 u32CfgItem,MS_BOOL benable)478 void HAL_MMFI_V3D_Cfg_Enable(MS_U32 u32CfgItem, MS_BOOL benable)
479 {
480 if(benable)
481 {
482 _HAL_REG32_W(&_MFCtrl_V3D->Cfg, (_HAL_REG32_R(&(_MFCtrl_V3D->Cfg)) | u32CfgItem));
483 }
484 else
485 {
486 _HAL_REG32_W(&_MFCtrl_V3D->Cfg, (_HAL_REG32_R(&(_MFCtrl_V3D->Cfg)) & ~u32CfgItem));
487 }
488 }
489
HAL_MMFI_V3D_Cfg_Set(MS_U32 u32CfglItem)490 void HAL_MMFI_V3D_Cfg_Set(MS_U32 u32CfglItem)
491 {
492 _HAL_REG32_W(&_MFCtrl_V3D->Cfg, u32CfglItem);
493 }
494
HAL_MMFI_V3D_Cfg_Get(void)495 MS_U32 HAL_MMFI_V3D_Cfg_Get(void)
496 {
497 return (_HAL_REG32_R(&_MFCtrl_V3D->Cfg));
498 }
499
HAL_MMFI_V3D_Get_TsHeaderInfo(MS_U32 * pu32header)500 void HAL_MMFI_V3D_Get_TsHeaderInfo(MS_U32 *pu32header)
501 {
502 *pu32header = _HAL_REG32_R(&_MFCtrl_V3D->TsHeader);
503 }
504
HAL_MMFI_V3D_Get_VPid_Status(MS_U8 u8idx,MS_U16 * pu16pid,MS_BOOL * pbchanged)505 void HAL_MMFI_V3D_Get_VPid_Status(MS_U8 u8idx, MS_U16 *pu16pid, MS_BOOL *pbchanged)
506 {
507 MS_U16 u16temp;
508
509 u16temp = (MS_U16)_HAL_REG32_R(&_MFCtrl_V3D->Pid_Status);
510 *pu16pid = u16temp & MMFI_PID_MATCHED_MASK;
511 *pbchanged = (MS_BOOL)(u16temp & MMFI_PID_CHANGE);
512 }
513
HAL_MMFI_V3D_LPcr2_Set(MS_U32 u32lpcr2)514 void HAL_MMFI_V3D_LPcr2_Set(MS_U32 u32lpcr2)
515 {
516 _HAL_REG32_W(&_MFCtrl_V3D->LPcr2_Buf, u32lpcr2);
517 _HAL_REG32_W(&_MFCtrl_V3D->Cfg, (_HAL_REG32_R(&_MFCtrl_V3D->Cfg) | MMFI_LPCR2_WLD));
518 _HAL_REG32_W(&_MFCtrl_V3D->Cfg, (_HAL_REG32_R(&_MFCtrl_V3D->Cfg) & ~MMFI_LPCR2_WLD));
519 }
520
HAL_MMFI_V3D_LPcr2_Get(void)521 MS_U32 HAL_MMFI_V3D_LPcr2_Get(void)
522 {
523 MS_U32 u32temp;
524
525 _HAL_REG32_W(&_MFCtrl_V3D->Cfg, (_HAL_REG32_R(&_MFCtrl_V3D->Cfg) | MMFI_LPCR2_LOAD));
526 u32temp = _HAL_REG32_R(&_MFCtrl_V3D->LPcr2_Buf);
527 _HAL_REG32_W(&_MFCtrl_V3D->Cfg, (_HAL_REG32_R(&_MFCtrl_V3D->Cfg) & ~MMFI_LPCR2_LOAD));
528
529 return u32temp;
530 }
531
HAL_MMFI_V3D_TimeStamp_Get(void)532 MS_U32 HAL_MMFI_V3D_TimeStamp_Get(void)
533 {
534 return _HAL_REG32_R(&_MFCtrl_V3D->TimeStamp_FIn);
535 }
536
HAL_MMFI_V3D_PktChkSize_Set(MS_U8 u8size)537 void HAL_MMFI_V3D_PktChkSize_Set(MS_U8 u8size)
538 {
539 MS_U32 u32temp;
540
541 _HAL_REG32_W(&_MFCtrl_V3D->Cfg, (_HAL_REG32_R(&_MFCtrl_V3D->Cfg) | MMFI_ALT_TS_SIZE));
542
543 u32temp = ((_HAL_REG32_R(&_MFCtrl_V3D->PktChkSize) & ~MMFI_PKTCHK_SIZE_MASK) | ((MS_U32)(u8size & 0xFF)));
544 _HAL_REG32_W(&_MFCtrl_V3D->PktChkSize, u32temp);
545 }
546
HAL_MMFI_V3D_RemoveDupPkt(MS_BOOL bEnable)547 void HAL_MMFI_V3D_RemoveDupPkt(MS_BOOL bEnable)
548 {
549 _HAL_REG32_W(&_MFCtrl_V3D->Cfg, (_HAL_REG32_R(&_MFCtrl_V3D->Cfg) | MMFI_DUP_PKT_SKIP));
550 }
551
HAL_MMFI_V3D_MOBF_Set_FileinKey(MS_U32 u32Key)552 MS_BOOL HAL_MMFI_V3D_MOBF_Set_FileinKey(MS_U32 u32Key)
553 {
554 MS_U32 u32temp;
555
556 u32temp = (_HAL_REG32_R(&_MFCtrl_V3D->PktChkSize) & ~MMFI_MOBFKEY_MASK) | ((u32Key << MMFI_MOBFKEY_SHIFT) & MMFI_MOBFKEY_MASK);
557 _HAL_REG32_W(&_MFCtrl_V3D->PktChkSize, u32temp);
558
559 return TRUE;
560 }
561
HAL_MMFI_V3D_MOBF_Enable(MS_BOOL bEnable)562 MS_BOOL HAL_MMFI_V3D_MOBF_Enable(MS_BOOL bEnable)
563 {
564 return FALSE;
565 }
566
HAL_MMFI_V3D_MOBF_SetLevel(MS_U8 u8level)567 MS_BOOL HAL_MMFI_V3D_MOBF_SetLevel(MS_U8 u8level)
568 {
569 return FALSE;
570 }
571
572 //
573 // General API
574 //
HAL_MMFI_Reset(void)575 void HAL_MMFI_Reset(void)
576 {
577 _HAL_REG32_W(&_MFCtrl_AU->SWRst_HWInt, (_HAL_REG32_R(&_MFCtrl_AU->SWRst_HWInt) &~ MMFI_SW_RSTZ_MMFILEIN_DISABLE));
578 _HAL_REG32_W(&_MFCtrl_AU->SWRst_HWInt, (_HAL_REG32_R(&_MFCtrl_AU->SWRst_HWInt) | MMFI_SW_RSTZ_MMFILEIN_DISABLE));
579 }
580
HAL_MMFI_Reset_SubItem(MS_U32 u32RstItem)581 void HAL_MMFI_Reset_SubItem(MS_U32 u32RstItem)
582 {
583 _HAL_REG32_W(&_MFCtrl_AU->SWRst_HWInt, (_HAL_REG32_R(&_MFCtrl_AU->SWRst_HWInt) | u32RstItem));
584 _HAL_REG32_W(&_MFCtrl_AU->SWRst_HWInt, (_HAL_REG32_R(&_MFCtrl_AU->SWRst_HWInt) & ~u32RstItem));
585 }
586
HAL_MMFI_Reset_All(void)587 void HAL_MMFI_Reset_All(void)
588 {
589 MS_U32 u32data = _HAL_REG32_R(&_MFCtrl_AU->SWRst_HWInt) & ~MMFI_SWRST_MASK;
590
591 _HAL_REG32_W(&_MFCtrl_AU->SWRst_HWInt, u32data | MMFI_RST_ALL);
592 _HAL_REG32_W(&_MFCtrl_AU->SWRst_HWInt, u32data | MMFI_SW_RSTZ_MMFILEIN_DISABLE);
593 }
594
HAL_MMFI_HWInt_Enable(MS_BOOL benable,MS_U32 u32init)595 void HAL_MMFI_HWInt_Enable(MS_BOOL benable, MS_U32 u32init)
596 {
597 MS_U32 u32data = _HAL_REG32_R(&_MFCtrl_AU->SWRst_HWInt) & ~u32init;
598
599 if(benable)
600 {
601 _HAL_REG32_W(&_MFCtrl_AU->SWRst_HWInt, (u32data | u32init));
602 }
603 else
604 {
605 _HAL_REG32_W(&_MFCtrl_AU->SWRst_HWInt, u32data);
606 }
607 }
608
HAL_MMFI_HWInt_Clear(MS_U32 u32Int)609 void HAL_MMFI_HWInt_Clear(MS_U32 u32Int)
610 {
611 _HAL_REG32_W(&_MFCtrl_AU->SWRst_HWInt, (_HAL_REG32_R(&_MFCtrl_AU->SWRst_HWInt) & ~u32Int));
612 }
613
HAL_MMFI_HWInt_Status(void)614 MS_U32 HAL_MMFI_HWInt_Status(void)
615 {
616 return (_HAL_REG32_R(&_MFCtrl_AU->SWRst_HWInt) & MMFI_HWINT_STS_MASK);
617 }
618
HAL_MMFI_Chk_CmdQResetDone(MS_U32 u32Path)619 MS_BOOL HAL_MMFI_Chk_CmdQResetDone(MS_U32 u32Path)
620 {
621 int ii = 0;
622 REG32_M* pReg = NULL;
623
624 if(u32Path == MMFI_RST_CMDQ_AU)
625 {
626 pReg = &_MFCtrl_AU->Ctrl_CmdQSts;
627 _HAL_REG32_W(&_MFCtrl_AU->Cfg, (_HAL_REG32_R(&_MFCtrl_AU->Cfg) | MMFI_WB_FSM_RESET));
628 }
629 else if(u32Path == MMFI_RST_CMDQ_VD)
630 {
631 pReg = &_MFCtrl_V3D->Ctrl_CmdQSts;
632 _HAL_REG32_W(&_MFCtrl_V3D->Cfg, (_HAL_REG32_R(&_MFCtrl_V3D->Cfg) | MMFI_WB_FSM_RESET));
633 }
634 else
635 {
636 return FALSE;
637 }
638
639 for(ii = 0; ii < 100; ii++)
640 {
641 if(_HAL_REG32_R(pReg) & MMFI_FILEIN_DONE)
642 break;
643
644 MsOS_DelayTask(1);
645 }
646
647 if(u32Path == MMFI_RST_CMDQ_AU)
648 {
649 _HAL_REG32_W(&_MFCtrl_AU->Cfg, (_HAL_REG32_R(&_MFCtrl_AU->Cfg) & ~MMFI_WB_FSM_RESET));
650 }
651 else
652 {
653 _HAL_REG32_W(&_MFCtrl_V3D->Cfg, (_HAL_REG32_R(&_MFCtrl_V3D->Cfg) & ~MMFI_WB_FSM_RESET));
654 }
655
656 if(ii == 100)
657 {
658 printf("%s, wait fine in reset timeout\n", __FUNCTION__);
659 return FALSE;
660 }
661
662 return TRUE;
663 }
664
665
666
667