Home
last modified time | relevance | path

Searched refs:IMX_SRC_BASE (Results 1 – 11 of 11) sorted by relevance

/rk3399_ARM-atf/plat/imx/imx8m/imx8mm/
H A Dgpc.c160 mmio_write_32(IMX_SRC_BASE + GPU_RCR, 0x1); in imx_gpc_pm_domain_enable()
186 mmio_write_32(IMX_SRC_BASE + GPU_RCR, 0x0); in imx_gpc_pm_domain_enable()
192 mmio_write_32(IMX_SRC_BASE + VPU_RCR, 0x1); in imx_gpc_pm_domain_enable()
194 mmio_write_32(IMX_SRC_BASE + VPU_RCR, 0x0); in imx_gpc_pm_domain_enable()
373 mmio_clrbits_32(IMX_SRC_BASE + SRC_OTG1PHY_SCR, 0x1); in imx_gpc_init()
374 mmio_clrbits_32(IMX_SRC_BASE + SRC_OTG2PHY_SCR, 0x1); in imx_gpc_init()
/rk3399_ARM-atf/plat/imx/imx8m/
H A Dgpc_common.c44 mmio_write_32(IMX_SRC_BASE + SRC_GPR1_OFFSET + (core_id << 3), in imx_set_cpu_secure_entry()
46 mmio_write_32(IMX_SRC_BASE + SRC_GPR1_OFFSET + (core_id << 3) + 4, in imx_set_cpu_secure_entry()
74 mmio_clrbits_32(IMX_SRC_BASE + SRC_A53RCR1, (1 << core_id)); in imx_set_cpu_pwr_on()
87 mmio_setbits_32(IMX_SRC_BASE + SRC_A53RCR1, (1 << core_id)); in imx_set_cpu_pwr_on()
/rk3399_ARM-atf/plat/imx/common/
H A Dimx_sip_handler.c176 mmio_setbits_32(IMX_SRC_BASE + SRC_GPR10_OFFSET, in imx_src_handler()
179 mmio_clrbits_32(IMX_SRC_BASE + SRC_GPR10_OFFSET, in imx_src_handler()
184 val = mmio_read_32(IMX_SRC_BASE + SRC_GPR10_OFFSET); in imx_src_handler()
/rk3399_ARM-atf/plat/imx/imx8m/ddr/
H A Ddram_retention.c14 #define SRC_DDR1_RCR (IMX_SRC_BASE + 0x1000)
15 #define SRC_DDR2_RCR (IMX_SRC_BASE + 0x1004)
/rk3399_ARM-atf/plat/imx/imx8m/imx8mp/
H A Dgpc.c216 while (!(mmio_read_32(IMX_SRC_BASE + 0x94) & BIT(8))) in imx_gpc_pm_domain_enable()
357 mmio_clrbits_32(IMX_SRC_BASE + SRC_OTG1PHY_SCR, 0x1); in imx_gpc_init()
358 mmio_clrbits_32(IMX_SRC_BASE + SRC_OTG2PHY_SCR, 0x1); in imx_gpc_init()
/rk3399_ARM-atf/plat/imx/imx8m/imx8mq/include/
H A Dplatform_def.h86 #define IMX_SRC_BASE U(0x30390000) macro
/rk3399_ARM-atf/plat/imx/imx8m/imx8mn/
H A Dgpc.c206 mmio_clrbits_32(IMX_SRC_BASE + SRC_OTG1PHY_SCR, 0x1); in imx_gpc_init()
/rk3399_ARM-atf/plat/imx/imx8m/imx8mq/
H A Dgpc.c436 mmio_clrbits_32(IMX_SRC_BASE + SRC_OTG1PHY_SCR, 0x1); in imx_gpc_init()
437 mmio_clrbits_32(IMX_SRC_BASE + SRC_OTG2PHY_SCR, 0x1); in imx_gpc_init()
/rk3399_ARM-atf/plat/imx/imx8m/imx8mm/include/
H A Dplatform_def.h106 #define IMX_SRC_BASE U(0x30390000) macro
/rk3399_ARM-atf/plat/imx/imx8m/imx8mn/include/
H A Dplatform_def.h89 #define IMX_SRC_BASE U(0x30390000) macro
/rk3399_ARM-atf/plat/imx/imx8m/imx8mp/include/
H A Dplatform_def.h108 #define IMX_SRC_BASE U(0x30390000) macro