1a775ef25SJacky Bai /*
2eb7fb938SJacky Bai * Copyright 2019-2022 NXP
3a775ef25SJacky Bai *
4a775ef25SJacky Bai * SPDX-License-Identifier: BSD-3-Clause
5a775ef25SJacky Bai */
6a775ef25SJacky Bai
7a775ef25SJacky Bai #include <stdbool.h>
8a775ef25SJacky Bai #include <stdint.h>
9a775ef25SJacky Bai #include <stdlib.h>
10a775ef25SJacky Bai
11a775ef25SJacky Bai #include <common/debug.h>
12a775ef25SJacky Bai #include <drivers/delay_timer.h>
13a775ef25SJacky Bai #include <lib/mmio.h>
14a775ef25SJacky Bai #include <lib/psci/psci.h>
15a775ef25SJacky Bai #include <lib/smccc.h>
16a775ef25SJacky Bai #include <services/std_svc.h>
17a775ef25SJacky Bai
18a775ef25SJacky Bai #include <gpc.h>
19a775ef25SJacky Bai #include <imx_aipstz.h>
20a775ef25SJacky Bai #include <imx_sip_svc.h>
21a775ef25SJacky Bai #include <platform_def.h>
22a775ef25SJacky Bai
23a775ef25SJacky Bai #define CCGR(x) (0x4000 + (x) * 0x10)
24a775ef25SJacky Bai #define IMR_NUM U(5)
25a775ef25SJacky Bai
26a775ef25SJacky Bai struct imx_noc_setting {
27a775ef25SJacky Bai uint32_t domain_id;
28a775ef25SJacky Bai uint32_t start;
29a775ef25SJacky Bai uint32_t end;
30a775ef25SJacky Bai uint32_t prioriy;
31a775ef25SJacky Bai uint32_t mode;
32a775ef25SJacky Bai uint32_t socket_qos_en;
33a775ef25SJacky Bai };
34a775ef25SJacky Bai
35a775ef25SJacky Bai enum clk_type {
36a775ef25SJacky Bai CCM_ROOT_SLICE,
37a775ef25SJacky Bai CCM_CCGR,
38a775ef25SJacky Bai };
39a775ef25SJacky Bai
40a775ef25SJacky Bai struct clk_setting {
41a775ef25SJacky Bai uint32_t offset;
42a775ef25SJacky Bai uint32_t val;
43a775ef25SJacky Bai enum clk_type type;
44a775ef25SJacky Bai };
45a775ef25SJacky Bai
46a775ef25SJacky Bai enum pu_domain_id {
47a775ef25SJacky Bai /* hsio ss */
48a775ef25SJacky Bai HSIOMIX,
49a775ef25SJacky Bai PCIE_PHY,
50a775ef25SJacky Bai USB1_PHY,
51a775ef25SJacky Bai USB2_PHY,
52a775ef25SJacky Bai MLMIX,
53a775ef25SJacky Bai AUDIOMIX,
54a775ef25SJacky Bai /* gpu ss */
55a775ef25SJacky Bai GPUMIX,
56a775ef25SJacky Bai GPU2D,
57a775ef25SJacky Bai GPU3D,
58a775ef25SJacky Bai /* vpu ss */
59a775ef25SJacky Bai VPUMIX,
60a775ef25SJacky Bai VPU_G1,
61a775ef25SJacky Bai VPU_G2,
62a775ef25SJacky Bai VPU_H1,
63a775ef25SJacky Bai /* media ss */
64a775ef25SJacky Bai MEDIAMIX,
65a775ef25SJacky Bai MEDIAMIX_ISPDWP,
66a775ef25SJacky Bai MIPI_PHY1,
67a775ef25SJacky Bai MIPI_PHY2,
68a775ef25SJacky Bai /* HDMI ss */
69a775ef25SJacky Bai HDMIMIX,
70a775ef25SJacky Bai HDMI_PHY,
71a775ef25SJacky Bai DDRMIX,
72eb7fb938SJacky Bai MAX_DOMAINS,
73a775ef25SJacky Bai };
74a775ef25SJacky Bai
75a775ef25SJacky Bai /* PU domain, add some hole to minimize the uboot change */
76eb7fb938SJacky Bai static struct imx_pwr_domain pu_domains[MAX_DOMAINS] = {
77a775ef25SJacky Bai [MIPI_PHY1] = IMX_PD_DOMAIN(MIPI_PHY1, false),
78a775ef25SJacky Bai [PCIE_PHY] = IMX_PD_DOMAIN(PCIE_PHY, false),
79a775ef25SJacky Bai [USB1_PHY] = IMX_PD_DOMAIN(USB1_PHY, true),
80a775ef25SJacky Bai [USB2_PHY] = IMX_PD_DOMAIN(USB2_PHY, true),
81a775ef25SJacky Bai [MLMIX] = IMX_MIX_DOMAIN(MLMIX, false),
82a775ef25SJacky Bai [AUDIOMIX] = IMX_MIX_DOMAIN(AUDIOMIX, false),
83a775ef25SJacky Bai [GPU2D] = IMX_PD_DOMAIN(GPU2D, false),
84a775ef25SJacky Bai [GPUMIX] = IMX_MIX_DOMAIN(GPUMIX, false),
85a775ef25SJacky Bai [VPUMIX] = IMX_MIX_DOMAIN(VPUMIX, false),
86a775ef25SJacky Bai [GPU3D] = IMX_PD_DOMAIN(GPU3D, false),
87a775ef25SJacky Bai [MEDIAMIX] = IMX_MIX_DOMAIN(MEDIAMIX, false),
88a775ef25SJacky Bai [VPU_G1] = IMX_PD_DOMAIN(VPU_G1, false),
89a775ef25SJacky Bai [VPU_G2] = IMX_PD_DOMAIN(VPU_G2, false),
90a775ef25SJacky Bai [VPU_H1] = IMX_PD_DOMAIN(VPU_H1, false),
91a775ef25SJacky Bai [HDMIMIX] = IMX_MIX_DOMAIN(HDMIMIX, false),
92a775ef25SJacky Bai [HDMI_PHY] = IMX_PD_DOMAIN(HDMI_PHY, false),
93a775ef25SJacky Bai [MIPI_PHY2] = IMX_PD_DOMAIN(MIPI_PHY2, false),
94a775ef25SJacky Bai [HSIOMIX] = IMX_MIX_DOMAIN(HSIOMIX, false),
95a775ef25SJacky Bai [MEDIAMIX_ISPDWP] = IMX_PD_DOMAIN(MEDIAMIX_ISPDWP, false),
96a775ef25SJacky Bai };
97a775ef25SJacky Bai
98a775ef25SJacky Bai static struct imx_noc_setting noc_setting[] = {
99a775ef25SJacky Bai {MLMIX, 0x180, 0x180, 0x80000303, 0x0, 0x0},
100a775ef25SJacky Bai {AUDIOMIX, 0x200, 0x200, 0x80000303, 0x0, 0x0},
101a775ef25SJacky Bai {AUDIOMIX, 0x280, 0x480, 0x80000404, 0x0, 0x0},
102a775ef25SJacky Bai {GPUMIX, 0x500, 0x580, 0x80000303, 0x0, 0x0},
103a775ef25SJacky Bai {HDMIMIX, 0x600, 0x680, 0x80000202, 0x0, 0x1},
104a775ef25SJacky Bai {HDMIMIX, 0x700, 0x700, 0x80000505, 0x0, 0x0},
105a775ef25SJacky Bai {HSIOMIX, 0x780, 0x900, 0x80000303, 0x0, 0x0},
106a775ef25SJacky Bai {MEDIAMIX, 0x980, 0xb80, 0x80000202, 0x0, 0x1},
107a775ef25SJacky Bai {MEDIAMIX_ISPDWP, 0xc00, 0xd00, 0x80000505, 0x0, 0x0},
108a775ef25SJacky Bai {VPU_G1, 0xd80, 0xd80, 0x80000303, 0x0, 0x0},
109a775ef25SJacky Bai {VPU_G2, 0xe00, 0xe00, 0x80000303, 0x0, 0x0},
110a775ef25SJacky Bai {VPU_H1, 0xe80, 0xe80, 0x80000303, 0x0, 0x0}
111a775ef25SJacky Bai };
112a775ef25SJacky Bai
113a775ef25SJacky Bai static struct clk_setting hsiomix_clk[] = {
114a775ef25SJacky Bai { 0x8380, 0x0, CCM_ROOT_SLICE },
115a775ef25SJacky Bai { 0x44d0, 0x0, CCM_CCGR },
116a775ef25SJacky Bai { 0x45c0, 0x0, CCM_CCGR },
117a775ef25SJacky Bai };
118a775ef25SJacky Bai
119a775ef25SJacky Bai static struct aipstz_cfg aipstz5[] = {
120a775ef25SJacky Bai {IMX_AIPSTZ5, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
121a775ef25SJacky Bai {0},
122a775ef25SJacky Bai };
123a775ef25SJacky Bai
124a775ef25SJacky Bai static unsigned int pu_domain_status;
125a775ef25SJacky Bai
imx_noc_qos(unsigned int domain_id)126a775ef25SJacky Bai static void imx_noc_qos(unsigned int domain_id)
127a775ef25SJacky Bai {
128a775ef25SJacky Bai unsigned int i;
129a775ef25SJacky Bai uint32_t hurry;
130a775ef25SJacky Bai
131a775ef25SJacky Bai if (domain_id == HDMIMIX) {
132a775ef25SJacky Bai mmio_write_32(IMX_HDMI_CTL_BASE + TX_CONTROL1, 0x22018);
133a775ef25SJacky Bai mmio_write_32(IMX_HDMI_CTL_BASE + TX_CONTROL1, 0x22010);
134a775ef25SJacky Bai
135a775ef25SJacky Bai /* set GPR to make lcdif read hurry level 0x7 */
136a775ef25SJacky Bai hurry = mmio_read_32(IMX_HDMI_CTL_BASE + TX_CONTROL0);
137a775ef25SJacky Bai hurry |= 0x00077000;
138a775ef25SJacky Bai mmio_write_32(IMX_HDMI_CTL_BASE + TX_CONTROL0, hurry);
139a775ef25SJacky Bai }
140a775ef25SJacky Bai
141a775ef25SJacky Bai if (domain_id == MEDIAMIX) {
142a775ef25SJacky Bai /* handle mediamix special */
143a775ef25SJacky Bai mmio_write_32(IMX_MEDIAMIX_CTL_BASE + RSTn_CSR, 0x1FFFFFF);
144a775ef25SJacky Bai mmio_write_32(IMX_MEDIAMIX_CTL_BASE + CLK_EN_CSR, 0x1FFFFFF);
145a775ef25SJacky Bai mmio_write_32(IMX_MEDIAMIX_CTL_BASE + RST_DIV, 0x40030000);
146a775ef25SJacky Bai
147a775ef25SJacky Bai /* set GPR to make lcdif read hurry level 0x7 */
148a775ef25SJacky Bai hurry = mmio_read_32(IMX_MEDIAMIX_CTL_BASE + LCDIF_ARCACHE_CTRL);
149a775ef25SJacky Bai hurry |= 0xfc00;
150a775ef25SJacky Bai mmio_write_32(IMX_MEDIAMIX_CTL_BASE + LCDIF_ARCACHE_CTRL, hurry);
151a775ef25SJacky Bai /* set GPR to make isi write hurry level 0x7 */
152a775ef25SJacky Bai hurry = mmio_read_32(IMX_MEDIAMIX_CTL_BASE + ISI_CACHE_CTRL);
153a775ef25SJacky Bai hurry |= 0x1ff00000;
154a775ef25SJacky Bai mmio_write_32(IMX_MEDIAMIX_CTL_BASE + ISI_CACHE_CTRL, hurry);
155a775ef25SJacky Bai }
156a775ef25SJacky Bai
157a775ef25SJacky Bai /* set MIX NoC */
158a775ef25SJacky Bai for (i = 0; i < ARRAY_SIZE(noc_setting); i++) {
159a775ef25SJacky Bai if (noc_setting[i].domain_id == domain_id) {
160a775ef25SJacky Bai udelay(50);
161a775ef25SJacky Bai uint32_t offset = noc_setting[i].start;
162a775ef25SJacky Bai
163a775ef25SJacky Bai while (offset <= noc_setting[i].end) {
164a775ef25SJacky Bai mmio_write_32(IMX_NOC_BASE + offset + 0x8, noc_setting[i].prioriy);
165a775ef25SJacky Bai mmio_write_32(IMX_NOC_BASE + offset + 0xc, noc_setting[i].mode);
166a775ef25SJacky Bai mmio_write_32(IMX_NOC_BASE + offset + 0x18, noc_setting[i].socket_qos_en);
167a775ef25SJacky Bai offset += 0x80;
168a775ef25SJacky Bai }
169a775ef25SJacky Bai }
170a775ef25SJacky Bai }
171a775ef25SJacky Bai }
172a775ef25SJacky Bai
imx_gpc_pm_domain_enable(uint32_t domain_id,bool on)17344dea544SJacky Bai void imx_gpc_pm_domain_enable(uint32_t domain_id, bool on)
174a775ef25SJacky Bai {
175a775ef25SJacky Bai struct imx_pwr_domain *pwr_domain = &pu_domains[domain_id];
176a775ef25SJacky Bai unsigned int i;
177a775ef25SJacky Bai
178eb7fb938SJacky Bai /* validate the domain id */
179eb7fb938SJacky Bai if (domain_id >= MAX_DOMAINS) {
180eb7fb938SJacky Bai return;
181eb7fb938SJacky Bai }
182eb7fb938SJacky Bai
183a775ef25SJacky Bai if (domain_id == HSIOMIX) {
184a775ef25SJacky Bai for (i = 0; i < ARRAY_SIZE(hsiomix_clk); i++) {
185a775ef25SJacky Bai hsiomix_clk[i].val = mmio_read_32(IMX_CCM_BASE + hsiomix_clk[i].offset);
186a775ef25SJacky Bai mmio_setbits_32(IMX_CCM_BASE + hsiomix_clk[i].offset,
187a775ef25SJacky Bai hsiomix_clk[i].type == CCM_ROOT_SLICE ? BIT(28) : 0x3);
188a775ef25SJacky Bai }
189a775ef25SJacky Bai }
190a775ef25SJacky Bai
191a775ef25SJacky Bai if (on) {
192a775ef25SJacky Bai if (pwr_domain->need_sync) {
193a775ef25SJacky Bai pu_domain_status |= (1 << domain_id);
194a775ef25SJacky Bai }
195a775ef25SJacky Bai
196a775ef25SJacky Bai if (domain_id == HDMIMIX) {
197a775ef25SJacky Bai /* assert the reset */
198a775ef25SJacky Bai mmio_write_32(IMX_HDMI_CTL_BASE + RTX_RESET_CTL0, 0x0);
199a775ef25SJacky Bai /* enable all th function clock */
200a775ef25SJacky Bai mmio_write_32(IMX_HDMI_CTL_BASE + RTX_CLK_CTL0, 0xFFFFFFFF);
201a775ef25SJacky Bai mmio_write_32(IMX_HDMI_CTL_BASE + RTX_CLK_CTL1, 0x7ffff87e);
202a775ef25SJacky Bai }
203a775ef25SJacky Bai
204a775ef25SJacky Bai /* clear the PGC bit */
205a775ef25SJacky Bai mmio_clrbits_32(IMX_GPC_BASE + pwr_domain->pgc_offset, 0x1);
206a775ef25SJacky Bai
207a775ef25SJacky Bai /* power up the domain */
208a775ef25SJacky Bai mmio_setbits_32(IMX_GPC_BASE + PU_PGC_UP_TRG, pwr_domain->pwr_req);
209a775ef25SJacky Bai
210a775ef25SJacky Bai /* wait for power request done */
211a775ef25SJacky Bai while (mmio_read_32(IMX_GPC_BASE + PU_PGC_UP_TRG) & pwr_domain->pwr_req)
212a775ef25SJacky Bai ;
213a775ef25SJacky Bai
214a775ef25SJacky Bai if (domain_id == HDMIMIX) {
215a775ef25SJacky Bai /* wait for memory repair done for HDMIMIX */
216a775ef25SJacky Bai while (!(mmio_read_32(IMX_SRC_BASE + 0x94) & BIT(8)))
217a775ef25SJacky Bai ;
218a775ef25SJacky Bai /* disable all the function clock */
219a775ef25SJacky Bai mmio_write_32(IMX_HDMI_CTL_BASE + RTX_CLK_CTL0, 0x0);
220a775ef25SJacky Bai mmio_write_32(IMX_HDMI_CTL_BASE + RTX_CLK_CTL1, 0x0);
221a775ef25SJacky Bai /* deassert the reset */
222a775ef25SJacky Bai mmio_write_32(IMX_HDMI_CTL_BASE + RTX_RESET_CTL0, 0xffffffff);
223a775ef25SJacky Bai /* enable all the clock again */
224a775ef25SJacky Bai mmio_write_32(IMX_HDMI_CTL_BASE + RTX_CLK_CTL0, 0xFFFFFFFF);
225a775ef25SJacky Bai mmio_write_32(IMX_HDMI_CTL_BASE + RTX_CLK_CTL1, 0x7ffff87e);
226a775ef25SJacky Bai }
227a775ef25SJacky Bai
228a775ef25SJacky Bai if (domain_id == HSIOMIX) {
229a775ef25SJacky Bai /* enable HSIOMIX clock */
230a775ef25SJacky Bai mmio_write_32(IMX_HSIOMIX_CTL_BASE, 0x2);
231a775ef25SJacky Bai }
232a775ef25SJacky Bai
233a775ef25SJacky Bai /* handle the ADB400 sync */
234a775ef25SJacky Bai if (pwr_domain->need_sync) {
235a775ef25SJacky Bai /* clear adb power down request */
236a775ef25SJacky Bai mmio_setbits_32(IMX_GPC_BASE + GPC_PU_PWRHSK, pwr_domain->adb400_sync);
237a775ef25SJacky Bai
238a775ef25SJacky Bai /* wait for adb power request ack */
239a775ef25SJacky Bai while (!(mmio_read_32(IMX_GPC_BASE + GPC_PU_PWRHSK) & pwr_domain->adb400_ack))
240a775ef25SJacky Bai ;
241a775ef25SJacky Bai }
242a775ef25SJacky Bai
243a775ef25SJacky Bai imx_noc_qos(domain_id);
244a775ef25SJacky Bai
245a775ef25SJacky Bai /* AIPS5 config is lost when audiomix is off, so need to re-init it */
246a775ef25SJacky Bai if (domain_id == AUDIOMIX) {
247a775ef25SJacky Bai imx_aipstz_init(aipstz5);
248a775ef25SJacky Bai }
249a775ef25SJacky Bai } else {
250a775ef25SJacky Bai if (pwr_domain->always_on) {
251a775ef25SJacky Bai return;
252a775ef25SJacky Bai }
253a775ef25SJacky Bai
254a775ef25SJacky Bai if (pwr_domain->need_sync) {
255a775ef25SJacky Bai pu_domain_status &= ~(1 << domain_id);
256a775ef25SJacky Bai }
257a775ef25SJacky Bai
258a775ef25SJacky Bai /* handle the ADB400 sync */
259a775ef25SJacky Bai if (pwr_domain->need_sync) {
260a775ef25SJacky Bai /* set adb power down request */
261a775ef25SJacky Bai mmio_clrbits_32(IMX_GPC_BASE + GPC_PU_PWRHSK, pwr_domain->adb400_sync);
262a775ef25SJacky Bai
263a775ef25SJacky Bai /* wait for adb power request ack */
264a775ef25SJacky Bai while ((mmio_read_32(IMX_GPC_BASE + GPC_PU_PWRHSK) & pwr_domain->adb400_ack))
265a775ef25SJacky Bai ;
266a775ef25SJacky Bai }
267a775ef25SJacky Bai
268a775ef25SJacky Bai /* set the PGC bit */
269a775ef25SJacky Bai mmio_setbits_32(IMX_GPC_BASE + pwr_domain->pgc_offset, 0x1);
270a775ef25SJacky Bai
271a775ef25SJacky Bai /* power down the domain */
272a775ef25SJacky Bai mmio_setbits_32(IMX_GPC_BASE + PU_PGC_DN_TRG, pwr_domain->pwr_req);
273a775ef25SJacky Bai
274a775ef25SJacky Bai /* wait for power request done */
275a775ef25SJacky Bai while (mmio_read_32(IMX_GPC_BASE + PU_PGC_DN_TRG) & pwr_domain->pwr_req)
276a775ef25SJacky Bai ;
277a775ef25SJacky Bai
278a775ef25SJacky Bai if (domain_id == HDMIMIX) {
279a775ef25SJacky Bai /* disable all the clocks of HDMIMIX */
280a775ef25SJacky Bai mmio_write_32(IMX_HDMI_CTL_BASE + 0x40, 0x0);
281a775ef25SJacky Bai mmio_write_32(IMX_HDMI_CTL_BASE + 0x50, 0x0);
282a775ef25SJacky Bai }
283a775ef25SJacky Bai }
284a775ef25SJacky Bai
285a775ef25SJacky Bai if (domain_id == HSIOMIX) {
286a775ef25SJacky Bai for (i = 0; i < ARRAY_SIZE(hsiomix_clk); i++) {
287a775ef25SJacky Bai mmio_write_32(IMX_CCM_BASE + hsiomix_clk[i].offset, hsiomix_clk[i].val);
288a775ef25SJacky Bai }
289a775ef25SJacky Bai }
290a775ef25SJacky Bai }
291a775ef25SJacky Bai
imx_gpc_init(void)292a775ef25SJacky Bai void imx_gpc_init(void)
293a775ef25SJacky Bai {
294a775ef25SJacky Bai uint32_t val;
295a775ef25SJacky Bai unsigned int i;
296a775ef25SJacky Bai
297a775ef25SJacky Bai /* mask all the wakeup irq by default */
298a775ef25SJacky Bai for (i = 0; i < IMR_NUM; i++) {
299a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + IMR1_CORE0_A53 + i * 4, ~0x0);
300a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + IMR1_CORE1_A53 + i * 4, ~0x0);
301a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + IMR1_CORE2_A53 + i * 4, ~0x0);
302a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + IMR1_CORE3_A53 + i * 4, ~0x0);
303a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + IMR1_CORE0_M4 + i * 4, ~0x0);
304a775ef25SJacky Bai }
305a775ef25SJacky Bai
306a775ef25SJacky Bai val = mmio_read_32(IMX_GPC_BASE + LPCR_A53_BSC);
307a775ef25SJacky Bai /* use GIC wake_request to wakeup C0~C3 from LPM */
308a775ef25SJacky Bai val |= CORE_WKUP_FROM_GIC;
309a775ef25SJacky Bai /* clear the MASTER0 LPM handshake */
310a775ef25SJacky Bai val &= ~MASTER0_LPM_HSK;
311a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + LPCR_A53_BSC, val);
312a775ef25SJacky Bai
313a775ef25SJacky Bai /* clear MASTER1 & MASTER2 mapping in CPU0(A53) */
314a775ef25SJacky Bai mmio_clrbits_32(IMX_GPC_BASE + MST_CPU_MAPPING, (MASTER1_MAPPING |
315a775ef25SJacky Bai MASTER2_MAPPING));
316a775ef25SJacky Bai
317a775ef25SJacky Bai /* set all mix/PU in A53 domain */
318a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + PGC_CPU_0_1_MAPPING, 0x3fffff);
319a775ef25SJacky Bai
320a775ef25SJacky Bai /*
321a775ef25SJacky Bai * Set the CORE & SCU power up timing:
322a775ef25SJacky Bai * SW = 0x1, SW2ISO = 0x1;
3231b491eeaSElyes Haouas * the CPU CORE and SCU power up timing counter
324a775ef25SJacky Bai * is drived by 32K OSC, each domain's power up
325a775ef25SJacky Bai * latency is (SW + SW2ISO) / 32768
326a775ef25SJacky Bai */
327a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + COREx_PGC_PCR(0) + 0x4, 0x401);
328a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + COREx_PGC_PCR(1) + 0x4, 0x401);
329a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + COREx_PGC_PCR(2) + 0x4, 0x401);
330a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + COREx_PGC_PCR(3) + 0x4, 0x401);
331a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + PLAT_PGC_PCR + 0x4, 0x401);
332a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + PGC_SCU_TIMING,
333a775ef25SJacky Bai (0x59 << TMC_TMR_SHIFT) | 0x5B | (0x2 << TRC1_TMC_SHIFT));
334a775ef25SJacky Bai
335a775ef25SJacky Bai /* set DUMMY PDN/PUP ACK by default for A53 domain */
336a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + PGC_ACK_SEL_A53,
337a775ef25SJacky Bai A53_DUMMY_PUP_ACK | A53_DUMMY_PDN_ACK);
338a775ef25SJacky Bai
339a775ef25SJacky Bai /* clear DSM by default */
340a775ef25SJacky Bai val = mmio_read_32(IMX_GPC_BASE + SLPCR);
341a775ef25SJacky Bai val &= ~SLPCR_EN_DSM;
342a775ef25SJacky Bai /* enable the fast wakeup wait/stop mode */
343a775ef25SJacky Bai val |= SLPCR_A53_FASTWUP_WAIT_MODE;
344a775ef25SJacky Bai val |= SLPCR_A53_FASTWUP_STOP_MODE;
345a775ef25SJacky Bai /* clear the RBC */
346a775ef25SJacky Bai val &= ~(0x3f << SLPCR_RBC_COUNT_SHIFT);
347a775ef25SJacky Bai /* set the STBY_COUNT to 0x5, (128 * 30)us */
348a775ef25SJacky Bai val &= ~(0x7 << SLPCR_STBY_COUNT_SHFT);
349a775ef25SJacky Bai val |= (0x5 << SLPCR_STBY_COUNT_SHFT);
350a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + SLPCR, val);
351a775ef25SJacky Bai
352a775ef25SJacky Bai /*
353a775ef25SJacky Bai * USB PHY power up needs to make sure RESET bit in SRC is clear,
354a775ef25SJacky Bai * otherwise, the PU power up bit in GPC will NOT self-cleared.
355a775ef25SJacky Bai * only need to do it once.
356a775ef25SJacky Bai */
357a775ef25SJacky Bai mmio_clrbits_32(IMX_SRC_BASE + SRC_OTG1PHY_SCR, 0x1);
358a775ef25SJacky Bai mmio_clrbits_32(IMX_SRC_BASE + SRC_OTG2PHY_SCR, 0x1);
359a775ef25SJacky Bai
360*ae6ce196SAhmad Fatoum /* enable all clocks by default */
361a775ef25SJacky Bai for (i = 0; i < 101; i++) {
362a775ef25SJacky Bai mmio_write_32(IMX_CCM_BASE + CCGR(i), 0x3);
363a775ef25SJacky Bai }
364a775ef25SJacky Bai
365*ae6ce196SAhmad Fatoum /* Depending on SKU, we may be lacking e.g. a VPU and shouldn't
366*ae6ce196SAhmad Fatoum * access that domain here, because that would lockup the SoC.
367*ae6ce196SAhmad Fatoum * Other i.MX8M variants don't initialize any power domains, but
368*ae6ce196SAhmad Fatoum * for 8MP we have been enabling the USB power domains since the
369*ae6ce196SAhmad Fatoum * beginning and stopping to do this now may render systems
370*ae6ce196SAhmad Fatoum * unrecoverable. So we'll keep initializing just the USB power
371*ae6ce196SAhmad Fatoum * domains instead of all of them like before.
372*ae6ce196SAhmad Fatoum */
373*ae6ce196SAhmad Fatoum imx_gpc_pm_domain_enable(HSIOMIX, true);
374*ae6ce196SAhmad Fatoum imx_gpc_pm_domain_enable(USB1_PHY, true);
375*ae6ce196SAhmad Fatoum imx_gpc_pm_domain_enable(USB2_PHY, true);
376a775ef25SJacky Bai }
377