1179f82a2SJacky Bai /* 29d0eed11SSilvano di Ninno * Copyright (c) 2021-2022, ARM Limited and Contributors. All rights reserved. 3179f82a2SJacky Bai * 4179f82a2SJacky Bai * SPDX-License-Identifier: BSD-3-Clause 5179f82a2SJacky Bai */ 6179f82a2SJacky Bai 710bfc77eSYing-Chun Liu (PaulLiu) #include <arch.h> 837ac9b7fSYing-Chun Liu (PaulLiu) #include <common/tbbr/tbbr_img_def.h> 99c336f61SJacky Bai #include <lib/utils_def.h> 1040ff8ff8SMarco Felsch #include <plat/common/common_def.h> 1137ac9b7fSYing-Chun Liu (PaulLiu) 12179f82a2SJacky Bai #define PLATFORM_LINKER_FORMAT "elf64-littleaarch64" 13179f82a2SJacky Bai #define PLATFORM_LINKER_ARCH aarch64 14179f82a2SJacky Bai 15179f82a2SJacky Bai #define PLATFORM_STACK_SIZE 0xB00 16179f82a2SJacky Bai #define CACHE_WRITEBACK_GRANULE 64 17179f82a2SJacky Bai 187a57188bSDeepika Bhavnani #define PLAT_PRIMARY_CPU U(0x0) 197a57188bSDeepika Bhavnani #define PLATFORM_MAX_CPU_PER_CLUSTER U(4) 207a57188bSDeepika Bhavnani #define PLATFORM_CLUSTER_COUNT U(1) 217a57188bSDeepika Bhavnani #define PLATFORM_CLUSTER0_CORE_COUNT U(4) 227a57188bSDeepika Bhavnani #define PLATFORM_CLUSTER1_CORE_COUNT U(0) 23179f82a2SJacky Bai #define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER0_CORE_COUNT) 24179f82a2SJacky Bai 25179f82a2SJacky Bai #define IMX_PWR_LVL0 MPIDR_AFFLVL0 26179f82a2SJacky Bai #define IMX_PWR_LVL1 MPIDR_AFFLVL1 27179f82a2SJacky Bai #define IMX_PWR_LVL2 MPIDR_AFFLVL2 28179f82a2SJacky Bai 29179f82a2SJacky Bai #define PWR_DOMAIN_AT_MAX_LVL U(1) 30179f82a2SJacky Bai #define PLAT_MAX_PWR_LVL U(2) 31179f82a2SJacky Bai #define PLAT_MAX_OFF_STATE U(4) 32179f82a2SJacky Bai #define PLAT_MAX_RET_STATE U(2) 33179f82a2SJacky Bai 34179f82a2SJacky Bai #define PLAT_WAIT_RET_STATE U(1) 35179f82a2SJacky Bai #define PLAT_STOP_OFF_STATE U(3) 36179f82a2SJacky Bai 378567103eSPeng Fan #define PLAT_PRI_BITS U(3) 388567103eSPeng Fan #define PLAT_SDEI_CRITICAL_PRI 0x10 398567103eSPeng Fan #define PLAT_SDEI_NORMAL_PRI 0x20 408567103eSPeng Fan #define PLAT_SDEI_SGI_PRIVATE U(9) 418567103eSPeng Fan 4237ac9b7fSYing-Chun Liu (PaulLiu) #if defined(NEED_BL2) 4337ac9b7fSYing-Chun Liu (PaulLiu) #define BL2_BASE U(0x920000) 4440ff8ff8SMarco Felsch #define BL2_SIZE SZ_128K 4540ff8ff8SMarco Felsch #define BL2_LIMIT (BL2_BASE + BL2_SIZE) 4637ac9b7fSYing-Chun Liu (PaulLiu) #define BL31_BASE U(0x900000) 4781d1d86cSYing-Chun Liu (PaulLiu) #define IMX_FIP_BASE U(0x40310000) 4881d1d86cSYing-Chun Liu (PaulLiu) #define IMX_FIP_SIZE U(0x000300000) 4981d1d86cSYing-Chun Liu (PaulLiu) #define IMX_FIP_LIMIT U(FIP_BASE + FIP_SIZE) 5037ac9b7fSYing-Chun Liu (PaulLiu) 5137ac9b7fSYing-Chun Liu (PaulLiu) /* Define FIP image location on eMMC */ 5281d1d86cSYing-Chun Liu (PaulLiu) #define IMX_FIP_MMC_BASE U(0x100000) 5337ac9b7fSYing-Chun Liu (PaulLiu) 5437ac9b7fSYing-Chun Liu (PaulLiu) #define PLAT_IMX8MM_BOOT_MMC_BASE U(0x30B50000) /* SD */ 5537ac9b7fSYing-Chun Liu (PaulLiu) #else 56179f82a2SJacky Bai #define BL31_BASE U(0x920000) 5737ac9b7fSYing-Chun Liu (PaulLiu) #endif 58179f82a2SJacky Bai 5940ff8ff8SMarco Felsch #define BL31_SIZE SZ_128K 6040ff8ff8SMarco Felsch #define BL31_LIMIT (BL31_BASE + BL31_SIZE) 6140ff8ff8SMarco Felsch 62179f82a2SJacky Bai /* non-secure uboot base */ 639260a8c8SMarco Felsch #ifndef PLAT_NS_IMAGE_OFFSET 64179f82a2SJacky Bai #define PLAT_NS_IMAGE_OFFSET U(0x40200000) 659260a8c8SMarco Felsch #endif 66d53c9dbfSYing-Chun Liu (PaulLiu) #define PLAT_NS_IMAGE_SIZE U(0x00200000) 67179f82a2SJacky Bai 689d0eed11SSilvano di Ninno #define BL32_FDT_OVERLAY_ADDR (PLAT_NS_IMAGE_OFFSET + 0x3000000) 699d0eed11SSilvano di Ninno 70179f82a2SJacky Bai /* GICv3 base address */ 71179f82a2SJacky Bai #define PLAT_GICD_BASE U(0x38800000) 72179f82a2SJacky Bai #define PLAT_GICR_BASE U(0x38880000) 73179f82a2SJacky Bai 74179f82a2SJacky Bai #define PLAT_VIRT_ADDR_SPACE_SIZE (1ull << 32) 75179f82a2SJacky Bai #define PLAT_PHY_ADDR_SPACE_SIZE (1ull << 32) 76179f82a2SJacky Bai 77179f82a2SJacky Bai #define MAX_XLAT_TABLES 8 78179f82a2SJacky Bai #define MAX_MMAP_REGIONS 16 79179f82a2SJacky Bai 80179f82a2SJacky Bai #define HAB_RVT_BASE U(0x00000900) /* HAB_RVT for i.MX8MM */ 81179f82a2SJacky Bai 82179f82a2SJacky Bai #define IMX_BOOT_UART_CLK_IN_HZ 24000000 /* Select 24MHz oscillator */ 83179f82a2SJacky Bai 84179f82a2SJacky Bai #define PLAT_CRASH_UART_BASE IMX_BOOT_UART_BASE 85179f82a2SJacky Bai #define PLAT_CRASH_UART_CLK_IN_HZ 24000000 86179f82a2SJacky Bai #define IMX_CONSOLE_BAUDRATE 115200 87179f82a2SJacky Bai 88*89345562SDario Binacchi #define IMX_UART1_BASE U(0x30860000) 89*89345562SDario Binacchi #define IMX_UART2_BASE U(0x30890000) 90*89345562SDario Binacchi #define IMX_UART3_BASE U(0x30880000) 91*89345562SDario Binacchi #define IMX_UART4_BASE U(0x30a60000) 92*89345562SDario Binacchi 93179f82a2SJacky Bai #define IMX_AIPSTZ1 U(0x301f0000) 94179f82a2SJacky Bai #define IMX_AIPSTZ2 U(0x305f0000) 95179f82a2SJacky Bai #define IMX_AIPSTZ3 U(0x309f0000) 96179f82a2SJacky Bai #define IMX_AIPSTZ4 U(0x32df0000) 97179f82a2SJacky Bai 98179f82a2SJacky Bai #define IMX_AIPS_BASE U(0x30000000) 9944dea544SJacky Bai #define IMX_AIPS_SIZE U(0x3000000) 100179f82a2SJacky Bai #define IMX_GPV_BASE U(0x32000000) 101179f82a2SJacky Bai #define IMX_GPV_SIZE U(0x800000) 102179f82a2SJacky Bai #define IMX_AIPS1_BASE U(0x30200000) 103179f82a2SJacky Bai #define IMX_AIPS4_BASE U(0x32c00000) 104179f82a2SJacky Bai #define IMX_ANAMIX_BASE U(0x30360000) 105179f82a2SJacky Bai #define IMX_CCM_BASE U(0x30380000) 106179f82a2SJacky Bai #define IMX_SRC_BASE U(0x30390000) 107179f82a2SJacky Bai #define IMX_GPC_BASE U(0x303a0000) 108179f82a2SJacky Bai #define IMX_RDC_BASE U(0x303d0000) 109179f82a2SJacky Bai #define IMX_CSU_BASE U(0x303e0000) 110179f82a2SJacky Bai #define IMX_WDOG_BASE U(0x30280000) 111179f82a2SJacky Bai #define IMX_SNVS_BASE U(0x30370000) 112179f82a2SJacky Bai #define IMX_NOC_BASE U(0x32700000) 113179f82a2SJacky Bai #define IMX_TZASC_BASE U(0x32F80000) 114179f82a2SJacky Bai #define IMX_IOMUX_GPR_BASE U(0x30340000) 1152502709fSJacky Bai #define IMX_CAAM_BASE U(0x30900000) 116179f82a2SJacky Bai #define IMX_DDRC_BASE U(0x3d400000) 117179f82a2SJacky Bai #define IMX_DDRPHY_BASE U(0x3c000000) 118179f82a2SJacky Bai #define IMX_DDR_IPS_BASE U(0x3d000000) 119b7abf485SJacky Bai #define IMX_DDR_IPS_SIZE U(0x1800000) 12044dea544SJacky Bai #define IMX_VPUMIX_BASE U(0x38330000) 12144dea544SJacky Bai #define IMX_VPUMIX_SIZE U(0x100000) 1225941f372SAndrey Zhizhikin #define IMX_ROM_BASE U(0x0) 1235941f372SAndrey Zhizhikin #define IMX_ROM_SIZE U(0x40000) 1245941f372SAndrey Zhizhikin #define IMX_NS_OCRAM_BASE U(0x900000) 1255941f372SAndrey Zhizhikin #define IMX_NS_OCRAM_SIZE U(0x20000) 12611d32b33SSascha Hauer #define IMX_TCM_BASE U(0x7E0000) 12711d32b33SSascha Hauer #define IMX_TCM_SIZE U(0x40000) 1285941f372SAndrey Zhizhikin #define IMX_CAAM_RAM_BASE U(0x100000) 1295941f372SAndrey Zhizhikin #define IMX_CAAM_RAM_SIZE U(0x10000) 1305941f372SAndrey Zhizhikin #define IMX_DRAM_BASE U(0x40000000) 1315941f372SAndrey Zhizhikin #define IMX_DRAM_SIZE U(0xc0000000) 132179f82a2SJacky Bai 133179f82a2SJacky Bai #define GPV_BASE U(0x32000000) 134179f82a2SJacky Bai #define GPV_SIZE U(0x800000) 135179f82a2SJacky Bai #define IMX_GIC_BASE PLAT_GICD_BASE 136179f82a2SJacky Bai #define IMX_GIC_SIZE U(0x200000) 137179f82a2SJacky Bai 138179f82a2SJacky Bai #define WDOG_WSR U(0x2) 139179f82a2SJacky Bai #define WDOG_WCR_WDZST BIT(0) 140179f82a2SJacky Bai #define WDOG_WCR_WDBG BIT(1) 141179f82a2SJacky Bai #define WDOG_WCR_WDE BIT(2) 142179f82a2SJacky Bai #define WDOG_WCR_WDT BIT(3) 143179f82a2SJacky Bai #define WDOG_WCR_SRS BIT(4) 144179f82a2SJacky Bai #define WDOG_WCR_WDA BIT(5) 145179f82a2SJacky Bai #define WDOG_WCR_SRE BIT(6) 146179f82a2SJacky Bai #define WDOG_WCR_WDW BIT(7) 147179f82a2SJacky Bai 148179f82a2SJacky Bai #define SRC_A53RCR0 U(0x4) 149179f82a2SJacky Bai #define SRC_A53RCR1 U(0x8) 150179f82a2SJacky Bai #define SRC_OTG1PHY_SCR U(0x20) 151179f82a2SJacky Bai #define SRC_OTG2PHY_SCR U(0x24) 152179f82a2SJacky Bai #define SRC_GPR1_OFFSET U(0x74) 1539ce232feSIgor Opaniuk #define SRC_GPR10_OFFSET U(0x98) 1549ce232feSIgor Opaniuk #define SRC_GPR10_PERSIST_SECONDARY_BOOT BIT(30) 155179f82a2SJacky Bai 156179f82a2SJacky Bai #define SNVS_LPCR U(0x38) 157179f82a2SJacky Bai #define SNVS_LPCR_SRTC_ENV BIT(0) 158179f82a2SJacky Bai #define SNVS_LPCR_DP_EN BIT(5) 159179f82a2SJacky Bai #define SNVS_LPCR_TOP BIT(6) 160179f82a2SJacky Bai 161179f82a2SJacky Bai #define IOMUXC_GPR10 U(0x28) 162179f82a2SJacky Bai #define GPR_TZASC_EN BIT(0) 163179f82a2SJacky Bai #define GPR_TZASC_EN_LOCK BIT(16) 164179f82a2SJacky Bai 165179f82a2SJacky Bai #define ANAMIX_MISC_CTL U(0x124) 1669c336f61SJacky Bai #define DRAM_PLL_CTRL (IMX_ANAMIX_BASE + 0x50) 167179f82a2SJacky Bai 168179f82a2SJacky Bai #define MAX_CSU_NUM U(64) 169179f82a2SJacky Bai 170179f82a2SJacky Bai #define OCRAM_S_BASE U(0x00180000) 171179f82a2SJacky Bai #define OCRAM_S_SIZE U(0x8000) 172179f82a2SJacky Bai #define OCRAM_S_LIMIT (OCRAM_S_BASE + OCRAM_S_SIZE) 173b7abf485SJacky Bai #define SAVED_DRAM_TIMING_BASE OCRAM_S_BASE 174179f82a2SJacky Bai 175179f82a2SJacky Bai #define COUNTER_FREQUENCY 8000000 /* 8MHz */ 176179f82a2SJacky Bai 177179f82a2SJacky Bai #define IMX_WDOG_B_RESET 17837ac9b7fSYing-Chun Liu (PaulLiu) 17937ac9b7fSYing-Chun Liu (PaulLiu) #define MAX_IO_HANDLES 3U 18037ac9b7fSYing-Chun Liu (PaulLiu) #define MAX_IO_DEVICES 2U 18137ac9b7fSYing-Chun Liu (PaulLiu) #define MAX_IO_BLOCK_DEVICES 1U 182cb2c4f93SYing-Chun Liu (PaulLiu) 183cb2c4f93SYing-Chun Liu (PaulLiu) #define PLAT_IMX8M_DTO_BASE 0x53000000 184cb2c4f93SYing-Chun Liu (PaulLiu) #define PLAT_IMX8M_DTO_MAX_SIZE 0x1000 185cb2c4f93SYing-Chun Liu (PaulLiu) #define PLAT_IMX_EVENT_LOG_MAX_SIZE UL(0x400) 186