Searched refs:tWHR_min (Results 1 – 16 of 16) sorted by relevance
| /OK3568_Linux_fs/kernel/drivers/mtd/nand/raw/ |
| H A D | nand_timings.c | 63 .tWHR_min = 120000, 108 .tWHR_min = 80000, 153 .tWHR_min = 80000, 198 .tWHR_min = 80000, 243 .tWHR_min = 80000, 288 .tWHR_min = 80000, 333 .tWHR_min = 80000, 375 .tWHR_min = 80000, 417 .tWHR_min = 80000, 459 .tWHR_min = 80000, [all …]
|
| H A D | nand_toshiba.c | 237 sdr->tWHR_min = 60000; in th58nvg2s3hbai4_choose_interface_config()
|
| H A D | stm32_fmc2_nand.c | 1506 if (sdrt->tWHR_min > tset_mem && in stm32_fmc2_nfc_calc_timings() 1507 (thold_att < sdrt->tWHR_min - tset_mem)) in stm32_fmc2_nfc_calc_timings() 1508 thold_att = sdrt->tWHR_min - tset_mem; in stm32_fmc2_nfc_calc_timings()
|
| H A D | sunxi_nand.c | 1460 if (timings->tWHR_min > (min_clk_period * 32)) in sunxi_nfc_setup_interface() 1461 min_clk_period = DIV_ROUND_UP(timings->tWHR_min, 32); in sunxi_nfc_setup_interface() 1493 tWHR = DIV_ROUND_UP(timings->tWHR_min, min_clk_period) >> 3; in sunxi_nfc_setup_interface()
|
| H A D | tegra_nand.c | 803 reg |= TIMING_TWHR(OFFSET(DIV_ROUND_UP(timings->tWHR_min, period), 1)); in tegra_nand_setup_timing()
|
| H A D | denali.c | 824 we_2_re = DIV_ROUND_UP(max(timings->tCCS_min, timings->tWHR_min), t_x); in denali_setup_interface()
|
| H A D | mtk_nand.c | 567 tw2r = timings->tWHR_min / 1000; in mtk_nfc_setup_interface()
|
| H A D | marvell_nand.c | 2398 nfc_tmg.tWHR = TO_CYCLES(max_t(int, sdr->tWHR_min, sdr->tCCS_min), in marvell_nfc_setup_interface()
|
| H A D | cadence-nand-controller.c | 2473 twhr_cnt = calc_cycl((sdr->tWHR_min + if_skew), clk_period); in cadence_nand_setup_interface()
|
| /OK3568_Linux_fs/u-boot/drivers/mtd/nand/raw/ |
| H A D | nand_timings.c | 53 .tWHR_min = 120000, 95 .tWHR_min = 80000, 137 .tWHR_min = 80000, 179 .tWHR_min = 80000, 221 .tWHR_min = 80000, 263 .tWHR_min = 80000,
|
| H A D | stm32_fmc2_nand.c | 768 if (sdrt->tWHR_min > tset_mem && in stm32_fmc2_calc_timings() 769 (thold_att < sdrt->tWHR_min - tset_mem)) in stm32_fmc2_calc_timings() 770 thold_att = sdrt->tWHR_min - tset_mem; in stm32_fmc2_calc_timings()
|
| H A D | pxa3xx_nand.c | 460 u32 tWHR_min = DIV_ROUND_UP(t->tWHR_min, 1000); in pxa3xx_nand_set_sdr_timing() local 475 NDTR1_tWHR(ns2cycle(tWHR_min, nand_clk)) | in pxa3xx_nand_set_sdr_timing()
|
| H A D | denali.c | 1008 we_2_re = DIV_ROUND_UP(max(timings->tCCS_min, timings->tWHR_min), t_x); in denali_setup_data_interface()
|
| H A D | sunxi_nand.c | 1304 tWHR = DIV_ROUND_UP(timings->tWHR_min, min_clk_period) >> 3; in sunxi_nand_chip_set_timings()
|
| /OK3568_Linux_fs/kernel/include/linux/mtd/ |
| H A D | rawnand.h | 472 u32 tWHR_min; member 558 u32 tWHR_min; member
|
| /OK3568_Linux_fs/u-boot/include/linux/mtd/ |
| H A D | rawnand.h | 717 u32 tWHR_min; member
|