1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * drivers/mtd/nand/raw/pxa3xx_nand.c
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright © 2005 Intel Corporation
5*4882a593Smuzhiyun * Copyright © 2006 Marvell International Ltd.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <malloc.h>
12*4882a593Smuzhiyun #include <fdtdec.h>
13*4882a593Smuzhiyun #include <nand.h>
14*4882a593Smuzhiyun #include <linux/errno.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <asm/arch/cpu.h>
17*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
18*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
19*4882a593Smuzhiyun #include <linux/types.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include "pxa3xx_nand.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define TIMEOUT_DRAIN_FIFO 5 /* in ms */
26*4882a593Smuzhiyun #define CHIP_DELAY_TIMEOUT 200
27*4882a593Smuzhiyun #define NAND_STOP_DELAY 40
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /*
30*4882a593Smuzhiyun * Define a buffer size for the initial command that detects the flash device:
31*4882a593Smuzhiyun * STATUS, READID and PARAM.
32*4882a593Smuzhiyun * ONFI param page is 256 bytes, and there are three redundant copies
33*4882a593Smuzhiyun * to be read. JEDEC param page is 512 bytes, and there are also three
34*4882a593Smuzhiyun * redundant copies to be read.
35*4882a593Smuzhiyun * Hence this buffer should be at least 512 x 3. Let's pick 2048.
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun #define INIT_BUFFER_SIZE 2048
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* registers and bit definitions */
40*4882a593Smuzhiyun #define NDCR (0x00) /* Control register */
41*4882a593Smuzhiyun #define NDTR0CS0 (0x04) /* Timing Parameter 0 for CS0 */
42*4882a593Smuzhiyun #define NDTR1CS0 (0x0C) /* Timing Parameter 1 for CS0 */
43*4882a593Smuzhiyun #define NDSR (0x14) /* Status Register */
44*4882a593Smuzhiyun #define NDPCR (0x18) /* Page Count Register */
45*4882a593Smuzhiyun #define NDBDR0 (0x1C) /* Bad Block Register 0 */
46*4882a593Smuzhiyun #define NDBDR1 (0x20) /* Bad Block Register 1 */
47*4882a593Smuzhiyun #define NDECCCTRL (0x28) /* ECC control */
48*4882a593Smuzhiyun #define NDDB (0x40) /* Data Buffer */
49*4882a593Smuzhiyun #define NDCB0 (0x48) /* Command Buffer0 */
50*4882a593Smuzhiyun #define NDCB1 (0x4C) /* Command Buffer1 */
51*4882a593Smuzhiyun #define NDCB2 (0x50) /* Command Buffer2 */
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define NDCR_SPARE_EN (0x1 << 31)
54*4882a593Smuzhiyun #define NDCR_ECC_EN (0x1 << 30)
55*4882a593Smuzhiyun #define NDCR_DMA_EN (0x1 << 29)
56*4882a593Smuzhiyun #define NDCR_ND_RUN (0x1 << 28)
57*4882a593Smuzhiyun #define NDCR_DWIDTH_C (0x1 << 27)
58*4882a593Smuzhiyun #define NDCR_DWIDTH_M (0x1 << 26)
59*4882a593Smuzhiyun #define NDCR_PAGE_SZ (0x1 << 24)
60*4882a593Smuzhiyun #define NDCR_NCSX (0x1 << 23)
61*4882a593Smuzhiyun #define NDCR_ND_MODE (0x3 << 21)
62*4882a593Smuzhiyun #define NDCR_NAND_MODE (0x0)
63*4882a593Smuzhiyun #define NDCR_CLR_PG_CNT (0x1 << 20)
64*4882a593Smuzhiyun #define NFCV1_NDCR_ARB_CNTL (0x1 << 19)
65*4882a593Smuzhiyun #define NDCR_RD_ID_CNT_MASK (0x7 << 16)
66*4882a593Smuzhiyun #define NDCR_RD_ID_CNT(x) (((x) << 16) & NDCR_RD_ID_CNT_MASK)
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define NDCR_RA_START (0x1 << 15)
69*4882a593Smuzhiyun #define NDCR_PG_PER_BLK (0x1 << 14)
70*4882a593Smuzhiyun #define NDCR_ND_ARB_EN (0x1 << 12)
71*4882a593Smuzhiyun #define NDCR_INT_MASK (0xFFF)
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define NDSR_MASK (0xfff)
74*4882a593Smuzhiyun #define NDSR_ERR_CNT_OFF (16)
75*4882a593Smuzhiyun #define NDSR_ERR_CNT_MASK (0x1f)
76*4882a593Smuzhiyun #define NDSR_ERR_CNT(sr) ((sr >> NDSR_ERR_CNT_OFF) & NDSR_ERR_CNT_MASK)
77*4882a593Smuzhiyun #define NDSR_RDY (0x1 << 12)
78*4882a593Smuzhiyun #define NDSR_FLASH_RDY (0x1 << 11)
79*4882a593Smuzhiyun #define NDSR_CS0_PAGED (0x1 << 10)
80*4882a593Smuzhiyun #define NDSR_CS1_PAGED (0x1 << 9)
81*4882a593Smuzhiyun #define NDSR_CS0_CMDD (0x1 << 8)
82*4882a593Smuzhiyun #define NDSR_CS1_CMDD (0x1 << 7)
83*4882a593Smuzhiyun #define NDSR_CS0_BBD (0x1 << 6)
84*4882a593Smuzhiyun #define NDSR_CS1_BBD (0x1 << 5)
85*4882a593Smuzhiyun #define NDSR_UNCORERR (0x1 << 4)
86*4882a593Smuzhiyun #define NDSR_CORERR (0x1 << 3)
87*4882a593Smuzhiyun #define NDSR_WRDREQ (0x1 << 2)
88*4882a593Smuzhiyun #define NDSR_RDDREQ (0x1 << 1)
89*4882a593Smuzhiyun #define NDSR_WRCMDREQ (0x1)
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #define NDCB0_LEN_OVRD (0x1 << 28)
92*4882a593Smuzhiyun #define NDCB0_ST_ROW_EN (0x1 << 26)
93*4882a593Smuzhiyun #define NDCB0_AUTO_RS (0x1 << 25)
94*4882a593Smuzhiyun #define NDCB0_CSEL (0x1 << 24)
95*4882a593Smuzhiyun #define NDCB0_EXT_CMD_TYPE_MASK (0x7 << 29)
96*4882a593Smuzhiyun #define NDCB0_EXT_CMD_TYPE(x) (((x) << 29) & NDCB0_EXT_CMD_TYPE_MASK)
97*4882a593Smuzhiyun #define NDCB0_CMD_TYPE_MASK (0x7 << 21)
98*4882a593Smuzhiyun #define NDCB0_CMD_TYPE(x) (((x) << 21) & NDCB0_CMD_TYPE_MASK)
99*4882a593Smuzhiyun #define NDCB0_NC (0x1 << 20)
100*4882a593Smuzhiyun #define NDCB0_DBC (0x1 << 19)
101*4882a593Smuzhiyun #define NDCB0_ADDR_CYC_MASK (0x7 << 16)
102*4882a593Smuzhiyun #define NDCB0_ADDR_CYC(x) (((x) << 16) & NDCB0_ADDR_CYC_MASK)
103*4882a593Smuzhiyun #define NDCB0_CMD2_MASK (0xff << 8)
104*4882a593Smuzhiyun #define NDCB0_CMD1_MASK (0xff)
105*4882a593Smuzhiyun #define NDCB0_ADDR_CYC_SHIFT (16)
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun #define EXT_CMD_TYPE_DISPATCH 6 /* Command dispatch */
108*4882a593Smuzhiyun #define EXT_CMD_TYPE_NAKED_RW 5 /* Naked read or Naked write */
109*4882a593Smuzhiyun #define EXT_CMD_TYPE_READ 4 /* Read */
110*4882a593Smuzhiyun #define EXT_CMD_TYPE_DISP_WR 4 /* Command dispatch with write */
111*4882a593Smuzhiyun #define EXT_CMD_TYPE_FINAL 3 /* Final command */
112*4882a593Smuzhiyun #define EXT_CMD_TYPE_LAST_RW 1 /* Last naked read/write */
113*4882a593Smuzhiyun #define EXT_CMD_TYPE_MONO 0 /* Monolithic read/write */
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /*
116*4882a593Smuzhiyun * This should be large enough to read 'ONFI' and 'JEDEC'.
117*4882a593Smuzhiyun * Let's use 7 bytes, which is the maximum ID count supported
118*4882a593Smuzhiyun * by the controller (see NDCR_RD_ID_CNT_MASK).
119*4882a593Smuzhiyun */
120*4882a593Smuzhiyun #define READ_ID_BYTES 7
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* macros for registers read/write */
123*4882a593Smuzhiyun #define nand_writel(info, off, val) \
124*4882a593Smuzhiyun writel((val), (info)->mmio_base + (off))
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #define nand_readl(info, off) \
127*4882a593Smuzhiyun readl((info)->mmio_base + (off))
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* error code and state */
130*4882a593Smuzhiyun enum {
131*4882a593Smuzhiyun ERR_NONE = 0,
132*4882a593Smuzhiyun ERR_DMABUSERR = -1,
133*4882a593Smuzhiyun ERR_SENDCMD = -2,
134*4882a593Smuzhiyun ERR_UNCORERR = -3,
135*4882a593Smuzhiyun ERR_BBERR = -4,
136*4882a593Smuzhiyun ERR_CORERR = -5,
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun enum {
140*4882a593Smuzhiyun STATE_IDLE = 0,
141*4882a593Smuzhiyun STATE_PREPARED,
142*4882a593Smuzhiyun STATE_CMD_HANDLE,
143*4882a593Smuzhiyun STATE_DMA_READING,
144*4882a593Smuzhiyun STATE_DMA_WRITING,
145*4882a593Smuzhiyun STATE_DMA_DONE,
146*4882a593Smuzhiyun STATE_PIO_READING,
147*4882a593Smuzhiyun STATE_PIO_WRITING,
148*4882a593Smuzhiyun STATE_CMD_DONE,
149*4882a593Smuzhiyun STATE_READY,
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun enum pxa3xx_nand_variant {
153*4882a593Smuzhiyun PXA3XX_NAND_VARIANT_PXA,
154*4882a593Smuzhiyun PXA3XX_NAND_VARIANT_ARMADA370,
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun struct pxa3xx_nand_host {
158*4882a593Smuzhiyun struct nand_chip chip;
159*4882a593Smuzhiyun void *info_data;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* page size of attached chip */
162*4882a593Smuzhiyun int use_ecc;
163*4882a593Smuzhiyun int cs;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* calculated from pxa3xx_nand_flash data */
166*4882a593Smuzhiyun unsigned int col_addr_cycles;
167*4882a593Smuzhiyun unsigned int row_addr_cycles;
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun struct pxa3xx_nand_info {
171*4882a593Smuzhiyun struct nand_hw_control controller;
172*4882a593Smuzhiyun struct pxa3xx_nand_platform_data *pdata;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun struct clk *clk;
175*4882a593Smuzhiyun void __iomem *mmio_base;
176*4882a593Smuzhiyun unsigned long mmio_phys;
177*4882a593Smuzhiyun int cmd_complete, dev_ready;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun unsigned int buf_start;
180*4882a593Smuzhiyun unsigned int buf_count;
181*4882a593Smuzhiyun unsigned int buf_size;
182*4882a593Smuzhiyun unsigned int data_buff_pos;
183*4882a593Smuzhiyun unsigned int oob_buff_pos;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun unsigned char *data_buff;
186*4882a593Smuzhiyun unsigned char *oob_buff;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun struct pxa3xx_nand_host *host[NUM_CHIP_SELECT];
189*4882a593Smuzhiyun unsigned int state;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /*
192*4882a593Smuzhiyun * This driver supports NFCv1 (as found in PXA SoC)
193*4882a593Smuzhiyun * and NFCv2 (as found in Armada 370/XP SoC).
194*4882a593Smuzhiyun */
195*4882a593Smuzhiyun enum pxa3xx_nand_variant variant;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun int cs;
198*4882a593Smuzhiyun int use_ecc; /* use HW ECC ? */
199*4882a593Smuzhiyun int force_raw; /* prevent use_ecc to be set */
200*4882a593Smuzhiyun int ecc_bch; /* using BCH ECC? */
201*4882a593Smuzhiyun int use_spare; /* use spare ? */
202*4882a593Smuzhiyun int need_wait;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /* Amount of real data per full chunk */
205*4882a593Smuzhiyun unsigned int chunk_size;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* Amount of spare data per full chunk */
208*4882a593Smuzhiyun unsigned int spare_size;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* Number of full chunks (i.e chunk_size + spare_size) */
211*4882a593Smuzhiyun unsigned int nfullchunks;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /*
214*4882a593Smuzhiyun * Total number of chunks. If equal to nfullchunks, then there
215*4882a593Smuzhiyun * are only full chunks. Otherwise, there is one last chunk of
216*4882a593Smuzhiyun * size (last_chunk_size + last_spare_size)
217*4882a593Smuzhiyun */
218*4882a593Smuzhiyun unsigned int ntotalchunks;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* Amount of real data in the last chunk */
221*4882a593Smuzhiyun unsigned int last_chunk_size;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* Amount of spare data in the last chunk */
224*4882a593Smuzhiyun unsigned int last_spare_size;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun unsigned int ecc_size;
227*4882a593Smuzhiyun unsigned int ecc_err_cnt;
228*4882a593Smuzhiyun unsigned int max_bitflips;
229*4882a593Smuzhiyun int retcode;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /*
232*4882a593Smuzhiyun * Variables only valid during command
233*4882a593Smuzhiyun * execution. step_chunk_size and step_spare_size is the
234*4882a593Smuzhiyun * amount of real data and spare data in the current
235*4882a593Smuzhiyun * chunk. cur_chunk is the current chunk being
236*4882a593Smuzhiyun * read/programmed.
237*4882a593Smuzhiyun */
238*4882a593Smuzhiyun unsigned int step_chunk_size;
239*4882a593Smuzhiyun unsigned int step_spare_size;
240*4882a593Smuzhiyun unsigned int cur_chunk;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* cached register value */
243*4882a593Smuzhiyun uint32_t reg_ndcr;
244*4882a593Smuzhiyun uint32_t ndtr0cs0;
245*4882a593Smuzhiyun uint32_t ndtr1cs0;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* generated NDCBx register values */
248*4882a593Smuzhiyun uint32_t ndcb0;
249*4882a593Smuzhiyun uint32_t ndcb1;
250*4882a593Smuzhiyun uint32_t ndcb2;
251*4882a593Smuzhiyun uint32_t ndcb3;
252*4882a593Smuzhiyun };
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun static struct pxa3xx_nand_timing timing[] = {
255*4882a593Smuzhiyun /*
256*4882a593Smuzhiyun * tCH Enable signal hold time
257*4882a593Smuzhiyun * tCS Enable signal setup time
258*4882a593Smuzhiyun * tWH ND_nWE high duration
259*4882a593Smuzhiyun * tWP ND_nWE pulse time
260*4882a593Smuzhiyun * tRH ND_nRE high duration
261*4882a593Smuzhiyun * tRP ND_nRE pulse width
262*4882a593Smuzhiyun * tR ND_nWE high to ND_nRE low for read
263*4882a593Smuzhiyun * tWHR ND_nWE high to ND_nRE low for status read
264*4882a593Smuzhiyun * tAR ND_ALE low to ND_nRE low delay
265*4882a593Smuzhiyun */
266*4882a593Smuzhiyun /*ch cs wh wp rh rp r whr ar */
267*4882a593Smuzhiyun { 40, 80, 60, 100, 80, 100, 90000, 400, 40, },
268*4882a593Smuzhiyun { 10, 0, 20, 40, 30, 40, 11123, 110, 10, },
269*4882a593Smuzhiyun { 10, 25, 15, 25, 15, 30, 25000, 60, 10, },
270*4882a593Smuzhiyun { 10, 35, 15, 25, 15, 25, 25000, 60, 10, },
271*4882a593Smuzhiyun { 5, 20, 10, 12, 10, 12, 25000, 60, 10, },
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun static struct pxa3xx_nand_flash builtin_flash_types[] = {
275*4882a593Smuzhiyun /*
276*4882a593Smuzhiyun * chip_id
277*4882a593Smuzhiyun * flash_width Width of Flash memory (DWIDTH_M)
278*4882a593Smuzhiyun * dfc_width Width of flash controller(DWIDTH_C)
279*4882a593Smuzhiyun * *timing
280*4882a593Smuzhiyun * http://www.linux-mtd.infradead.org/nand-data/nanddata.html
281*4882a593Smuzhiyun */
282*4882a593Smuzhiyun { 0x46ec, 16, 16, &timing[1] },
283*4882a593Smuzhiyun { 0xdaec, 8, 8, &timing[1] },
284*4882a593Smuzhiyun { 0xd7ec, 8, 8, &timing[1] },
285*4882a593Smuzhiyun { 0xa12c, 8, 8, &timing[2] },
286*4882a593Smuzhiyun { 0xb12c, 16, 16, &timing[2] },
287*4882a593Smuzhiyun { 0xdc2c, 8, 8, &timing[2] },
288*4882a593Smuzhiyun { 0xcc2c, 16, 16, &timing[2] },
289*4882a593Smuzhiyun { 0xba20, 16, 16, &timing[3] },
290*4882a593Smuzhiyun { 0xda98, 8, 8, &timing[4] },
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun #ifdef CONFIG_SYS_NAND_USE_FLASH_BBT
294*4882a593Smuzhiyun static u8 bbt_pattern[] = {'M', 'V', 'B', 'b', 't', '0' };
295*4882a593Smuzhiyun static u8 bbt_mirror_pattern[] = {'1', 't', 'b', 'B', 'V', 'M' };
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun static struct nand_bbt_descr bbt_main_descr = {
298*4882a593Smuzhiyun .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
299*4882a593Smuzhiyun | NAND_BBT_2BIT | NAND_BBT_VERSION,
300*4882a593Smuzhiyun .offs = 8,
301*4882a593Smuzhiyun .len = 6,
302*4882a593Smuzhiyun .veroffs = 14,
303*4882a593Smuzhiyun .maxblocks = 8, /* Last 8 blocks in each chip */
304*4882a593Smuzhiyun .pattern = bbt_pattern
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun static struct nand_bbt_descr bbt_mirror_descr = {
308*4882a593Smuzhiyun .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
309*4882a593Smuzhiyun | NAND_BBT_2BIT | NAND_BBT_VERSION,
310*4882a593Smuzhiyun .offs = 8,
311*4882a593Smuzhiyun .len = 6,
312*4882a593Smuzhiyun .veroffs = 14,
313*4882a593Smuzhiyun .maxblocks = 8, /* Last 8 blocks in each chip */
314*4882a593Smuzhiyun .pattern = bbt_mirror_pattern
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun #endif
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun static struct nand_ecclayout ecc_layout_2KB_bch4bit = {
319*4882a593Smuzhiyun .eccbytes = 32,
320*4882a593Smuzhiyun .eccpos = {
321*4882a593Smuzhiyun 32, 33, 34, 35, 36, 37, 38, 39,
322*4882a593Smuzhiyun 40, 41, 42, 43, 44, 45, 46, 47,
323*4882a593Smuzhiyun 48, 49, 50, 51, 52, 53, 54, 55,
324*4882a593Smuzhiyun 56, 57, 58, 59, 60, 61, 62, 63},
325*4882a593Smuzhiyun .oobfree = { {2, 30} }
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun static struct nand_ecclayout ecc_layout_2KB_bch8bit = {
329*4882a593Smuzhiyun .eccbytes = 64,
330*4882a593Smuzhiyun .eccpos = {
331*4882a593Smuzhiyun 32, 33, 34, 35, 36, 37, 38, 39,
332*4882a593Smuzhiyun 40, 41, 42, 43, 44, 45, 46, 47,
333*4882a593Smuzhiyun 48, 49, 50, 51, 52, 53, 54, 55,
334*4882a593Smuzhiyun 56, 57, 58, 59, 60, 61, 62, 63,
335*4882a593Smuzhiyun 64, 65, 66, 67, 68, 69, 70, 71,
336*4882a593Smuzhiyun 72, 73, 74, 75, 76, 77, 78, 79,
337*4882a593Smuzhiyun 80, 81, 82, 83, 84, 85, 86, 87,
338*4882a593Smuzhiyun 88, 89, 90, 91, 92, 93, 94, 95},
339*4882a593Smuzhiyun .oobfree = { {1, 4}, {6, 26} }
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun static struct nand_ecclayout ecc_layout_4KB_bch4bit = {
343*4882a593Smuzhiyun .eccbytes = 64,
344*4882a593Smuzhiyun .eccpos = {
345*4882a593Smuzhiyun 32, 33, 34, 35, 36, 37, 38, 39,
346*4882a593Smuzhiyun 40, 41, 42, 43, 44, 45, 46, 47,
347*4882a593Smuzhiyun 48, 49, 50, 51, 52, 53, 54, 55,
348*4882a593Smuzhiyun 56, 57, 58, 59, 60, 61, 62, 63,
349*4882a593Smuzhiyun 96, 97, 98, 99, 100, 101, 102, 103,
350*4882a593Smuzhiyun 104, 105, 106, 107, 108, 109, 110, 111,
351*4882a593Smuzhiyun 112, 113, 114, 115, 116, 117, 118, 119,
352*4882a593Smuzhiyun 120, 121, 122, 123, 124, 125, 126, 127},
353*4882a593Smuzhiyun /* Bootrom looks in bytes 0 & 5 for bad blocks */
354*4882a593Smuzhiyun .oobfree = { {6, 26}, { 64, 32} }
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun static struct nand_ecclayout ecc_layout_8KB_bch4bit = {
358*4882a593Smuzhiyun .eccbytes = 128,
359*4882a593Smuzhiyun .eccpos = {
360*4882a593Smuzhiyun 32, 33, 34, 35, 36, 37, 38, 39,
361*4882a593Smuzhiyun 40, 41, 42, 43, 44, 45, 46, 47,
362*4882a593Smuzhiyun 48, 49, 50, 51, 52, 53, 54, 55,
363*4882a593Smuzhiyun 56, 57, 58, 59, 60, 61, 62, 63,
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun 96, 97, 98, 99, 100, 101, 102, 103,
366*4882a593Smuzhiyun 104, 105, 106, 107, 108, 109, 110, 111,
367*4882a593Smuzhiyun 112, 113, 114, 115, 116, 117, 118, 119,
368*4882a593Smuzhiyun 120, 121, 122, 123, 124, 125, 126, 127,
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun 160, 161, 162, 163, 164, 165, 166, 167,
371*4882a593Smuzhiyun 168, 169, 170, 171, 172, 173, 174, 175,
372*4882a593Smuzhiyun 176, 177, 178, 179, 180, 181, 182, 183,
373*4882a593Smuzhiyun 184, 185, 186, 187, 188, 189, 190, 191,
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun 224, 225, 226, 227, 228, 229, 230, 231,
376*4882a593Smuzhiyun 232, 233, 234, 235, 236, 237, 238, 239,
377*4882a593Smuzhiyun 240, 241, 242, 243, 244, 245, 246, 247,
378*4882a593Smuzhiyun 248, 249, 250, 251, 252, 253, 254, 255},
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun /* Bootrom looks in bytes 0 & 5 for bad blocks */
381*4882a593Smuzhiyun .oobfree = { {1, 4}, {6, 26}, { 64, 32}, {128, 32}, {192, 32} }
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun static struct nand_ecclayout ecc_layout_4KB_bch8bit = {
385*4882a593Smuzhiyun .eccbytes = 128,
386*4882a593Smuzhiyun .eccpos = {
387*4882a593Smuzhiyun 32, 33, 34, 35, 36, 37, 38, 39,
388*4882a593Smuzhiyun 40, 41, 42, 43, 44, 45, 46, 47,
389*4882a593Smuzhiyun 48, 49, 50, 51, 52, 53, 54, 55,
390*4882a593Smuzhiyun 56, 57, 58, 59, 60, 61, 62, 63},
391*4882a593Smuzhiyun .oobfree = { }
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun static struct nand_ecclayout ecc_layout_8KB_bch8bit = {
395*4882a593Smuzhiyun .eccbytes = 256,
396*4882a593Smuzhiyun .eccpos = {},
397*4882a593Smuzhiyun /* HW ECC handles all ECC data and all spare area is free for OOB */
398*4882a593Smuzhiyun .oobfree = {{0, 160} }
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun #define NDTR0_tCH(c) (min((c), 7) << 19)
402*4882a593Smuzhiyun #define NDTR0_tCS(c) (min((c), 7) << 16)
403*4882a593Smuzhiyun #define NDTR0_tWH(c) (min((c), 7) << 11)
404*4882a593Smuzhiyun #define NDTR0_tWP(c) (min((c), 7) << 8)
405*4882a593Smuzhiyun #define NDTR0_tRH(c) (min((c), 7) << 3)
406*4882a593Smuzhiyun #define NDTR0_tRP(c) (min((c), 7) << 0)
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun #define NDTR1_tR(c) (min((c), 65535) << 16)
409*4882a593Smuzhiyun #define NDTR1_tWHR(c) (min((c), 15) << 4)
410*4882a593Smuzhiyun #define NDTR1_tAR(c) (min((c), 15) << 0)
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /* convert nano-seconds to nand flash controller clock cycles */
413*4882a593Smuzhiyun #define ns2cycle(ns, clk) (int)((ns) * (clk / 1000000) / 1000)
414*4882a593Smuzhiyun
pxa3xx_nand_get_variant(void)415*4882a593Smuzhiyun static enum pxa3xx_nand_variant pxa3xx_nand_get_variant(void)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun /* We only support the Armada 370/XP/38x for now */
418*4882a593Smuzhiyun return PXA3XX_NAND_VARIANT_ARMADA370;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
pxa3xx_nand_set_timing(struct pxa3xx_nand_host * host,const struct pxa3xx_nand_timing * t)421*4882a593Smuzhiyun static void pxa3xx_nand_set_timing(struct pxa3xx_nand_host *host,
422*4882a593Smuzhiyun const struct pxa3xx_nand_timing *t)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun struct pxa3xx_nand_info *info = host->info_data;
425*4882a593Smuzhiyun unsigned long nand_clk = mvebu_get_nand_clock();
426*4882a593Smuzhiyun uint32_t ndtr0, ndtr1;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun ndtr0 = NDTR0_tCH(ns2cycle(t->tCH, nand_clk)) |
429*4882a593Smuzhiyun NDTR0_tCS(ns2cycle(t->tCS, nand_clk)) |
430*4882a593Smuzhiyun NDTR0_tWH(ns2cycle(t->tWH, nand_clk)) |
431*4882a593Smuzhiyun NDTR0_tWP(ns2cycle(t->tWP, nand_clk)) |
432*4882a593Smuzhiyun NDTR0_tRH(ns2cycle(t->tRH, nand_clk)) |
433*4882a593Smuzhiyun NDTR0_tRP(ns2cycle(t->tRP, nand_clk));
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun ndtr1 = NDTR1_tR(ns2cycle(t->tR, nand_clk)) |
436*4882a593Smuzhiyun NDTR1_tWHR(ns2cycle(t->tWHR, nand_clk)) |
437*4882a593Smuzhiyun NDTR1_tAR(ns2cycle(t->tAR, nand_clk));
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun info->ndtr0cs0 = ndtr0;
440*4882a593Smuzhiyun info->ndtr1cs0 = ndtr1;
441*4882a593Smuzhiyun nand_writel(info, NDTR0CS0, ndtr0);
442*4882a593Smuzhiyun nand_writel(info, NDTR1CS0, ndtr1);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
pxa3xx_nand_set_sdr_timing(struct pxa3xx_nand_host * host,const struct nand_sdr_timings * t)445*4882a593Smuzhiyun static void pxa3xx_nand_set_sdr_timing(struct pxa3xx_nand_host *host,
446*4882a593Smuzhiyun const struct nand_sdr_timings *t)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun struct pxa3xx_nand_info *info = host->info_data;
449*4882a593Smuzhiyun struct nand_chip *chip = &host->chip;
450*4882a593Smuzhiyun unsigned long nand_clk = mvebu_get_nand_clock();
451*4882a593Smuzhiyun uint32_t ndtr0, ndtr1;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun u32 tCH_min = DIV_ROUND_UP(t->tCH_min, 1000);
454*4882a593Smuzhiyun u32 tCS_min = DIV_ROUND_UP(t->tCS_min, 1000);
455*4882a593Smuzhiyun u32 tWH_min = DIV_ROUND_UP(t->tWH_min, 1000);
456*4882a593Smuzhiyun u32 tWP_min = DIV_ROUND_UP(t->tWC_min - t->tWH_min, 1000);
457*4882a593Smuzhiyun u32 tREH_min = DIV_ROUND_UP(t->tREH_min, 1000);
458*4882a593Smuzhiyun u32 tRP_min = DIV_ROUND_UP(t->tRC_min - t->tREH_min, 1000);
459*4882a593Smuzhiyun u32 tR = chip->chip_delay * 1000;
460*4882a593Smuzhiyun u32 tWHR_min = DIV_ROUND_UP(t->tWHR_min, 1000);
461*4882a593Smuzhiyun u32 tAR_min = DIV_ROUND_UP(t->tAR_min, 1000);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /* fallback to a default value if tR = 0 */
464*4882a593Smuzhiyun if (!tR)
465*4882a593Smuzhiyun tR = 20000;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun ndtr0 = NDTR0_tCH(ns2cycle(tCH_min, nand_clk)) |
468*4882a593Smuzhiyun NDTR0_tCS(ns2cycle(tCS_min, nand_clk)) |
469*4882a593Smuzhiyun NDTR0_tWH(ns2cycle(tWH_min, nand_clk)) |
470*4882a593Smuzhiyun NDTR0_tWP(ns2cycle(tWP_min, nand_clk)) |
471*4882a593Smuzhiyun NDTR0_tRH(ns2cycle(tREH_min, nand_clk)) |
472*4882a593Smuzhiyun NDTR0_tRP(ns2cycle(tRP_min, nand_clk));
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun ndtr1 = NDTR1_tR(ns2cycle(tR, nand_clk)) |
475*4882a593Smuzhiyun NDTR1_tWHR(ns2cycle(tWHR_min, nand_clk)) |
476*4882a593Smuzhiyun NDTR1_tAR(ns2cycle(tAR_min, nand_clk));
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun info->ndtr0cs0 = ndtr0;
479*4882a593Smuzhiyun info->ndtr1cs0 = ndtr1;
480*4882a593Smuzhiyun nand_writel(info, NDTR0CS0, ndtr0);
481*4882a593Smuzhiyun nand_writel(info, NDTR1CS0, ndtr1);
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
pxa3xx_nand_init_timings(struct pxa3xx_nand_host * host)484*4882a593Smuzhiyun static int pxa3xx_nand_init_timings(struct pxa3xx_nand_host *host)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun const struct nand_sdr_timings *timings;
487*4882a593Smuzhiyun struct nand_chip *chip = &host->chip;
488*4882a593Smuzhiyun struct pxa3xx_nand_info *info = host->info_data;
489*4882a593Smuzhiyun const struct pxa3xx_nand_flash *f = NULL;
490*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(&host->chip);
491*4882a593Smuzhiyun int mode, id, ntypes, i;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun mode = onfi_get_async_timing_mode(chip);
494*4882a593Smuzhiyun if (mode == ONFI_TIMING_MODE_UNKNOWN) {
495*4882a593Smuzhiyun ntypes = ARRAY_SIZE(builtin_flash_types);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun id = chip->read_byte(mtd);
500*4882a593Smuzhiyun id |= chip->read_byte(mtd) << 0x8;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun for (i = 0; i < ntypes; i++) {
503*4882a593Smuzhiyun f = &builtin_flash_types[i];
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun if (f->chip_id == id)
506*4882a593Smuzhiyun break;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun if (i == ntypes) {
510*4882a593Smuzhiyun dev_err(&info->pdev->dev, "Error: timings not found\n");
511*4882a593Smuzhiyun return -EINVAL;
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun pxa3xx_nand_set_timing(host, f->timing);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun if (f->flash_width == 16) {
517*4882a593Smuzhiyun info->reg_ndcr |= NDCR_DWIDTH_M;
518*4882a593Smuzhiyun chip->options |= NAND_BUSWIDTH_16;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun info->reg_ndcr |= (f->dfc_width == 16) ? NDCR_DWIDTH_C : 0;
522*4882a593Smuzhiyun } else {
523*4882a593Smuzhiyun mode = fls(mode) - 1;
524*4882a593Smuzhiyun if (mode < 0)
525*4882a593Smuzhiyun mode = 0;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun timings = onfi_async_timing_mode_to_sdr_timings(mode);
528*4882a593Smuzhiyun if (IS_ERR(timings))
529*4882a593Smuzhiyun return PTR_ERR(timings);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun pxa3xx_nand_set_sdr_timing(host, timings);
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun return 0;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun /**
538*4882a593Smuzhiyun * NOTE: it is a must to set ND_RUN first, then write
539*4882a593Smuzhiyun * command buffer, otherwise, it does not work.
540*4882a593Smuzhiyun * We enable all the interrupt at the same time, and
541*4882a593Smuzhiyun * let pxa3xx_nand_irq to handle all logic.
542*4882a593Smuzhiyun */
pxa3xx_nand_start(struct pxa3xx_nand_info * info)543*4882a593Smuzhiyun static void pxa3xx_nand_start(struct pxa3xx_nand_info *info)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun uint32_t ndcr;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun ndcr = info->reg_ndcr;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun if (info->use_ecc) {
550*4882a593Smuzhiyun ndcr |= NDCR_ECC_EN;
551*4882a593Smuzhiyun if (info->ecc_bch)
552*4882a593Smuzhiyun nand_writel(info, NDECCCTRL, 0x1);
553*4882a593Smuzhiyun } else {
554*4882a593Smuzhiyun ndcr &= ~NDCR_ECC_EN;
555*4882a593Smuzhiyun if (info->ecc_bch)
556*4882a593Smuzhiyun nand_writel(info, NDECCCTRL, 0x0);
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun ndcr &= ~NDCR_DMA_EN;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun if (info->use_spare)
562*4882a593Smuzhiyun ndcr |= NDCR_SPARE_EN;
563*4882a593Smuzhiyun else
564*4882a593Smuzhiyun ndcr &= ~NDCR_SPARE_EN;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun ndcr |= NDCR_ND_RUN;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /* clear status bits and run */
569*4882a593Smuzhiyun nand_writel(info, NDSR, NDSR_MASK);
570*4882a593Smuzhiyun nand_writel(info, NDCR, 0);
571*4882a593Smuzhiyun nand_writel(info, NDCR, ndcr);
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
disable_int(struct pxa3xx_nand_info * info,uint32_t int_mask)574*4882a593Smuzhiyun static void disable_int(struct pxa3xx_nand_info *info, uint32_t int_mask)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun uint32_t ndcr;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun ndcr = nand_readl(info, NDCR);
579*4882a593Smuzhiyun nand_writel(info, NDCR, ndcr | int_mask);
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun
drain_fifo(struct pxa3xx_nand_info * info,void * data,int len)582*4882a593Smuzhiyun static void drain_fifo(struct pxa3xx_nand_info *info, void *data, int len)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun if (info->ecc_bch && !info->force_raw) {
585*4882a593Smuzhiyun u32 ts;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun /*
588*4882a593Smuzhiyun * According to the datasheet, when reading from NDDB
589*4882a593Smuzhiyun * with BCH enabled, after each 32 bytes reads, we
590*4882a593Smuzhiyun * have to make sure that the NDSR.RDDREQ bit is set.
591*4882a593Smuzhiyun *
592*4882a593Smuzhiyun * Drain the FIFO 8 32 bits reads at a time, and skip
593*4882a593Smuzhiyun * the polling on the last read.
594*4882a593Smuzhiyun */
595*4882a593Smuzhiyun while (len > 8) {
596*4882a593Smuzhiyun readsl(info->mmio_base + NDDB, data, 8);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun ts = get_timer(0);
599*4882a593Smuzhiyun while (!(nand_readl(info, NDSR) & NDSR_RDDREQ)) {
600*4882a593Smuzhiyun if (get_timer(ts) > TIMEOUT_DRAIN_FIFO) {
601*4882a593Smuzhiyun dev_err(&info->pdev->dev,
602*4882a593Smuzhiyun "Timeout on RDDREQ while draining the FIFO\n");
603*4882a593Smuzhiyun return;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun data += 32;
608*4882a593Smuzhiyun len -= 8;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun readsl(info->mmio_base + NDDB, data, len);
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
handle_data_pio(struct pxa3xx_nand_info * info)615*4882a593Smuzhiyun static void handle_data_pio(struct pxa3xx_nand_info *info)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun int data_len = info->step_chunk_size;
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun /*
620*4882a593Smuzhiyun * In raw mode, include the spare area and the ECC bytes that are not
621*4882a593Smuzhiyun * consumed by the controller in the data section. Do not reorganize
622*4882a593Smuzhiyun * here, do it in the ->read_page_raw() handler instead.
623*4882a593Smuzhiyun */
624*4882a593Smuzhiyun if (info->force_raw)
625*4882a593Smuzhiyun data_len += info->step_spare_size + info->ecc_size;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun switch (info->state) {
628*4882a593Smuzhiyun case STATE_PIO_WRITING:
629*4882a593Smuzhiyun if (info->step_chunk_size)
630*4882a593Smuzhiyun writesl(info->mmio_base + NDDB,
631*4882a593Smuzhiyun info->data_buff + info->data_buff_pos,
632*4882a593Smuzhiyun DIV_ROUND_UP(data_len, 4));
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun if (info->step_spare_size)
635*4882a593Smuzhiyun writesl(info->mmio_base + NDDB,
636*4882a593Smuzhiyun info->oob_buff + info->oob_buff_pos,
637*4882a593Smuzhiyun DIV_ROUND_UP(info->step_spare_size, 4));
638*4882a593Smuzhiyun break;
639*4882a593Smuzhiyun case STATE_PIO_READING:
640*4882a593Smuzhiyun if (info->step_chunk_size)
641*4882a593Smuzhiyun drain_fifo(info,
642*4882a593Smuzhiyun info->data_buff + info->data_buff_pos,
643*4882a593Smuzhiyun DIV_ROUND_UP(data_len, 4));
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun if (info->force_raw)
646*4882a593Smuzhiyun break;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun if (info->step_spare_size)
649*4882a593Smuzhiyun drain_fifo(info,
650*4882a593Smuzhiyun info->oob_buff + info->oob_buff_pos,
651*4882a593Smuzhiyun DIV_ROUND_UP(info->step_spare_size, 4));
652*4882a593Smuzhiyun break;
653*4882a593Smuzhiyun default:
654*4882a593Smuzhiyun dev_err(&info->pdev->dev, "%s: invalid state %d\n", __func__,
655*4882a593Smuzhiyun info->state);
656*4882a593Smuzhiyun BUG();
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun /* Update buffer pointers for multi-page read/write */
660*4882a593Smuzhiyun info->data_buff_pos += data_len;
661*4882a593Smuzhiyun info->oob_buff_pos += info->step_spare_size;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun
pxa3xx_nand_irq_thread(struct pxa3xx_nand_info * info)664*4882a593Smuzhiyun static void pxa3xx_nand_irq_thread(struct pxa3xx_nand_info *info)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun handle_data_pio(info);
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun info->state = STATE_CMD_DONE;
669*4882a593Smuzhiyun nand_writel(info, NDSR, NDSR_WRDREQ | NDSR_RDDREQ);
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
pxa3xx_nand_irq(struct pxa3xx_nand_info * info)672*4882a593Smuzhiyun static irqreturn_t pxa3xx_nand_irq(struct pxa3xx_nand_info *info)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun unsigned int status, is_completed = 0, is_ready = 0;
675*4882a593Smuzhiyun unsigned int ready, cmd_done;
676*4882a593Smuzhiyun irqreturn_t ret = IRQ_HANDLED;
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun if (info->cs == 0) {
679*4882a593Smuzhiyun ready = NDSR_FLASH_RDY;
680*4882a593Smuzhiyun cmd_done = NDSR_CS0_CMDD;
681*4882a593Smuzhiyun } else {
682*4882a593Smuzhiyun ready = NDSR_RDY;
683*4882a593Smuzhiyun cmd_done = NDSR_CS1_CMDD;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun /* TODO - find out why we need the delay during write operation. */
687*4882a593Smuzhiyun ndelay(1);
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun status = nand_readl(info, NDSR);
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun if (status & NDSR_UNCORERR)
692*4882a593Smuzhiyun info->retcode = ERR_UNCORERR;
693*4882a593Smuzhiyun if (status & NDSR_CORERR) {
694*4882a593Smuzhiyun info->retcode = ERR_CORERR;
695*4882a593Smuzhiyun if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370 &&
696*4882a593Smuzhiyun info->ecc_bch)
697*4882a593Smuzhiyun info->ecc_err_cnt = NDSR_ERR_CNT(status);
698*4882a593Smuzhiyun else
699*4882a593Smuzhiyun info->ecc_err_cnt = 1;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun /*
702*4882a593Smuzhiyun * Each chunk composing a page is corrected independently,
703*4882a593Smuzhiyun * and we need to store maximum number of corrected bitflips
704*4882a593Smuzhiyun * to return it to the MTD layer in ecc.read_page().
705*4882a593Smuzhiyun */
706*4882a593Smuzhiyun info->max_bitflips = max_t(unsigned int,
707*4882a593Smuzhiyun info->max_bitflips,
708*4882a593Smuzhiyun info->ecc_err_cnt);
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun if (status & (NDSR_RDDREQ | NDSR_WRDREQ)) {
711*4882a593Smuzhiyun info->state = (status & NDSR_RDDREQ) ?
712*4882a593Smuzhiyun STATE_PIO_READING : STATE_PIO_WRITING;
713*4882a593Smuzhiyun /* Call the IRQ thread in U-Boot directly */
714*4882a593Smuzhiyun pxa3xx_nand_irq_thread(info);
715*4882a593Smuzhiyun return 0;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun if (status & cmd_done) {
718*4882a593Smuzhiyun info->state = STATE_CMD_DONE;
719*4882a593Smuzhiyun is_completed = 1;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun if (status & ready) {
722*4882a593Smuzhiyun info->state = STATE_READY;
723*4882a593Smuzhiyun is_ready = 1;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun /*
727*4882a593Smuzhiyun * Clear all status bit before issuing the next command, which
728*4882a593Smuzhiyun * can and will alter the status bits and will deserve a new
729*4882a593Smuzhiyun * interrupt on its own. This lets the controller exit the IRQ
730*4882a593Smuzhiyun */
731*4882a593Smuzhiyun nand_writel(info, NDSR, status);
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun if (status & NDSR_WRCMDREQ) {
734*4882a593Smuzhiyun status &= ~NDSR_WRCMDREQ;
735*4882a593Smuzhiyun info->state = STATE_CMD_HANDLE;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun /*
738*4882a593Smuzhiyun * Command buffer registers NDCB{0-2} (and optionally NDCB3)
739*4882a593Smuzhiyun * must be loaded by writing directly either 12 or 16
740*4882a593Smuzhiyun * bytes directly to NDCB0, four bytes at a time.
741*4882a593Smuzhiyun *
742*4882a593Smuzhiyun * Direct write access to NDCB1, NDCB2 and NDCB3 is ignored
743*4882a593Smuzhiyun * but each NDCBx register can be read.
744*4882a593Smuzhiyun */
745*4882a593Smuzhiyun nand_writel(info, NDCB0, info->ndcb0);
746*4882a593Smuzhiyun nand_writel(info, NDCB0, info->ndcb1);
747*4882a593Smuzhiyun nand_writel(info, NDCB0, info->ndcb2);
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun /* NDCB3 register is available in NFCv2 (Armada 370/XP SoC) */
750*4882a593Smuzhiyun if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370)
751*4882a593Smuzhiyun nand_writel(info, NDCB0, info->ndcb3);
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun if (is_completed)
755*4882a593Smuzhiyun info->cmd_complete = 1;
756*4882a593Smuzhiyun if (is_ready)
757*4882a593Smuzhiyun info->dev_ready = 1;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun return ret;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun
is_buf_blank(uint8_t * buf,size_t len)762*4882a593Smuzhiyun static inline int is_buf_blank(uint8_t *buf, size_t len)
763*4882a593Smuzhiyun {
764*4882a593Smuzhiyun for (; len > 0; len--)
765*4882a593Smuzhiyun if (*buf++ != 0xff)
766*4882a593Smuzhiyun return 0;
767*4882a593Smuzhiyun return 1;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
set_command_address(struct pxa3xx_nand_info * info,unsigned int page_size,uint16_t column,int page_addr)770*4882a593Smuzhiyun static void set_command_address(struct pxa3xx_nand_info *info,
771*4882a593Smuzhiyun unsigned int page_size, uint16_t column, int page_addr)
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun /* small page addr setting */
774*4882a593Smuzhiyun if (page_size < info->chunk_size) {
775*4882a593Smuzhiyun info->ndcb1 = ((page_addr & 0xFFFFFF) << 8)
776*4882a593Smuzhiyun | (column & 0xFF);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun info->ndcb2 = 0;
779*4882a593Smuzhiyun } else {
780*4882a593Smuzhiyun info->ndcb1 = ((page_addr & 0xFFFF) << 16)
781*4882a593Smuzhiyun | (column & 0xFFFF);
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun if (page_addr & 0xFF0000)
784*4882a593Smuzhiyun info->ndcb2 = (page_addr & 0xFF0000) >> 16;
785*4882a593Smuzhiyun else
786*4882a593Smuzhiyun info->ndcb2 = 0;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun
prepare_start_command(struct pxa3xx_nand_info * info,int command)790*4882a593Smuzhiyun static void prepare_start_command(struct pxa3xx_nand_info *info, int command)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun struct pxa3xx_nand_host *host = info->host[info->cs];
793*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(&host->chip);
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun /* reset data and oob column point to handle data */
796*4882a593Smuzhiyun info->buf_start = 0;
797*4882a593Smuzhiyun info->buf_count = 0;
798*4882a593Smuzhiyun info->data_buff_pos = 0;
799*4882a593Smuzhiyun info->oob_buff_pos = 0;
800*4882a593Smuzhiyun info->step_chunk_size = 0;
801*4882a593Smuzhiyun info->step_spare_size = 0;
802*4882a593Smuzhiyun info->cur_chunk = 0;
803*4882a593Smuzhiyun info->use_ecc = 0;
804*4882a593Smuzhiyun info->use_spare = 1;
805*4882a593Smuzhiyun info->retcode = ERR_NONE;
806*4882a593Smuzhiyun info->ecc_err_cnt = 0;
807*4882a593Smuzhiyun info->ndcb3 = 0;
808*4882a593Smuzhiyun info->need_wait = 0;
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun switch (command) {
811*4882a593Smuzhiyun case NAND_CMD_READ0:
812*4882a593Smuzhiyun case NAND_CMD_READOOB:
813*4882a593Smuzhiyun case NAND_CMD_PAGEPROG:
814*4882a593Smuzhiyun if (!info->force_raw)
815*4882a593Smuzhiyun info->use_ecc = 1;
816*4882a593Smuzhiyun break;
817*4882a593Smuzhiyun case NAND_CMD_PARAM:
818*4882a593Smuzhiyun info->use_spare = 0;
819*4882a593Smuzhiyun break;
820*4882a593Smuzhiyun default:
821*4882a593Smuzhiyun info->ndcb1 = 0;
822*4882a593Smuzhiyun info->ndcb2 = 0;
823*4882a593Smuzhiyun break;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun /*
827*4882a593Smuzhiyun * If we are about to issue a read command, or about to set
828*4882a593Smuzhiyun * the write address, then clean the data buffer.
829*4882a593Smuzhiyun */
830*4882a593Smuzhiyun if (command == NAND_CMD_READ0 ||
831*4882a593Smuzhiyun command == NAND_CMD_READOOB ||
832*4882a593Smuzhiyun command == NAND_CMD_SEQIN) {
833*4882a593Smuzhiyun info->buf_count = mtd->writesize + mtd->oobsize;
834*4882a593Smuzhiyun memset(info->data_buff, 0xFF, info->buf_count);
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun
prepare_set_command(struct pxa3xx_nand_info * info,int command,int ext_cmd_type,uint16_t column,int page_addr)838*4882a593Smuzhiyun static int prepare_set_command(struct pxa3xx_nand_info *info, int command,
839*4882a593Smuzhiyun int ext_cmd_type, uint16_t column, int page_addr)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun int addr_cycle, exec_cmd;
842*4882a593Smuzhiyun struct pxa3xx_nand_host *host;
843*4882a593Smuzhiyun struct mtd_info *mtd;
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun host = info->host[info->cs];
846*4882a593Smuzhiyun mtd = nand_to_mtd(&host->chip);
847*4882a593Smuzhiyun addr_cycle = 0;
848*4882a593Smuzhiyun exec_cmd = 1;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun if (info->cs != 0)
851*4882a593Smuzhiyun info->ndcb0 = NDCB0_CSEL;
852*4882a593Smuzhiyun else
853*4882a593Smuzhiyun info->ndcb0 = 0;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun if (command == NAND_CMD_SEQIN)
856*4882a593Smuzhiyun exec_cmd = 0;
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun addr_cycle = NDCB0_ADDR_CYC(host->row_addr_cycles
859*4882a593Smuzhiyun + host->col_addr_cycles);
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun switch (command) {
862*4882a593Smuzhiyun case NAND_CMD_READOOB:
863*4882a593Smuzhiyun case NAND_CMD_READ0:
864*4882a593Smuzhiyun info->buf_start = column;
865*4882a593Smuzhiyun info->ndcb0 |= NDCB0_CMD_TYPE(0)
866*4882a593Smuzhiyun | addr_cycle
867*4882a593Smuzhiyun | NAND_CMD_READ0;
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun if (command == NAND_CMD_READOOB)
870*4882a593Smuzhiyun info->buf_start += mtd->writesize;
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun if (info->cur_chunk < info->nfullchunks) {
873*4882a593Smuzhiyun info->step_chunk_size = info->chunk_size;
874*4882a593Smuzhiyun info->step_spare_size = info->spare_size;
875*4882a593Smuzhiyun } else {
876*4882a593Smuzhiyun info->step_chunk_size = info->last_chunk_size;
877*4882a593Smuzhiyun info->step_spare_size = info->last_spare_size;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun /*
881*4882a593Smuzhiyun * Multiple page read needs an 'extended command type' field,
882*4882a593Smuzhiyun * which is either naked-read or last-read according to the
883*4882a593Smuzhiyun * state.
884*4882a593Smuzhiyun */
885*4882a593Smuzhiyun if (info->force_raw) {
886*4882a593Smuzhiyun info->ndcb0 |= NDCB0_DBC | (NAND_CMD_READSTART << 8) |
887*4882a593Smuzhiyun NDCB0_LEN_OVRD |
888*4882a593Smuzhiyun NDCB0_EXT_CMD_TYPE(ext_cmd_type);
889*4882a593Smuzhiyun info->ndcb3 = info->step_chunk_size +
890*4882a593Smuzhiyun info->step_spare_size + info->ecc_size;
891*4882a593Smuzhiyun } else if (mtd->writesize == info->chunk_size) {
892*4882a593Smuzhiyun info->ndcb0 |= NDCB0_DBC | (NAND_CMD_READSTART << 8);
893*4882a593Smuzhiyun } else if (mtd->writesize > info->chunk_size) {
894*4882a593Smuzhiyun info->ndcb0 |= NDCB0_DBC | (NAND_CMD_READSTART << 8)
895*4882a593Smuzhiyun | NDCB0_LEN_OVRD
896*4882a593Smuzhiyun | NDCB0_EXT_CMD_TYPE(ext_cmd_type);
897*4882a593Smuzhiyun info->ndcb3 = info->step_chunk_size +
898*4882a593Smuzhiyun info->step_spare_size;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun set_command_address(info, mtd->writesize, column, page_addr);
902*4882a593Smuzhiyun break;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun case NAND_CMD_SEQIN:
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun info->buf_start = column;
907*4882a593Smuzhiyun set_command_address(info, mtd->writesize, 0, page_addr);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun /*
910*4882a593Smuzhiyun * Multiple page programming needs to execute the initial
911*4882a593Smuzhiyun * SEQIN command that sets the page address.
912*4882a593Smuzhiyun */
913*4882a593Smuzhiyun if (mtd->writesize > info->chunk_size) {
914*4882a593Smuzhiyun info->ndcb0 |= NDCB0_CMD_TYPE(0x1)
915*4882a593Smuzhiyun | NDCB0_EXT_CMD_TYPE(ext_cmd_type)
916*4882a593Smuzhiyun | addr_cycle
917*4882a593Smuzhiyun | command;
918*4882a593Smuzhiyun exec_cmd = 1;
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun break;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun case NAND_CMD_PAGEPROG:
923*4882a593Smuzhiyun if (is_buf_blank(info->data_buff,
924*4882a593Smuzhiyun (mtd->writesize + mtd->oobsize))) {
925*4882a593Smuzhiyun exec_cmd = 0;
926*4882a593Smuzhiyun break;
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun if (info->cur_chunk < info->nfullchunks) {
930*4882a593Smuzhiyun info->step_chunk_size = info->chunk_size;
931*4882a593Smuzhiyun info->step_spare_size = info->spare_size;
932*4882a593Smuzhiyun } else {
933*4882a593Smuzhiyun info->step_chunk_size = info->last_chunk_size;
934*4882a593Smuzhiyun info->step_spare_size = info->last_spare_size;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun /* Second command setting for large pages */
938*4882a593Smuzhiyun if (mtd->writesize > info->chunk_size) {
939*4882a593Smuzhiyun /*
940*4882a593Smuzhiyun * Multiple page write uses the 'extended command'
941*4882a593Smuzhiyun * field. This can be used to issue a command dispatch
942*4882a593Smuzhiyun * or a naked-write depending on the current stage.
943*4882a593Smuzhiyun */
944*4882a593Smuzhiyun info->ndcb0 |= NDCB0_CMD_TYPE(0x1)
945*4882a593Smuzhiyun | NDCB0_LEN_OVRD
946*4882a593Smuzhiyun | NDCB0_EXT_CMD_TYPE(ext_cmd_type);
947*4882a593Smuzhiyun info->ndcb3 = info->step_chunk_size +
948*4882a593Smuzhiyun info->step_spare_size;
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun /*
951*4882a593Smuzhiyun * This is the command dispatch that completes a chunked
952*4882a593Smuzhiyun * page program operation.
953*4882a593Smuzhiyun */
954*4882a593Smuzhiyun if (info->cur_chunk == info->ntotalchunks) {
955*4882a593Smuzhiyun info->ndcb0 = NDCB0_CMD_TYPE(0x1)
956*4882a593Smuzhiyun | NDCB0_EXT_CMD_TYPE(ext_cmd_type)
957*4882a593Smuzhiyun | command;
958*4882a593Smuzhiyun info->ndcb1 = 0;
959*4882a593Smuzhiyun info->ndcb2 = 0;
960*4882a593Smuzhiyun info->ndcb3 = 0;
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun } else {
963*4882a593Smuzhiyun info->ndcb0 |= NDCB0_CMD_TYPE(0x1)
964*4882a593Smuzhiyun | NDCB0_AUTO_RS
965*4882a593Smuzhiyun | NDCB0_ST_ROW_EN
966*4882a593Smuzhiyun | NDCB0_DBC
967*4882a593Smuzhiyun | (NAND_CMD_PAGEPROG << 8)
968*4882a593Smuzhiyun | NAND_CMD_SEQIN
969*4882a593Smuzhiyun | addr_cycle;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun break;
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun case NAND_CMD_PARAM:
974*4882a593Smuzhiyun info->buf_count = INIT_BUFFER_SIZE;
975*4882a593Smuzhiyun info->ndcb0 |= NDCB0_CMD_TYPE(0)
976*4882a593Smuzhiyun | NDCB0_ADDR_CYC(1)
977*4882a593Smuzhiyun | NDCB0_LEN_OVRD
978*4882a593Smuzhiyun | command;
979*4882a593Smuzhiyun info->ndcb1 = (column & 0xFF);
980*4882a593Smuzhiyun info->ndcb3 = INIT_BUFFER_SIZE;
981*4882a593Smuzhiyun info->step_chunk_size = INIT_BUFFER_SIZE;
982*4882a593Smuzhiyun break;
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun case NAND_CMD_READID:
985*4882a593Smuzhiyun info->buf_count = READ_ID_BYTES;
986*4882a593Smuzhiyun info->ndcb0 |= NDCB0_CMD_TYPE(3)
987*4882a593Smuzhiyun | NDCB0_ADDR_CYC(1)
988*4882a593Smuzhiyun | command;
989*4882a593Smuzhiyun info->ndcb1 = (column & 0xFF);
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun info->step_chunk_size = 8;
992*4882a593Smuzhiyun break;
993*4882a593Smuzhiyun case NAND_CMD_STATUS:
994*4882a593Smuzhiyun info->buf_count = 1;
995*4882a593Smuzhiyun info->ndcb0 |= NDCB0_CMD_TYPE(4)
996*4882a593Smuzhiyun | NDCB0_ADDR_CYC(1)
997*4882a593Smuzhiyun | command;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun info->step_chunk_size = 8;
1000*4882a593Smuzhiyun break;
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun case NAND_CMD_ERASE1:
1003*4882a593Smuzhiyun info->ndcb0 |= NDCB0_CMD_TYPE(2)
1004*4882a593Smuzhiyun | NDCB0_AUTO_RS
1005*4882a593Smuzhiyun | NDCB0_ADDR_CYC(3)
1006*4882a593Smuzhiyun | NDCB0_DBC
1007*4882a593Smuzhiyun | (NAND_CMD_ERASE2 << 8)
1008*4882a593Smuzhiyun | NAND_CMD_ERASE1;
1009*4882a593Smuzhiyun info->ndcb1 = page_addr;
1010*4882a593Smuzhiyun info->ndcb2 = 0;
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun break;
1013*4882a593Smuzhiyun case NAND_CMD_RESET:
1014*4882a593Smuzhiyun info->ndcb0 |= NDCB0_CMD_TYPE(5)
1015*4882a593Smuzhiyun | command;
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun break;
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun case NAND_CMD_ERASE2:
1020*4882a593Smuzhiyun exec_cmd = 0;
1021*4882a593Smuzhiyun break;
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun default:
1024*4882a593Smuzhiyun exec_cmd = 0;
1025*4882a593Smuzhiyun dev_err(&info->pdev->dev, "non-supported command %x\n",
1026*4882a593Smuzhiyun command);
1027*4882a593Smuzhiyun break;
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun return exec_cmd;
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun
nand_cmdfunc(struct mtd_info * mtd,unsigned command,int column,int page_addr)1033*4882a593Smuzhiyun static void nand_cmdfunc(struct mtd_info *mtd, unsigned command,
1034*4882a593Smuzhiyun int column, int page_addr)
1035*4882a593Smuzhiyun {
1036*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
1037*4882a593Smuzhiyun struct pxa3xx_nand_host *host = nand_get_controller_data(chip);
1038*4882a593Smuzhiyun struct pxa3xx_nand_info *info = host->info_data;
1039*4882a593Smuzhiyun int exec_cmd;
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun /*
1042*4882a593Smuzhiyun * if this is a x16 device ,then convert the input
1043*4882a593Smuzhiyun * "byte" address into a "word" address appropriate
1044*4882a593Smuzhiyun * for indexing a word-oriented device
1045*4882a593Smuzhiyun */
1046*4882a593Smuzhiyun if (info->reg_ndcr & NDCR_DWIDTH_M)
1047*4882a593Smuzhiyun column /= 2;
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun /*
1050*4882a593Smuzhiyun * There may be different NAND chip hooked to
1051*4882a593Smuzhiyun * different chip select, so check whether
1052*4882a593Smuzhiyun * chip select has been changed, if yes, reset the timing
1053*4882a593Smuzhiyun */
1054*4882a593Smuzhiyun if (info->cs != host->cs) {
1055*4882a593Smuzhiyun info->cs = host->cs;
1056*4882a593Smuzhiyun nand_writel(info, NDTR0CS0, info->ndtr0cs0);
1057*4882a593Smuzhiyun nand_writel(info, NDTR1CS0, info->ndtr1cs0);
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun prepare_start_command(info, command);
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun info->state = STATE_PREPARED;
1063*4882a593Smuzhiyun exec_cmd = prepare_set_command(info, command, 0, column, page_addr);
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun if (exec_cmd) {
1066*4882a593Smuzhiyun u32 ts;
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun info->cmd_complete = 0;
1069*4882a593Smuzhiyun info->dev_ready = 0;
1070*4882a593Smuzhiyun info->need_wait = 1;
1071*4882a593Smuzhiyun pxa3xx_nand_start(info);
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun ts = get_timer(0);
1074*4882a593Smuzhiyun while (1) {
1075*4882a593Smuzhiyun u32 status;
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun status = nand_readl(info, NDSR);
1078*4882a593Smuzhiyun if (status)
1079*4882a593Smuzhiyun pxa3xx_nand_irq(info);
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun if (info->cmd_complete)
1082*4882a593Smuzhiyun break;
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun if (get_timer(ts) > CHIP_DELAY_TIMEOUT) {
1085*4882a593Smuzhiyun dev_err(&info->pdev->dev, "Wait timeout!!!\n");
1086*4882a593Smuzhiyun return;
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun info->state = STATE_IDLE;
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun
nand_cmdfunc_extended(struct mtd_info * mtd,const unsigned command,int column,int page_addr)1093*4882a593Smuzhiyun static void nand_cmdfunc_extended(struct mtd_info *mtd,
1094*4882a593Smuzhiyun const unsigned command,
1095*4882a593Smuzhiyun int column, int page_addr)
1096*4882a593Smuzhiyun {
1097*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
1098*4882a593Smuzhiyun struct pxa3xx_nand_host *host = nand_get_controller_data(chip);
1099*4882a593Smuzhiyun struct pxa3xx_nand_info *info = host->info_data;
1100*4882a593Smuzhiyun int exec_cmd, ext_cmd_type;
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun /*
1103*4882a593Smuzhiyun * if this is a x16 device then convert the input
1104*4882a593Smuzhiyun * "byte" address into a "word" address appropriate
1105*4882a593Smuzhiyun * for indexing a word-oriented device
1106*4882a593Smuzhiyun */
1107*4882a593Smuzhiyun if (info->reg_ndcr & NDCR_DWIDTH_M)
1108*4882a593Smuzhiyun column /= 2;
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun /*
1111*4882a593Smuzhiyun * There may be different NAND chip hooked to
1112*4882a593Smuzhiyun * different chip select, so check whether
1113*4882a593Smuzhiyun * chip select has been changed, if yes, reset the timing
1114*4882a593Smuzhiyun */
1115*4882a593Smuzhiyun if (info->cs != host->cs) {
1116*4882a593Smuzhiyun info->cs = host->cs;
1117*4882a593Smuzhiyun nand_writel(info, NDTR0CS0, info->ndtr0cs0);
1118*4882a593Smuzhiyun nand_writel(info, NDTR1CS0, info->ndtr1cs0);
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun /* Select the extended command for the first command */
1122*4882a593Smuzhiyun switch (command) {
1123*4882a593Smuzhiyun case NAND_CMD_READ0:
1124*4882a593Smuzhiyun case NAND_CMD_READOOB:
1125*4882a593Smuzhiyun ext_cmd_type = EXT_CMD_TYPE_MONO;
1126*4882a593Smuzhiyun break;
1127*4882a593Smuzhiyun case NAND_CMD_SEQIN:
1128*4882a593Smuzhiyun ext_cmd_type = EXT_CMD_TYPE_DISPATCH;
1129*4882a593Smuzhiyun break;
1130*4882a593Smuzhiyun case NAND_CMD_PAGEPROG:
1131*4882a593Smuzhiyun ext_cmd_type = EXT_CMD_TYPE_NAKED_RW;
1132*4882a593Smuzhiyun break;
1133*4882a593Smuzhiyun default:
1134*4882a593Smuzhiyun ext_cmd_type = 0;
1135*4882a593Smuzhiyun break;
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun prepare_start_command(info, command);
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun /*
1141*4882a593Smuzhiyun * Prepare the "is ready" completion before starting a command
1142*4882a593Smuzhiyun * transaction sequence. If the command is not executed the
1143*4882a593Smuzhiyun * completion will be completed, see below.
1144*4882a593Smuzhiyun *
1145*4882a593Smuzhiyun * We can do that inside the loop because the command variable
1146*4882a593Smuzhiyun * is invariant and thus so is the exec_cmd.
1147*4882a593Smuzhiyun */
1148*4882a593Smuzhiyun info->need_wait = 1;
1149*4882a593Smuzhiyun info->dev_ready = 0;
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun do {
1152*4882a593Smuzhiyun u32 ts;
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun info->state = STATE_PREPARED;
1155*4882a593Smuzhiyun exec_cmd = prepare_set_command(info, command, ext_cmd_type,
1156*4882a593Smuzhiyun column, page_addr);
1157*4882a593Smuzhiyun if (!exec_cmd) {
1158*4882a593Smuzhiyun info->need_wait = 0;
1159*4882a593Smuzhiyun info->dev_ready = 1;
1160*4882a593Smuzhiyun break;
1161*4882a593Smuzhiyun }
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun info->cmd_complete = 0;
1164*4882a593Smuzhiyun pxa3xx_nand_start(info);
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun ts = get_timer(0);
1167*4882a593Smuzhiyun while (1) {
1168*4882a593Smuzhiyun u32 status;
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun status = nand_readl(info, NDSR);
1171*4882a593Smuzhiyun if (status)
1172*4882a593Smuzhiyun pxa3xx_nand_irq(info);
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun if (info->cmd_complete)
1175*4882a593Smuzhiyun break;
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun if (get_timer(ts) > CHIP_DELAY_TIMEOUT) {
1178*4882a593Smuzhiyun dev_err(&info->pdev->dev, "Wait timeout!!!\n");
1179*4882a593Smuzhiyun return;
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun /* Only a few commands need several steps */
1184*4882a593Smuzhiyun if (command != NAND_CMD_PAGEPROG &&
1185*4882a593Smuzhiyun command != NAND_CMD_READ0 &&
1186*4882a593Smuzhiyun command != NAND_CMD_READOOB)
1187*4882a593Smuzhiyun break;
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun info->cur_chunk++;
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun /* Check if the sequence is complete */
1192*4882a593Smuzhiyun if (info->cur_chunk == info->ntotalchunks &&
1193*4882a593Smuzhiyun command != NAND_CMD_PAGEPROG)
1194*4882a593Smuzhiyun break;
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun /*
1197*4882a593Smuzhiyun * After a splitted program command sequence has issued
1198*4882a593Smuzhiyun * the command dispatch, the command sequence is complete.
1199*4882a593Smuzhiyun */
1200*4882a593Smuzhiyun if (info->cur_chunk == (info->ntotalchunks + 1) &&
1201*4882a593Smuzhiyun command == NAND_CMD_PAGEPROG &&
1202*4882a593Smuzhiyun ext_cmd_type == EXT_CMD_TYPE_DISPATCH)
1203*4882a593Smuzhiyun break;
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun if (command == NAND_CMD_READ0 || command == NAND_CMD_READOOB) {
1206*4882a593Smuzhiyun /* Last read: issue a 'last naked read' */
1207*4882a593Smuzhiyun if (info->cur_chunk == info->ntotalchunks - 1)
1208*4882a593Smuzhiyun ext_cmd_type = EXT_CMD_TYPE_LAST_RW;
1209*4882a593Smuzhiyun else
1210*4882a593Smuzhiyun ext_cmd_type = EXT_CMD_TYPE_NAKED_RW;
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun /*
1213*4882a593Smuzhiyun * If a splitted program command has no more data to transfer,
1214*4882a593Smuzhiyun * the command dispatch must be issued to complete.
1215*4882a593Smuzhiyun */
1216*4882a593Smuzhiyun } else if (command == NAND_CMD_PAGEPROG &&
1217*4882a593Smuzhiyun info->cur_chunk == info->ntotalchunks) {
1218*4882a593Smuzhiyun ext_cmd_type = EXT_CMD_TYPE_DISPATCH;
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun } while (1);
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun info->state = STATE_IDLE;
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun
pxa3xx_nand_write_page_hwecc(struct mtd_info * mtd,struct nand_chip * chip,const uint8_t * buf,int oob_required,int page)1225*4882a593Smuzhiyun static int pxa3xx_nand_write_page_hwecc(struct mtd_info *mtd,
1226*4882a593Smuzhiyun struct nand_chip *chip, const uint8_t *buf, int oob_required,
1227*4882a593Smuzhiyun int page)
1228*4882a593Smuzhiyun {
1229*4882a593Smuzhiyun chip->write_buf(mtd, buf, mtd->writesize);
1230*4882a593Smuzhiyun chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun return 0;
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun
pxa3xx_nand_read_page_hwecc(struct mtd_info * mtd,struct nand_chip * chip,uint8_t * buf,int oob_required,int page)1235*4882a593Smuzhiyun static int pxa3xx_nand_read_page_hwecc(struct mtd_info *mtd,
1236*4882a593Smuzhiyun struct nand_chip *chip, uint8_t *buf, int oob_required,
1237*4882a593Smuzhiyun int page)
1238*4882a593Smuzhiyun {
1239*4882a593Smuzhiyun struct pxa3xx_nand_host *host = nand_get_controller_data(chip);
1240*4882a593Smuzhiyun struct pxa3xx_nand_info *info = host->info_data;
1241*4882a593Smuzhiyun int bf;
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun chip->read_buf(mtd, buf, mtd->writesize);
1244*4882a593Smuzhiyun chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun if (info->retcode == ERR_CORERR && info->use_ecc) {
1247*4882a593Smuzhiyun mtd->ecc_stats.corrected += info->ecc_err_cnt;
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun } else if (info->retcode == ERR_UNCORERR && info->ecc_bch) {
1250*4882a593Smuzhiyun /*
1251*4882a593Smuzhiyun * Empty pages will trigger uncorrectable errors. Re-read the
1252*4882a593Smuzhiyun * entire page in raw mode and check for bits not being "1".
1253*4882a593Smuzhiyun * If there are more than the supported strength, then it means
1254*4882a593Smuzhiyun * this is an actual uncorrectable error.
1255*4882a593Smuzhiyun */
1256*4882a593Smuzhiyun chip->ecc.read_page_raw(mtd, chip, buf, oob_required, page);
1257*4882a593Smuzhiyun bf = nand_check_erased_ecc_chunk(buf, mtd->writesize,
1258*4882a593Smuzhiyun chip->oob_poi, mtd->oobsize,
1259*4882a593Smuzhiyun NULL, 0, chip->ecc.strength);
1260*4882a593Smuzhiyun if (bf < 0) {
1261*4882a593Smuzhiyun mtd->ecc_stats.failed++;
1262*4882a593Smuzhiyun } else if (bf) {
1263*4882a593Smuzhiyun mtd->ecc_stats.corrected += bf;
1264*4882a593Smuzhiyun info->max_bitflips = max_t(unsigned int,
1265*4882a593Smuzhiyun info->max_bitflips, bf);
1266*4882a593Smuzhiyun info->retcode = ERR_CORERR;
1267*4882a593Smuzhiyun } else {
1268*4882a593Smuzhiyun info->retcode = ERR_NONE;
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun } else if (info->retcode == ERR_UNCORERR && !info->ecc_bch) {
1272*4882a593Smuzhiyun /* Raw read is not supported with Hamming ECC engine */
1273*4882a593Smuzhiyun if (is_buf_blank(buf, mtd->writesize))
1274*4882a593Smuzhiyun info->retcode = ERR_NONE;
1275*4882a593Smuzhiyun else
1276*4882a593Smuzhiyun mtd->ecc_stats.failed++;
1277*4882a593Smuzhiyun }
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun return info->max_bitflips;
1280*4882a593Smuzhiyun }
1281*4882a593Smuzhiyun
pxa3xx_nand_read_page_raw(struct mtd_info * mtd,struct nand_chip * chip,uint8_t * buf,int oob_required,int page)1282*4882a593Smuzhiyun static int pxa3xx_nand_read_page_raw(struct mtd_info *mtd,
1283*4882a593Smuzhiyun struct nand_chip *chip, uint8_t *buf,
1284*4882a593Smuzhiyun int oob_required, int page)
1285*4882a593Smuzhiyun {
1286*4882a593Smuzhiyun struct pxa3xx_nand_host *host = chip->priv;
1287*4882a593Smuzhiyun struct pxa3xx_nand_info *info = host->info_data;
1288*4882a593Smuzhiyun int chunk, ecc_off_buf;
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun if (!info->ecc_bch)
1291*4882a593Smuzhiyun return -ENOTSUPP;
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun /*
1294*4882a593Smuzhiyun * Set the force_raw boolean, then re-call ->cmdfunc() that will run
1295*4882a593Smuzhiyun * pxa3xx_nand_start(), which will actually disable the ECC engine.
1296*4882a593Smuzhiyun */
1297*4882a593Smuzhiyun info->force_raw = true;
1298*4882a593Smuzhiyun chip->cmdfunc(mtd, NAND_CMD_READ0, 0x00, page);
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun ecc_off_buf = (info->nfullchunks * info->spare_size) +
1301*4882a593Smuzhiyun info->last_spare_size;
1302*4882a593Smuzhiyun for (chunk = 0; chunk < info->nfullchunks; chunk++) {
1303*4882a593Smuzhiyun chip->read_buf(mtd,
1304*4882a593Smuzhiyun buf + (chunk * info->chunk_size),
1305*4882a593Smuzhiyun info->chunk_size);
1306*4882a593Smuzhiyun chip->read_buf(mtd,
1307*4882a593Smuzhiyun chip->oob_poi +
1308*4882a593Smuzhiyun (chunk * (info->spare_size)),
1309*4882a593Smuzhiyun info->spare_size);
1310*4882a593Smuzhiyun chip->read_buf(mtd,
1311*4882a593Smuzhiyun chip->oob_poi + ecc_off_buf +
1312*4882a593Smuzhiyun (chunk * (info->ecc_size)),
1313*4882a593Smuzhiyun info->ecc_size - 2);
1314*4882a593Smuzhiyun }
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun if (info->ntotalchunks > info->nfullchunks) {
1317*4882a593Smuzhiyun chip->read_buf(mtd,
1318*4882a593Smuzhiyun buf + (info->nfullchunks * info->chunk_size),
1319*4882a593Smuzhiyun info->last_chunk_size);
1320*4882a593Smuzhiyun chip->read_buf(mtd,
1321*4882a593Smuzhiyun chip->oob_poi +
1322*4882a593Smuzhiyun (info->nfullchunks * (info->spare_size)),
1323*4882a593Smuzhiyun info->last_spare_size);
1324*4882a593Smuzhiyun chip->read_buf(mtd,
1325*4882a593Smuzhiyun chip->oob_poi + ecc_off_buf +
1326*4882a593Smuzhiyun (info->nfullchunks * (info->ecc_size)),
1327*4882a593Smuzhiyun info->ecc_size - 2);
1328*4882a593Smuzhiyun }
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun info->force_raw = false;
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun return 0;
1333*4882a593Smuzhiyun }
1334*4882a593Smuzhiyun
pxa3xx_nand_read_oob_raw(struct mtd_info * mtd,struct nand_chip * chip,int page)1335*4882a593Smuzhiyun static int pxa3xx_nand_read_oob_raw(struct mtd_info *mtd,
1336*4882a593Smuzhiyun struct nand_chip *chip, int page)
1337*4882a593Smuzhiyun {
1338*4882a593Smuzhiyun /* Invalidate page cache */
1339*4882a593Smuzhiyun chip->pagebuf = -1;
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun return chip->ecc.read_page_raw(mtd, chip, chip->buffers->databuf, true,
1342*4882a593Smuzhiyun page);
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun
pxa3xx_nand_read_byte(struct mtd_info * mtd)1345*4882a593Smuzhiyun static uint8_t pxa3xx_nand_read_byte(struct mtd_info *mtd)
1346*4882a593Smuzhiyun {
1347*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
1348*4882a593Smuzhiyun struct pxa3xx_nand_host *host = nand_get_controller_data(chip);
1349*4882a593Smuzhiyun struct pxa3xx_nand_info *info = host->info_data;
1350*4882a593Smuzhiyun char retval = 0xFF;
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun if (info->buf_start < info->buf_count)
1353*4882a593Smuzhiyun /* Has just send a new command? */
1354*4882a593Smuzhiyun retval = info->data_buff[info->buf_start++];
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun return retval;
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun
pxa3xx_nand_read_word(struct mtd_info * mtd)1359*4882a593Smuzhiyun static u16 pxa3xx_nand_read_word(struct mtd_info *mtd)
1360*4882a593Smuzhiyun {
1361*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
1362*4882a593Smuzhiyun struct pxa3xx_nand_host *host = nand_get_controller_data(chip);
1363*4882a593Smuzhiyun struct pxa3xx_nand_info *info = host->info_data;
1364*4882a593Smuzhiyun u16 retval = 0xFFFF;
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun if (!(info->buf_start & 0x01) && info->buf_start < info->buf_count) {
1367*4882a593Smuzhiyun retval = *((u16 *)(info->data_buff+info->buf_start));
1368*4882a593Smuzhiyun info->buf_start += 2;
1369*4882a593Smuzhiyun }
1370*4882a593Smuzhiyun return retval;
1371*4882a593Smuzhiyun }
1372*4882a593Smuzhiyun
pxa3xx_nand_read_buf(struct mtd_info * mtd,uint8_t * buf,int len)1373*4882a593Smuzhiyun static void pxa3xx_nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
1374*4882a593Smuzhiyun {
1375*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
1376*4882a593Smuzhiyun struct pxa3xx_nand_host *host = nand_get_controller_data(chip);
1377*4882a593Smuzhiyun struct pxa3xx_nand_info *info = host->info_data;
1378*4882a593Smuzhiyun int real_len = min_t(size_t, len, info->buf_count - info->buf_start);
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun memcpy(buf, info->data_buff + info->buf_start, real_len);
1381*4882a593Smuzhiyun info->buf_start += real_len;
1382*4882a593Smuzhiyun }
1383*4882a593Smuzhiyun
pxa3xx_nand_write_buf(struct mtd_info * mtd,const uint8_t * buf,int len)1384*4882a593Smuzhiyun static void pxa3xx_nand_write_buf(struct mtd_info *mtd,
1385*4882a593Smuzhiyun const uint8_t *buf, int len)
1386*4882a593Smuzhiyun {
1387*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
1388*4882a593Smuzhiyun struct pxa3xx_nand_host *host = nand_get_controller_data(chip);
1389*4882a593Smuzhiyun struct pxa3xx_nand_info *info = host->info_data;
1390*4882a593Smuzhiyun int real_len = min_t(size_t, len, info->buf_count - info->buf_start);
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun memcpy(info->data_buff + info->buf_start, buf, real_len);
1393*4882a593Smuzhiyun info->buf_start += real_len;
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun
pxa3xx_nand_select_chip(struct mtd_info * mtd,int chip)1396*4882a593Smuzhiyun static void pxa3xx_nand_select_chip(struct mtd_info *mtd, int chip)
1397*4882a593Smuzhiyun {
1398*4882a593Smuzhiyun return;
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun
pxa3xx_nand_waitfunc(struct mtd_info * mtd,struct nand_chip * this)1401*4882a593Smuzhiyun static int pxa3xx_nand_waitfunc(struct mtd_info *mtd, struct nand_chip *this)
1402*4882a593Smuzhiyun {
1403*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
1404*4882a593Smuzhiyun struct pxa3xx_nand_host *host = nand_get_controller_data(chip);
1405*4882a593Smuzhiyun struct pxa3xx_nand_info *info = host->info_data;
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun if (info->need_wait) {
1408*4882a593Smuzhiyun u32 ts;
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun info->need_wait = 0;
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun ts = get_timer(0);
1413*4882a593Smuzhiyun while (1) {
1414*4882a593Smuzhiyun u32 status;
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun status = nand_readl(info, NDSR);
1417*4882a593Smuzhiyun if (status)
1418*4882a593Smuzhiyun pxa3xx_nand_irq(info);
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun if (info->dev_ready)
1421*4882a593Smuzhiyun break;
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun if (get_timer(ts) > CHIP_DELAY_TIMEOUT) {
1424*4882a593Smuzhiyun dev_err(&info->pdev->dev, "Ready timeout!!!\n");
1425*4882a593Smuzhiyun return NAND_STATUS_FAIL;
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun }
1428*4882a593Smuzhiyun }
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun /* pxa3xx_nand_send_command has waited for command complete */
1431*4882a593Smuzhiyun if (this->state == FL_WRITING || this->state == FL_ERASING) {
1432*4882a593Smuzhiyun if (info->retcode == ERR_NONE)
1433*4882a593Smuzhiyun return 0;
1434*4882a593Smuzhiyun else
1435*4882a593Smuzhiyun return NAND_STATUS_FAIL;
1436*4882a593Smuzhiyun }
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun return NAND_STATUS_READY;
1439*4882a593Smuzhiyun }
1440*4882a593Smuzhiyun
pxa3xx_nand_config_ident(struct pxa3xx_nand_info * info)1441*4882a593Smuzhiyun static int pxa3xx_nand_config_ident(struct pxa3xx_nand_info *info)
1442*4882a593Smuzhiyun {
1443*4882a593Smuzhiyun struct pxa3xx_nand_platform_data *pdata = info->pdata;
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun /* Configure default flash values */
1446*4882a593Smuzhiyun info->reg_ndcr = 0x0; /* enable all interrupts */
1447*4882a593Smuzhiyun info->reg_ndcr |= (pdata->enable_arbiter) ? NDCR_ND_ARB_EN : 0;
1448*4882a593Smuzhiyun info->reg_ndcr |= NDCR_RD_ID_CNT(READ_ID_BYTES);
1449*4882a593Smuzhiyun info->reg_ndcr |= NDCR_SPARE_EN;
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun return 0;
1452*4882a593Smuzhiyun }
1453*4882a593Smuzhiyun
pxa3xx_nand_config_tail(struct pxa3xx_nand_info * info)1454*4882a593Smuzhiyun static void pxa3xx_nand_config_tail(struct pxa3xx_nand_info *info)
1455*4882a593Smuzhiyun {
1456*4882a593Smuzhiyun struct pxa3xx_nand_host *host = info->host[info->cs];
1457*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(&info->host[info->cs]->chip);
1458*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun info->reg_ndcr |= (host->col_addr_cycles == 2) ? NDCR_RA_START : 0;
1461*4882a593Smuzhiyun info->reg_ndcr |= (chip->page_shift == 6) ? NDCR_PG_PER_BLK : 0;
1462*4882a593Smuzhiyun info->reg_ndcr |= (mtd->writesize == 2048) ? NDCR_PAGE_SZ : 0;
1463*4882a593Smuzhiyun }
1464*4882a593Smuzhiyun
pxa3xx_nand_detect_config(struct pxa3xx_nand_info * info)1465*4882a593Smuzhiyun static void pxa3xx_nand_detect_config(struct pxa3xx_nand_info *info)
1466*4882a593Smuzhiyun {
1467*4882a593Smuzhiyun struct pxa3xx_nand_platform_data *pdata = info->pdata;
1468*4882a593Smuzhiyun uint32_t ndcr = nand_readl(info, NDCR);
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun /* Set an initial chunk size */
1471*4882a593Smuzhiyun info->chunk_size = ndcr & NDCR_PAGE_SZ ? 2048 : 512;
1472*4882a593Smuzhiyun info->reg_ndcr = ndcr &
1473*4882a593Smuzhiyun ~(NDCR_INT_MASK | NDCR_ND_ARB_EN | NFCV1_NDCR_ARB_CNTL);
1474*4882a593Smuzhiyun info->reg_ndcr |= (pdata->enable_arbiter) ? NDCR_ND_ARB_EN : 0;
1475*4882a593Smuzhiyun info->ndtr0cs0 = nand_readl(info, NDTR0CS0);
1476*4882a593Smuzhiyun info->ndtr1cs0 = nand_readl(info, NDTR1CS0);
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun
pxa3xx_nand_init_buff(struct pxa3xx_nand_info * info)1479*4882a593Smuzhiyun static int pxa3xx_nand_init_buff(struct pxa3xx_nand_info *info)
1480*4882a593Smuzhiyun {
1481*4882a593Smuzhiyun info->data_buff = kmalloc(info->buf_size, GFP_KERNEL);
1482*4882a593Smuzhiyun if (info->data_buff == NULL)
1483*4882a593Smuzhiyun return -ENOMEM;
1484*4882a593Smuzhiyun return 0;
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun
pxa3xx_nand_sensing(struct pxa3xx_nand_host * host)1487*4882a593Smuzhiyun static int pxa3xx_nand_sensing(struct pxa3xx_nand_host *host)
1488*4882a593Smuzhiyun {
1489*4882a593Smuzhiyun struct pxa3xx_nand_info *info = host->info_data;
1490*4882a593Smuzhiyun struct pxa3xx_nand_platform_data *pdata = info->pdata;
1491*4882a593Smuzhiyun struct mtd_info *mtd;
1492*4882a593Smuzhiyun struct nand_chip *chip;
1493*4882a593Smuzhiyun const struct nand_sdr_timings *timings;
1494*4882a593Smuzhiyun int ret;
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun mtd = nand_to_mtd(&info->host[info->cs]->chip);
1497*4882a593Smuzhiyun chip = mtd_to_nand(mtd);
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun /* configure default flash values */
1500*4882a593Smuzhiyun info->reg_ndcr = 0x0; /* enable all interrupts */
1501*4882a593Smuzhiyun info->reg_ndcr |= (pdata->enable_arbiter) ? NDCR_ND_ARB_EN : 0;
1502*4882a593Smuzhiyun info->reg_ndcr |= NDCR_RD_ID_CNT(READ_ID_BYTES);
1503*4882a593Smuzhiyun info->reg_ndcr |= NDCR_SPARE_EN; /* enable spare by default */
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun /* use the common timing to make a try */
1506*4882a593Smuzhiyun timings = onfi_async_timing_mode_to_sdr_timings(0);
1507*4882a593Smuzhiyun if (IS_ERR(timings))
1508*4882a593Smuzhiyun return PTR_ERR(timings);
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun pxa3xx_nand_set_sdr_timing(host, timings);
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun chip->cmdfunc(mtd, NAND_CMD_RESET, 0, 0);
1513*4882a593Smuzhiyun ret = chip->waitfunc(mtd, chip);
1514*4882a593Smuzhiyun if (ret & NAND_STATUS_FAIL)
1515*4882a593Smuzhiyun return -ENODEV;
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun return 0;
1518*4882a593Smuzhiyun }
1519*4882a593Smuzhiyun
pxa_ecc_init(struct pxa3xx_nand_info * info,struct nand_ecc_ctrl * ecc,int strength,int ecc_stepsize,int page_size)1520*4882a593Smuzhiyun static int pxa_ecc_init(struct pxa3xx_nand_info *info,
1521*4882a593Smuzhiyun struct nand_ecc_ctrl *ecc,
1522*4882a593Smuzhiyun int strength, int ecc_stepsize, int page_size)
1523*4882a593Smuzhiyun {
1524*4882a593Smuzhiyun if (strength == 1 && ecc_stepsize == 512 && page_size == 2048) {
1525*4882a593Smuzhiyun info->nfullchunks = 1;
1526*4882a593Smuzhiyun info->ntotalchunks = 1;
1527*4882a593Smuzhiyun info->chunk_size = 2048;
1528*4882a593Smuzhiyun info->spare_size = 40;
1529*4882a593Smuzhiyun info->ecc_size = 24;
1530*4882a593Smuzhiyun ecc->mode = NAND_ECC_HW;
1531*4882a593Smuzhiyun ecc->size = 512;
1532*4882a593Smuzhiyun ecc->strength = 1;
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun } else if (strength == 1 && ecc_stepsize == 512 && page_size == 512) {
1535*4882a593Smuzhiyun info->nfullchunks = 1;
1536*4882a593Smuzhiyun info->ntotalchunks = 1;
1537*4882a593Smuzhiyun info->chunk_size = 512;
1538*4882a593Smuzhiyun info->spare_size = 8;
1539*4882a593Smuzhiyun info->ecc_size = 8;
1540*4882a593Smuzhiyun ecc->mode = NAND_ECC_HW;
1541*4882a593Smuzhiyun ecc->size = 512;
1542*4882a593Smuzhiyun ecc->strength = 1;
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun /*
1545*4882a593Smuzhiyun * Required ECC: 4-bit correction per 512 bytes
1546*4882a593Smuzhiyun * Select: 16-bit correction per 2048 bytes
1547*4882a593Smuzhiyun */
1548*4882a593Smuzhiyun } else if (strength == 4 && ecc_stepsize == 512 && page_size == 2048) {
1549*4882a593Smuzhiyun info->ecc_bch = 1;
1550*4882a593Smuzhiyun info->nfullchunks = 1;
1551*4882a593Smuzhiyun info->ntotalchunks = 1;
1552*4882a593Smuzhiyun info->chunk_size = 2048;
1553*4882a593Smuzhiyun info->spare_size = 32;
1554*4882a593Smuzhiyun info->ecc_size = 32;
1555*4882a593Smuzhiyun ecc->mode = NAND_ECC_HW;
1556*4882a593Smuzhiyun ecc->size = info->chunk_size;
1557*4882a593Smuzhiyun ecc->layout = &ecc_layout_2KB_bch4bit;
1558*4882a593Smuzhiyun ecc->strength = 16;
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun } else if (strength == 4 && ecc_stepsize == 512 && page_size == 4096) {
1561*4882a593Smuzhiyun info->ecc_bch = 1;
1562*4882a593Smuzhiyun info->nfullchunks = 2;
1563*4882a593Smuzhiyun info->ntotalchunks = 2;
1564*4882a593Smuzhiyun info->chunk_size = 2048;
1565*4882a593Smuzhiyun info->spare_size = 32;
1566*4882a593Smuzhiyun info->ecc_size = 32;
1567*4882a593Smuzhiyun ecc->mode = NAND_ECC_HW;
1568*4882a593Smuzhiyun ecc->size = info->chunk_size;
1569*4882a593Smuzhiyun ecc->layout = &ecc_layout_4KB_bch4bit;
1570*4882a593Smuzhiyun ecc->strength = 16;
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun } else if (strength == 4 && ecc_stepsize == 512 && page_size == 8192) {
1573*4882a593Smuzhiyun info->ecc_bch = 1;
1574*4882a593Smuzhiyun info->nfullchunks = 4;
1575*4882a593Smuzhiyun info->ntotalchunks = 4;
1576*4882a593Smuzhiyun info->chunk_size = 2048;
1577*4882a593Smuzhiyun info->spare_size = 32;
1578*4882a593Smuzhiyun info->ecc_size = 32;
1579*4882a593Smuzhiyun ecc->mode = NAND_ECC_HW;
1580*4882a593Smuzhiyun ecc->size = info->chunk_size;
1581*4882a593Smuzhiyun ecc->layout = &ecc_layout_8KB_bch4bit;
1582*4882a593Smuzhiyun ecc->strength = 16;
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun /*
1585*4882a593Smuzhiyun * Required ECC: 8-bit correction per 512 bytes
1586*4882a593Smuzhiyun * Select: 16-bit correction per 1024 bytes
1587*4882a593Smuzhiyun */
1588*4882a593Smuzhiyun } else if (strength == 8 && ecc_stepsize == 512 && page_size == 2048) {
1589*4882a593Smuzhiyun info->ecc_bch = 1;
1590*4882a593Smuzhiyun info->nfullchunks = 1;
1591*4882a593Smuzhiyun info->ntotalchunks = 2;
1592*4882a593Smuzhiyun info->chunk_size = 1024;
1593*4882a593Smuzhiyun info->spare_size = 0;
1594*4882a593Smuzhiyun info->last_chunk_size = 1024;
1595*4882a593Smuzhiyun info->last_spare_size = 32;
1596*4882a593Smuzhiyun info->ecc_size = 32;
1597*4882a593Smuzhiyun ecc->mode = NAND_ECC_HW;
1598*4882a593Smuzhiyun ecc->size = info->chunk_size;
1599*4882a593Smuzhiyun ecc->layout = &ecc_layout_2KB_bch8bit;
1600*4882a593Smuzhiyun ecc->strength = 16;
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun } else if (strength == 8 && ecc_stepsize == 512 && page_size == 4096) {
1603*4882a593Smuzhiyun info->ecc_bch = 1;
1604*4882a593Smuzhiyun info->nfullchunks = 4;
1605*4882a593Smuzhiyun info->ntotalchunks = 5;
1606*4882a593Smuzhiyun info->chunk_size = 1024;
1607*4882a593Smuzhiyun info->spare_size = 0;
1608*4882a593Smuzhiyun info->last_chunk_size = 0;
1609*4882a593Smuzhiyun info->last_spare_size = 64;
1610*4882a593Smuzhiyun info->ecc_size = 32;
1611*4882a593Smuzhiyun ecc->mode = NAND_ECC_HW;
1612*4882a593Smuzhiyun ecc->size = info->chunk_size;
1613*4882a593Smuzhiyun ecc->layout = &ecc_layout_4KB_bch8bit;
1614*4882a593Smuzhiyun ecc->strength = 16;
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun } else if (strength == 8 && ecc_stepsize == 512 && page_size == 8192) {
1617*4882a593Smuzhiyun info->ecc_bch = 1;
1618*4882a593Smuzhiyun info->nfullchunks = 8;
1619*4882a593Smuzhiyun info->ntotalchunks = 9;
1620*4882a593Smuzhiyun info->chunk_size = 1024;
1621*4882a593Smuzhiyun info->spare_size = 0;
1622*4882a593Smuzhiyun info->last_chunk_size = 0;
1623*4882a593Smuzhiyun info->last_spare_size = 160;
1624*4882a593Smuzhiyun info->ecc_size = 32;
1625*4882a593Smuzhiyun ecc->mode = NAND_ECC_HW;
1626*4882a593Smuzhiyun ecc->size = info->chunk_size;
1627*4882a593Smuzhiyun ecc->layout = &ecc_layout_8KB_bch8bit;
1628*4882a593Smuzhiyun ecc->strength = 16;
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun } else {
1631*4882a593Smuzhiyun dev_err(&info->pdev->dev,
1632*4882a593Smuzhiyun "ECC strength %d at page size %d is not supported\n",
1633*4882a593Smuzhiyun strength, page_size);
1634*4882a593Smuzhiyun return -ENODEV;
1635*4882a593Smuzhiyun }
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun return 0;
1638*4882a593Smuzhiyun }
1639*4882a593Smuzhiyun
pxa3xx_nand_scan(struct mtd_info * mtd)1640*4882a593Smuzhiyun static int pxa3xx_nand_scan(struct mtd_info *mtd)
1641*4882a593Smuzhiyun {
1642*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
1643*4882a593Smuzhiyun struct pxa3xx_nand_host *host = nand_get_controller_data(chip);
1644*4882a593Smuzhiyun struct pxa3xx_nand_info *info = host->info_data;
1645*4882a593Smuzhiyun struct pxa3xx_nand_platform_data *pdata = info->pdata;
1646*4882a593Smuzhiyun int ret;
1647*4882a593Smuzhiyun uint16_t ecc_strength, ecc_step;
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun if (pdata->keep_config) {
1650*4882a593Smuzhiyun pxa3xx_nand_detect_config(info);
1651*4882a593Smuzhiyun } else {
1652*4882a593Smuzhiyun ret = pxa3xx_nand_config_ident(info);
1653*4882a593Smuzhiyun if (ret)
1654*4882a593Smuzhiyun return ret;
1655*4882a593Smuzhiyun ret = pxa3xx_nand_sensing(host);
1656*4882a593Smuzhiyun if (ret) {
1657*4882a593Smuzhiyun dev_info(&info->pdev->dev,
1658*4882a593Smuzhiyun "There is no chip on cs %d!\n",
1659*4882a593Smuzhiyun info->cs);
1660*4882a593Smuzhiyun return ret;
1661*4882a593Smuzhiyun }
1662*4882a593Smuzhiyun }
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun /* Device detection must be done with ECC disabled */
1665*4882a593Smuzhiyun if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370)
1666*4882a593Smuzhiyun nand_writel(info, NDECCCTRL, 0x0);
1667*4882a593Smuzhiyun
1668*4882a593Smuzhiyun if (nand_scan_ident(mtd, 1, NULL))
1669*4882a593Smuzhiyun return -ENODEV;
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun if (!pdata->keep_config) {
1672*4882a593Smuzhiyun ret = pxa3xx_nand_init_timings(host);
1673*4882a593Smuzhiyun if (ret) {
1674*4882a593Smuzhiyun dev_err(&info->pdev->dev,
1675*4882a593Smuzhiyun "Failed to set timings: %d\n", ret);
1676*4882a593Smuzhiyun return ret;
1677*4882a593Smuzhiyun }
1678*4882a593Smuzhiyun }
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun #ifdef CONFIG_SYS_NAND_USE_FLASH_BBT
1681*4882a593Smuzhiyun /*
1682*4882a593Smuzhiyun * We'll use a bad block table stored in-flash and don't
1683*4882a593Smuzhiyun * allow writing the bad block marker to the flash.
1684*4882a593Smuzhiyun */
1685*4882a593Smuzhiyun chip->bbt_options |= NAND_BBT_USE_FLASH | NAND_BBT_NO_OOB_BBM;
1686*4882a593Smuzhiyun chip->bbt_td = &bbt_main_descr;
1687*4882a593Smuzhiyun chip->bbt_md = &bbt_mirror_descr;
1688*4882a593Smuzhiyun #endif
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun if (pdata->ecc_strength && pdata->ecc_step_size) {
1691*4882a593Smuzhiyun ecc_strength = pdata->ecc_strength;
1692*4882a593Smuzhiyun ecc_step = pdata->ecc_step_size;
1693*4882a593Smuzhiyun } else {
1694*4882a593Smuzhiyun ecc_strength = chip->ecc_strength_ds;
1695*4882a593Smuzhiyun ecc_step = chip->ecc_step_ds;
1696*4882a593Smuzhiyun }
1697*4882a593Smuzhiyun
1698*4882a593Smuzhiyun /* Set default ECC strength requirements on non-ONFI devices */
1699*4882a593Smuzhiyun if (ecc_strength < 1 && ecc_step < 1) {
1700*4882a593Smuzhiyun ecc_strength = 1;
1701*4882a593Smuzhiyun ecc_step = 512;
1702*4882a593Smuzhiyun }
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun ret = pxa_ecc_init(info, &chip->ecc, ecc_strength,
1705*4882a593Smuzhiyun ecc_step, mtd->writesize);
1706*4882a593Smuzhiyun if (ret)
1707*4882a593Smuzhiyun return ret;
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun /*
1710*4882a593Smuzhiyun * If the page size is bigger than the FIFO size, let's check
1711*4882a593Smuzhiyun * we are given the right variant and then switch to the extended
1712*4882a593Smuzhiyun * (aka split) command handling,
1713*4882a593Smuzhiyun */
1714*4882a593Smuzhiyun if (mtd->writesize > info->chunk_size) {
1715*4882a593Smuzhiyun if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370) {
1716*4882a593Smuzhiyun chip->cmdfunc = nand_cmdfunc_extended;
1717*4882a593Smuzhiyun } else {
1718*4882a593Smuzhiyun dev_err(&info->pdev->dev,
1719*4882a593Smuzhiyun "unsupported page size on this variant\n");
1720*4882a593Smuzhiyun return -ENODEV;
1721*4882a593Smuzhiyun }
1722*4882a593Smuzhiyun }
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun /* calculate addressing information */
1725*4882a593Smuzhiyun if (mtd->writesize >= 2048)
1726*4882a593Smuzhiyun host->col_addr_cycles = 2;
1727*4882a593Smuzhiyun else
1728*4882a593Smuzhiyun host->col_addr_cycles = 1;
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun /* release the initial buffer */
1731*4882a593Smuzhiyun kfree(info->data_buff);
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun /* allocate the real data + oob buffer */
1734*4882a593Smuzhiyun info->buf_size = mtd->writesize + mtd->oobsize;
1735*4882a593Smuzhiyun ret = pxa3xx_nand_init_buff(info);
1736*4882a593Smuzhiyun if (ret)
1737*4882a593Smuzhiyun return ret;
1738*4882a593Smuzhiyun info->oob_buff = info->data_buff + mtd->writesize;
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun if ((mtd->size >> chip->page_shift) > 65536)
1741*4882a593Smuzhiyun host->row_addr_cycles = 3;
1742*4882a593Smuzhiyun else
1743*4882a593Smuzhiyun host->row_addr_cycles = 2;
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun if (!pdata->keep_config)
1746*4882a593Smuzhiyun pxa3xx_nand_config_tail(info);
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun return nand_scan_tail(mtd);
1749*4882a593Smuzhiyun }
1750*4882a593Smuzhiyun
alloc_nand_resource(struct pxa3xx_nand_info * info)1751*4882a593Smuzhiyun static int alloc_nand_resource(struct pxa3xx_nand_info *info)
1752*4882a593Smuzhiyun {
1753*4882a593Smuzhiyun struct pxa3xx_nand_platform_data *pdata;
1754*4882a593Smuzhiyun struct pxa3xx_nand_host *host;
1755*4882a593Smuzhiyun struct nand_chip *chip = NULL;
1756*4882a593Smuzhiyun struct mtd_info *mtd;
1757*4882a593Smuzhiyun int ret, cs;
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun pdata = info->pdata;
1760*4882a593Smuzhiyun if (pdata->num_cs <= 0)
1761*4882a593Smuzhiyun return -ENODEV;
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun info->variant = pxa3xx_nand_get_variant();
1764*4882a593Smuzhiyun for (cs = 0; cs < pdata->num_cs; cs++) {
1765*4882a593Smuzhiyun chip = (struct nand_chip *)
1766*4882a593Smuzhiyun ((u8 *)&info[1] + sizeof(*host) * cs);
1767*4882a593Smuzhiyun mtd = nand_to_mtd(chip);
1768*4882a593Smuzhiyun host = (struct pxa3xx_nand_host *)chip;
1769*4882a593Smuzhiyun info->host[cs] = host;
1770*4882a593Smuzhiyun host->cs = cs;
1771*4882a593Smuzhiyun host->info_data = info;
1772*4882a593Smuzhiyun mtd->owner = THIS_MODULE;
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun nand_set_controller_data(chip, host);
1775*4882a593Smuzhiyun chip->ecc.read_page = pxa3xx_nand_read_page_hwecc;
1776*4882a593Smuzhiyun chip->ecc.read_page_raw = pxa3xx_nand_read_page_raw;
1777*4882a593Smuzhiyun chip->ecc.read_oob_raw = pxa3xx_nand_read_oob_raw;
1778*4882a593Smuzhiyun chip->ecc.write_page = pxa3xx_nand_write_page_hwecc;
1779*4882a593Smuzhiyun chip->controller = &info->controller;
1780*4882a593Smuzhiyun chip->waitfunc = pxa3xx_nand_waitfunc;
1781*4882a593Smuzhiyun chip->select_chip = pxa3xx_nand_select_chip;
1782*4882a593Smuzhiyun chip->read_word = pxa3xx_nand_read_word;
1783*4882a593Smuzhiyun chip->read_byte = pxa3xx_nand_read_byte;
1784*4882a593Smuzhiyun chip->read_buf = pxa3xx_nand_read_buf;
1785*4882a593Smuzhiyun chip->write_buf = pxa3xx_nand_write_buf;
1786*4882a593Smuzhiyun chip->options |= NAND_NO_SUBPAGE_WRITE;
1787*4882a593Smuzhiyun chip->cmdfunc = nand_cmdfunc;
1788*4882a593Smuzhiyun }
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun /* Allocate a buffer to allow flash detection */
1791*4882a593Smuzhiyun info->buf_size = INIT_BUFFER_SIZE;
1792*4882a593Smuzhiyun info->data_buff = kmalloc(info->buf_size, GFP_KERNEL);
1793*4882a593Smuzhiyun if (info->data_buff == NULL) {
1794*4882a593Smuzhiyun ret = -ENOMEM;
1795*4882a593Smuzhiyun goto fail_disable_clk;
1796*4882a593Smuzhiyun }
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun /* initialize all interrupts to be disabled */
1799*4882a593Smuzhiyun disable_int(info, NDSR_MASK);
1800*4882a593Smuzhiyun
1801*4882a593Smuzhiyun return 0;
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun kfree(info->data_buff);
1804*4882a593Smuzhiyun fail_disable_clk:
1805*4882a593Smuzhiyun return ret;
1806*4882a593Smuzhiyun }
1807*4882a593Smuzhiyun
pxa3xx_nand_probe_dt(struct pxa3xx_nand_info * info)1808*4882a593Smuzhiyun static int pxa3xx_nand_probe_dt(struct pxa3xx_nand_info *info)
1809*4882a593Smuzhiyun {
1810*4882a593Smuzhiyun struct pxa3xx_nand_platform_data *pdata;
1811*4882a593Smuzhiyun const void *blob = gd->fdt_blob;
1812*4882a593Smuzhiyun int node = -1;
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
1815*4882a593Smuzhiyun if (!pdata)
1816*4882a593Smuzhiyun return -ENOMEM;
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun /* Get address decoding nodes from the FDT blob */
1819*4882a593Smuzhiyun do {
1820*4882a593Smuzhiyun node = fdt_node_offset_by_compatible(blob, node,
1821*4882a593Smuzhiyun "marvell,mvebu-pxa3xx-nand");
1822*4882a593Smuzhiyun if (node < 0)
1823*4882a593Smuzhiyun break;
1824*4882a593Smuzhiyun
1825*4882a593Smuzhiyun /* Bypass disabeld nodes */
1826*4882a593Smuzhiyun if (!fdtdec_get_is_enabled(blob, node))
1827*4882a593Smuzhiyun continue;
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun /* Get the first enabled NAND controler base address */
1830*4882a593Smuzhiyun info->mmio_base =
1831*4882a593Smuzhiyun (void __iomem *)fdtdec_get_addr_size_auto_noparent(
1832*4882a593Smuzhiyun blob, node, "reg", 0, NULL, true);
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun pdata->num_cs = fdtdec_get_int(blob, node, "num-cs", 1);
1835*4882a593Smuzhiyun if (pdata->num_cs != 1) {
1836*4882a593Smuzhiyun pr_err("pxa3xx driver supports single CS only\n");
1837*4882a593Smuzhiyun break;
1838*4882a593Smuzhiyun }
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun if (fdtdec_get_bool(blob, node, "nand-enable-arbiter"))
1841*4882a593Smuzhiyun pdata->enable_arbiter = 1;
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun if (fdtdec_get_bool(blob, node, "nand-keep-config"))
1844*4882a593Smuzhiyun pdata->keep_config = 1;
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun /*
1847*4882a593Smuzhiyun * ECC parameters.
1848*4882a593Smuzhiyun * If these are not set, they will be selected according
1849*4882a593Smuzhiyun * to the detected flash type.
1850*4882a593Smuzhiyun */
1851*4882a593Smuzhiyun /* ECC strength */
1852*4882a593Smuzhiyun pdata->ecc_strength = fdtdec_get_int(blob, node,
1853*4882a593Smuzhiyun "nand-ecc-strength", 0);
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun /* ECC step size */
1856*4882a593Smuzhiyun pdata->ecc_step_size = fdtdec_get_int(blob, node,
1857*4882a593Smuzhiyun "nand-ecc-step-size", 0);
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun info->pdata = pdata;
1860*4882a593Smuzhiyun
1861*4882a593Smuzhiyun /* Currently support only a single NAND controller */
1862*4882a593Smuzhiyun return 0;
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun } while (node >= 0);
1865*4882a593Smuzhiyun
1866*4882a593Smuzhiyun return -EINVAL;
1867*4882a593Smuzhiyun }
1868*4882a593Smuzhiyun
pxa3xx_nand_probe(struct pxa3xx_nand_info * info)1869*4882a593Smuzhiyun static int pxa3xx_nand_probe(struct pxa3xx_nand_info *info)
1870*4882a593Smuzhiyun {
1871*4882a593Smuzhiyun struct pxa3xx_nand_platform_data *pdata;
1872*4882a593Smuzhiyun int ret, cs, probe_success;
1873*4882a593Smuzhiyun
1874*4882a593Smuzhiyun ret = pxa3xx_nand_probe_dt(info);
1875*4882a593Smuzhiyun if (ret)
1876*4882a593Smuzhiyun return ret;
1877*4882a593Smuzhiyun
1878*4882a593Smuzhiyun pdata = info->pdata;
1879*4882a593Smuzhiyun
1880*4882a593Smuzhiyun ret = alloc_nand_resource(info);
1881*4882a593Smuzhiyun if (ret) {
1882*4882a593Smuzhiyun dev_err(&pdev->dev, "alloc nand resource failed\n");
1883*4882a593Smuzhiyun return ret;
1884*4882a593Smuzhiyun }
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun probe_success = 0;
1887*4882a593Smuzhiyun for (cs = 0; cs < pdata->num_cs; cs++) {
1888*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(&info->host[cs]->chip);
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun /*
1891*4882a593Smuzhiyun * The mtd name matches the one used in 'mtdparts' kernel
1892*4882a593Smuzhiyun * parameter. This name cannot be changed or otherwise
1893*4882a593Smuzhiyun * user's mtd partitions configuration would get broken.
1894*4882a593Smuzhiyun */
1895*4882a593Smuzhiyun mtd->name = "pxa3xx_nand-0";
1896*4882a593Smuzhiyun info->cs = cs;
1897*4882a593Smuzhiyun ret = pxa3xx_nand_scan(mtd);
1898*4882a593Smuzhiyun if (ret) {
1899*4882a593Smuzhiyun dev_info(&pdev->dev, "failed to scan nand at cs %d\n",
1900*4882a593Smuzhiyun cs);
1901*4882a593Smuzhiyun continue;
1902*4882a593Smuzhiyun }
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun if (nand_register(cs, mtd))
1905*4882a593Smuzhiyun continue;
1906*4882a593Smuzhiyun
1907*4882a593Smuzhiyun probe_success = 1;
1908*4882a593Smuzhiyun }
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun if (!probe_success)
1911*4882a593Smuzhiyun return -ENODEV;
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun return 0;
1914*4882a593Smuzhiyun }
1915*4882a593Smuzhiyun
1916*4882a593Smuzhiyun /*
1917*4882a593Smuzhiyun * Main initialization routine
1918*4882a593Smuzhiyun */
board_nand_init(void)1919*4882a593Smuzhiyun void board_nand_init(void)
1920*4882a593Smuzhiyun {
1921*4882a593Smuzhiyun struct pxa3xx_nand_info *info;
1922*4882a593Smuzhiyun struct pxa3xx_nand_host *host;
1923*4882a593Smuzhiyun int ret;
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun info = kzalloc(sizeof(*info) +
1926*4882a593Smuzhiyun sizeof(*host) * CONFIG_SYS_MAX_NAND_DEVICE,
1927*4882a593Smuzhiyun GFP_KERNEL);
1928*4882a593Smuzhiyun if (!info)
1929*4882a593Smuzhiyun return;
1930*4882a593Smuzhiyun
1931*4882a593Smuzhiyun ret = pxa3xx_nand_probe(info);
1932*4882a593Smuzhiyun if (ret)
1933*4882a593Smuzhiyun return;
1934*4882a593Smuzhiyun }
1935