xref: /OK3568_Linux_fs/kernel/drivers/mtd/nand/raw/nand_toshiba.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2017 Free Electrons
4*4882a593Smuzhiyun  * Copyright (C) 2017 NextThing Co
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Author: Boris Brezillon <boris.brezillon@free-electrons.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include "internals.h"
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun /* Bit for detecting BENAND */
12*4882a593Smuzhiyun #define TOSHIBA_NAND_ID4_IS_BENAND		BIT(7)
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /* Recommended to rewrite for BENAND */
15*4882a593Smuzhiyun #define TOSHIBA_NAND_STATUS_REWRITE_RECOMMENDED	BIT(3)
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /* ECC Status Read Command for BENAND */
18*4882a593Smuzhiyun #define TOSHIBA_NAND_CMD_ECC_STATUS_READ	0x7A
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* ECC Status Mask for BENAND */
21*4882a593Smuzhiyun #define TOSHIBA_NAND_ECC_STATUS_MASK		0x0F
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* Uncorrectable Error for BENAND */
24*4882a593Smuzhiyun #define TOSHIBA_NAND_ECC_STATUS_UNCORR		0x0F
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* Max ECC Steps for BENAND */
27*4882a593Smuzhiyun #define TOSHIBA_NAND_MAX_ECC_STEPS		8
28*4882a593Smuzhiyun 
toshiba_nand_benand_read_eccstatus_op(struct nand_chip * chip,u8 * buf)29*4882a593Smuzhiyun static int toshiba_nand_benand_read_eccstatus_op(struct nand_chip *chip,
30*4882a593Smuzhiyun 						 u8 *buf)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun 	u8 *ecc_status = buf;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	if (nand_has_exec_op(chip)) {
35*4882a593Smuzhiyun 		const struct nand_sdr_timings *sdr =
36*4882a593Smuzhiyun 			nand_get_sdr_timings(nand_get_interface_config(chip));
37*4882a593Smuzhiyun 		struct nand_op_instr instrs[] = {
38*4882a593Smuzhiyun 			NAND_OP_CMD(TOSHIBA_NAND_CMD_ECC_STATUS_READ,
39*4882a593Smuzhiyun 				    PSEC_TO_NSEC(sdr->tADL_min)),
40*4882a593Smuzhiyun 			NAND_OP_8BIT_DATA_IN(chip->ecc.steps, ecc_status, 0),
41*4882a593Smuzhiyun 		};
42*4882a593Smuzhiyun 		struct nand_operation op = NAND_OPERATION(chip->cur_cs, instrs);
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 		return nand_exec_op(chip, &op);
45*4882a593Smuzhiyun 	}
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	return -ENOTSUPP;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
toshiba_nand_benand_eccstatus(struct nand_chip * chip)50*4882a593Smuzhiyun static int toshiba_nand_benand_eccstatus(struct nand_chip *chip)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	struct mtd_info *mtd = nand_to_mtd(chip);
53*4882a593Smuzhiyun 	int ret;
54*4882a593Smuzhiyun 	unsigned int max_bitflips = 0;
55*4882a593Smuzhiyun 	u8 status, ecc_status[TOSHIBA_NAND_MAX_ECC_STEPS];
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	/* Check Status */
58*4882a593Smuzhiyun 	ret = toshiba_nand_benand_read_eccstatus_op(chip, ecc_status);
59*4882a593Smuzhiyun 	if (!ret) {
60*4882a593Smuzhiyun 		unsigned int i, bitflips = 0;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 		for (i = 0; i < chip->ecc.steps; i++) {
63*4882a593Smuzhiyun 			bitflips = ecc_status[i] & TOSHIBA_NAND_ECC_STATUS_MASK;
64*4882a593Smuzhiyun 			if (bitflips == TOSHIBA_NAND_ECC_STATUS_UNCORR) {
65*4882a593Smuzhiyun 				mtd->ecc_stats.failed++;
66*4882a593Smuzhiyun 			} else {
67*4882a593Smuzhiyun 				mtd->ecc_stats.corrected += bitflips;
68*4882a593Smuzhiyun 				max_bitflips = max(max_bitflips, bitflips);
69*4882a593Smuzhiyun 			}
70*4882a593Smuzhiyun 		}
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 		return max_bitflips;
73*4882a593Smuzhiyun 	}
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	/*
76*4882a593Smuzhiyun 	 * Fallback to regular status check if
77*4882a593Smuzhiyun 	 * toshiba_nand_benand_read_eccstatus_op() failed.
78*4882a593Smuzhiyun 	 */
79*4882a593Smuzhiyun 	ret = nand_status_op(chip, &status);
80*4882a593Smuzhiyun 	if (ret)
81*4882a593Smuzhiyun 		return ret;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	if (status & NAND_STATUS_FAIL) {
84*4882a593Smuzhiyun 		/* uncorrected */
85*4882a593Smuzhiyun 		mtd->ecc_stats.failed++;
86*4882a593Smuzhiyun 	} else if (status & TOSHIBA_NAND_STATUS_REWRITE_RECOMMENDED) {
87*4882a593Smuzhiyun 		/* corrected */
88*4882a593Smuzhiyun 		max_bitflips = mtd->bitflip_threshold;
89*4882a593Smuzhiyun 		mtd->ecc_stats.corrected += max_bitflips;
90*4882a593Smuzhiyun 	}
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	return max_bitflips;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun static int
toshiba_nand_read_page_benand(struct nand_chip * chip,uint8_t * buf,int oob_required,int page)96*4882a593Smuzhiyun toshiba_nand_read_page_benand(struct nand_chip *chip, uint8_t *buf,
97*4882a593Smuzhiyun 			      int oob_required, int page)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	int ret;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	ret = nand_read_page_raw(chip, buf, oob_required, page);
102*4882a593Smuzhiyun 	if (ret)
103*4882a593Smuzhiyun 		return ret;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	return toshiba_nand_benand_eccstatus(chip);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun static int
toshiba_nand_read_subpage_benand(struct nand_chip * chip,uint32_t data_offs,uint32_t readlen,uint8_t * bufpoi,int page)109*4882a593Smuzhiyun toshiba_nand_read_subpage_benand(struct nand_chip *chip, uint32_t data_offs,
110*4882a593Smuzhiyun 				 uint32_t readlen, uint8_t *bufpoi, int page)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	int ret;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	ret = nand_read_page_op(chip, page, data_offs,
115*4882a593Smuzhiyun 				bufpoi + data_offs, readlen);
116*4882a593Smuzhiyun 	if (ret)
117*4882a593Smuzhiyun 		return ret;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	return toshiba_nand_benand_eccstatus(chip);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
toshiba_nand_benand_init(struct nand_chip * chip)122*4882a593Smuzhiyun static void toshiba_nand_benand_init(struct nand_chip *chip)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	struct mtd_info *mtd = nand_to_mtd(chip);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	/*
127*4882a593Smuzhiyun 	 * On BENAND, the entire OOB region can be used by the MTD user.
128*4882a593Smuzhiyun 	 * The calculated ECC bytes are stored into other isolated
129*4882a593Smuzhiyun 	 * area which is not accessible to users.
130*4882a593Smuzhiyun 	 * This is why chip->ecc.bytes = 0.
131*4882a593Smuzhiyun 	 */
132*4882a593Smuzhiyun 	chip->ecc.bytes = 0;
133*4882a593Smuzhiyun 	chip->ecc.size = 512;
134*4882a593Smuzhiyun 	chip->ecc.strength = 8;
135*4882a593Smuzhiyun 	chip->ecc.read_page = toshiba_nand_read_page_benand;
136*4882a593Smuzhiyun 	chip->ecc.read_subpage = toshiba_nand_read_subpage_benand;
137*4882a593Smuzhiyun 	chip->ecc.write_page = nand_write_page_raw;
138*4882a593Smuzhiyun 	chip->ecc.read_page_raw = nand_read_page_raw_notsupp;
139*4882a593Smuzhiyun 	chip->ecc.write_page_raw = nand_write_page_raw_notsupp;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	chip->options |= NAND_SUBPAGE_READ;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	mtd_set_ooblayout(mtd, nand_get_large_page_ooblayout());
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
toshiba_nand_decode_id(struct nand_chip * chip)146*4882a593Smuzhiyun static void toshiba_nand_decode_id(struct nand_chip *chip)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	struct nand_device *base = &chip->base;
149*4882a593Smuzhiyun 	struct nand_ecc_props requirements = {};
150*4882a593Smuzhiyun 	struct mtd_info *mtd = nand_to_mtd(chip);
151*4882a593Smuzhiyun 	struct nand_memory_organization *memorg;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	memorg = nanddev_get_memorg(&chip->base);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	nand_decode_ext_id(chip);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	/*
158*4882a593Smuzhiyun 	 * Toshiba 24nm raw SLC (i.e., not BENAND) have 32B OOB per
159*4882a593Smuzhiyun 	 * 512B page. For Toshiba SLC, we decode the 5th/6th byte as
160*4882a593Smuzhiyun 	 * follows:
161*4882a593Smuzhiyun 	 * - ID byte 6, bits[2:0]: 100b -> 43nm, 101b -> 32nm,
162*4882a593Smuzhiyun 	 *                         110b -> 24nm
163*4882a593Smuzhiyun 	 * - ID byte 5, bit[7]:    1 -> BENAND, 0 -> raw SLC
164*4882a593Smuzhiyun 	 */
165*4882a593Smuzhiyun 	if (chip->id.len >= 6 && nand_is_slc(chip) &&
166*4882a593Smuzhiyun 	    (chip->id.data[5] & 0x7) == 0x6 /* 24nm */ &&
167*4882a593Smuzhiyun 	    !(chip->id.data[4] & TOSHIBA_NAND_ID4_IS_BENAND) /* !BENAND */) {
168*4882a593Smuzhiyun 		memorg->oobsize = 32 * memorg->pagesize >> 9;
169*4882a593Smuzhiyun 		mtd->oobsize = memorg->oobsize;
170*4882a593Smuzhiyun 	}
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	/*
173*4882a593Smuzhiyun 	 * Extract ECC requirements from 6th id byte.
174*4882a593Smuzhiyun 	 * For Toshiba SLC, ecc requrements are as follows:
175*4882a593Smuzhiyun 	 *  - 43nm: 1 bit ECC for each 512Byte is required.
176*4882a593Smuzhiyun 	 *  - 32nm: 4 bit ECC for each 512Byte is required.
177*4882a593Smuzhiyun 	 *  - 24nm: 8 bit ECC for each 512Byte is required.
178*4882a593Smuzhiyun 	 */
179*4882a593Smuzhiyun 	if (chip->id.len >= 6 && nand_is_slc(chip)) {
180*4882a593Smuzhiyun 		requirements.step_size = 512;
181*4882a593Smuzhiyun 		switch (chip->id.data[5] & 0x7) {
182*4882a593Smuzhiyun 		case 0x4:
183*4882a593Smuzhiyun 			requirements.strength = 1;
184*4882a593Smuzhiyun 			break;
185*4882a593Smuzhiyun 		case 0x5:
186*4882a593Smuzhiyun 			requirements.strength = 4;
187*4882a593Smuzhiyun 			break;
188*4882a593Smuzhiyun 		case 0x6:
189*4882a593Smuzhiyun 			requirements.strength = 8;
190*4882a593Smuzhiyun 			break;
191*4882a593Smuzhiyun 		default:
192*4882a593Smuzhiyun 			WARN(1, "Could not get ECC info");
193*4882a593Smuzhiyun 			requirements.step_size = 0;
194*4882a593Smuzhiyun 			break;
195*4882a593Smuzhiyun 		}
196*4882a593Smuzhiyun 	}
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	nanddev_set_ecc_requirements(base, &requirements);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun static int
tc58teg5dclta00_choose_interface_config(struct nand_chip * chip,struct nand_interface_config * iface)202*4882a593Smuzhiyun tc58teg5dclta00_choose_interface_config(struct nand_chip *chip,
203*4882a593Smuzhiyun 					struct nand_interface_config *iface)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	onfi_fill_interface_config(chip, iface, NAND_SDR_IFACE, 5);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	return nand_choose_best_sdr_timings(chip, iface, NULL);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun static int
tc58nvg0s3e_choose_interface_config(struct nand_chip * chip,struct nand_interface_config * iface)211*4882a593Smuzhiyun tc58nvg0s3e_choose_interface_config(struct nand_chip *chip,
212*4882a593Smuzhiyun 				    struct nand_interface_config *iface)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	onfi_fill_interface_config(chip, iface, NAND_SDR_IFACE, 2);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	return nand_choose_best_sdr_timings(chip, iface, NULL);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun static int
th58nvg2s3hbai4_choose_interface_config(struct nand_chip * chip,struct nand_interface_config * iface)220*4882a593Smuzhiyun th58nvg2s3hbai4_choose_interface_config(struct nand_chip *chip,
221*4882a593Smuzhiyun 					struct nand_interface_config *iface)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	struct nand_sdr_timings *sdr = &iface->timings.sdr;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	/* Start with timings from the closest timing mode, mode 4. */
226*4882a593Smuzhiyun 	onfi_fill_interface_config(chip, iface, NAND_SDR_IFACE, 4);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	/* Patch timings that differ from mode 4. */
229*4882a593Smuzhiyun 	sdr->tALS_min = 12000;
230*4882a593Smuzhiyun 	sdr->tCHZ_max = 20000;
231*4882a593Smuzhiyun 	sdr->tCLS_min = 12000;
232*4882a593Smuzhiyun 	sdr->tCOH_min = 0;
233*4882a593Smuzhiyun 	sdr->tDS_min = 12000;
234*4882a593Smuzhiyun 	sdr->tRHOH_min = 25000;
235*4882a593Smuzhiyun 	sdr->tRHW_min = 30000;
236*4882a593Smuzhiyun 	sdr->tRHZ_max = 60000;
237*4882a593Smuzhiyun 	sdr->tWHR_min = 60000;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	/* Patch timings not part of onfi timing mode. */
240*4882a593Smuzhiyun 	sdr->tPROG_max = 700000000;
241*4882a593Smuzhiyun 	sdr->tBERS_max = 5000000000;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	return nand_choose_best_sdr_timings(chip, iface, sdr);
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
tc58teg5dclta00_init(struct nand_chip * chip)246*4882a593Smuzhiyun static int tc58teg5dclta00_init(struct nand_chip *chip)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	struct mtd_info *mtd = nand_to_mtd(chip);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	chip->ops.choose_interface_config =
251*4882a593Smuzhiyun 		&tc58teg5dclta00_choose_interface_config;
252*4882a593Smuzhiyun 	chip->options |= NAND_NEED_SCRAMBLING;
253*4882a593Smuzhiyun 	mtd_set_pairing_scheme(mtd, &dist3_pairing_scheme);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	return 0;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
tc58nvg0s3e_init(struct nand_chip * chip)258*4882a593Smuzhiyun static int tc58nvg0s3e_init(struct nand_chip *chip)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	chip->ops.choose_interface_config =
261*4882a593Smuzhiyun 		&tc58nvg0s3e_choose_interface_config;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	return 0;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
th58nvg2s3hbai4_init(struct nand_chip * chip)266*4882a593Smuzhiyun static int th58nvg2s3hbai4_init(struct nand_chip *chip)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	chip->ops.choose_interface_config =
269*4882a593Smuzhiyun 		&th58nvg2s3hbai4_choose_interface_config;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	return 0;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
toshiba_nand_init(struct nand_chip * chip)274*4882a593Smuzhiyun static int toshiba_nand_init(struct nand_chip *chip)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	if (nand_is_slc(chip))
277*4882a593Smuzhiyun 		chip->options |= NAND_BBM_FIRSTPAGE | NAND_BBM_SECONDPAGE;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	/* Check that chip is BENAND and ECC mode is on-die */
280*4882a593Smuzhiyun 	if (nand_is_slc(chip) &&
281*4882a593Smuzhiyun 	    chip->ecc.engine_type == NAND_ECC_ENGINE_TYPE_ON_DIE &&
282*4882a593Smuzhiyun 	    chip->id.data[4] & TOSHIBA_NAND_ID4_IS_BENAND)
283*4882a593Smuzhiyun 		toshiba_nand_benand_init(chip);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	if (!strcmp("TC58TEG5DCLTA00", chip->parameters.model))
286*4882a593Smuzhiyun 		tc58teg5dclta00_init(chip);
287*4882a593Smuzhiyun 	if (!strncmp("TC58NVG0S3E", chip->parameters.model,
288*4882a593Smuzhiyun 		     sizeof("TC58NVG0S3E") - 1))
289*4882a593Smuzhiyun 		tc58nvg0s3e_init(chip);
290*4882a593Smuzhiyun 	if (!strncmp("TH58NVG2S3HBAI4", chip->parameters.model,
291*4882a593Smuzhiyun 		     sizeof("TH58NVG2S3HBAI4") - 1))
292*4882a593Smuzhiyun 		th58nvg2s3hbai4_init(chip);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	return 0;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun const struct nand_manufacturer_ops toshiba_nand_manuf_ops = {
298*4882a593Smuzhiyun 	.detect = toshiba_nand_decode_id,
299*4882a593Smuzhiyun 	.init = toshiba_nand_init,
300*4882a593Smuzhiyun };
301