1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0 OR MIT
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * MTK NAND Flash controller driver.
4*4882a593Smuzhiyun * Copyright (C) 2016 MediaTek Inc.
5*4882a593Smuzhiyun * Authors: Xiaolei Li <xiaolei.li@mediatek.com>
6*4882a593Smuzhiyun * Jorge Ramirez-Ortiz <jorge.ramirez-ortiz@linaro.org>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/dma-mapping.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
15*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/iopoll.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/of_device.h>
20*4882a593Smuzhiyun #include "mtk_ecc.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* NAND controller register definition */
23*4882a593Smuzhiyun #define NFI_CNFG (0x00)
24*4882a593Smuzhiyun #define CNFG_AHB BIT(0)
25*4882a593Smuzhiyun #define CNFG_READ_EN BIT(1)
26*4882a593Smuzhiyun #define CNFG_DMA_BURST_EN BIT(2)
27*4882a593Smuzhiyun #define CNFG_BYTE_RW BIT(6)
28*4882a593Smuzhiyun #define CNFG_HW_ECC_EN BIT(8)
29*4882a593Smuzhiyun #define CNFG_AUTO_FMT_EN BIT(9)
30*4882a593Smuzhiyun #define CNFG_OP_CUST (6 << 12)
31*4882a593Smuzhiyun #define NFI_PAGEFMT (0x04)
32*4882a593Smuzhiyun #define PAGEFMT_FDM_ECC_SHIFT (12)
33*4882a593Smuzhiyun #define PAGEFMT_FDM_SHIFT (8)
34*4882a593Smuzhiyun #define PAGEFMT_SEC_SEL_512 BIT(2)
35*4882a593Smuzhiyun #define PAGEFMT_512_2K (0)
36*4882a593Smuzhiyun #define PAGEFMT_2K_4K (1)
37*4882a593Smuzhiyun #define PAGEFMT_4K_8K (2)
38*4882a593Smuzhiyun #define PAGEFMT_8K_16K (3)
39*4882a593Smuzhiyun /* NFI control */
40*4882a593Smuzhiyun #define NFI_CON (0x08)
41*4882a593Smuzhiyun #define CON_FIFO_FLUSH BIT(0)
42*4882a593Smuzhiyun #define CON_NFI_RST BIT(1)
43*4882a593Smuzhiyun #define CON_BRD BIT(8) /* burst read */
44*4882a593Smuzhiyun #define CON_BWR BIT(9) /* burst write */
45*4882a593Smuzhiyun #define CON_SEC_SHIFT (12)
46*4882a593Smuzhiyun /* Timming control register */
47*4882a593Smuzhiyun #define NFI_ACCCON (0x0C)
48*4882a593Smuzhiyun #define NFI_INTR_EN (0x10)
49*4882a593Smuzhiyun #define INTR_AHB_DONE_EN BIT(6)
50*4882a593Smuzhiyun #define NFI_INTR_STA (0x14)
51*4882a593Smuzhiyun #define NFI_CMD (0x20)
52*4882a593Smuzhiyun #define NFI_ADDRNOB (0x30)
53*4882a593Smuzhiyun #define NFI_COLADDR (0x34)
54*4882a593Smuzhiyun #define NFI_ROWADDR (0x38)
55*4882a593Smuzhiyun #define NFI_STRDATA (0x40)
56*4882a593Smuzhiyun #define STAR_EN (1)
57*4882a593Smuzhiyun #define STAR_DE (0)
58*4882a593Smuzhiyun #define NFI_CNRNB (0x44)
59*4882a593Smuzhiyun #define NFI_DATAW (0x50)
60*4882a593Smuzhiyun #define NFI_DATAR (0x54)
61*4882a593Smuzhiyun #define NFI_PIO_DIRDY (0x58)
62*4882a593Smuzhiyun #define PIO_DI_RDY (0x01)
63*4882a593Smuzhiyun #define NFI_STA (0x60)
64*4882a593Smuzhiyun #define STA_CMD BIT(0)
65*4882a593Smuzhiyun #define STA_ADDR BIT(1)
66*4882a593Smuzhiyun #define STA_BUSY BIT(8)
67*4882a593Smuzhiyun #define STA_EMP_PAGE BIT(12)
68*4882a593Smuzhiyun #define NFI_FSM_CUSTDATA (0xe << 16)
69*4882a593Smuzhiyun #define NFI_FSM_MASK (0xf << 16)
70*4882a593Smuzhiyun #define NFI_ADDRCNTR (0x70)
71*4882a593Smuzhiyun #define CNTR_MASK GENMASK(16, 12)
72*4882a593Smuzhiyun #define ADDRCNTR_SEC_SHIFT (12)
73*4882a593Smuzhiyun #define ADDRCNTR_SEC(val) \
74*4882a593Smuzhiyun (((val) & CNTR_MASK) >> ADDRCNTR_SEC_SHIFT)
75*4882a593Smuzhiyun #define NFI_STRADDR (0x80)
76*4882a593Smuzhiyun #define NFI_BYTELEN (0x84)
77*4882a593Smuzhiyun #define NFI_CSEL (0x90)
78*4882a593Smuzhiyun #define NFI_FDML(x) (0xA0 + (x) * sizeof(u32) * 2)
79*4882a593Smuzhiyun #define NFI_FDMM(x) (0xA4 + (x) * sizeof(u32) * 2)
80*4882a593Smuzhiyun #define NFI_FDM_MAX_SIZE (8)
81*4882a593Smuzhiyun #define NFI_FDM_MIN_SIZE (1)
82*4882a593Smuzhiyun #define NFI_DEBUG_CON1 (0x220)
83*4882a593Smuzhiyun #define STROBE_MASK GENMASK(4, 3)
84*4882a593Smuzhiyun #define STROBE_SHIFT (3)
85*4882a593Smuzhiyun #define MAX_STROBE_DLY (3)
86*4882a593Smuzhiyun #define NFI_MASTER_STA (0x224)
87*4882a593Smuzhiyun #define MASTER_STA_MASK (0x0FFF)
88*4882a593Smuzhiyun #define NFI_EMPTY_THRESH (0x23C)
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun #define MTK_NAME "mtk-nand"
91*4882a593Smuzhiyun #define KB(x) ((x) * 1024UL)
92*4882a593Smuzhiyun #define MB(x) (KB(x) * 1024UL)
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #define MTK_TIMEOUT (500000)
95*4882a593Smuzhiyun #define MTK_RESET_TIMEOUT (1000000)
96*4882a593Smuzhiyun #define MTK_NAND_MAX_NSELS (2)
97*4882a593Smuzhiyun #define MTK_NFC_MIN_SPARE (16)
98*4882a593Smuzhiyun #define ACCTIMING(tpoecs, tprecs, tc2r, tw2r, twh, twst, trlt) \
99*4882a593Smuzhiyun ((tpoecs) << 28 | (tprecs) << 22 | (tc2r) << 16 | \
100*4882a593Smuzhiyun (tw2r) << 12 | (twh) << 8 | (twst) << 4 | (trlt))
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun struct mtk_nfc_caps {
103*4882a593Smuzhiyun const u8 *spare_size;
104*4882a593Smuzhiyun u8 num_spare_size;
105*4882a593Smuzhiyun u8 pageformat_spare_shift;
106*4882a593Smuzhiyun u8 nfi_clk_div;
107*4882a593Smuzhiyun u8 max_sector;
108*4882a593Smuzhiyun u32 max_sector_size;
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun struct mtk_nfc_bad_mark_ctl {
112*4882a593Smuzhiyun void (*bm_swap)(struct mtd_info *, u8 *buf, int raw);
113*4882a593Smuzhiyun u32 sec;
114*4882a593Smuzhiyun u32 pos;
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /*
118*4882a593Smuzhiyun * FDM: region used to store free OOB data
119*4882a593Smuzhiyun */
120*4882a593Smuzhiyun struct mtk_nfc_fdm {
121*4882a593Smuzhiyun u32 reg_size;
122*4882a593Smuzhiyun u32 ecc_size;
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun struct mtk_nfc_nand_chip {
126*4882a593Smuzhiyun struct list_head node;
127*4882a593Smuzhiyun struct nand_chip nand;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun struct mtk_nfc_bad_mark_ctl bad_mark;
130*4882a593Smuzhiyun struct mtk_nfc_fdm fdm;
131*4882a593Smuzhiyun u32 spare_per_sector;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun int nsels;
134*4882a593Smuzhiyun u8 sels[];
135*4882a593Smuzhiyun /* nothing after this field */
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun struct mtk_nfc_clk {
139*4882a593Smuzhiyun struct clk *nfi_clk;
140*4882a593Smuzhiyun struct clk *pad_clk;
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun struct mtk_nfc {
144*4882a593Smuzhiyun struct nand_controller controller;
145*4882a593Smuzhiyun struct mtk_ecc_config ecc_cfg;
146*4882a593Smuzhiyun struct mtk_nfc_clk clk;
147*4882a593Smuzhiyun struct mtk_ecc *ecc;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun struct device *dev;
150*4882a593Smuzhiyun const struct mtk_nfc_caps *caps;
151*4882a593Smuzhiyun void __iomem *regs;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun struct completion done;
154*4882a593Smuzhiyun struct list_head chips;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun u8 *buffer;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun unsigned long assigned_cs;
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /*
162*4882a593Smuzhiyun * supported spare size of each IP.
163*4882a593Smuzhiyun * order should be the same with the spare size bitfiled defination of
164*4882a593Smuzhiyun * register NFI_PAGEFMT.
165*4882a593Smuzhiyun */
166*4882a593Smuzhiyun static const u8 spare_size_mt2701[] = {
167*4882a593Smuzhiyun 16, 26, 27, 28, 32, 36, 40, 44, 48, 49, 50, 51, 52, 62, 63, 64
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun static const u8 spare_size_mt2712[] = {
171*4882a593Smuzhiyun 16, 26, 27, 28, 32, 36, 40, 44, 48, 49, 50, 51, 52, 62, 61, 63, 64, 67,
172*4882a593Smuzhiyun 74
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun static const u8 spare_size_mt7622[] = {
176*4882a593Smuzhiyun 16, 26, 27, 28
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
to_mtk_nand(struct nand_chip * nand)179*4882a593Smuzhiyun static inline struct mtk_nfc_nand_chip *to_mtk_nand(struct nand_chip *nand)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun return container_of(nand, struct mtk_nfc_nand_chip, nand);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
data_ptr(struct nand_chip * chip,const u8 * p,int i)184*4882a593Smuzhiyun static inline u8 *data_ptr(struct nand_chip *chip, const u8 *p, int i)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun return (u8 *)p + i * chip->ecc.size;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
oob_ptr(struct nand_chip * chip,int i)189*4882a593Smuzhiyun static inline u8 *oob_ptr(struct nand_chip *chip, int i)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
192*4882a593Smuzhiyun u8 *poi;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* map the sector's FDM data to free oob:
195*4882a593Smuzhiyun * the beginning of the oob area stores the FDM data of bad mark sectors
196*4882a593Smuzhiyun */
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun if (i < mtk_nand->bad_mark.sec)
199*4882a593Smuzhiyun poi = chip->oob_poi + (i + 1) * mtk_nand->fdm.reg_size;
200*4882a593Smuzhiyun else if (i == mtk_nand->bad_mark.sec)
201*4882a593Smuzhiyun poi = chip->oob_poi;
202*4882a593Smuzhiyun else
203*4882a593Smuzhiyun poi = chip->oob_poi + i * mtk_nand->fdm.reg_size;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun return poi;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
mtk_data_len(struct nand_chip * chip)208*4882a593Smuzhiyun static inline int mtk_data_len(struct nand_chip *chip)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun return chip->ecc.size + mtk_nand->spare_per_sector;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
mtk_data_ptr(struct nand_chip * chip,int i)215*4882a593Smuzhiyun static inline u8 *mtk_data_ptr(struct nand_chip *chip, int i)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun struct mtk_nfc *nfc = nand_get_controller_data(chip);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun return nfc->buffer + i * mtk_data_len(chip);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
mtk_oob_ptr(struct nand_chip * chip,int i)222*4882a593Smuzhiyun static inline u8 *mtk_oob_ptr(struct nand_chip *chip, int i)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun struct mtk_nfc *nfc = nand_get_controller_data(chip);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun return nfc->buffer + i * mtk_data_len(chip) + chip->ecc.size;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
nfi_writel(struct mtk_nfc * nfc,u32 val,u32 reg)229*4882a593Smuzhiyun static inline void nfi_writel(struct mtk_nfc *nfc, u32 val, u32 reg)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun writel(val, nfc->regs + reg);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
nfi_writew(struct mtk_nfc * nfc,u16 val,u32 reg)234*4882a593Smuzhiyun static inline void nfi_writew(struct mtk_nfc *nfc, u16 val, u32 reg)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun writew(val, nfc->regs + reg);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
nfi_writeb(struct mtk_nfc * nfc,u8 val,u32 reg)239*4882a593Smuzhiyun static inline void nfi_writeb(struct mtk_nfc *nfc, u8 val, u32 reg)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun writeb(val, nfc->regs + reg);
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
nfi_readl(struct mtk_nfc * nfc,u32 reg)244*4882a593Smuzhiyun static inline u32 nfi_readl(struct mtk_nfc *nfc, u32 reg)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun return readl_relaxed(nfc->regs + reg);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
nfi_readw(struct mtk_nfc * nfc,u32 reg)249*4882a593Smuzhiyun static inline u16 nfi_readw(struct mtk_nfc *nfc, u32 reg)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun return readw_relaxed(nfc->regs + reg);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
nfi_readb(struct mtk_nfc * nfc,u32 reg)254*4882a593Smuzhiyun static inline u8 nfi_readb(struct mtk_nfc *nfc, u32 reg)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun return readb_relaxed(nfc->regs + reg);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
mtk_nfc_hw_reset(struct mtk_nfc * nfc)259*4882a593Smuzhiyun static void mtk_nfc_hw_reset(struct mtk_nfc *nfc)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun struct device *dev = nfc->dev;
262*4882a593Smuzhiyun u32 val;
263*4882a593Smuzhiyun int ret;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /* reset all registers and force the NFI master to terminate */
266*4882a593Smuzhiyun nfi_writel(nfc, CON_FIFO_FLUSH | CON_NFI_RST, NFI_CON);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun /* wait for the master to finish the last transaction */
269*4882a593Smuzhiyun ret = readl_poll_timeout(nfc->regs + NFI_MASTER_STA, val,
270*4882a593Smuzhiyun !(val & MASTER_STA_MASK), 50,
271*4882a593Smuzhiyun MTK_RESET_TIMEOUT);
272*4882a593Smuzhiyun if (ret)
273*4882a593Smuzhiyun dev_warn(dev, "master active in reset [0x%x] = 0x%x\n",
274*4882a593Smuzhiyun NFI_MASTER_STA, val);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /* ensure any status register affected by the NFI master is reset */
277*4882a593Smuzhiyun nfi_writel(nfc, CON_FIFO_FLUSH | CON_NFI_RST, NFI_CON);
278*4882a593Smuzhiyun nfi_writew(nfc, STAR_DE, NFI_STRDATA);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
mtk_nfc_send_command(struct mtk_nfc * nfc,u8 command)281*4882a593Smuzhiyun static int mtk_nfc_send_command(struct mtk_nfc *nfc, u8 command)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun struct device *dev = nfc->dev;
284*4882a593Smuzhiyun u32 val;
285*4882a593Smuzhiyun int ret;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun nfi_writel(nfc, command, NFI_CMD);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun ret = readl_poll_timeout_atomic(nfc->regs + NFI_STA, val,
290*4882a593Smuzhiyun !(val & STA_CMD), 10, MTK_TIMEOUT);
291*4882a593Smuzhiyun if (ret) {
292*4882a593Smuzhiyun dev_warn(dev, "nfi core timed out entering command mode\n");
293*4882a593Smuzhiyun return -EIO;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun return 0;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
mtk_nfc_send_address(struct mtk_nfc * nfc,int addr)299*4882a593Smuzhiyun static int mtk_nfc_send_address(struct mtk_nfc *nfc, int addr)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun struct device *dev = nfc->dev;
302*4882a593Smuzhiyun u32 val;
303*4882a593Smuzhiyun int ret;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun nfi_writel(nfc, addr, NFI_COLADDR);
306*4882a593Smuzhiyun nfi_writel(nfc, 0, NFI_ROWADDR);
307*4882a593Smuzhiyun nfi_writew(nfc, 1, NFI_ADDRNOB);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun ret = readl_poll_timeout_atomic(nfc->regs + NFI_STA, val,
310*4882a593Smuzhiyun !(val & STA_ADDR), 10, MTK_TIMEOUT);
311*4882a593Smuzhiyun if (ret) {
312*4882a593Smuzhiyun dev_warn(dev, "nfi core timed out entering address mode\n");
313*4882a593Smuzhiyun return -EIO;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun return 0;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
mtk_nfc_hw_runtime_config(struct mtd_info * mtd)319*4882a593Smuzhiyun static int mtk_nfc_hw_runtime_config(struct mtd_info *mtd)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
322*4882a593Smuzhiyun struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
323*4882a593Smuzhiyun struct mtk_nfc *nfc = nand_get_controller_data(chip);
324*4882a593Smuzhiyun u32 fmt, spare, i;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun if (!mtd->writesize)
327*4882a593Smuzhiyun return 0;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun spare = mtk_nand->spare_per_sector;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun switch (mtd->writesize) {
332*4882a593Smuzhiyun case 512:
333*4882a593Smuzhiyun fmt = PAGEFMT_512_2K | PAGEFMT_SEC_SEL_512;
334*4882a593Smuzhiyun break;
335*4882a593Smuzhiyun case KB(2):
336*4882a593Smuzhiyun if (chip->ecc.size == 512)
337*4882a593Smuzhiyun fmt = PAGEFMT_2K_4K | PAGEFMT_SEC_SEL_512;
338*4882a593Smuzhiyun else
339*4882a593Smuzhiyun fmt = PAGEFMT_512_2K;
340*4882a593Smuzhiyun break;
341*4882a593Smuzhiyun case KB(4):
342*4882a593Smuzhiyun if (chip->ecc.size == 512)
343*4882a593Smuzhiyun fmt = PAGEFMT_4K_8K | PAGEFMT_SEC_SEL_512;
344*4882a593Smuzhiyun else
345*4882a593Smuzhiyun fmt = PAGEFMT_2K_4K;
346*4882a593Smuzhiyun break;
347*4882a593Smuzhiyun case KB(8):
348*4882a593Smuzhiyun if (chip->ecc.size == 512)
349*4882a593Smuzhiyun fmt = PAGEFMT_8K_16K | PAGEFMT_SEC_SEL_512;
350*4882a593Smuzhiyun else
351*4882a593Smuzhiyun fmt = PAGEFMT_4K_8K;
352*4882a593Smuzhiyun break;
353*4882a593Smuzhiyun case KB(16):
354*4882a593Smuzhiyun fmt = PAGEFMT_8K_16K;
355*4882a593Smuzhiyun break;
356*4882a593Smuzhiyun default:
357*4882a593Smuzhiyun dev_err(nfc->dev, "invalid page len: %d\n", mtd->writesize);
358*4882a593Smuzhiyun return -EINVAL;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /*
362*4882a593Smuzhiyun * the hardware will double the value for this eccsize, so we need to
363*4882a593Smuzhiyun * halve it
364*4882a593Smuzhiyun */
365*4882a593Smuzhiyun if (chip->ecc.size == 1024)
366*4882a593Smuzhiyun spare >>= 1;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun for (i = 0; i < nfc->caps->num_spare_size; i++) {
369*4882a593Smuzhiyun if (nfc->caps->spare_size[i] == spare)
370*4882a593Smuzhiyun break;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun if (i == nfc->caps->num_spare_size) {
374*4882a593Smuzhiyun dev_err(nfc->dev, "invalid spare size %d\n", spare);
375*4882a593Smuzhiyun return -EINVAL;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun fmt |= i << nfc->caps->pageformat_spare_shift;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun fmt |= mtk_nand->fdm.reg_size << PAGEFMT_FDM_SHIFT;
381*4882a593Smuzhiyun fmt |= mtk_nand->fdm.ecc_size << PAGEFMT_FDM_ECC_SHIFT;
382*4882a593Smuzhiyun nfi_writel(nfc, fmt, NFI_PAGEFMT);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun nfc->ecc_cfg.strength = chip->ecc.strength;
385*4882a593Smuzhiyun nfc->ecc_cfg.len = chip->ecc.size + mtk_nand->fdm.ecc_size;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun return 0;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
mtk_nfc_wait_ioready(struct mtk_nfc * nfc)390*4882a593Smuzhiyun static inline void mtk_nfc_wait_ioready(struct mtk_nfc *nfc)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun int rc;
393*4882a593Smuzhiyun u8 val;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun rc = readb_poll_timeout_atomic(nfc->regs + NFI_PIO_DIRDY, val,
396*4882a593Smuzhiyun val & PIO_DI_RDY, 10, MTK_TIMEOUT);
397*4882a593Smuzhiyun if (rc < 0)
398*4882a593Smuzhiyun dev_err(nfc->dev, "data not ready\n");
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
mtk_nfc_read_byte(struct nand_chip * chip)401*4882a593Smuzhiyun static inline u8 mtk_nfc_read_byte(struct nand_chip *chip)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun struct mtk_nfc *nfc = nand_get_controller_data(chip);
404*4882a593Smuzhiyun u32 reg;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun /* after each byte read, the NFI_STA reg is reset by the hardware */
407*4882a593Smuzhiyun reg = nfi_readl(nfc, NFI_STA) & NFI_FSM_MASK;
408*4882a593Smuzhiyun if (reg != NFI_FSM_CUSTDATA) {
409*4882a593Smuzhiyun reg = nfi_readw(nfc, NFI_CNFG);
410*4882a593Smuzhiyun reg |= CNFG_BYTE_RW | CNFG_READ_EN;
411*4882a593Smuzhiyun nfi_writew(nfc, reg, NFI_CNFG);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun /*
414*4882a593Smuzhiyun * set to max sector to allow the HW to continue reading over
415*4882a593Smuzhiyun * unaligned accesses
416*4882a593Smuzhiyun */
417*4882a593Smuzhiyun reg = (nfc->caps->max_sector << CON_SEC_SHIFT) | CON_BRD;
418*4882a593Smuzhiyun nfi_writel(nfc, reg, NFI_CON);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun /* trigger to fetch data */
421*4882a593Smuzhiyun nfi_writew(nfc, STAR_EN, NFI_STRDATA);
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun mtk_nfc_wait_ioready(nfc);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun return nfi_readb(nfc, NFI_DATAR);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
mtk_nfc_read_buf(struct nand_chip * chip,u8 * buf,int len)429*4882a593Smuzhiyun static void mtk_nfc_read_buf(struct nand_chip *chip, u8 *buf, int len)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun int i;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun for (i = 0; i < len; i++)
434*4882a593Smuzhiyun buf[i] = mtk_nfc_read_byte(chip);
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
mtk_nfc_write_byte(struct nand_chip * chip,u8 byte)437*4882a593Smuzhiyun static void mtk_nfc_write_byte(struct nand_chip *chip, u8 byte)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun struct mtk_nfc *nfc = nand_get_controller_data(chip);
440*4882a593Smuzhiyun u32 reg;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun reg = nfi_readl(nfc, NFI_STA) & NFI_FSM_MASK;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun if (reg != NFI_FSM_CUSTDATA) {
445*4882a593Smuzhiyun reg = nfi_readw(nfc, NFI_CNFG) | CNFG_BYTE_RW;
446*4882a593Smuzhiyun nfi_writew(nfc, reg, NFI_CNFG);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun reg = nfc->caps->max_sector << CON_SEC_SHIFT | CON_BWR;
449*4882a593Smuzhiyun nfi_writel(nfc, reg, NFI_CON);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun nfi_writew(nfc, STAR_EN, NFI_STRDATA);
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun mtk_nfc_wait_ioready(nfc);
455*4882a593Smuzhiyun nfi_writeb(nfc, byte, NFI_DATAW);
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
mtk_nfc_write_buf(struct nand_chip * chip,const u8 * buf,int len)458*4882a593Smuzhiyun static void mtk_nfc_write_buf(struct nand_chip *chip, const u8 *buf, int len)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun int i;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun for (i = 0; i < len; i++)
463*4882a593Smuzhiyun mtk_nfc_write_byte(chip, buf[i]);
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
mtk_nfc_exec_instr(struct nand_chip * chip,const struct nand_op_instr * instr)466*4882a593Smuzhiyun static int mtk_nfc_exec_instr(struct nand_chip *chip,
467*4882a593Smuzhiyun const struct nand_op_instr *instr)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun struct mtk_nfc *nfc = nand_get_controller_data(chip);
470*4882a593Smuzhiyun unsigned int i;
471*4882a593Smuzhiyun u32 status;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun switch (instr->type) {
474*4882a593Smuzhiyun case NAND_OP_CMD_INSTR:
475*4882a593Smuzhiyun mtk_nfc_send_command(nfc, instr->ctx.cmd.opcode);
476*4882a593Smuzhiyun return 0;
477*4882a593Smuzhiyun case NAND_OP_ADDR_INSTR:
478*4882a593Smuzhiyun for (i = 0; i < instr->ctx.addr.naddrs; i++)
479*4882a593Smuzhiyun mtk_nfc_send_address(nfc, instr->ctx.addr.addrs[i]);
480*4882a593Smuzhiyun return 0;
481*4882a593Smuzhiyun case NAND_OP_DATA_IN_INSTR:
482*4882a593Smuzhiyun mtk_nfc_read_buf(chip, instr->ctx.data.buf.in,
483*4882a593Smuzhiyun instr->ctx.data.len);
484*4882a593Smuzhiyun return 0;
485*4882a593Smuzhiyun case NAND_OP_DATA_OUT_INSTR:
486*4882a593Smuzhiyun mtk_nfc_write_buf(chip, instr->ctx.data.buf.out,
487*4882a593Smuzhiyun instr->ctx.data.len);
488*4882a593Smuzhiyun return 0;
489*4882a593Smuzhiyun case NAND_OP_WAITRDY_INSTR:
490*4882a593Smuzhiyun return readl_poll_timeout(nfc->regs + NFI_STA, status,
491*4882a593Smuzhiyun !(status & STA_BUSY), 20,
492*4882a593Smuzhiyun instr->ctx.waitrdy.timeout_ms * 1000);
493*4882a593Smuzhiyun default:
494*4882a593Smuzhiyun break;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun return -EINVAL;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
mtk_nfc_select_target(struct nand_chip * nand,unsigned int cs)500*4882a593Smuzhiyun static void mtk_nfc_select_target(struct nand_chip *nand, unsigned int cs)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun struct mtk_nfc *nfc = nand_get_controller_data(nand);
503*4882a593Smuzhiyun struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(nand);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun mtk_nfc_hw_runtime_config(nand_to_mtd(nand));
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun nfi_writel(nfc, mtk_nand->sels[cs], NFI_CSEL);
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
mtk_nfc_exec_op(struct nand_chip * chip,const struct nand_operation * op,bool check_only)510*4882a593Smuzhiyun static int mtk_nfc_exec_op(struct nand_chip *chip,
511*4882a593Smuzhiyun const struct nand_operation *op,
512*4882a593Smuzhiyun bool check_only)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun struct mtk_nfc *nfc = nand_get_controller_data(chip);
515*4882a593Smuzhiyun unsigned int i;
516*4882a593Smuzhiyun int ret = 0;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun if (check_only)
519*4882a593Smuzhiyun return 0;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun mtk_nfc_hw_reset(nfc);
522*4882a593Smuzhiyun nfi_writew(nfc, CNFG_OP_CUST, NFI_CNFG);
523*4882a593Smuzhiyun mtk_nfc_select_target(chip, op->cs);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun for (i = 0; i < op->ninstrs; i++) {
526*4882a593Smuzhiyun ret = mtk_nfc_exec_instr(chip, &op->instrs[i]);
527*4882a593Smuzhiyun if (ret)
528*4882a593Smuzhiyun break;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun return ret;
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
mtk_nfc_setup_interface(struct nand_chip * chip,int csline,const struct nand_interface_config * conf)534*4882a593Smuzhiyun static int mtk_nfc_setup_interface(struct nand_chip *chip, int csline,
535*4882a593Smuzhiyun const struct nand_interface_config *conf)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun struct mtk_nfc *nfc = nand_get_controller_data(chip);
538*4882a593Smuzhiyun const struct nand_sdr_timings *timings;
539*4882a593Smuzhiyun u32 rate, tpoecs, tprecs, tc2r, tw2r, twh, twst = 0, trlt = 0;
540*4882a593Smuzhiyun u32 temp, tsel = 0;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun timings = nand_get_sdr_timings(conf);
543*4882a593Smuzhiyun if (IS_ERR(timings))
544*4882a593Smuzhiyun return -ENOTSUPP;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun if (csline == NAND_DATA_IFACE_CHECK_ONLY)
547*4882a593Smuzhiyun return 0;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun rate = clk_get_rate(nfc->clk.nfi_clk);
550*4882a593Smuzhiyun /* There is a frequency divider in some IPs */
551*4882a593Smuzhiyun rate /= nfc->caps->nfi_clk_div;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun /* turn clock rate into KHZ */
554*4882a593Smuzhiyun rate /= 1000;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun tpoecs = max(timings->tALH_min, timings->tCLH_min) / 1000;
557*4882a593Smuzhiyun tpoecs = DIV_ROUND_UP(tpoecs * rate, 1000000);
558*4882a593Smuzhiyun tpoecs &= 0xf;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun tprecs = max(timings->tCLS_min, timings->tALS_min) / 1000;
561*4882a593Smuzhiyun tprecs = DIV_ROUND_UP(tprecs * rate, 1000000);
562*4882a593Smuzhiyun tprecs &= 0x3f;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun /* sdr interface has no tCR which means CE# low to RE# low */
565*4882a593Smuzhiyun tc2r = 0;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun tw2r = timings->tWHR_min / 1000;
568*4882a593Smuzhiyun tw2r = DIV_ROUND_UP(tw2r * rate, 1000000);
569*4882a593Smuzhiyun tw2r = DIV_ROUND_UP(tw2r - 1, 2);
570*4882a593Smuzhiyun tw2r &= 0xf;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun twh = max(timings->tREH_min, timings->tWH_min) / 1000;
573*4882a593Smuzhiyun twh = DIV_ROUND_UP(twh * rate, 1000000) - 1;
574*4882a593Smuzhiyun twh &= 0xf;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun /* Calculate real WE#/RE# hold time in nanosecond */
577*4882a593Smuzhiyun temp = (twh + 1) * 1000000 / rate;
578*4882a593Smuzhiyun /* nanosecond to picosecond */
579*4882a593Smuzhiyun temp *= 1000;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun /*
582*4882a593Smuzhiyun * WE# low level time should be expaned to meet WE# pulse time
583*4882a593Smuzhiyun * and WE# cycle time at the same time.
584*4882a593Smuzhiyun */
585*4882a593Smuzhiyun if (temp < timings->tWC_min)
586*4882a593Smuzhiyun twst = timings->tWC_min - temp;
587*4882a593Smuzhiyun twst = max(timings->tWP_min, twst) / 1000;
588*4882a593Smuzhiyun twst = DIV_ROUND_UP(twst * rate, 1000000) - 1;
589*4882a593Smuzhiyun twst &= 0xf;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /*
592*4882a593Smuzhiyun * RE# low level time should be expaned to meet RE# pulse time
593*4882a593Smuzhiyun * and RE# cycle time at the same time.
594*4882a593Smuzhiyun */
595*4882a593Smuzhiyun if (temp < timings->tRC_min)
596*4882a593Smuzhiyun trlt = timings->tRC_min - temp;
597*4882a593Smuzhiyun trlt = max(trlt, timings->tRP_min) / 1000;
598*4882a593Smuzhiyun trlt = DIV_ROUND_UP(trlt * rate, 1000000) - 1;
599*4882a593Smuzhiyun trlt &= 0xf;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun /* Calculate RE# pulse time in nanosecond. */
602*4882a593Smuzhiyun temp = (trlt + 1) * 1000000 / rate;
603*4882a593Smuzhiyun /* nanosecond to picosecond */
604*4882a593Smuzhiyun temp *= 1000;
605*4882a593Smuzhiyun /*
606*4882a593Smuzhiyun * If RE# access time is bigger than RE# pulse time,
607*4882a593Smuzhiyun * delay sampling data timing.
608*4882a593Smuzhiyun */
609*4882a593Smuzhiyun if (temp < timings->tREA_max) {
610*4882a593Smuzhiyun tsel = timings->tREA_max / 1000;
611*4882a593Smuzhiyun tsel = DIV_ROUND_UP(tsel * rate, 1000000);
612*4882a593Smuzhiyun tsel -= (trlt + 1);
613*4882a593Smuzhiyun if (tsel > MAX_STROBE_DLY) {
614*4882a593Smuzhiyun trlt += tsel - MAX_STROBE_DLY;
615*4882a593Smuzhiyun tsel = MAX_STROBE_DLY;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun temp = nfi_readl(nfc, NFI_DEBUG_CON1);
619*4882a593Smuzhiyun temp &= ~STROBE_MASK;
620*4882a593Smuzhiyun temp |= tsel << STROBE_SHIFT;
621*4882a593Smuzhiyun nfi_writel(nfc, temp, NFI_DEBUG_CON1);
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun /*
624*4882a593Smuzhiyun * ACCON: access timing control register
625*4882a593Smuzhiyun * -------------------------------------
626*4882a593Smuzhiyun * 31:28: tpoecs, minimum required time for CS post pulling down after
627*4882a593Smuzhiyun * accessing the device
628*4882a593Smuzhiyun * 27:22: tprecs, minimum required time for CS pre pulling down before
629*4882a593Smuzhiyun * accessing the device
630*4882a593Smuzhiyun * 21:16: tc2r, minimum required time from NCEB low to NREB low
631*4882a593Smuzhiyun * 15:12: tw2r, minimum required time from NWEB high to NREB low.
632*4882a593Smuzhiyun * 11:08: twh, write enable hold time
633*4882a593Smuzhiyun * 07:04: twst, write wait states
634*4882a593Smuzhiyun * 03:00: trlt, read wait states
635*4882a593Smuzhiyun */
636*4882a593Smuzhiyun trlt = ACCTIMING(tpoecs, tprecs, tc2r, tw2r, twh, twst, trlt);
637*4882a593Smuzhiyun nfi_writel(nfc, trlt, NFI_ACCCON);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun return 0;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
mtk_nfc_sector_encode(struct nand_chip * chip,u8 * data)642*4882a593Smuzhiyun static int mtk_nfc_sector_encode(struct nand_chip *chip, u8 *data)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun struct mtk_nfc *nfc = nand_get_controller_data(chip);
645*4882a593Smuzhiyun struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
646*4882a593Smuzhiyun int size = chip->ecc.size + mtk_nand->fdm.reg_size;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun nfc->ecc_cfg.mode = ECC_DMA_MODE;
649*4882a593Smuzhiyun nfc->ecc_cfg.op = ECC_ENCODE;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun return mtk_ecc_encode(nfc->ecc, &nfc->ecc_cfg, data, size);
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
mtk_nfc_no_bad_mark_swap(struct mtd_info * a,u8 * b,int c)654*4882a593Smuzhiyun static void mtk_nfc_no_bad_mark_swap(struct mtd_info *a, u8 *b, int c)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun /* nop */
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
mtk_nfc_bad_mark_swap(struct mtd_info * mtd,u8 * buf,int raw)659*4882a593Smuzhiyun static void mtk_nfc_bad_mark_swap(struct mtd_info *mtd, u8 *buf, int raw)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
662*4882a593Smuzhiyun struct mtk_nfc_nand_chip *nand = to_mtk_nand(chip);
663*4882a593Smuzhiyun u32 bad_pos = nand->bad_mark.pos;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun if (raw)
666*4882a593Smuzhiyun bad_pos += nand->bad_mark.sec * mtk_data_len(chip);
667*4882a593Smuzhiyun else
668*4882a593Smuzhiyun bad_pos += nand->bad_mark.sec * chip->ecc.size;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun swap(chip->oob_poi[0], buf[bad_pos]);
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
mtk_nfc_format_subpage(struct mtd_info * mtd,u32 offset,u32 len,const u8 * buf)673*4882a593Smuzhiyun static int mtk_nfc_format_subpage(struct mtd_info *mtd, u32 offset,
674*4882a593Smuzhiyun u32 len, const u8 *buf)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
677*4882a593Smuzhiyun struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
678*4882a593Smuzhiyun struct mtk_nfc *nfc = nand_get_controller_data(chip);
679*4882a593Smuzhiyun struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
680*4882a593Smuzhiyun u32 start, end;
681*4882a593Smuzhiyun int i, ret;
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun start = offset / chip->ecc.size;
684*4882a593Smuzhiyun end = DIV_ROUND_UP(offset + len, chip->ecc.size);
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun memset(nfc->buffer, 0xff, mtd->writesize + mtd->oobsize);
687*4882a593Smuzhiyun for (i = 0; i < chip->ecc.steps; i++) {
688*4882a593Smuzhiyun memcpy(mtk_data_ptr(chip, i), data_ptr(chip, buf, i),
689*4882a593Smuzhiyun chip->ecc.size);
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun if (start > i || i >= end)
692*4882a593Smuzhiyun continue;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun if (i == mtk_nand->bad_mark.sec)
695*4882a593Smuzhiyun mtk_nand->bad_mark.bm_swap(mtd, nfc->buffer, 1);
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun memcpy(mtk_oob_ptr(chip, i), oob_ptr(chip, i), fdm->reg_size);
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun /* program the CRC back to the OOB */
700*4882a593Smuzhiyun ret = mtk_nfc_sector_encode(chip, mtk_data_ptr(chip, i));
701*4882a593Smuzhiyun if (ret < 0)
702*4882a593Smuzhiyun return ret;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun return 0;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
mtk_nfc_format_page(struct mtd_info * mtd,const u8 * buf)708*4882a593Smuzhiyun static void mtk_nfc_format_page(struct mtd_info *mtd, const u8 *buf)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
711*4882a593Smuzhiyun struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
712*4882a593Smuzhiyun struct mtk_nfc *nfc = nand_get_controller_data(chip);
713*4882a593Smuzhiyun struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
714*4882a593Smuzhiyun u32 i;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun memset(nfc->buffer, 0xff, mtd->writesize + mtd->oobsize);
717*4882a593Smuzhiyun for (i = 0; i < chip->ecc.steps; i++) {
718*4882a593Smuzhiyun if (buf)
719*4882a593Smuzhiyun memcpy(mtk_data_ptr(chip, i), data_ptr(chip, buf, i),
720*4882a593Smuzhiyun chip->ecc.size);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun if (i == mtk_nand->bad_mark.sec)
723*4882a593Smuzhiyun mtk_nand->bad_mark.bm_swap(mtd, nfc->buffer, 1);
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun memcpy(mtk_oob_ptr(chip, i), oob_ptr(chip, i), fdm->reg_size);
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun
mtk_nfc_read_fdm(struct nand_chip * chip,u32 start,u32 sectors)729*4882a593Smuzhiyun static inline void mtk_nfc_read_fdm(struct nand_chip *chip, u32 start,
730*4882a593Smuzhiyun u32 sectors)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun struct mtk_nfc *nfc = nand_get_controller_data(chip);
733*4882a593Smuzhiyun struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
734*4882a593Smuzhiyun struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
735*4882a593Smuzhiyun u32 vall, valm;
736*4882a593Smuzhiyun u8 *oobptr;
737*4882a593Smuzhiyun int i, j;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun for (i = 0; i < sectors; i++) {
740*4882a593Smuzhiyun oobptr = oob_ptr(chip, start + i);
741*4882a593Smuzhiyun vall = nfi_readl(nfc, NFI_FDML(i));
742*4882a593Smuzhiyun valm = nfi_readl(nfc, NFI_FDMM(i));
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun for (j = 0; j < fdm->reg_size; j++)
745*4882a593Smuzhiyun oobptr[j] = (j >= 4 ? valm : vall) >> ((j % 4) * 8);
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun
mtk_nfc_write_fdm(struct nand_chip * chip)749*4882a593Smuzhiyun static inline void mtk_nfc_write_fdm(struct nand_chip *chip)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun struct mtk_nfc *nfc = nand_get_controller_data(chip);
752*4882a593Smuzhiyun struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
753*4882a593Smuzhiyun struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
754*4882a593Smuzhiyun u32 vall, valm;
755*4882a593Smuzhiyun u8 *oobptr;
756*4882a593Smuzhiyun int i, j;
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun for (i = 0; i < chip->ecc.steps; i++) {
759*4882a593Smuzhiyun oobptr = oob_ptr(chip, i);
760*4882a593Smuzhiyun vall = 0;
761*4882a593Smuzhiyun valm = 0;
762*4882a593Smuzhiyun for (j = 0; j < 8; j++) {
763*4882a593Smuzhiyun if (j < 4)
764*4882a593Smuzhiyun vall |= (j < fdm->reg_size ? oobptr[j] : 0xff)
765*4882a593Smuzhiyun << (j * 8);
766*4882a593Smuzhiyun else
767*4882a593Smuzhiyun valm |= (j < fdm->reg_size ? oobptr[j] : 0xff)
768*4882a593Smuzhiyun << ((j - 4) * 8);
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun nfi_writel(nfc, vall, NFI_FDML(i));
771*4882a593Smuzhiyun nfi_writel(nfc, valm, NFI_FDMM(i));
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
mtk_nfc_do_write_page(struct mtd_info * mtd,struct nand_chip * chip,const u8 * buf,int page,int len)775*4882a593Smuzhiyun static int mtk_nfc_do_write_page(struct mtd_info *mtd, struct nand_chip *chip,
776*4882a593Smuzhiyun const u8 *buf, int page, int len)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun struct mtk_nfc *nfc = nand_get_controller_data(chip);
779*4882a593Smuzhiyun struct device *dev = nfc->dev;
780*4882a593Smuzhiyun dma_addr_t addr;
781*4882a593Smuzhiyun u32 reg;
782*4882a593Smuzhiyun int ret;
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun addr = dma_map_single(dev, (void *)buf, len, DMA_TO_DEVICE);
785*4882a593Smuzhiyun ret = dma_mapping_error(nfc->dev, addr);
786*4882a593Smuzhiyun if (ret) {
787*4882a593Smuzhiyun dev_err(nfc->dev, "dma mapping error\n");
788*4882a593Smuzhiyun return -EINVAL;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun reg = nfi_readw(nfc, NFI_CNFG) | CNFG_AHB | CNFG_DMA_BURST_EN;
792*4882a593Smuzhiyun nfi_writew(nfc, reg, NFI_CNFG);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun nfi_writel(nfc, chip->ecc.steps << CON_SEC_SHIFT, NFI_CON);
795*4882a593Smuzhiyun nfi_writel(nfc, lower_32_bits(addr), NFI_STRADDR);
796*4882a593Smuzhiyun nfi_writew(nfc, INTR_AHB_DONE_EN, NFI_INTR_EN);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun init_completion(&nfc->done);
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun reg = nfi_readl(nfc, NFI_CON) | CON_BWR;
801*4882a593Smuzhiyun nfi_writel(nfc, reg, NFI_CON);
802*4882a593Smuzhiyun nfi_writew(nfc, STAR_EN, NFI_STRDATA);
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun ret = wait_for_completion_timeout(&nfc->done, msecs_to_jiffies(500));
805*4882a593Smuzhiyun if (!ret) {
806*4882a593Smuzhiyun dev_err(dev, "program ahb done timeout\n");
807*4882a593Smuzhiyun nfi_writew(nfc, 0, NFI_INTR_EN);
808*4882a593Smuzhiyun ret = -ETIMEDOUT;
809*4882a593Smuzhiyun goto timeout;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun ret = readl_poll_timeout_atomic(nfc->regs + NFI_ADDRCNTR, reg,
813*4882a593Smuzhiyun ADDRCNTR_SEC(reg) >= chip->ecc.steps,
814*4882a593Smuzhiyun 10, MTK_TIMEOUT);
815*4882a593Smuzhiyun if (ret)
816*4882a593Smuzhiyun dev_err(dev, "hwecc write timeout\n");
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun timeout:
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun dma_unmap_single(nfc->dev, addr, len, DMA_TO_DEVICE);
821*4882a593Smuzhiyun nfi_writel(nfc, 0, NFI_CON);
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun return ret;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
mtk_nfc_write_page(struct mtd_info * mtd,struct nand_chip * chip,const u8 * buf,int page,int raw)826*4882a593Smuzhiyun static int mtk_nfc_write_page(struct mtd_info *mtd, struct nand_chip *chip,
827*4882a593Smuzhiyun const u8 *buf, int page, int raw)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun struct mtk_nfc *nfc = nand_get_controller_data(chip);
830*4882a593Smuzhiyun struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
831*4882a593Smuzhiyun size_t len;
832*4882a593Smuzhiyun const u8 *bufpoi;
833*4882a593Smuzhiyun u32 reg;
834*4882a593Smuzhiyun int ret;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun mtk_nfc_select_target(chip, chip->cur_cs);
837*4882a593Smuzhiyun nand_prog_page_begin_op(chip, page, 0, NULL, 0);
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun if (!raw) {
840*4882a593Smuzhiyun /* OOB => FDM: from register, ECC: from HW */
841*4882a593Smuzhiyun reg = nfi_readw(nfc, NFI_CNFG) | CNFG_AUTO_FMT_EN;
842*4882a593Smuzhiyun nfi_writew(nfc, reg | CNFG_HW_ECC_EN, NFI_CNFG);
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun nfc->ecc_cfg.op = ECC_ENCODE;
845*4882a593Smuzhiyun nfc->ecc_cfg.mode = ECC_NFI_MODE;
846*4882a593Smuzhiyun ret = mtk_ecc_enable(nfc->ecc, &nfc->ecc_cfg);
847*4882a593Smuzhiyun if (ret) {
848*4882a593Smuzhiyun /* clear NFI config */
849*4882a593Smuzhiyun reg = nfi_readw(nfc, NFI_CNFG);
850*4882a593Smuzhiyun reg &= ~(CNFG_AUTO_FMT_EN | CNFG_HW_ECC_EN);
851*4882a593Smuzhiyun nfi_writew(nfc, reg, NFI_CNFG);
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun return ret;
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun memcpy(nfc->buffer, buf, mtd->writesize);
857*4882a593Smuzhiyun mtk_nand->bad_mark.bm_swap(mtd, nfc->buffer, raw);
858*4882a593Smuzhiyun bufpoi = nfc->buffer;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun /* write OOB into the FDM registers (OOB area in MTK NAND) */
861*4882a593Smuzhiyun mtk_nfc_write_fdm(chip);
862*4882a593Smuzhiyun } else {
863*4882a593Smuzhiyun bufpoi = buf;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun len = mtd->writesize + (raw ? mtd->oobsize : 0);
867*4882a593Smuzhiyun ret = mtk_nfc_do_write_page(mtd, chip, bufpoi, page, len);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun if (!raw)
870*4882a593Smuzhiyun mtk_ecc_disable(nfc->ecc);
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun if (ret)
873*4882a593Smuzhiyun return ret;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun return nand_prog_page_end_op(chip);
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun
mtk_nfc_write_page_hwecc(struct nand_chip * chip,const u8 * buf,int oob_on,int page)878*4882a593Smuzhiyun static int mtk_nfc_write_page_hwecc(struct nand_chip *chip, const u8 *buf,
879*4882a593Smuzhiyun int oob_on, int page)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun return mtk_nfc_write_page(nand_to_mtd(chip), chip, buf, page, 0);
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
mtk_nfc_write_page_raw(struct nand_chip * chip,const u8 * buf,int oob_on,int pg)884*4882a593Smuzhiyun static int mtk_nfc_write_page_raw(struct nand_chip *chip, const u8 *buf,
885*4882a593Smuzhiyun int oob_on, int pg)
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
888*4882a593Smuzhiyun struct mtk_nfc *nfc = nand_get_controller_data(chip);
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun mtk_nfc_format_page(mtd, buf);
891*4882a593Smuzhiyun return mtk_nfc_write_page(mtd, chip, nfc->buffer, pg, 1);
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
mtk_nfc_write_subpage_hwecc(struct nand_chip * chip,u32 offset,u32 data_len,const u8 * buf,int oob_on,int page)894*4882a593Smuzhiyun static int mtk_nfc_write_subpage_hwecc(struct nand_chip *chip, u32 offset,
895*4882a593Smuzhiyun u32 data_len, const u8 *buf,
896*4882a593Smuzhiyun int oob_on, int page)
897*4882a593Smuzhiyun {
898*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
899*4882a593Smuzhiyun struct mtk_nfc *nfc = nand_get_controller_data(chip);
900*4882a593Smuzhiyun int ret;
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun ret = mtk_nfc_format_subpage(mtd, offset, data_len, buf);
903*4882a593Smuzhiyun if (ret < 0)
904*4882a593Smuzhiyun return ret;
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun /* use the data in the private buffer (now with FDM and CRC) */
907*4882a593Smuzhiyun return mtk_nfc_write_page(mtd, chip, nfc->buffer, page, 1);
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun
mtk_nfc_write_oob_std(struct nand_chip * chip,int page)910*4882a593Smuzhiyun static int mtk_nfc_write_oob_std(struct nand_chip *chip, int page)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun return mtk_nfc_write_page_raw(chip, NULL, 1, page);
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
mtk_nfc_update_ecc_stats(struct mtd_info * mtd,u8 * buf,u32 start,u32 sectors)915*4882a593Smuzhiyun static int mtk_nfc_update_ecc_stats(struct mtd_info *mtd, u8 *buf, u32 start,
916*4882a593Smuzhiyun u32 sectors)
917*4882a593Smuzhiyun {
918*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
919*4882a593Smuzhiyun struct mtk_nfc *nfc = nand_get_controller_data(chip);
920*4882a593Smuzhiyun struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
921*4882a593Smuzhiyun struct mtk_ecc_stats stats;
922*4882a593Smuzhiyun u32 reg_size = mtk_nand->fdm.reg_size;
923*4882a593Smuzhiyun int rc, i;
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun rc = nfi_readl(nfc, NFI_STA) & STA_EMP_PAGE;
926*4882a593Smuzhiyun if (rc) {
927*4882a593Smuzhiyun memset(buf, 0xff, sectors * chip->ecc.size);
928*4882a593Smuzhiyun for (i = 0; i < sectors; i++)
929*4882a593Smuzhiyun memset(oob_ptr(chip, start + i), 0xff, reg_size);
930*4882a593Smuzhiyun return 0;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun mtk_ecc_get_stats(nfc->ecc, &stats, sectors);
934*4882a593Smuzhiyun mtd->ecc_stats.corrected += stats.corrected;
935*4882a593Smuzhiyun mtd->ecc_stats.failed += stats.failed;
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun return stats.bitflips;
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun
mtk_nfc_read_subpage(struct mtd_info * mtd,struct nand_chip * chip,u32 data_offs,u32 readlen,u8 * bufpoi,int page,int raw)940*4882a593Smuzhiyun static int mtk_nfc_read_subpage(struct mtd_info *mtd, struct nand_chip *chip,
941*4882a593Smuzhiyun u32 data_offs, u32 readlen,
942*4882a593Smuzhiyun u8 *bufpoi, int page, int raw)
943*4882a593Smuzhiyun {
944*4882a593Smuzhiyun struct mtk_nfc *nfc = nand_get_controller_data(chip);
945*4882a593Smuzhiyun struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
946*4882a593Smuzhiyun u32 spare = mtk_nand->spare_per_sector;
947*4882a593Smuzhiyun u32 column, sectors, start, end, reg;
948*4882a593Smuzhiyun dma_addr_t addr;
949*4882a593Smuzhiyun int bitflips = 0;
950*4882a593Smuzhiyun size_t len;
951*4882a593Smuzhiyun u8 *buf;
952*4882a593Smuzhiyun int rc;
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun mtk_nfc_select_target(chip, chip->cur_cs);
955*4882a593Smuzhiyun start = data_offs / chip->ecc.size;
956*4882a593Smuzhiyun end = DIV_ROUND_UP(data_offs + readlen, chip->ecc.size);
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun sectors = end - start;
959*4882a593Smuzhiyun column = start * (chip->ecc.size + spare);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun len = sectors * chip->ecc.size + (raw ? sectors * spare : 0);
962*4882a593Smuzhiyun buf = bufpoi + start * chip->ecc.size;
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun nand_read_page_op(chip, page, column, NULL, 0);
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun addr = dma_map_single(nfc->dev, buf, len, DMA_FROM_DEVICE);
967*4882a593Smuzhiyun rc = dma_mapping_error(nfc->dev, addr);
968*4882a593Smuzhiyun if (rc) {
969*4882a593Smuzhiyun dev_err(nfc->dev, "dma mapping error\n");
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun return -EINVAL;
972*4882a593Smuzhiyun }
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun reg = nfi_readw(nfc, NFI_CNFG);
975*4882a593Smuzhiyun reg |= CNFG_READ_EN | CNFG_DMA_BURST_EN | CNFG_AHB;
976*4882a593Smuzhiyun if (!raw) {
977*4882a593Smuzhiyun reg |= CNFG_AUTO_FMT_EN | CNFG_HW_ECC_EN;
978*4882a593Smuzhiyun nfi_writew(nfc, reg, NFI_CNFG);
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun nfc->ecc_cfg.mode = ECC_NFI_MODE;
981*4882a593Smuzhiyun nfc->ecc_cfg.sectors = sectors;
982*4882a593Smuzhiyun nfc->ecc_cfg.op = ECC_DECODE;
983*4882a593Smuzhiyun rc = mtk_ecc_enable(nfc->ecc, &nfc->ecc_cfg);
984*4882a593Smuzhiyun if (rc) {
985*4882a593Smuzhiyun dev_err(nfc->dev, "ecc enable\n");
986*4882a593Smuzhiyun /* clear NFI_CNFG */
987*4882a593Smuzhiyun reg &= ~(CNFG_DMA_BURST_EN | CNFG_AHB | CNFG_READ_EN |
988*4882a593Smuzhiyun CNFG_AUTO_FMT_EN | CNFG_HW_ECC_EN);
989*4882a593Smuzhiyun nfi_writew(nfc, reg, NFI_CNFG);
990*4882a593Smuzhiyun dma_unmap_single(nfc->dev, addr, len, DMA_FROM_DEVICE);
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun return rc;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun } else {
995*4882a593Smuzhiyun nfi_writew(nfc, reg, NFI_CNFG);
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun nfi_writel(nfc, sectors << CON_SEC_SHIFT, NFI_CON);
999*4882a593Smuzhiyun nfi_writew(nfc, INTR_AHB_DONE_EN, NFI_INTR_EN);
1000*4882a593Smuzhiyun nfi_writel(nfc, lower_32_bits(addr), NFI_STRADDR);
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun init_completion(&nfc->done);
1003*4882a593Smuzhiyun reg = nfi_readl(nfc, NFI_CON) | CON_BRD;
1004*4882a593Smuzhiyun nfi_writel(nfc, reg, NFI_CON);
1005*4882a593Smuzhiyun nfi_writew(nfc, STAR_EN, NFI_STRDATA);
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun rc = wait_for_completion_timeout(&nfc->done, msecs_to_jiffies(500));
1008*4882a593Smuzhiyun if (!rc)
1009*4882a593Smuzhiyun dev_warn(nfc->dev, "read ahb/dma done timeout\n");
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun rc = readl_poll_timeout_atomic(nfc->regs + NFI_BYTELEN, reg,
1012*4882a593Smuzhiyun ADDRCNTR_SEC(reg) >= sectors, 10,
1013*4882a593Smuzhiyun MTK_TIMEOUT);
1014*4882a593Smuzhiyun if (rc < 0) {
1015*4882a593Smuzhiyun dev_err(nfc->dev, "subpage done timeout\n");
1016*4882a593Smuzhiyun bitflips = -EIO;
1017*4882a593Smuzhiyun } else if (!raw) {
1018*4882a593Smuzhiyun rc = mtk_ecc_wait_done(nfc->ecc, ECC_DECODE);
1019*4882a593Smuzhiyun bitflips = rc < 0 ? -ETIMEDOUT :
1020*4882a593Smuzhiyun mtk_nfc_update_ecc_stats(mtd, buf, start, sectors);
1021*4882a593Smuzhiyun mtk_nfc_read_fdm(chip, start, sectors);
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun dma_unmap_single(nfc->dev, addr, len, DMA_FROM_DEVICE);
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun if (raw)
1027*4882a593Smuzhiyun goto done;
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun mtk_ecc_disable(nfc->ecc);
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun if (clamp(mtk_nand->bad_mark.sec, start, end) == mtk_nand->bad_mark.sec)
1032*4882a593Smuzhiyun mtk_nand->bad_mark.bm_swap(mtd, bufpoi, raw);
1033*4882a593Smuzhiyun done:
1034*4882a593Smuzhiyun nfi_writel(nfc, 0, NFI_CON);
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun return bitflips;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
mtk_nfc_read_subpage_hwecc(struct nand_chip * chip,u32 off,u32 len,u8 * p,int pg)1039*4882a593Smuzhiyun static int mtk_nfc_read_subpage_hwecc(struct nand_chip *chip, u32 off,
1040*4882a593Smuzhiyun u32 len, u8 *p, int pg)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun return mtk_nfc_read_subpage(nand_to_mtd(chip), chip, off, len, p, pg,
1043*4882a593Smuzhiyun 0);
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
mtk_nfc_read_page_hwecc(struct nand_chip * chip,u8 * p,int oob_on,int pg)1046*4882a593Smuzhiyun static int mtk_nfc_read_page_hwecc(struct nand_chip *chip, u8 *p, int oob_on,
1047*4882a593Smuzhiyun int pg)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun return mtk_nfc_read_subpage(mtd, chip, 0, mtd->writesize, p, pg, 0);
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun
mtk_nfc_read_page_raw(struct nand_chip * chip,u8 * buf,int oob_on,int page)1054*4882a593Smuzhiyun static int mtk_nfc_read_page_raw(struct nand_chip *chip, u8 *buf, int oob_on,
1055*4882a593Smuzhiyun int page)
1056*4882a593Smuzhiyun {
1057*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
1058*4882a593Smuzhiyun struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
1059*4882a593Smuzhiyun struct mtk_nfc *nfc = nand_get_controller_data(chip);
1060*4882a593Smuzhiyun struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
1061*4882a593Smuzhiyun int i, ret;
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun memset(nfc->buffer, 0xff, mtd->writesize + mtd->oobsize);
1064*4882a593Smuzhiyun ret = mtk_nfc_read_subpage(mtd, chip, 0, mtd->writesize, nfc->buffer,
1065*4882a593Smuzhiyun page, 1);
1066*4882a593Smuzhiyun if (ret < 0)
1067*4882a593Smuzhiyun return ret;
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun for (i = 0; i < chip->ecc.steps; i++) {
1070*4882a593Smuzhiyun memcpy(oob_ptr(chip, i), mtk_oob_ptr(chip, i), fdm->reg_size);
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun if (i == mtk_nand->bad_mark.sec)
1073*4882a593Smuzhiyun mtk_nand->bad_mark.bm_swap(mtd, nfc->buffer, 1);
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun if (buf)
1076*4882a593Smuzhiyun memcpy(data_ptr(chip, buf, i), mtk_data_ptr(chip, i),
1077*4882a593Smuzhiyun chip->ecc.size);
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun return ret;
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun
mtk_nfc_read_oob_std(struct nand_chip * chip,int page)1083*4882a593Smuzhiyun static int mtk_nfc_read_oob_std(struct nand_chip *chip, int page)
1084*4882a593Smuzhiyun {
1085*4882a593Smuzhiyun return mtk_nfc_read_page_raw(chip, NULL, 1, page);
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun
mtk_nfc_hw_init(struct mtk_nfc * nfc)1088*4882a593Smuzhiyun static inline void mtk_nfc_hw_init(struct mtk_nfc *nfc)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun /*
1091*4882a593Smuzhiyun * CNRNB: nand ready/busy register
1092*4882a593Smuzhiyun * -------------------------------
1093*4882a593Smuzhiyun * 7:4: timeout register for polling the NAND busy/ready signal
1094*4882a593Smuzhiyun * 0 : poll the status of the busy/ready signal after [7:4]*16 cycles.
1095*4882a593Smuzhiyun */
1096*4882a593Smuzhiyun nfi_writew(nfc, 0xf1, NFI_CNRNB);
1097*4882a593Smuzhiyun nfi_writel(nfc, PAGEFMT_8K_16K, NFI_PAGEFMT);
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun mtk_nfc_hw_reset(nfc);
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun nfi_readl(nfc, NFI_INTR_STA);
1102*4882a593Smuzhiyun nfi_writel(nfc, 0, NFI_INTR_EN);
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun
mtk_nfc_irq(int irq,void * id)1105*4882a593Smuzhiyun static irqreturn_t mtk_nfc_irq(int irq, void *id)
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun struct mtk_nfc *nfc = id;
1108*4882a593Smuzhiyun u16 sta, ien;
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun sta = nfi_readw(nfc, NFI_INTR_STA);
1111*4882a593Smuzhiyun ien = nfi_readw(nfc, NFI_INTR_EN);
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun if (!(sta & ien))
1114*4882a593Smuzhiyun return IRQ_NONE;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun nfi_writew(nfc, ~sta & ien, NFI_INTR_EN);
1117*4882a593Smuzhiyun complete(&nfc->done);
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun return IRQ_HANDLED;
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun
mtk_nfc_enable_clk(struct device * dev,struct mtk_nfc_clk * clk)1122*4882a593Smuzhiyun static int mtk_nfc_enable_clk(struct device *dev, struct mtk_nfc_clk *clk)
1123*4882a593Smuzhiyun {
1124*4882a593Smuzhiyun int ret;
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun ret = clk_prepare_enable(clk->nfi_clk);
1127*4882a593Smuzhiyun if (ret) {
1128*4882a593Smuzhiyun dev_err(dev, "failed to enable nfi clk\n");
1129*4882a593Smuzhiyun return ret;
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun ret = clk_prepare_enable(clk->pad_clk);
1133*4882a593Smuzhiyun if (ret) {
1134*4882a593Smuzhiyun dev_err(dev, "failed to enable pad clk\n");
1135*4882a593Smuzhiyun clk_disable_unprepare(clk->nfi_clk);
1136*4882a593Smuzhiyun return ret;
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun return 0;
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun
mtk_nfc_disable_clk(struct mtk_nfc_clk * clk)1142*4882a593Smuzhiyun static void mtk_nfc_disable_clk(struct mtk_nfc_clk *clk)
1143*4882a593Smuzhiyun {
1144*4882a593Smuzhiyun clk_disable_unprepare(clk->nfi_clk);
1145*4882a593Smuzhiyun clk_disable_unprepare(clk->pad_clk);
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
mtk_nfc_ooblayout_free(struct mtd_info * mtd,int section,struct mtd_oob_region * oob_region)1148*4882a593Smuzhiyun static int mtk_nfc_ooblayout_free(struct mtd_info *mtd, int section,
1149*4882a593Smuzhiyun struct mtd_oob_region *oob_region)
1150*4882a593Smuzhiyun {
1151*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
1152*4882a593Smuzhiyun struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
1153*4882a593Smuzhiyun struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
1154*4882a593Smuzhiyun u32 eccsteps;
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun eccsteps = mtd->writesize / chip->ecc.size;
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun if (section >= eccsteps)
1159*4882a593Smuzhiyun return -ERANGE;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun oob_region->length = fdm->reg_size - fdm->ecc_size;
1162*4882a593Smuzhiyun oob_region->offset = section * fdm->reg_size + fdm->ecc_size;
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun return 0;
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun
mtk_nfc_ooblayout_ecc(struct mtd_info * mtd,int section,struct mtd_oob_region * oob_region)1167*4882a593Smuzhiyun static int mtk_nfc_ooblayout_ecc(struct mtd_info *mtd, int section,
1168*4882a593Smuzhiyun struct mtd_oob_region *oob_region)
1169*4882a593Smuzhiyun {
1170*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
1171*4882a593Smuzhiyun struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
1172*4882a593Smuzhiyun u32 eccsteps;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun if (section)
1175*4882a593Smuzhiyun return -ERANGE;
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun eccsteps = mtd->writesize / chip->ecc.size;
1178*4882a593Smuzhiyun oob_region->offset = mtk_nand->fdm.reg_size * eccsteps;
1179*4882a593Smuzhiyun oob_region->length = mtd->oobsize - oob_region->offset;
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun return 0;
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun static const struct mtd_ooblayout_ops mtk_nfc_ooblayout_ops = {
1185*4882a593Smuzhiyun .free = mtk_nfc_ooblayout_free,
1186*4882a593Smuzhiyun .ecc = mtk_nfc_ooblayout_ecc,
1187*4882a593Smuzhiyun };
1188*4882a593Smuzhiyun
mtk_nfc_set_fdm(struct mtk_nfc_fdm * fdm,struct mtd_info * mtd)1189*4882a593Smuzhiyun static void mtk_nfc_set_fdm(struct mtk_nfc_fdm *fdm, struct mtd_info *mtd)
1190*4882a593Smuzhiyun {
1191*4882a593Smuzhiyun struct nand_chip *nand = mtd_to_nand(mtd);
1192*4882a593Smuzhiyun struct mtk_nfc_nand_chip *chip = to_mtk_nand(nand);
1193*4882a593Smuzhiyun struct mtk_nfc *nfc = nand_get_controller_data(nand);
1194*4882a593Smuzhiyun u32 ecc_bytes;
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun ecc_bytes = DIV_ROUND_UP(nand->ecc.strength *
1197*4882a593Smuzhiyun mtk_ecc_get_parity_bits(nfc->ecc), 8);
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun fdm->reg_size = chip->spare_per_sector - ecc_bytes;
1200*4882a593Smuzhiyun if (fdm->reg_size > NFI_FDM_MAX_SIZE)
1201*4882a593Smuzhiyun fdm->reg_size = NFI_FDM_MAX_SIZE;
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun /* bad block mark storage */
1204*4882a593Smuzhiyun fdm->ecc_size = 1;
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun
mtk_nfc_set_bad_mark_ctl(struct mtk_nfc_bad_mark_ctl * bm_ctl,struct mtd_info * mtd)1207*4882a593Smuzhiyun static void mtk_nfc_set_bad_mark_ctl(struct mtk_nfc_bad_mark_ctl *bm_ctl,
1208*4882a593Smuzhiyun struct mtd_info *mtd)
1209*4882a593Smuzhiyun {
1210*4882a593Smuzhiyun struct nand_chip *nand = mtd_to_nand(mtd);
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun if (mtd->writesize == 512) {
1213*4882a593Smuzhiyun bm_ctl->bm_swap = mtk_nfc_no_bad_mark_swap;
1214*4882a593Smuzhiyun } else {
1215*4882a593Smuzhiyun bm_ctl->bm_swap = mtk_nfc_bad_mark_swap;
1216*4882a593Smuzhiyun bm_ctl->sec = mtd->writesize / mtk_data_len(nand);
1217*4882a593Smuzhiyun bm_ctl->pos = mtd->writesize % mtk_data_len(nand);
1218*4882a593Smuzhiyun }
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun
mtk_nfc_set_spare_per_sector(u32 * sps,struct mtd_info * mtd)1221*4882a593Smuzhiyun static int mtk_nfc_set_spare_per_sector(u32 *sps, struct mtd_info *mtd)
1222*4882a593Smuzhiyun {
1223*4882a593Smuzhiyun struct nand_chip *nand = mtd_to_nand(mtd);
1224*4882a593Smuzhiyun struct mtk_nfc *nfc = nand_get_controller_data(nand);
1225*4882a593Smuzhiyun const u8 *spare = nfc->caps->spare_size;
1226*4882a593Smuzhiyun u32 eccsteps, i, closest_spare = 0;
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun eccsteps = mtd->writesize / nand->ecc.size;
1229*4882a593Smuzhiyun *sps = mtd->oobsize / eccsteps;
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun if (nand->ecc.size == 1024)
1232*4882a593Smuzhiyun *sps >>= 1;
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun if (*sps < MTK_NFC_MIN_SPARE)
1235*4882a593Smuzhiyun return -EINVAL;
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun for (i = 0; i < nfc->caps->num_spare_size; i++) {
1238*4882a593Smuzhiyun if (*sps >= spare[i] && spare[i] >= spare[closest_spare]) {
1239*4882a593Smuzhiyun closest_spare = i;
1240*4882a593Smuzhiyun if (*sps == spare[i])
1241*4882a593Smuzhiyun break;
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun *sps = spare[closest_spare];
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun if (nand->ecc.size == 1024)
1248*4882a593Smuzhiyun *sps <<= 1;
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun return 0;
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun
mtk_nfc_ecc_init(struct device * dev,struct mtd_info * mtd)1253*4882a593Smuzhiyun static int mtk_nfc_ecc_init(struct device *dev, struct mtd_info *mtd)
1254*4882a593Smuzhiyun {
1255*4882a593Smuzhiyun struct nand_chip *nand = mtd_to_nand(mtd);
1256*4882a593Smuzhiyun const struct nand_ecc_props *requirements =
1257*4882a593Smuzhiyun nanddev_get_ecc_requirements(&nand->base);
1258*4882a593Smuzhiyun struct mtk_nfc *nfc = nand_get_controller_data(nand);
1259*4882a593Smuzhiyun u32 spare;
1260*4882a593Smuzhiyun int free, ret;
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun /* support only ecc hw mode */
1263*4882a593Smuzhiyun if (nand->ecc.engine_type != NAND_ECC_ENGINE_TYPE_ON_HOST) {
1264*4882a593Smuzhiyun dev_err(dev, "ecc.engine_type not supported\n");
1265*4882a593Smuzhiyun return -EINVAL;
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun /* if optional dt settings not present */
1269*4882a593Smuzhiyun if (!nand->ecc.size || !nand->ecc.strength) {
1270*4882a593Smuzhiyun /* use datasheet requirements */
1271*4882a593Smuzhiyun nand->ecc.strength = requirements->strength;
1272*4882a593Smuzhiyun nand->ecc.size = requirements->step_size;
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun /*
1275*4882a593Smuzhiyun * align eccstrength and eccsize
1276*4882a593Smuzhiyun * this controller only supports 512 and 1024 sizes
1277*4882a593Smuzhiyun */
1278*4882a593Smuzhiyun if (nand->ecc.size < 1024) {
1279*4882a593Smuzhiyun if (mtd->writesize > 512 &&
1280*4882a593Smuzhiyun nfc->caps->max_sector_size > 512) {
1281*4882a593Smuzhiyun nand->ecc.size = 1024;
1282*4882a593Smuzhiyun nand->ecc.strength <<= 1;
1283*4882a593Smuzhiyun } else {
1284*4882a593Smuzhiyun nand->ecc.size = 512;
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun } else {
1287*4882a593Smuzhiyun nand->ecc.size = 1024;
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun ret = mtk_nfc_set_spare_per_sector(&spare, mtd);
1291*4882a593Smuzhiyun if (ret)
1292*4882a593Smuzhiyun return ret;
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun /* calculate oob bytes except ecc parity data */
1295*4882a593Smuzhiyun free = (nand->ecc.strength * mtk_ecc_get_parity_bits(nfc->ecc)
1296*4882a593Smuzhiyun + 7) >> 3;
1297*4882a593Smuzhiyun free = spare - free;
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun /*
1300*4882a593Smuzhiyun * enhance ecc strength if oob left is bigger than max FDM size
1301*4882a593Smuzhiyun * or reduce ecc strength if oob size is not enough for ecc
1302*4882a593Smuzhiyun * parity data.
1303*4882a593Smuzhiyun */
1304*4882a593Smuzhiyun if (free > NFI_FDM_MAX_SIZE) {
1305*4882a593Smuzhiyun spare -= NFI_FDM_MAX_SIZE;
1306*4882a593Smuzhiyun nand->ecc.strength = (spare << 3) /
1307*4882a593Smuzhiyun mtk_ecc_get_parity_bits(nfc->ecc);
1308*4882a593Smuzhiyun } else if (free < 0) {
1309*4882a593Smuzhiyun spare -= NFI_FDM_MIN_SIZE;
1310*4882a593Smuzhiyun nand->ecc.strength = (spare << 3) /
1311*4882a593Smuzhiyun mtk_ecc_get_parity_bits(nfc->ecc);
1312*4882a593Smuzhiyun }
1313*4882a593Smuzhiyun }
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun mtk_ecc_adjust_strength(nfc->ecc, &nand->ecc.strength);
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun dev_info(dev, "eccsize %d eccstrength %d\n",
1318*4882a593Smuzhiyun nand->ecc.size, nand->ecc.strength);
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun return 0;
1321*4882a593Smuzhiyun }
1322*4882a593Smuzhiyun
mtk_nfc_attach_chip(struct nand_chip * chip)1323*4882a593Smuzhiyun static int mtk_nfc_attach_chip(struct nand_chip *chip)
1324*4882a593Smuzhiyun {
1325*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
1326*4882a593Smuzhiyun struct device *dev = mtd->dev.parent;
1327*4882a593Smuzhiyun struct mtk_nfc *nfc = nand_get_controller_data(chip);
1328*4882a593Smuzhiyun struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
1329*4882a593Smuzhiyun int len;
1330*4882a593Smuzhiyun int ret;
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun if (chip->options & NAND_BUSWIDTH_16) {
1333*4882a593Smuzhiyun dev_err(dev, "16bits buswidth not supported");
1334*4882a593Smuzhiyun return -EINVAL;
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun /* store bbt magic in page, cause OOB is not protected */
1338*4882a593Smuzhiyun if (chip->bbt_options & NAND_BBT_USE_FLASH)
1339*4882a593Smuzhiyun chip->bbt_options |= NAND_BBT_NO_OOB;
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun ret = mtk_nfc_ecc_init(dev, mtd);
1342*4882a593Smuzhiyun if (ret)
1343*4882a593Smuzhiyun return ret;
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun ret = mtk_nfc_set_spare_per_sector(&mtk_nand->spare_per_sector, mtd);
1346*4882a593Smuzhiyun if (ret)
1347*4882a593Smuzhiyun return ret;
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun mtk_nfc_set_fdm(&mtk_nand->fdm, mtd);
1350*4882a593Smuzhiyun mtk_nfc_set_bad_mark_ctl(&mtk_nand->bad_mark, mtd);
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun len = mtd->writesize + mtd->oobsize;
1353*4882a593Smuzhiyun nfc->buffer = devm_kzalloc(dev, len, GFP_KERNEL);
1354*4882a593Smuzhiyun if (!nfc->buffer)
1355*4882a593Smuzhiyun return -ENOMEM;
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun return 0;
1358*4882a593Smuzhiyun }
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun static const struct nand_controller_ops mtk_nfc_controller_ops = {
1361*4882a593Smuzhiyun .attach_chip = mtk_nfc_attach_chip,
1362*4882a593Smuzhiyun .setup_interface = mtk_nfc_setup_interface,
1363*4882a593Smuzhiyun .exec_op = mtk_nfc_exec_op,
1364*4882a593Smuzhiyun };
1365*4882a593Smuzhiyun
mtk_nfc_nand_chip_init(struct device * dev,struct mtk_nfc * nfc,struct device_node * np)1366*4882a593Smuzhiyun static int mtk_nfc_nand_chip_init(struct device *dev, struct mtk_nfc *nfc,
1367*4882a593Smuzhiyun struct device_node *np)
1368*4882a593Smuzhiyun {
1369*4882a593Smuzhiyun struct mtk_nfc_nand_chip *chip;
1370*4882a593Smuzhiyun struct nand_chip *nand;
1371*4882a593Smuzhiyun struct mtd_info *mtd;
1372*4882a593Smuzhiyun int nsels;
1373*4882a593Smuzhiyun u32 tmp;
1374*4882a593Smuzhiyun int ret;
1375*4882a593Smuzhiyun int i;
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun if (!of_get_property(np, "reg", &nsels))
1378*4882a593Smuzhiyun return -ENODEV;
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun nsels /= sizeof(u32);
1381*4882a593Smuzhiyun if (!nsels || nsels > MTK_NAND_MAX_NSELS) {
1382*4882a593Smuzhiyun dev_err(dev, "invalid reg property size %d\n", nsels);
1383*4882a593Smuzhiyun return -EINVAL;
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun chip = devm_kzalloc(dev, sizeof(*chip) + nsels * sizeof(u8),
1387*4882a593Smuzhiyun GFP_KERNEL);
1388*4882a593Smuzhiyun if (!chip)
1389*4882a593Smuzhiyun return -ENOMEM;
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun chip->nsels = nsels;
1392*4882a593Smuzhiyun for (i = 0; i < nsels; i++) {
1393*4882a593Smuzhiyun ret = of_property_read_u32_index(np, "reg", i, &tmp);
1394*4882a593Smuzhiyun if (ret) {
1395*4882a593Smuzhiyun dev_err(dev, "reg property failure : %d\n", ret);
1396*4882a593Smuzhiyun return ret;
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun if (tmp >= MTK_NAND_MAX_NSELS) {
1400*4882a593Smuzhiyun dev_err(dev, "invalid CS: %u\n", tmp);
1401*4882a593Smuzhiyun return -EINVAL;
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun if (test_and_set_bit(tmp, &nfc->assigned_cs)) {
1405*4882a593Smuzhiyun dev_err(dev, "CS %u already assigned\n", tmp);
1406*4882a593Smuzhiyun return -EINVAL;
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun chip->sels[i] = tmp;
1410*4882a593Smuzhiyun }
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun nand = &chip->nand;
1413*4882a593Smuzhiyun nand->controller = &nfc->controller;
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun nand_set_flash_node(nand, np);
1416*4882a593Smuzhiyun nand_set_controller_data(nand, nfc);
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun nand->options |= NAND_USES_DMA | NAND_SUBPAGE_READ;
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun /* set default mode in case dt entry is missing */
1421*4882a593Smuzhiyun nand->ecc.engine_type = NAND_ECC_ENGINE_TYPE_ON_HOST;
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun nand->ecc.write_subpage = mtk_nfc_write_subpage_hwecc;
1424*4882a593Smuzhiyun nand->ecc.write_page_raw = mtk_nfc_write_page_raw;
1425*4882a593Smuzhiyun nand->ecc.write_page = mtk_nfc_write_page_hwecc;
1426*4882a593Smuzhiyun nand->ecc.write_oob_raw = mtk_nfc_write_oob_std;
1427*4882a593Smuzhiyun nand->ecc.write_oob = mtk_nfc_write_oob_std;
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun nand->ecc.read_subpage = mtk_nfc_read_subpage_hwecc;
1430*4882a593Smuzhiyun nand->ecc.read_page_raw = mtk_nfc_read_page_raw;
1431*4882a593Smuzhiyun nand->ecc.read_page = mtk_nfc_read_page_hwecc;
1432*4882a593Smuzhiyun nand->ecc.read_oob_raw = mtk_nfc_read_oob_std;
1433*4882a593Smuzhiyun nand->ecc.read_oob = mtk_nfc_read_oob_std;
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun mtd = nand_to_mtd(nand);
1436*4882a593Smuzhiyun mtd->owner = THIS_MODULE;
1437*4882a593Smuzhiyun mtd->dev.parent = dev;
1438*4882a593Smuzhiyun mtd->name = MTK_NAME;
1439*4882a593Smuzhiyun mtd_set_ooblayout(mtd, &mtk_nfc_ooblayout_ops);
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun mtk_nfc_hw_init(nfc);
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun ret = nand_scan(nand, nsels);
1444*4882a593Smuzhiyun if (ret)
1445*4882a593Smuzhiyun return ret;
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun ret = mtd_device_register(mtd, NULL, 0);
1448*4882a593Smuzhiyun if (ret) {
1449*4882a593Smuzhiyun dev_err(dev, "mtd parse partition error\n");
1450*4882a593Smuzhiyun nand_cleanup(nand);
1451*4882a593Smuzhiyun return ret;
1452*4882a593Smuzhiyun }
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun list_add_tail(&chip->node, &nfc->chips);
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun return 0;
1457*4882a593Smuzhiyun }
1458*4882a593Smuzhiyun
mtk_nfc_nand_chips_init(struct device * dev,struct mtk_nfc * nfc)1459*4882a593Smuzhiyun static int mtk_nfc_nand_chips_init(struct device *dev, struct mtk_nfc *nfc)
1460*4882a593Smuzhiyun {
1461*4882a593Smuzhiyun struct device_node *np = dev->of_node;
1462*4882a593Smuzhiyun struct device_node *nand_np;
1463*4882a593Smuzhiyun int ret;
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun for_each_child_of_node(np, nand_np) {
1466*4882a593Smuzhiyun ret = mtk_nfc_nand_chip_init(dev, nfc, nand_np);
1467*4882a593Smuzhiyun if (ret) {
1468*4882a593Smuzhiyun of_node_put(nand_np);
1469*4882a593Smuzhiyun return ret;
1470*4882a593Smuzhiyun }
1471*4882a593Smuzhiyun }
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun return 0;
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun static const struct mtk_nfc_caps mtk_nfc_caps_mt2701 = {
1477*4882a593Smuzhiyun .spare_size = spare_size_mt2701,
1478*4882a593Smuzhiyun .num_spare_size = 16,
1479*4882a593Smuzhiyun .pageformat_spare_shift = 4,
1480*4882a593Smuzhiyun .nfi_clk_div = 1,
1481*4882a593Smuzhiyun .max_sector = 16,
1482*4882a593Smuzhiyun .max_sector_size = 1024,
1483*4882a593Smuzhiyun };
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun static const struct mtk_nfc_caps mtk_nfc_caps_mt2712 = {
1486*4882a593Smuzhiyun .spare_size = spare_size_mt2712,
1487*4882a593Smuzhiyun .num_spare_size = 19,
1488*4882a593Smuzhiyun .pageformat_spare_shift = 16,
1489*4882a593Smuzhiyun .nfi_clk_div = 2,
1490*4882a593Smuzhiyun .max_sector = 16,
1491*4882a593Smuzhiyun .max_sector_size = 1024,
1492*4882a593Smuzhiyun };
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun static const struct mtk_nfc_caps mtk_nfc_caps_mt7622 = {
1495*4882a593Smuzhiyun .spare_size = spare_size_mt7622,
1496*4882a593Smuzhiyun .num_spare_size = 4,
1497*4882a593Smuzhiyun .pageformat_spare_shift = 4,
1498*4882a593Smuzhiyun .nfi_clk_div = 1,
1499*4882a593Smuzhiyun .max_sector = 8,
1500*4882a593Smuzhiyun .max_sector_size = 512,
1501*4882a593Smuzhiyun };
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun static const struct of_device_id mtk_nfc_id_table[] = {
1504*4882a593Smuzhiyun {
1505*4882a593Smuzhiyun .compatible = "mediatek,mt2701-nfc",
1506*4882a593Smuzhiyun .data = &mtk_nfc_caps_mt2701,
1507*4882a593Smuzhiyun }, {
1508*4882a593Smuzhiyun .compatible = "mediatek,mt2712-nfc",
1509*4882a593Smuzhiyun .data = &mtk_nfc_caps_mt2712,
1510*4882a593Smuzhiyun }, {
1511*4882a593Smuzhiyun .compatible = "mediatek,mt7622-nfc",
1512*4882a593Smuzhiyun .data = &mtk_nfc_caps_mt7622,
1513*4882a593Smuzhiyun },
1514*4882a593Smuzhiyun {}
1515*4882a593Smuzhiyun };
1516*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mtk_nfc_id_table);
1517*4882a593Smuzhiyun
mtk_nfc_probe(struct platform_device * pdev)1518*4882a593Smuzhiyun static int mtk_nfc_probe(struct platform_device *pdev)
1519*4882a593Smuzhiyun {
1520*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1521*4882a593Smuzhiyun struct device_node *np = dev->of_node;
1522*4882a593Smuzhiyun struct mtk_nfc *nfc;
1523*4882a593Smuzhiyun struct resource *res;
1524*4882a593Smuzhiyun int ret, irq;
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun nfc = devm_kzalloc(dev, sizeof(*nfc), GFP_KERNEL);
1527*4882a593Smuzhiyun if (!nfc)
1528*4882a593Smuzhiyun return -ENOMEM;
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun nand_controller_init(&nfc->controller);
1531*4882a593Smuzhiyun INIT_LIST_HEAD(&nfc->chips);
1532*4882a593Smuzhiyun nfc->controller.ops = &mtk_nfc_controller_ops;
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun /* probe defer if not ready */
1535*4882a593Smuzhiyun nfc->ecc = of_mtk_ecc_get(np);
1536*4882a593Smuzhiyun if (IS_ERR(nfc->ecc))
1537*4882a593Smuzhiyun return PTR_ERR(nfc->ecc);
1538*4882a593Smuzhiyun else if (!nfc->ecc)
1539*4882a593Smuzhiyun return -ENODEV;
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun nfc->caps = of_device_get_match_data(dev);
1542*4882a593Smuzhiyun nfc->dev = dev;
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1545*4882a593Smuzhiyun nfc->regs = devm_ioremap_resource(dev, res);
1546*4882a593Smuzhiyun if (IS_ERR(nfc->regs)) {
1547*4882a593Smuzhiyun ret = PTR_ERR(nfc->regs);
1548*4882a593Smuzhiyun goto release_ecc;
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun nfc->clk.nfi_clk = devm_clk_get(dev, "nfi_clk");
1552*4882a593Smuzhiyun if (IS_ERR(nfc->clk.nfi_clk)) {
1553*4882a593Smuzhiyun dev_err(dev, "no clk\n");
1554*4882a593Smuzhiyun ret = PTR_ERR(nfc->clk.nfi_clk);
1555*4882a593Smuzhiyun goto release_ecc;
1556*4882a593Smuzhiyun }
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun nfc->clk.pad_clk = devm_clk_get(dev, "pad_clk");
1559*4882a593Smuzhiyun if (IS_ERR(nfc->clk.pad_clk)) {
1560*4882a593Smuzhiyun dev_err(dev, "no pad clk\n");
1561*4882a593Smuzhiyun ret = PTR_ERR(nfc->clk.pad_clk);
1562*4882a593Smuzhiyun goto release_ecc;
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun ret = mtk_nfc_enable_clk(dev, &nfc->clk);
1566*4882a593Smuzhiyun if (ret)
1567*4882a593Smuzhiyun goto release_ecc;
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
1570*4882a593Smuzhiyun if (irq < 0) {
1571*4882a593Smuzhiyun ret = -EINVAL;
1572*4882a593Smuzhiyun goto clk_disable;
1573*4882a593Smuzhiyun }
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun ret = devm_request_irq(dev, irq, mtk_nfc_irq, 0x0, "mtk-nand", nfc);
1576*4882a593Smuzhiyun if (ret) {
1577*4882a593Smuzhiyun dev_err(dev, "failed to request nfi irq\n");
1578*4882a593Smuzhiyun goto clk_disable;
1579*4882a593Smuzhiyun }
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun ret = dma_set_mask(dev, DMA_BIT_MASK(32));
1582*4882a593Smuzhiyun if (ret) {
1583*4882a593Smuzhiyun dev_err(dev, "failed to set dma mask\n");
1584*4882a593Smuzhiyun goto clk_disable;
1585*4882a593Smuzhiyun }
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun platform_set_drvdata(pdev, nfc);
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun ret = mtk_nfc_nand_chips_init(dev, nfc);
1590*4882a593Smuzhiyun if (ret) {
1591*4882a593Smuzhiyun dev_err(dev, "failed to init nand chips\n");
1592*4882a593Smuzhiyun goto clk_disable;
1593*4882a593Smuzhiyun }
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun return 0;
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun clk_disable:
1598*4882a593Smuzhiyun mtk_nfc_disable_clk(&nfc->clk);
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun release_ecc:
1601*4882a593Smuzhiyun mtk_ecc_release(nfc->ecc);
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun return ret;
1604*4882a593Smuzhiyun }
1605*4882a593Smuzhiyun
mtk_nfc_remove(struct platform_device * pdev)1606*4882a593Smuzhiyun static int mtk_nfc_remove(struct platform_device *pdev)
1607*4882a593Smuzhiyun {
1608*4882a593Smuzhiyun struct mtk_nfc *nfc = platform_get_drvdata(pdev);
1609*4882a593Smuzhiyun struct mtk_nfc_nand_chip *mtk_chip;
1610*4882a593Smuzhiyun struct nand_chip *chip;
1611*4882a593Smuzhiyun int ret;
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun while (!list_empty(&nfc->chips)) {
1614*4882a593Smuzhiyun mtk_chip = list_first_entry(&nfc->chips,
1615*4882a593Smuzhiyun struct mtk_nfc_nand_chip, node);
1616*4882a593Smuzhiyun chip = &mtk_chip->nand;
1617*4882a593Smuzhiyun ret = mtd_device_unregister(nand_to_mtd(chip));
1618*4882a593Smuzhiyun WARN_ON(ret);
1619*4882a593Smuzhiyun nand_cleanup(chip);
1620*4882a593Smuzhiyun list_del(&mtk_chip->node);
1621*4882a593Smuzhiyun }
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun mtk_ecc_release(nfc->ecc);
1624*4882a593Smuzhiyun mtk_nfc_disable_clk(&nfc->clk);
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun return 0;
1627*4882a593Smuzhiyun }
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
mtk_nfc_suspend(struct device * dev)1630*4882a593Smuzhiyun static int mtk_nfc_suspend(struct device *dev)
1631*4882a593Smuzhiyun {
1632*4882a593Smuzhiyun struct mtk_nfc *nfc = dev_get_drvdata(dev);
1633*4882a593Smuzhiyun
1634*4882a593Smuzhiyun mtk_nfc_disable_clk(&nfc->clk);
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun return 0;
1637*4882a593Smuzhiyun }
1638*4882a593Smuzhiyun
mtk_nfc_resume(struct device * dev)1639*4882a593Smuzhiyun static int mtk_nfc_resume(struct device *dev)
1640*4882a593Smuzhiyun {
1641*4882a593Smuzhiyun struct mtk_nfc *nfc = dev_get_drvdata(dev);
1642*4882a593Smuzhiyun struct mtk_nfc_nand_chip *chip;
1643*4882a593Smuzhiyun struct nand_chip *nand;
1644*4882a593Smuzhiyun int ret;
1645*4882a593Smuzhiyun u32 i;
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun udelay(200);
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun ret = mtk_nfc_enable_clk(dev, &nfc->clk);
1650*4882a593Smuzhiyun if (ret)
1651*4882a593Smuzhiyun return ret;
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun /* reset NAND chip if VCC was powered off */
1654*4882a593Smuzhiyun list_for_each_entry(chip, &nfc->chips, node) {
1655*4882a593Smuzhiyun nand = &chip->nand;
1656*4882a593Smuzhiyun for (i = 0; i < chip->nsels; i++)
1657*4882a593Smuzhiyun nand_reset(nand, i);
1658*4882a593Smuzhiyun }
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun return 0;
1661*4882a593Smuzhiyun }
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(mtk_nfc_pm_ops, mtk_nfc_suspend, mtk_nfc_resume);
1664*4882a593Smuzhiyun #endif
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun static struct platform_driver mtk_nfc_driver = {
1667*4882a593Smuzhiyun .probe = mtk_nfc_probe,
1668*4882a593Smuzhiyun .remove = mtk_nfc_remove,
1669*4882a593Smuzhiyun .driver = {
1670*4882a593Smuzhiyun .name = MTK_NAME,
1671*4882a593Smuzhiyun .of_match_table = mtk_nfc_id_table,
1672*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1673*4882a593Smuzhiyun .pm = &mtk_nfc_pm_ops,
1674*4882a593Smuzhiyun #endif
1675*4882a593Smuzhiyun },
1676*4882a593Smuzhiyun };
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun module_platform_driver(mtk_nfc_driver);
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun MODULE_LICENSE("Dual MIT/GPL");
1681*4882a593Smuzhiyun MODULE_AUTHOR("Xiaolei Li <xiaolei.li@mediatek.com>");
1682*4882a593Smuzhiyun MODULE_DESCRIPTION("MTK Nand Flash Controller Driver");
1683