xref: /OK3568_Linux_fs/kernel/drivers/mtd/nand/raw/stm32_fmc2_nand.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) STMicroelectronics 2018
4*4882a593Smuzhiyun  * Author: Christophe Kerello <christophe.kerello@st.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/bitfield.h>
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/dmaengine.h>
10*4882a593Smuzhiyun #include <linux/dma-mapping.h>
11*4882a593Smuzhiyun #include <linux/errno.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/iopoll.h>
14*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
17*4882a593Smuzhiyun #include <linux/of_address.h>
18*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/regmap.h>
21*4882a593Smuzhiyun #include <linux/reset.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* Bad block marker length */
24*4882a593Smuzhiyun #define FMC2_BBM_LEN			2
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* ECC step size */
27*4882a593Smuzhiyun #define FMC2_ECC_STEP_SIZE		512
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* BCHDSRx registers length */
30*4882a593Smuzhiyun #define FMC2_BCHDSRS_LEN		20
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* HECCR length */
33*4882a593Smuzhiyun #define FMC2_HECCR_LEN			4
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* Max requests done for a 8k nand page size */
36*4882a593Smuzhiyun #define FMC2_MAX_SG			16
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* Max chip enable */
39*4882a593Smuzhiyun #define FMC2_MAX_CE			2
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* Max ECC buffer length */
42*4882a593Smuzhiyun #define FMC2_MAX_ECC_BUF_LEN		(FMC2_BCHDSRS_LEN * FMC2_MAX_SG)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define FMC2_TIMEOUT_MS			5000
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /* Timings */
47*4882a593Smuzhiyun #define FMC2_THIZ			1
48*4882a593Smuzhiyun #define FMC2_TIO			8000
49*4882a593Smuzhiyun #define FMC2_TSYNC			3000
50*4882a593Smuzhiyun #define FMC2_PCR_TIMING_MASK		0xf
51*4882a593Smuzhiyun #define FMC2_PMEM_PATT_TIMING_MASK	0xff
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* FMC2 Controller Registers */
54*4882a593Smuzhiyun #define FMC2_BCR1			0x0
55*4882a593Smuzhiyun #define FMC2_PCR			0x80
56*4882a593Smuzhiyun #define FMC2_SR				0x84
57*4882a593Smuzhiyun #define FMC2_PMEM			0x88
58*4882a593Smuzhiyun #define FMC2_PATT			0x8c
59*4882a593Smuzhiyun #define FMC2_HECCR			0x94
60*4882a593Smuzhiyun #define FMC2_ISR			0x184
61*4882a593Smuzhiyun #define FMC2_ICR			0x188
62*4882a593Smuzhiyun #define FMC2_CSQCR			0x200
63*4882a593Smuzhiyun #define FMC2_CSQCFGR1			0x204
64*4882a593Smuzhiyun #define FMC2_CSQCFGR2			0x208
65*4882a593Smuzhiyun #define FMC2_CSQCFGR3			0x20c
66*4882a593Smuzhiyun #define FMC2_CSQAR1			0x210
67*4882a593Smuzhiyun #define FMC2_CSQAR2			0x214
68*4882a593Smuzhiyun #define FMC2_CSQIER			0x220
69*4882a593Smuzhiyun #define FMC2_CSQISR			0x224
70*4882a593Smuzhiyun #define FMC2_CSQICR			0x228
71*4882a593Smuzhiyun #define FMC2_CSQEMSR			0x230
72*4882a593Smuzhiyun #define FMC2_BCHIER			0x250
73*4882a593Smuzhiyun #define FMC2_BCHISR			0x254
74*4882a593Smuzhiyun #define FMC2_BCHICR			0x258
75*4882a593Smuzhiyun #define FMC2_BCHPBR1			0x260
76*4882a593Smuzhiyun #define FMC2_BCHPBR2			0x264
77*4882a593Smuzhiyun #define FMC2_BCHPBR3			0x268
78*4882a593Smuzhiyun #define FMC2_BCHPBR4			0x26c
79*4882a593Smuzhiyun #define FMC2_BCHDSR0			0x27c
80*4882a593Smuzhiyun #define FMC2_BCHDSR1			0x280
81*4882a593Smuzhiyun #define FMC2_BCHDSR2			0x284
82*4882a593Smuzhiyun #define FMC2_BCHDSR3			0x288
83*4882a593Smuzhiyun #define FMC2_BCHDSR4			0x28c
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* Register: FMC2_BCR1 */
86*4882a593Smuzhiyun #define FMC2_BCR1_FMC2EN		BIT(31)
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /* Register: FMC2_PCR */
89*4882a593Smuzhiyun #define FMC2_PCR_PWAITEN		BIT(1)
90*4882a593Smuzhiyun #define FMC2_PCR_PBKEN			BIT(2)
91*4882a593Smuzhiyun #define FMC2_PCR_PWID			GENMASK(5, 4)
92*4882a593Smuzhiyun #define FMC2_PCR_PWID_BUSWIDTH_8	0
93*4882a593Smuzhiyun #define FMC2_PCR_PWID_BUSWIDTH_16	1
94*4882a593Smuzhiyun #define FMC2_PCR_ECCEN			BIT(6)
95*4882a593Smuzhiyun #define FMC2_PCR_ECCALG			BIT(8)
96*4882a593Smuzhiyun #define FMC2_PCR_TCLR			GENMASK(12, 9)
97*4882a593Smuzhiyun #define FMC2_PCR_TCLR_DEFAULT		0xf
98*4882a593Smuzhiyun #define FMC2_PCR_TAR			GENMASK(16, 13)
99*4882a593Smuzhiyun #define FMC2_PCR_TAR_DEFAULT		0xf
100*4882a593Smuzhiyun #define FMC2_PCR_ECCSS			GENMASK(19, 17)
101*4882a593Smuzhiyun #define FMC2_PCR_ECCSS_512		1
102*4882a593Smuzhiyun #define FMC2_PCR_ECCSS_2048		3
103*4882a593Smuzhiyun #define FMC2_PCR_BCHECC			BIT(24)
104*4882a593Smuzhiyun #define FMC2_PCR_WEN			BIT(25)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /* Register: FMC2_SR */
107*4882a593Smuzhiyun #define FMC2_SR_NWRF			BIT(6)
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun /* Register: FMC2_PMEM */
110*4882a593Smuzhiyun #define FMC2_PMEM_MEMSET		GENMASK(7, 0)
111*4882a593Smuzhiyun #define FMC2_PMEM_MEMWAIT		GENMASK(15, 8)
112*4882a593Smuzhiyun #define FMC2_PMEM_MEMHOLD		GENMASK(23, 16)
113*4882a593Smuzhiyun #define FMC2_PMEM_MEMHIZ		GENMASK(31, 24)
114*4882a593Smuzhiyun #define FMC2_PMEM_DEFAULT		0x0a0a0a0a
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun /* Register: FMC2_PATT */
117*4882a593Smuzhiyun #define FMC2_PATT_ATTSET		GENMASK(7, 0)
118*4882a593Smuzhiyun #define FMC2_PATT_ATTWAIT		GENMASK(15, 8)
119*4882a593Smuzhiyun #define FMC2_PATT_ATTHOLD		GENMASK(23, 16)
120*4882a593Smuzhiyun #define FMC2_PATT_ATTHIZ		GENMASK(31, 24)
121*4882a593Smuzhiyun #define FMC2_PATT_DEFAULT		0x0a0a0a0a
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /* Register: FMC2_ISR */
124*4882a593Smuzhiyun #define FMC2_ISR_IHLF			BIT(1)
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun /* Register: FMC2_ICR */
127*4882a593Smuzhiyun #define FMC2_ICR_CIHLF			BIT(1)
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /* Register: FMC2_CSQCR */
130*4882a593Smuzhiyun #define FMC2_CSQCR_CSQSTART		BIT(0)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* Register: FMC2_CSQCFGR1 */
133*4882a593Smuzhiyun #define FMC2_CSQCFGR1_CMD2EN		BIT(1)
134*4882a593Smuzhiyun #define FMC2_CSQCFGR1_DMADEN		BIT(2)
135*4882a593Smuzhiyun #define FMC2_CSQCFGR1_ACYNBR		GENMASK(6, 4)
136*4882a593Smuzhiyun #define FMC2_CSQCFGR1_CMD1		GENMASK(15, 8)
137*4882a593Smuzhiyun #define FMC2_CSQCFGR1_CMD2		GENMASK(23, 16)
138*4882a593Smuzhiyun #define FMC2_CSQCFGR1_CMD1T		BIT(24)
139*4882a593Smuzhiyun #define FMC2_CSQCFGR1_CMD2T		BIT(25)
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun /* Register: FMC2_CSQCFGR2 */
142*4882a593Smuzhiyun #define FMC2_CSQCFGR2_SQSDTEN		BIT(0)
143*4882a593Smuzhiyun #define FMC2_CSQCFGR2_RCMD2EN		BIT(1)
144*4882a593Smuzhiyun #define FMC2_CSQCFGR2_DMASEN		BIT(2)
145*4882a593Smuzhiyun #define FMC2_CSQCFGR2_RCMD1		GENMASK(15, 8)
146*4882a593Smuzhiyun #define FMC2_CSQCFGR2_RCMD2		GENMASK(23, 16)
147*4882a593Smuzhiyun #define FMC2_CSQCFGR2_RCMD1T		BIT(24)
148*4882a593Smuzhiyun #define FMC2_CSQCFGR2_RCMD2T		BIT(25)
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /* Register: FMC2_CSQCFGR3 */
151*4882a593Smuzhiyun #define FMC2_CSQCFGR3_SNBR		GENMASK(13, 8)
152*4882a593Smuzhiyun #define FMC2_CSQCFGR3_AC1T		BIT(16)
153*4882a593Smuzhiyun #define FMC2_CSQCFGR3_AC2T		BIT(17)
154*4882a593Smuzhiyun #define FMC2_CSQCFGR3_AC3T		BIT(18)
155*4882a593Smuzhiyun #define FMC2_CSQCFGR3_AC4T		BIT(19)
156*4882a593Smuzhiyun #define FMC2_CSQCFGR3_AC5T		BIT(20)
157*4882a593Smuzhiyun #define FMC2_CSQCFGR3_SDT		BIT(21)
158*4882a593Smuzhiyun #define FMC2_CSQCFGR3_RAC1T		BIT(22)
159*4882a593Smuzhiyun #define FMC2_CSQCFGR3_RAC2T		BIT(23)
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun /* Register: FMC2_CSQCAR1 */
162*4882a593Smuzhiyun #define FMC2_CSQCAR1_ADDC1		GENMASK(7, 0)
163*4882a593Smuzhiyun #define FMC2_CSQCAR1_ADDC2		GENMASK(15, 8)
164*4882a593Smuzhiyun #define FMC2_CSQCAR1_ADDC3		GENMASK(23, 16)
165*4882a593Smuzhiyun #define FMC2_CSQCAR1_ADDC4		GENMASK(31, 24)
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun /* Register: FMC2_CSQCAR2 */
168*4882a593Smuzhiyun #define FMC2_CSQCAR2_ADDC5		GENMASK(7, 0)
169*4882a593Smuzhiyun #define FMC2_CSQCAR2_NANDCEN		GENMASK(11, 10)
170*4882a593Smuzhiyun #define FMC2_CSQCAR2_SAO		GENMASK(31, 16)
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /* Register: FMC2_CSQIER */
173*4882a593Smuzhiyun #define FMC2_CSQIER_TCIE		BIT(0)
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun /* Register: FMC2_CSQICR */
176*4882a593Smuzhiyun #define FMC2_CSQICR_CLEAR_IRQ		GENMASK(4, 0)
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun /* Register: FMC2_CSQEMSR */
179*4882a593Smuzhiyun #define FMC2_CSQEMSR_SEM		GENMASK(15, 0)
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /* Register: FMC2_BCHIER */
182*4882a593Smuzhiyun #define FMC2_BCHIER_DERIE		BIT(1)
183*4882a593Smuzhiyun #define FMC2_BCHIER_EPBRIE		BIT(4)
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /* Register: FMC2_BCHICR */
186*4882a593Smuzhiyun #define FMC2_BCHICR_CLEAR_IRQ		GENMASK(4, 0)
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun /* Register: FMC2_BCHDSR0 */
189*4882a593Smuzhiyun #define FMC2_BCHDSR0_DUE		BIT(0)
190*4882a593Smuzhiyun #define FMC2_BCHDSR0_DEF		BIT(1)
191*4882a593Smuzhiyun #define FMC2_BCHDSR0_DEN		GENMASK(7, 4)
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /* Register: FMC2_BCHDSR1 */
194*4882a593Smuzhiyun #define FMC2_BCHDSR1_EBP1		GENMASK(12, 0)
195*4882a593Smuzhiyun #define FMC2_BCHDSR1_EBP2		GENMASK(28, 16)
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun /* Register: FMC2_BCHDSR2 */
198*4882a593Smuzhiyun #define FMC2_BCHDSR2_EBP3		GENMASK(12, 0)
199*4882a593Smuzhiyun #define FMC2_BCHDSR2_EBP4		GENMASK(28, 16)
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun /* Register: FMC2_BCHDSR3 */
202*4882a593Smuzhiyun #define FMC2_BCHDSR3_EBP5		GENMASK(12, 0)
203*4882a593Smuzhiyun #define FMC2_BCHDSR3_EBP6		GENMASK(28, 16)
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun /* Register: FMC2_BCHDSR4 */
206*4882a593Smuzhiyun #define FMC2_BCHDSR4_EBP7		GENMASK(12, 0)
207*4882a593Smuzhiyun #define FMC2_BCHDSR4_EBP8		GENMASK(28, 16)
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun enum stm32_fmc2_ecc {
210*4882a593Smuzhiyun 	FMC2_ECC_HAM = 1,
211*4882a593Smuzhiyun 	FMC2_ECC_BCH4 = 4,
212*4882a593Smuzhiyun 	FMC2_ECC_BCH8 = 8
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun enum stm32_fmc2_irq_state {
216*4882a593Smuzhiyun 	FMC2_IRQ_UNKNOWN = 0,
217*4882a593Smuzhiyun 	FMC2_IRQ_BCH,
218*4882a593Smuzhiyun 	FMC2_IRQ_SEQ
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun struct stm32_fmc2_timings {
222*4882a593Smuzhiyun 	u8 tclr;
223*4882a593Smuzhiyun 	u8 tar;
224*4882a593Smuzhiyun 	u8 thiz;
225*4882a593Smuzhiyun 	u8 twait;
226*4882a593Smuzhiyun 	u8 thold_mem;
227*4882a593Smuzhiyun 	u8 tset_mem;
228*4882a593Smuzhiyun 	u8 thold_att;
229*4882a593Smuzhiyun 	u8 tset_att;
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun struct stm32_fmc2_nand {
233*4882a593Smuzhiyun 	struct nand_chip chip;
234*4882a593Smuzhiyun 	struct stm32_fmc2_timings timings;
235*4882a593Smuzhiyun 	int ncs;
236*4882a593Smuzhiyun 	int cs_used[FMC2_MAX_CE];
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun 
to_fmc2_nand(struct nand_chip * chip)239*4882a593Smuzhiyun static inline struct stm32_fmc2_nand *to_fmc2_nand(struct nand_chip *chip)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	return container_of(chip, struct stm32_fmc2_nand, chip);
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun struct stm32_fmc2_nfc {
245*4882a593Smuzhiyun 	struct nand_controller base;
246*4882a593Smuzhiyun 	struct stm32_fmc2_nand nand;
247*4882a593Smuzhiyun 	struct device *dev;
248*4882a593Smuzhiyun 	struct device *cdev;
249*4882a593Smuzhiyun 	struct regmap *regmap;
250*4882a593Smuzhiyun 	void __iomem *data_base[FMC2_MAX_CE];
251*4882a593Smuzhiyun 	void __iomem *cmd_base[FMC2_MAX_CE];
252*4882a593Smuzhiyun 	void __iomem *addr_base[FMC2_MAX_CE];
253*4882a593Smuzhiyun 	phys_addr_t io_phys_addr;
254*4882a593Smuzhiyun 	phys_addr_t data_phys_addr[FMC2_MAX_CE];
255*4882a593Smuzhiyun 	struct clk *clk;
256*4882a593Smuzhiyun 	u8 irq_state;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	struct dma_chan *dma_tx_ch;
259*4882a593Smuzhiyun 	struct dma_chan *dma_rx_ch;
260*4882a593Smuzhiyun 	struct dma_chan *dma_ecc_ch;
261*4882a593Smuzhiyun 	struct sg_table dma_data_sg;
262*4882a593Smuzhiyun 	struct sg_table dma_ecc_sg;
263*4882a593Smuzhiyun 	u8 *ecc_buf;
264*4882a593Smuzhiyun 	int dma_ecc_len;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	struct completion complete;
267*4882a593Smuzhiyun 	struct completion dma_data_complete;
268*4882a593Smuzhiyun 	struct completion dma_ecc_complete;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	u8 cs_assigned;
271*4882a593Smuzhiyun 	int cs_sel;
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun 
to_stm32_nfc(struct nand_controller * base)274*4882a593Smuzhiyun static inline struct stm32_fmc2_nfc *to_stm32_nfc(struct nand_controller *base)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	return container_of(base, struct stm32_fmc2_nfc, base);
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun 
stm32_fmc2_nfc_timings_init(struct nand_chip * chip)279*4882a593Smuzhiyun static void stm32_fmc2_nfc_timings_init(struct nand_chip *chip)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun 	struct stm32_fmc2_nfc *nfc = to_stm32_nfc(chip->controller);
282*4882a593Smuzhiyun 	struct stm32_fmc2_nand *nand = to_fmc2_nand(chip);
283*4882a593Smuzhiyun 	struct stm32_fmc2_timings *timings = &nand->timings;
284*4882a593Smuzhiyun 	u32 pmem, patt;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	/* Set tclr/tar timings */
287*4882a593Smuzhiyun 	regmap_update_bits(nfc->regmap, FMC2_PCR,
288*4882a593Smuzhiyun 			   FMC2_PCR_TCLR | FMC2_PCR_TAR,
289*4882a593Smuzhiyun 			   FIELD_PREP(FMC2_PCR_TCLR, timings->tclr) |
290*4882a593Smuzhiyun 			   FIELD_PREP(FMC2_PCR_TAR, timings->tar));
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	/* Set tset/twait/thold/thiz timings in common bank */
293*4882a593Smuzhiyun 	pmem = FIELD_PREP(FMC2_PMEM_MEMSET, timings->tset_mem);
294*4882a593Smuzhiyun 	pmem |= FIELD_PREP(FMC2_PMEM_MEMWAIT, timings->twait);
295*4882a593Smuzhiyun 	pmem |= FIELD_PREP(FMC2_PMEM_MEMHOLD, timings->thold_mem);
296*4882a593Smuzhiyun 	pmem |= FIELD_PREP(FMC2_PMEM_MEMHIZ, timings->thiz);
297*4882a593Smuzhiyun 	regmap_write(nfc->regmap, FMC2_PMEM, pmem);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	/* Set tset/twait/thold/thiz timings in attribut bank */
300*4882a593Smuzhiyun 	patt = FIELD_PREP(FMC2_PATT_ATTSET, timings->tset_att);
301*4882a593Smuzhiyun 	patt |= FIELD_PREP(FMC2_PATT_ATTWAIT, timings->twait);
302*4882a593Smuzhiyun 	patt |= FIELD_PREP(FMC2_PATT_ATTHOLD, timings->thold_att);
303*4882a593Smuzhiyun 	patt |= FIELD_PREP(FMC2_PATT_ATTHIZ, timings->thiz);
304*4882a593Smuzhiyun 	regmap_write(nfc->regmap, FMC2_PATT, patt);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
stm32_fmc2_nfc_setup(struct nand_chip * chip)307*4882a593Smuzhiyun static void stm32_fmc2_nfc_setup(struct nand_chip *chip)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	struct stm32_fmc2_nfc *nfc = to_stm32_nfc(chip->controller);
310*4882a593Smuzhiyun 	u32 pcr = 0, pcr_mask;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	/* Configure ECC algorithm (default configuration is Hamming) */
313*4882a593Smuzhiyun 	pcr_mask = FMC2_PCR_ECCALG;
314*4882a593Smuzhiyun 	pcr_mask |= FMC2_PCR_BCHECC;
315*4882a593Smuzhiyun 	if (chip->ecc.strength == FMC2_ECC_BCH8) {
316*4882a593Smuzhiyun 		pcr |= FMC2_PCR_ECCALG;
317*4882a593Smuzhiyun 		pcr |= FMC2_PCR_BCHECC;
318*4882a593Smuzhiyun 	} else if (chip->ecc.strength == FMC2_ECC_BCH4) {
319*4882a593Smuzhiyun 		pcr |= FMC2_PCR_ECCALG;
320*4882a593Smuzhiyun 	}
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	/* Set buswidth */
323*4882a593Smuzhiyun 	pcr_mask |= FMC2_PCR_PWID;
324*4882a593Smuzhiyun 	if (chip->options & NAND_BUSWIDTH_16)
325*4882a593Smuzhiyun 		pcr |= FIELD_PREP(FMC2_PCR_PWID, FMC2_PCR_PWID_BUSWIDTH_16);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	/* Set ECC sector size */
328*4882a593Smuzhiyun 	pcr_mask |= FMC2_PCR_ECCSS;
329*4882a593Smuzhiyun 	pcr |= FIELD_PREP(FMC2_PCR_ECCSS, FMC2_PCR_ECCSS_512);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	regmap_update_bits(nfc->regmap, FMC2_PCR, pcr_mask, pcr);
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
stm32_fmc2_nfc_select_chip(struct nand_chip * chip,int chipnr)334*4882a593Smuzhiyun static int stm32_fmc2_nfc_select_chip(struct nand_chip *chip, int chipnr)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun 	struct stm32_fmc2_nfc *nfc = to_stm32_nfc(chip->controller);
337*4882a593Smuzhiyun 	struct stm32_fmc2_nand *nand = to_fmc2_nand(chip);
338*4882a593Smuzhiyun 	struct dma_slave_config dma_cfg;
339*4882a593Smuzhiyun 	int ret;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	if (nand->cs_used[chipnr] == nfc->cs_sel)
342*4882a593Smuzhiyun 		return 0;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	nfc->cs_sel = nand->cs_used[chipnr];
345*4882a593Smuzhiyun 	stm32_fmc2_nfc_setup(chip);
346*4882a593Smuzhiyun 	stm32_fmc2_nfc_timings_init(chip);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	if (nfc->dma_tx_ch && nfc->dma_rx_ch) {
349*4882a593Smuzhiyun 		memset(&dma_cfg, 0, sizeof(dma_cfg));
350*4882a593Smuzhiyun 		dma_cfg.src_addr = nfc->data_phys_addr[nfc->cs_sel];
351*4882a593Smuzhiyun 		dma_cfg.dst_addr = nfc->data_phys_addr[nfc->cs_sel];
352*4882a593Smuzhiyun 		dma_cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
353*4882a593Smuzhiyun 		dma_cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
354*4882a593Smuzhiyun 		dma_cfg.src_maxburst = 32;
355*4882a593Smuzhiyun 		dma_cfg.dst_maxburst = 32;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 		ret = dmaengine_slave_config(nfc->dma_tx_ch, &dma_cfg);
358*4882a593Smuzhiyun 		if (ret) {
359*4882a593Smuzhiyun 			dev_err(nfc->dev, "tx DMA engine slave config failed\n");
360*4882a593Smuzhiyun 			return ret;
361*4882a593Smuzhiyun 		}
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 		ret = dmaengine_slave_config(nfc->dma_rx_ch, &dma_cfg);
364*4882a593Smuzhiyun 		if (ret) {
365*4882a593Smuzhiyun 			dev_err(nfc->dev, "rx DMA engine slave config failed\n");
366*4882a593Smuzhiyun 			return ret;
367*4882a593Smuzhiyun 		}
368*4882a593Smuzhiyun 	}
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	if (nfc->dma_ecc_ch) {
371*4882a593Smuzhiyun 		/*
372*4882a593Smuzhiyun 		 * Hamming: we read HECCR register
373*4882a593Smuzhiyun 		 * BCH4/BCH8: we read BCHDSRSx registers
374*4882a593Smuzhiyun 		 */
375*4882a593Smuzhiyun 		memset(&dma_cfg, 0, sizeof(dma_cfg));
376*4882a593Smuzhiyun 		dma_cfg.src_addr = nfc->io_phys_addr;
377*4882a593Smuzhiyun 		dma_cfg.src_addr += chip->ecc.strength == FMC2_ECC_HAM ?
378*4882a593Smuzhiyun 				    FMC2_HECCR : FMC2_BCHDSR0;
379*4882a593Smuzhiyun 		dma_cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 		ret = dmaengine_slave_config(nfc->dma_ecc_ch, &dma_cfg);
382*4882a593Smuzhiyun 		if (ret) {
383*4882a593Smuzhiyun 			dev_err(nfc->dev, "ECC DMA engine slave config failed\n");
384*4882a593Smuzhiyun 			return ret;
385*4882a593Smuzhiyun 		}
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 		/* Calculate ECC length needed for one sector */
388*4882a593Smuzhiyun 		nfc->dma_ecc_len = chip->ecc.strength == FMC2_ECC_HAM ?
389*4882a593Smuzhiyun 				   FMC2_HECCR_LEN : FMC2_BCHDSRS_LEN;
390*4882a593Smuzhiyun 	}
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	return 0;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun 
stm32_fmc2_nfc_set_buswidth_16(struct stm32_fmc2_nfc * nfc,bool set)395*4882a593Smuzhiyun static void stm32_fmc2_nfc_set_buswidth_16(struct stm32_fmc2_nfc *nfc, bool set)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun 	u32 pcr;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	pcr = set ? FIELD_PREP(FMC2_PCR_PWID, FMC2_PCR_PWID_BUSWIDTH_16) :
400*4882a593Smuzhiyun 		    FIELD_PREP(FMC2_PCR_PWID, FMC2_PCR_PWID_BUSWIDTH_8);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	regmap_update_bits(nfc->regmap, FMC2_PCR, FMC2_PCR_PWID, pcr);
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
stm32_fmc2_nfc_set_ecc(struct stm32_fmc2_nfc * nfc,bool enable)405*4882a593Smuzhiyun static void stm32_fmc2_nfc_set_ecc(struct stm32_fmc2_nfc *nfc, bool enable)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	regmap_update_bits(nfc->regmap, FMC2_PCR, FMC2_PCR_ECCEN,
408*4882a593Smuzhiyun 			   enable ? FMC2_PCR_ECCEN : 0);
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun 
stm32_fmc2_nfc_enable_seq_irq(struct stm32_fmc2_nfc * nfc)411*4882a593Smuzhiyun static void stm32_fmc2_nfc_enable_seq_irq(struct stm32_fmc2_nfc *nfc)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun 	nfc->irq_state = FMC2_IRQ_SEQ;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	regmap_update_bits(nfc->regmap, FMC2_CSQIER,
416*4882a593Smuzhiyun 			   FMC2_CSQIER_TCIE, FMC2_CSQIER_TCIE);
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun 
stm32_fmc2_nfc_disable_seq_irq(struct stm32_fmc2_nfc * nfc)419*4882a593Smuzhiyun static void stm32_fmc2_nfc_disable_seq_irq(struct stm32_fmc2_nfc *nfc)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun 	regmap_update_bits(nfc->regmap, FMC2_CSQIER, FMC2_CSQIER_TCIE, 0);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	nfc->irq_state = FMC2_IRQ_UNKNOWN;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun 
stm32_fmc2_nfc_clear_seq_irq(struct stm32_fmc2_nfc * nfc)426*4882a593Smuzhiyun static void stm32_fmc2_nfc_clear_seq_irq(struct stm32_fmc2_nfc *nfc)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun 	regmap_write(nfc->regmap, FMC2_CSQICR, FMC2_CSQICR_CLEAR_IRQ);
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun 
stm32_fmc2_nfc_enable_bch_irq(struct stm32_fmc2_nfc * nfc,int mode)431*4882a593Smuzhiyun static void stm32_fmc2_nfc_enable_bch_irq(struct stm32_fmc2_nfc *nfc, int mode)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun 	nfc->irq_state = FMC2_IRQ_BCH;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	if (mode == NAND_ECC_WRITE)
436*4882a593Smuzhiyun 		regmap_update_bits(nfc->regmap, FMC2_BCHIER,
437*4882a593Smuzhiyun 				   FMC2_BCHIER_EPBRIE, FMC2_BCHIER_EPBRIE);
438*4882a593Smuzhiyun 	else
439*4882a593Smuzhiyun 		regmap_update_bits(nfc->regmap, FMC2_BCHIER,
440*4882a593Smuzhiyun 				   FMC2_BCHIER_DERIE, FMC2_BCHIER_DERIE);
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun 
stm32_fmc2_nfc_disable_bch_irq(struct stm32_fmc2_nfc * nfc)443*4882a593Smuzhiyun static void stm32_fmc2_nfc_disable_bch_irq(struct stm32_fmc2_nfc *nfc)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun 	regmap_update_bits(nfc->regmap, FMC2_BCHIER,
446*4882a593Smuzhiyun 			   FMC2_BCHIER_DERIE | FMC2_BCHIER_EPBRIE, 0);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	nfc->irq_state = FMC2_IRQ_UNKNOWN;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun 
stm32_fmc2_nfc_clear_bch_irq(struct stm32_fmc2_nfc * nfc)451*4882a593Smuzhiyun static void stm32_fmc2_nfc_clear_bch_irq(struct stm32_fmc2_nfc *nfc)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun 	regmap_write(nfc->regmap, FMC2_BCHICR, FMC2_BCHICR_CLEAR_IRQ);
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun /*
457*4882a593Smuzhiyun  * Enable ECC logic and reset syndrome/parity bits previously calculated
458*4882a593Smuzhiyun  * Syndrome/parity bits is cleared by setting the ECCEN bit to 0
459*4882a593Smuzhiyun  */
stm32_fmc2_nfc_hwctl(struct nand_chip * chip,int mode)460*4882a593Smuzhiyun static void stm32_fmc2_nfc_hwctl(struct nand_chip *chip, int mode)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun 	struct stm32_fmc2_nfc *nfc = to_stm32_nfc(chip->controller);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	stm32_fmc2_nfc_set_ecc(nfc, false);
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	if (chip->ecc.strength != FMC2_ECC_HAM) {
467*4882a593Smuzhiyun 		regmap_update_bits(nfc->regmap, FMC2_PCR, FMC2_PCR_WEN,
468*4882a593Smuzhiyun 				   mode == NAND_ECC_WRITE ? FMC2_PCR_WEN : 0);
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 		reinit_completion(&nfc->complete);
471*4882a593Smuzhiyun 		stm32_fmc2_nfc_clear_bch_irq(nfc);
472*4882a593Smuzhiyun 		stm32_fmc2_nfc_enable_bch_irq(nfc, mode);
473*4882a593Smuzhiyun 	}
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	stm32_fmc2_nfc_set_ecc(nfc, true);
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun /*
479*4882a593Smuzhiyun  * ECC Hamming calculation
480*4882a593Smuzhiyun  * ECC is 3 bytes for 512 bytes of data (supports error correction up to
481*4882a593Smuzhiyun  * max of 1-bit)
482*4882a593Smuzhiyun  */
stm32_fmc2_nfc_ham_set_ecc(const u32 ecc_sta,u8 * ecc)483*4882a593Smuzhiyun static void stm32_fmc2_nfc_ham_set_ecc(const u32 ecc_sta, u8 *ecc)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	ecc[0] = ecc_sta;
486*4882a593Smuzhiyun 	ecc[1] = ecc_sta >> 8;
487*4882a593Smuzhiyun 	ecc[2] = ecc_sta >> 16;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun 
stm32_fmc2_nfc_ham_calculate(struct nand_chip * chip,const u8 * data,u8 * ecc)490*4882a593Smuzhiyun static int stm32_fmc2_nfc_ham_calculate(struct nand_chip *chip, const u8 *data,
491*4882a593Smuzhiyun 					u8 *ecc)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun 	struct stm32_fmc2_nfc *nfc = to_stm32_nfc(chip->controller);
494*4882a593Smuzhiyun 	u32 sr, heccr;
495*4882a593Smuzhiyun 	int ret;
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	ret = regmap_read_poll_timeout(nfc->regmap, FMC2_SR, sr,
498*4882a593Smuzhiyun 				       sr & FMC2_SR_NWRF, 1,
499*4882a593Smuzhiyun 				       1000 * FMC2_TIMEOUT_MS);
500*4882a593Smuzhiyun 	if (ret) {
501*4882a593Smuzhiyun 		dev_err(nfc->dev, "ham timeout\n");
502*4882a593Smuzhiyun 		return ret;
503*4882a593Smuzhiyun 	}
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	regmap_read(nfc->regmap, FMC2_HECCR, &heccr);
506*4882a593Smuzhiyun 	stm32_fmc2_nfc_ham_set_ecc(heccr, ecc);
507*4882a593Smuzhiyun 	stm32_fmc2_nfc_set_ecc(nfc, false);
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	return 0;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun 
stm32_fmc2_nfc_ham_correct(struct nand_chip * chip,u8 * dat,u8 * read_ecc,u8 * calc_ecc)512*4882a593Smuzhiyun static int stm32_fmc2_nfc_ham_correct(struct nand_chip *chip, u8 *dat,
513*4882a593Smuzhiyun 				      u8 *read_ecc, u8 *calc_ecc)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun 	u8 bit_position = 0, b0, b1, b2;
516*4882a593Smuzhiyun 	u32 byte_addr = 0, b;
517*4882a593Smuzhiyun 	u32 i, shifting = 1;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	/* Indicate which bit and byte is faulty (if any) */
520*4882a593Smuzhiyun 	b0 = read_ecc[0] ^ calc_ecc[0];
521*4882a593Smuzhiyun 	b1 = read_ecc[1] ^ calc_ecc[1];
522*4882a593Smuzhiyun 	b2 = read_ecc[2] ^ calc_ecc[2];
523*4882a593Smuzhiyun 	b = b0 | (b1 << 8) | (b2 << 16);
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	/* No errors */
526*4882a593Smuzhiyun 	if (likely(!b))
527*4882a593Smuzhiyun 		return 0;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	/* Calculate bit position */
530*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
531*4882a593Smuzhiyun 		switch (b % 4) {
532*4882a593Smuzhiyun 		case 2:
533*4882a593Smuzhiyun 			bit_position += shifting;
534*4882a593Smuzhiyun 		case 1:
535*4882a593Smuzhiyun 			break;
536*4882a593Smuzhiyun 		default:
537*4882a593Smuzhiyun 			return -EBADMSG;
538*4882a593Smuzhiyun 		}
539*4882a593Smuzhiyun 		shifting <<= 1;
540*4882a593Smuzhiyun 		b >>= 2;
541*4882a593Smuzhiyun 	}
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	/* Calculate byte position */
544*4882a593Smuzhiyun 	shifting = 1;
545*4882a593Smuzhiyun 	for (i = 0; i < 9; i++) {
546*4882a593Smuzhiyun 		switch (b % 4) {
547*4882a593Smuzhiyun 		case 2:
548*4882a593Smuzhiyun 			byte_addr += shifting;
549*4882a593Smuzhiyun 		case 1:
550*4882a593Smuzhiyun 			break;
551*4882a593Smuzhiyun 		default:
552*4882a593Smuzhiyun 			return -EBADMSG;
553*4882a593Smuzhiyun 		}
554*4882a593Smuzhiyun 		shifting <<= 1;
555*4882a593Smuzhiyun 		b >>= 2;
556*4882a593Smuzhiyun 	}
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	/* Flip the bit */
559*4882a593Smuzhiyun 	dat[byte_addr] ^= (1 << bit_position);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	return 1;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun /*
565*4882a593Smuzhiyun  * ECC BCH calculation and correction
566*4882a593Smuzhiyun  * ECC is 7/13 bytes for 512 bytes of data (supports error correction up to
567*4882a593Smuzhiyun  * max of 4-bit/8-bit)
568*4882a593Smuzhiyun  */
stm32_fmc2_nfc_bch_calculate(struct nand_chip * chip,const u8 * data,u8 * ecc)569*4882a593Smuzhiyun static int stm32_fmc2_nfc_bch_calculate(struct nand_chip *chip, const u8 *data,
570*4882a593Smuzhiyun 					u8 *ecc)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun 	struct stm32_fmc2_nfc *nfc = to_stm32_nfc(chip->controller);
573*4882a593Smuzhiyun 	u32 bchpbr;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	/* Wait until the BCH code is ready */
576*4882a593Smuzhiyun 	if (!wait_for_completion_timeout(&nfc->complete,
577*4882a593Smuzhiyun 					 msecs_to_jiffies(FMC2_TIMEOUT_MS))) {
578*4882a593Smuzhiyun 		dev_err(nfc->dev, "bch timeout\n");
579*4882a593Smuzhiyun 		stm32_fmc2_nfc_disable_bch_irq(nfc);
580*4882a593Smuzhiyun 		return -ETIMEDOUT;
581*4882a593Smuzhiyun 	}
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	/* Read parity bits */
584*4882a593Smuzhiyun 	regmap_read(nfc->regmap, FMC2_BCHPBR1, &bchpbr);
585*4882a593Smuzhiyun 	ecc[0] = bchpbr;
586*4882a593Smuzhiyun 	ecc[1] = bchpbr >> 8;
587*4882a593Smuzhiyun 	ecc[2] = bchpbr >> 16;
588*4882a593Smuzhiyun 	ecc[3] = bchpbr >> 24;
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	regmap_read(nfc->regmap, FMC2_BCHPBR2, &bchpbr);
591*4882a593Smuzhiyun 	ecc[4] = bchpbr;
592*4882a593Smuzhiyun 	ecc[5] = bchpbr >> 8;
593*4882a593Smuzhiyun 	ecc[6] = bchpbr >> 16;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	if (chip->ecc.strength == FMC2_ECC_BCH8) {
596*4882a593Smuzhiyun 		ecc[7] = bchpbr >> 24;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 		regmap_read(nfc->regmap, FMC2_BCHPBR3, &bchpbr);
599*4882a593Smuzhiyun 		ecc[8] = bchpbr;
600*4882a593Smuzhiyun 		ecc[9] = bchpbr >> 8;
601*4882a593Smuzhiyun 		ecc[10] = bchpbr >> 16;
602*4882a593Smuzhiyun 		ecc[11] = bchpbr >> 24;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 		regmap_read(nfc->regmap, FMC2_BCHPBR4, &bchpbr);
605*4882a593Smuzhiyun 		ecc[12] = bchpbr;
606*4882a593Smuzhiyun 	}
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	stm32_fmc2_nfc_set_ecc(nfc, false);
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	return 0;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun 
stm32_fmc2_nfc_bch_decode(int eccsize,u8 * dat,u32 * ecc_sta)613*4882a593Smuzhiyun static int stm32_fmc2_nfc_bch_decode(int eccsize, u8 *dat, u32 *ecc_sta)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun 	u32 bchdsr0 = ecc_sta[0];
616*4882a593Smuzhiyun 	u32 bchdsr1 = ecc_sta[1];
617*4882a593Smuzhiyun 	u32 bchdsr2 = ecc_sta[2];
618*4882a593Smuzhiyun 	u32 bchdsr3 = ecc_sta[3];
619*4882a593Smuzhiyun 	u32 bchdsr4 = ecc_sta[4];
620*4882a593Smuzhiyun 	u16 pos[8];
621*4882a593Smuzhiyun 	int i, den;
622*4882a593Smuzhiyun 	unsigned int nb_errs = 0;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	/* No errors found */
625*4882a593Smuzhiyun 	if (likely(!(bchdsr0 & FMC2_BCHDSR0_DEF)))
626*4882a593Smuzhiyun 		return 0;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	/* Too many errors detected */
629*4882a593Smuzhiyun 	if (unlikely(bchdsr0 & FMC2_BCHDSR0_DUE))
630*4882a593Smuzhiyun 		return -EBADMSG;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	pos[0] = FIELD_GET(FMC2_BCHDSR1_EBP1, bchdsr1);
633*4882a593Smuzhiyun 	pos[1] = FIELD_GET(FMC2_BCHDSR1_EBP2, bchdsr1);
634*4882a593Smuzhiyun 	pos[2] = FIELD_GET(FMC2_BCHDSR2_EBP3, bchdsr2);
635*4882a593Smuzhiyun 	pos[3] = FIELD_GET(FMC2_BCHDSR2_EBP4, bchdsr2);
636*4882a593Smuzhiyun 	pos[4] = FIELD_GET(FMC2_BCHDSR3_EBP5, bchdsr3);
637*4882a593Smuzhiyun 	pos[5] = FIELD_GET(FMC2_BCHDSR3_EBP6, bchdsr3);
638*4882a593Smuzhiyun 	pos[6] = FIELD_GET(FMC2_BCHDSR4_EBP7, bchdsr4);
639*4882a593Smuzhiyun 	pos[7] = FIELD_GET(FMC2_BCHDSR4_EBP8, bchdsr4);
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	den = FIELD_GET(FMC2_BCHDSR0_DEN, bchdsr0);
642*4882a593Smuzhiyun 	for (i = 0; i < den; i++) {
643*4882a593Smuzhiyun 		if (pos[i] < eccsize * 8) {
644*4882a593Smuzhiyun 			change_bit(pos[i], (unsigned long *)dat);
645*4882a593Smuzhiyun 			nb_errs++;
646*4882a593Smuzhiyun 		}
647*4882a593Smuzhiyun 	}
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	return nb_errs;
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun 
stm32_fmc2_nfc_bch_correct(struct nand_chip * chip,u8 * dat,u8 * read_ecc,u8 * calc_ecc)652*4882a593Smuzhiyun static int stm32_fmc2_nfc_bch_correct(struct nand_chip *chip, u8 *dat,
653*4882a593Smuzhiyun 				      u8 *read_ecc, u8 *calc_ecc)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun 	struct stm32_fmc2_nfc *nfc = to_stm32_nfc(chip->controller);
656*4882a593Smuzhiyun 	u32 ecc_sta[5];
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	/* Wait until the decoding error is ready */
659*4882a593Smuzhiyun 	if (!wait_for_completion_timeout(&nfc->complete,
660*4882a593Smuzhiyun 					 msecs_to_jiffies(FMC2_TIMEOUT_MS))) {
661*4882a593Smuzhiyun 		dev_err(nfc->dev, "bch timeout\n");
662*4882a593Smuzhiyun 		stm32_fmc2_nfc_disable_bch_irq(nfc);
663*4882a593Smuzhiyun 		return -ETIMEDOUT;
664*4882a593Smuzhiyun 	}
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	regmap_bulk_read(nfc->regmap, FMC2_BCHDSR0, ecc_sta, 5);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	stm32_fmc2_nfc_set_ecc(nfc, false);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	return stm32_fmc2_nfc_bch_decode(chip->ecc.size, dat, ecc_sta);
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun 
stm32_fmc2_nfc_read_page(struct nand_chip * chip,u8 * buf,int oob_required,int page)673*4882a593Smuzhiyun static int stm32_fmc2_nfc_read_page(struct nand_chip *chip, u8 *buf,
674*4882a593Smuzhiyun 				    int oob_required, int page)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun 	struct mtd_info *mtd = nand_to_mtd(chip);
677*4882a593Smuzhiyun 	int ret, i, s, stat, eccsize = chip->ecc.size;
678*4882a593Smuzhiyun 	int eccbytes = chip->ecc.bytes;
679*4882a593Smuzhiyun 	int eccsteps = chip->ecc.steps;
680*4882a593Smuzhiyun 	int eccstrength = chip->ecc.strength;
681*4882a593Smuzhiyun 	u8 *p = buf;
682*4882a593Smuzhiyun 	u8 *ecc_calc = chip->ecc.calc_buf;
683*4882a593Smuzhiyun 	u8 *ecc_code = chip->ecc.code_buf;
684*4882a593Smuzhiyun 	unsigned int max_bitflips = 0;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	ret = nand_read_page_op(chip, page, 0, NULL, 0);
687*4882a593Smuzhiyun 	if (ret)
688*4882a593Smuzhiyun 		return ret;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	for (i = mtd->writesize + FMC2_BBM_LEN, s = 0; s < eccsteps;
691*4882a593Smuzhiyun 	     s++, i += eccbytes, p += eccsize) {
692*4882a593Smuzhiyun 		chip->ecc.hwctl(chip, NAND_ECC_READ);
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 		/* Read the nand page sector (512 bytes) */
695*4882a593Smuzhiyun 		ret = nand_change_read_column_op(chip, s * eccsize, p,
696*4882a593Smuzhiyun 						 eccsize, false);
697*4882a593Smuzhiyun 		if (ret)
698*4882a593Smuzhiyun 			return ret;
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 		/* Read the corresponding ECC bytes */
701*4882a593Smuzhiyun 		ret = nand_change_read_column_op(chip, i, ecc_code,
702*4882a593Smuzhiyun 						 eccbytes, false);
703*4882a593Smuzhiyun 		if (ret)
704*4882a593Smuzhiyun 			return ret;
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 		/* Correct the data */
707*4882a593Smuzhiyun 		stat = chip->ecc.correct(chip, p, ecc_code, ecc_calc);
708*4882a593Smuzhiyun 		if (stat == -EBADMSG)
709*4882a593Smuzhiyun 			/* Check for empty pages with bitflips */
710*4882a593Smuzhiyun 			stat = nand_check_erased_ecc_chunk(p, eccsize,
711*4882a593Smuzhiyun 							   ecc_code, eccbytes,
712*4882a593Smuzhiyun 							   NULL, 0,
713*4882a593Smuzhiyun 							   eccstrength);
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 		if (stat < 0) {
716*4882a593Smuzhiyun 			mtd->ecc_stats.failed++;
717*4882a593Smuzhiyun 		} else {
718*4882a593Smuzhiyun 			mtd->ecc_stats.corrected += stat;
719*4882a593Smuzhiyun 			max_bitflips = max_t(unsigned int, max_bitflips, stat);
720*4882a593Smuzhiyun 		}
721*4882a593Smuzhiyun 	}
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	/* Read oob */
724*4882a593Smuzhiyun 	if (oob_required) {
725*4882a593Smuzhiyun 		ret = nand_change_read_column_op(chip, mtd->writesize,
726*4882a593Smuzhiyun 						 chip->oob_poi, mtd->oobsize,
727*4882a593Smuzhiyun 						 false);
728*4882a593Smuzhiyun 		if (ret)
729*4882a593Smuzhiyun 			return ret;
730*4882a593Smuzhiyun 	}
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	return max_bitflips;
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun /* Sequencer read/write configuration */
stm32_fmc2_nfc_rw_page_init(struct nand_chip * chip,int page,int raw,bool write_data)736*4882a593Smuzhiyun static void stm32_fmc2_nfc_rw_page_init(struct nand_chip *chip, int page,
737*4882a593Smuzhiyun 					int raw, bool write_data)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun 	struct stm32_fmc2_nfc *nfc = to_stm32_nfc(chip->controller);
740*4882a593Smuzhiyun 	struct mtd_info *mtd = nand_to_mtd(chip);
741*4882a593Smuzhiyun 	u32 ecc_offset = mtd->writesize + FMC2_BBM_LEN;
742*4882a593Smuzhiyun 	/*
743*4882a593Smuzhiyun 	 * cfg[0] => csqcfgr1, cfg[1] => csqcfgr2, cfg[2] => csqcfgr3
744*4882a593Smuzhiyun 	 * cfg[3] => csqar1, cfg[4] => csqar2
745*4882a593Smuzhiyun 	 */
746*4882a593Smuzhiyun 	u32 cfg[5];
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	regmap_update_bits(nfc->regmap, FMC2_PCR, FMC2_PCR_WEN,
749*4882a593Smuzhiyun 			   write_data ? FMC2_PCR_WEN : 0);
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	/*
752*4882a593Smuzhiyun 	 * - Set Program Page/Page Read command
753*4882a593Smuzhiyun 	 * - Enable DMA request data
754*4882a593Smuzhiyun 	 * - Set timings
755*4882a593Smuzhiyun 	 */
756*4882a593Smuzhiyun 	cfg[0] = FMC2_CSQCFGR1_DMADEN | FMC2_CSQCFGR1_CMD1T;
757*4882a593Smuzhiyun 	if (write_data)
758*4882a593Smuzhiyun 		cfg[0] |= FIELD_PREP(FMC2_CSQCFGR1_CMD1, NAND_CMD_SEQIN);
759*4882a593Smuzhiyun 	else
760*4882a593Smuzhiyun 		cfg[0] |= FIELD_PREP(FMC2_CSQCFGR1_CMD1, NAND_CMD_READ0) |
761*4882a593Smuzhiyun 			  FMC2_CSQCFGR1_CMD2EN |
762*4882a593Smuzhiyun 			  FIELD_PREP(FMC2_CSQCFGR1_CMD2, NAND_CMD_READSTART) |
763*4882a593Smuzhiyun 			  FMC2_CSQCFGR1_CMD2T;
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	/*
766*4882a593Smuzhiyun 	 * - Set Random Data Input/Random Data Read command
767*4882a593Smuzhiyun 	 * - Enable the sequencer to access the Spare data area
768*4882a593Smuzhiyun 	 * - Enable  DMA request status decoding for read
769*4882a593Smuzhiyun 	 * - Set timings
770*4882a593Smuzhiyun 	 */
771*4882a593Smuzhiyun 	if (write_data)
772*4882a593Smuzhiyun 		cfg[1] = FIELD_PREP(FMC2_CSQCFGR2_RCMD1, NAND_CMD_RNDIN);
773*4882a593Smuzhiyun 	else
774*4882a593Smuzhiyun 		cfg[1] = FIELD_PREP(FMC2_CSQCFGR2_RCMD1, NAND_CMD_RNDOUT) |
775*4882a593Smuzhiyun 			 FMC2_CSQCFGR2_RCMD2EN |
776*4882a593Smuzhiyun 			 FIELD_PREP(FMC2_CSQCFGR2_RCMD2, NAND_CMD_RNDOUTSTART) |
777*4882a593Smuzhiyun 			 FMC2_CSQCFGR2_RCMD1T |
778*4882a593Smuzhiyun 			 FMC2_CSQCFGR2_RCMD2T;
779*4882a593Smuzhiyun 	if (!raw) {
780*4882a593Smuzhiyun 		cfg[1] |= write_data ? 0 : FMC2_CSQCFGR2_DMASEN;
781*4882a593Smuzhiyun 		cfg[1] |= FMC2_CSQCFGR2_SQSDTEN;
782*4882a593Smuzhiyun 	}
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	/*
785*4882a593Smuzhiyun 	 * - Set the number of sectors to be written
786*4882a593Smuzhiyun 	 * - Set timings
787*4882a593Smuzhiyun 	 */
788*4882a593Smuzhiyun 	cfg[2] = FIELD_PREP(FMC2_CSQCFGR3_SNBR, chip->ecc.steps - 1);
789*4882a593Smuzhiyun 	if (write_data) {
790*4882a593Smuzhiyun 		cfg[2] |= FMC2_CSQCFGR3_RAC2T;
791*4882a593Smuzhiyun 		if (chip->options & NAND_ROW_ADDR_3)
792*4882a593Smuzhiyun 			cfg[2] |= FMC2_CSQCFGR3_AC5T;
793*4882a593Smuzhiyun 		else
794*4882a593Smuzhiyun 			cfg[2] |= FMC2_CSQCFGR3_AC4T;
795*4882a593Smuzhiyun 	}
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	/*
798*4882a593Smuzhiyun 	 * Set the fourth first address cycles
799*4882a593Smuzhiyun 	 * Byte 1 and byte 2 => column, we start at 0x0
800*4882a593Smuzhiyun 	 * Byte 3 and byte 4 => page
801*4882a593Smuzhiyun 	 */
802*4882a593Smuzhiyun 	cfg[3] = FIELD_PREP(FMC2_CSQCAR1_ADDC3, page);
803*4882a593Smuzhiyun 	cfg[3] |= FIELD_PREP(FMC2_CSQCAR1_ADDC4, page >> 8);
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	/*
806*4882a593Smuzhiyun 	 * - Set chip enable number
807*4882a593Smuzhiyun 	 * - Set ECC byte offset in the spare area
808*4882a593Smuzhiyun 	 * - Calculate the number of address cycles to be issued
809*4882a593Smuzhiyun 	 * - Set byte 5 of address cycle if needed
810*4882a593Smuzhiyun 	 */
811*4882a593Smuzhiyun 	cfg[4] = FIELD_PREP(FMC2_CSQCAR2_NANDCEN, nfc->cs_sel);
812*4882a593Smuzhiyun 	if (chip->options & NAND_BUSWIDTH_16)
813*4882a593Smuzhiyun 		cfg[4] |= FIELD_PREP(FMC2_CSQCAR2_SAO, ecc_offset >> 1);
814*4882a593Smuzhiyun 	else
815*4882a593Smuzhiyun 		cfg[4] |= FIELD_PREP(FMC2_CSQCAR2_SAO, ecc_offset);
816*4882a593Smuzhiyun 	if (chip->options & NAND_ROW_ADDR_3) {
817*4882a593Smuzhiyun 		cfg[0] |= FIELD_PREP(FMC2_CSQCFGR1_ACYNBR, 5);
818*4882a593Smuzhiyun 		cfg[4] |= FIELD_PREP(FMC2_CSQCAR2_ADDC5, page >> 16);
819*4882a593Smuzhiyun 	} else {
820*4882a593Smuzhiyun 		cfg[0] |= FIELD_PREP(FMC2_CSQCFGR1_ACYNBR, 4);
821*4882a593Smuzhiyun 	}
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	regmap_bulk_write(nfc->regmap, FMC2_CSQCFGR1, cfg, 5);
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun 
stm32_fmc2_nfc_dma_callback(void * arg)826*4882a593Smuzhiyun static void stm32_fmc2_nfc_dma_callback(void *arg)
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun 	complete((struct completion *)arg);
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun /* Read/write data from/to a page */
stm32_fmc2_nfc_xfer(struct nand_chip * chip,const u8 * buf,int raw,bool write_data)832*4882a593Smuzhiyun static int stm32_fmc2_nfc_xfer(struct nand_chip *chip, const u8 *buf,
833*4882a593Smuzhiyun 			       int raw, bool write_data)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun 	struct stm32_fmc2_nfc *nfc = to_stm32_nfc(chip->controller);
836*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *desc_data, *desc_ecc;
837*4882a593Smuzhiyun 	struct scatterlist *sg;
838*4882a593Smuzhiyun 	struct dma_chan *dma_ch = nfc->dma_rx_ch;
839*4882a593Smuzhiyun 	enum dma_data_direction dma_data_dir = DMA_FROM_DEVICE;
840*4882a593Smuzhiyun 	enum dma_transfer_direction dma_transfer_dir = DMA_DEV_TO_MEM;
841*4882a593Smuzhiyun 	int eccsteps = chip->ecc.steps;
842*4882a593Smuzhiyun 	int eccsize = chip->ecc.size;
843*4882a593Smuzhiyun 	unsigned long timeout = msecs_to_jiffies(FMC2_TIMEOUT_MS);
844*4882a593Smuzhiyun 	const u8 *p = buf;
845*4882a593Smuzhiyun 	int s, ret;
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	/* Configure DMA data */
848*4882a593Smuzhiyun 	if (write_data) {
849*4882a593Smuzhiyun 		dma_data_dir = DMA_TO_DEVICE;
850*4882a593Smuzhiyun 		dma_transfer_dir = DMA_MEM_TO_DEV;
851*4882a593Smuzhiyun 		dma_ch = nfc->dma_tx_ch;
852*4882a593Smuzhiyun 	}
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	for_each_sg(nfc->dma_data_sg.sgl, sg, eccsteps, s) {
855*4882a593Smuzhiyun 		sg_set_buf(sg, p, eccsize);
856*4882a593Smuzhiyun 		p += eccsize;
857*4882a593Smuzhiyun 	}
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	ret = dma_map_sg(nfc->dev, nfc->dma_data_sg.sgl,
860*4882a593Smuzhiyun 			 eccsteps, dma_data_dir);
861*4882a593Smuzhiyun 	if (ret < 0)
862*4882a593Smuzhiyun 		return ret;
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	desc_data = dmaengine_prep_slave_sg(dma_ch, nfc->dma_data_sg.sgl,
865*4882a593Smuzhiyun 					    eccsteps, dma_transfer_dir,
866*4882a593Smuzhiyun 					    DMA_PREP_INTERRUPT);
867*4882a593Smuzhiyun 	if (!desc_data) {
868*4882a593Smuzhiyun 		ret = -ENOMEM;
869*4882a593Smuzhiyun 		goto err_unmap_data;
870*4882a593Smuzhiyun 	}
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	reinit_completion(&nfc->dma_data_complete);
873*4882a593Smuzhiyun 	reinit_completion(&nfc->complete);
874*4882a593Smuzhiyun 	desc_data->callback = stm32_fmc2_nfc_dma_callback;
875*4882a593Smuzhiyun 	desc_data->callback_param = &nfc->dma_data_complete;
876*4882a593Smuzhiyun 	ret = dma_submit_error(dmaengine_submit(desc_data));
877*4882a593Smuzhiyun 	if (ret)
878*4882a593Smuzhiyun 		goto err_unmap_data;
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	dma_async_issue_pending(dma_ch);
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	if (!write_data && !raw) {
883*4882a593Smuzhiyun 		/* Configure DMA ECC status */
884*4882a593Smuzhiyun 		p = nfc->ecc_buf;
885*4882a593Smuzhiyun 		for_each_sg(nfc->dma_ecc_sg.sgl, sg, eccsteps, s) {
886*4882a593Smuzhiyun 			sg_set_buf(sg, p, nfc->dma_ecc_len);
887*4882a593Smuzhiyun 			p += nfc->dma_ecc_len;
888*4882a593Smuzhiyun 		}
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 		ret = dma_map_sg(nfc->dev, nfc->dma_ecc_sg.sgl,
891*4882a593Smuzhiyun 				 eccsteps, dma_data_dir);
892*4882a593Smuzhiyun 		if (ret < 0)
893*4882a593Smuzhiyun 			goto err_unmap_data;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 		desc_ecc = dmaengine_prep_slave_sg(nfc->dma_ecc_ch,
896*4882a593Smuzhiyun 						   nfc->dma_ecc_sg.sgl,
897*4882a593Smuzhiyun 						   eccsteps, dma_transfer_dir,
898*4882a593Smuzhiyun 						   DMA_PREP_INTERRUPT);
899*4882a593Smuzhiyun 		if (!desc_ecc) {
900*4882a593Smuzhiyun 			ret = -ENOMEM;
901*4882a593Smuzhiyun 			goto err_unmap_ecc;
902*4882a593Smuzhiyun 		}
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 		reinit_completion(&nfc->dma_ecc_complete);
905*4882a593Smuzhiyun 		desc_ecc->callback = stm32_fmc2_nfc_dma_callback;
906*4882a593Smuzhiyun 		desc_ecc->callback_param = &nfc->dma_ecc_complete;
907*4882a593Smuzhiyun 		ret = dma_submit_error(dmaengine_submit(desc_ecc));
908*4882a593Smuzhiyun 		if (ret)
909*4882a593Smuzhiyun 			goto err_unmap_ecc;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 		dma_async_issue_pending(nfc->dma_ecc_ch);
912*4882a593Smuzhiyun 	}
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	stm32_fmc2_nfc_clear_seq_irq(nfc);
915*4882a593Smuzhiyun 	stm32_fmc2_nfc_enable_seq_irq(nfc);
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	/* Start the transfer */
918*4882a593Smuzhiyun 	regmap_update_bits(nfc->regmap, FMC2_CSQCR,
919*4882a593Smuzhiyun 			   FMC2_CSQCR_CSQSTART, FMC2_CSQCR_CSQSTART);
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	/* Wait end of sequencer transfer */
922*4882a593Smuzhiyun 	if (!wait_for_completion_timeout(&nfc->complete, timeout)) {
923*4882a593Smuzhiyun 		dev_err(nfc->dev, "seq timeout\n");
924*4882a593Smuzhiyun 		stm32_fmc2_nfc_disable_seq_irq(nfc);
925*4882a593Smuzhiyun 		dmaengine_terminate_all(dma_ch);
926*4882a593Smuzhiyun 		if (!write_data && !raw)
927*4882a593Smuzhiyun 			dmaengine_terminate_all(nfc->dma_ecc_ch);
928*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
929*4882a593Smuzhiyun 		goto err_unmap_ecc;
930*4882a593Smuzhiyun 	}
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	/* Wait DMA data transfer completion */
933*4882a593Smuzhiyun 	if (!wait_for_completion_timeout(&nfc->dma_data_complete, timeout)) {
934*4882a593Smuzhiyun 		dev_err(nfc->dev, "data DMA timeout\n");
935*4882a593Smuzhiyun 		dmaengine_terminate_all(dma_ch);
936*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
937*4882a593Smuzhiyun 	}
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	/* Wait DMA ECC transfer completion */
940*4882a593Smuzhiyun 	if (!write_data && !raw) {
941*4882a593Smuzhiyun 		if (!wait_for_completion_timeout(&nfc->dma_ecc_complete,
942*4882a593Smuzhiyun 						 timeout)) {
943*4882a593Smuzhiyun 			dev_err(nfc->dev, "ECC DMA timeout\n");
944*4882a593Smuzhiyun 			dmaengine_terminate_all(nfc->dma_ecc_ch);
945*4882a593Smuzhiyun 			ret = -ETIMEDOUT;
946*4882a593Smuzhiyun 		}
947*4882a593Smuzhiyun 	}
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun err_unmap_ecc:
950*4882a593Smuzhiyun 	if (!write_data && !raw)
951*4882a593Smuzhiyun 		dma_unmap_sg(nfc->dev, nfc->dma_ecc_sg.sgl,
952*4882a593Smuzhiyun 			     eccsteps, dma_data_dir);
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun err_unmap_data:
955*4882a593Smuzhiyun 	dma_unmap_sg(nfc->dev, nfc->dma_data_sg.sgl, eccsteps, dma_data_dir);
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	return ret;
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun 
stm32_fmc2_nfc_seq_write(struct nand_chip * chip,const u8 * buf,int oob_required,int page,int raw)960*4882a593Smuzhiyun static int stm32_fmc2_nfc_seq_write(struct nand_chip *chip, const u8 *buf,
961*4882a593Smuzhiyun 				    int oob_required, int page, int raw)
962*4882a593Smuzhiyun {
963*4882a593Smuzhiyun 	struct mtd_info *mtd = nand_to_mtd(chip);
964*4882a593Smuzhiyun 	int ret;
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	/* Configure the sequencer */
967*4882a593Smuzhiyun 	stm32_fmc2_nfc_rw_page_init(chip, page, raw, true);
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	/* Write the page */
970*4882a593Smuzhiyun 	ret = stm32_fmc2_nfc_xfer(chip, buf, raw, true);
971*4882a593Smuzhiyun 	if (ret)
972*4882a593Smuzhiyun 		return ret;
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	/* Write oob */
975*4882a593Smuzhiyun 	if (oob_required) {
976*4882a593Smuzhiyun 		ret = nand_change_write_column_op(chip, mtd->writesize,
977*4882a593Smuzhiyun 						  chip->oob_poi, mtd->oobsize,
978*4882a593Smuzhiyun 						  false);
979*4882a593Smuzhiyun 		if (ret)
980*4882a593Smuzhiyun 			return ret;
981*4882a593Smuzhiyun 	}
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	return nand_prog_page_end_op(chip);
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun 
stm32_fmc2_nfc_seq_write_page(struct nand_chip * chip,const u8 * buf,int oob_required,int page)986*4882a593Smuzhiyun static int stm32_fmc2_nfc_seq_write_page(struct nand_chip *chip, const u8 *buf,
987*4882a593Smuzhiyun 					 int oob_required, int page)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun 	int ret;
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	ret = stm32_fmc2_nfc_select_chip(chip, chip->cur_cs);
992*4882a593Smuzhiyun 	if (ret)
993*4882a593Smuzhiyun 		return ret;
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	return stm32_fmc2_nfc_seq_write(chip, buf, oob_required, page, false);
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun 
stm32_fmc2_nfc_seq_write_page_raw(struct nand_chip * chip,const u8 * buf,int oob_required,int page)998*4882a593Smuzhiyun static int stm32_fmc2_nfc_seq_write_page_raw(struct nand_chip *chip,
999*4882a593Smuzhiyun 					     const u8 *buf, int oob_required,
1000*4882a593Smuzhiyun 					     int page)
1001*4882a593Smuzhiyun {
1002*4882a593Smuzhiyun 	int ret;
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	ret = stm32_fmc2_nfc_select_chip(chip, chip->cur_cs);
1005*4882a593Smuzhiyun 	if (ret)
1006*4882a593Smuzhiyun 		return ret;
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	return stm32_fmc2_nfc_seq_write(chip, buf, oob_required, page, true);
1009*4882a593Smuzhiyun }
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun /* Get a status indicating which sectors have errors */
stm32_fmc2_nfc_get_mapping_status(struct stm32_fmc2_nfc * nfc)1012*4882a593Smuzhiyun static u16 stm32_fmc2_nfc_get_mapping_status(struct stm32_fmc2_nfc *nfc)
1013*4882a593Smuzhiyun {
1014*4882a593Smuzhiyun 	u32 csqemsr;
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	regmap_read(nfc->regmap, FMC2_CSQEMSR, &csqemsr);
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	return FIELD_GET(FMC2_CSQEMSR_SEM, csqemsr);
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun 
stm32_fmc2_nfc_seq_correct(struct nand_chip * chip,u8 * dat,u8 * read_ecc,u8 * calc_ecc)1021*4882a593Smuzhiyun static int stm32_fmc2_nfc_seq_correct(struct nand_chip *chip, u8 *dat,
1022*4882a593Smuzhiyun 				      u8 *read_ecc, u8 *calc_ecc)
1023*4882a593Smuzhiyun {
1024*4882a593Smuzhiyun 	struct mtd_info *mtd = nand_to_mtd(chip);
1025*4882a593Smuzhiyun 	struct stm32_fmc2_nfc *nfc = to_stm32_nfc(chip->controller);
1026*4882a593Smuzhiyun 	int eccbytes = chip->ecc.bytes;
1027*4882a593Smuzhiyun 	int eccsteps = chip->ecc.steps;
1028*4882a593Smuzhiyun 	int eccstrength = chip->ecc.strength;
1029*4882a593Smuzhiyun 	int i, s, eccsize = chip->ecc.size;
1030*4882a593Smuzhiyun 	u32 *ecc_sta = (u32 *)nfc->ecc_buf;
1031*4882a593Smuzhiyun 	u16 sta_map = stm32_fmc2_nfc_get_mapping_status(nfc);
1032*4882a593Smuzhiyun 	unsigned int max_bitflips = 0;
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	for (i = 0, s = 0; s < eccsteps; s++, i += eccbytes, dat += eccsize) {
1035*4882a593Smuzhiyun 		int stat = 0;
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 		if (eccstrength == FMC2_ECC_HAM) {
1038*4882a593Smuzhiyun 			/* Ecc_sta = FMC2_HECCR */
1039*4882a593Smuzhiyun 			if (sta_map & BIT(s)) {
1040*4882a593Smuzhiyun 				stm32_fmc2_nfc_ham_set_ecc(*ecc_sta,
1041*4882a593Smuzhiyun 							   &calc_ecc[i]);
1042*4882a593Smuzhiyun 				stat = stm32_fmc2_nfc_ham_correct(chip, dat,
1043*4882a593Smuzhiyun 								  &read_ecc[i],
1044*4882a593Smuzhiyun 								  &calc_ecc[i]);
1045*4882a593Smuzhiyun 			}
1046*4882a593Smuzhiyun 			ecc_sta++;
1047*4882a593Smuzhiyun 		} else {
1048*4882a593Smuzhiyun 			/*
1049*4882a593Smuzhiyun 			 * Ecc_sta[0] = FMC2_BCHDSR0
1050*4882a593Smuzhiyun 			 * Ecc_sta[1] = FMC2_BCHDSR1
1051*4882a593Smuzhiyun 			 * Ecc_sta[2] = FMC2_BCHDSR2
1052*4882a593Smuzhiyun 			 * Ecc_sta[3] = FMC2_BCHDSR3
1053*4882a593Smuzhiyun 			 * Ecc_sta[4] = FMC2_BCHDSR4
1054*4882a593Smuzhiyun 			 */
1055*4882a593Smuzhiyun 			if (sta_map & BIT(s))
1056*4882a593Smuzhiyun 				stat = stm32_fmc2_nfc_bch_decode(eccsize, dat,
1057*4882a593Smuzhiyun 								 ecc_sta);
1058*4882a593Smuzhiyun 			ecc_sta += 5;
1059*4882a593Smuzhiyun 		}
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 		if (stat == -EBADMSG)
1062*4882a593Smuzhiyun 			/* Check for empty pages with bitflips */
1063*4882a593Smuzhiyun 			stat = nand_check_erased_ecc_chunk(dat, eccsize,
1064*4882a593Smuzhiyun 							   &read_ecc[i],
1065*4882a593Smuzhiyun 							   eccbytes,
1066*4882a593Smuzhiyun 							   NULL, 0,
1067*4882a593Smuzhiyun 							   eccstrength);
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 		if (stat < 0) {
1070*4882a593Smuzhiyun 			mtd->ecc_stats.failed++;
1071*4882a593Smuzhiyun 		} else {
1072*4882a593Smuzhiyun 			mtd->ecc_stats.corrected += stat;
1073*4882a593Smuzhiyun 			max_bitflips = max_t(unsigned int, max_bitflips, stat);
1074*4882a593Smuzhiyun 		}
1075*4882a593Smuzhiyun 	}
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	return max_bitflips;
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun 
stm32_fmc2_nfc_seq_read_page(struct nand_chip * chip,u8 * buf,int oob_required,int page)1080*4882a593Smuzhiyun static int stm32_fmc2_nfc_seq_read_page(struct nand_chip *chip, u8 *buf,
1081*4882a593Smuzhiyun 					int oob_required, int page)
1082*4882a593Smuzhiyun {
1083*4882a593Smuzhiyun 	struct mtd_info *mtd = nand_to_mtd(chip);
1084*4882a593Smuzhiyun 	struct stm32_fmc2_nfc *nfc = to_stm32_nfc(chip->controller);
1085*4882a593Smuzhiyun 	u8 *ecc_calc = chip->ecc.calc_buf;
1086*4882a593Smuzhiyun 	u8 *ecc_code = chip->ecc.code_buf;
1087*4882a593Smuzhiyun 	u16 sta_map;
1088*4882a593Smuzhiyun 	int ret;
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	ret = stm32_fmc2_nfc_select_chip(chip, chip->cur_cs);
1091*4882a593Smuzhiyun 	if (ret)
1092*4882a593Smuzhiyun 		return ret;
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	/* Configure the sequencer */
1095*4882a593Smuzhiyun 	stm32_fmc2_nfc_rw_page_init(chip, page, 0, false);
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	/* Read the page */
1098*4882a593Smuzhiyun 	ret = stm32_fmc2_nfc_xfer(chip, buf, 0, false);
1099*4882a593Smuzhiyun 	if (ret)
1100*4882a593Smuzhiyun 		return ret;
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	sta_map = stm32_fmc2_nfc_get_mapping_status(nfc);
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	/* Check if errors happen */
1105*4882a593Smuzhiyun 	if (likely(!sta_map)) {
1106*4882a593Smuzhiyun 		if (oob_required)
1107*4882a593Smuzhiyun 			return nand_change_read_column_op(chip, mtd->writesize,
1108*4882a593Smuzhiyun 							  chip->oob_poi,
1109*4882a593Smuzhiyun 							  mtd->oobsize, false);
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 		return 0;
1112*4882a593Smuzhiyun 	}
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	/* Read oob */
1115*4882a593Smuzhiyun 	ret = nand_change_read_column_op(chip, mtd->writesize,
1116*4882a593Smuzhiyun 					 chip->oob_poi, mtd->oobsize, false);
1117*4882a593Smuzhiyun 	if (ret)
1118*4882a593Smuzhiyun 		return ret;
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 	ret = mtd_ooblayout_get_eccbytes(mtd, ecc_code, chip->oob_poi, 0,
1121*4882a593Smuzhiyun 					 chip->ecc.total);
1122*4882a593Smuzhiyun 	if (ret)
1123*4882a593Smuzhiyun 		return ret;
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 	/* Correct data */
1126*4882a593Smuzhiyun 	return chip->ecc.correct(chip, buf, ecc_code, ecc_calc);
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun 
stm32_fmc2_nfc_seq_read_page_raw(struct nand_chip * chip,u8 * buf,int oob_required,int page)1129*4882a593Smuzhiyun static int stm32_fmc2_nfc_seq_read_page_raw(struct nand_chip *chip, u8 *buf,
1130*4882a593Smuzhiyun 					    int oob_required, int page)
1131*4882a593Smuzhiyun {
1132*4882a593Smuzhiyun 	struct mtd_info *mtd = nand_to_mtd(chip);
1133*4882a593Smuzhiyun 	int ret;
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	ret = stm32_fmc2_nfc_select_chip(chip, chip->cur_cs);
1136*4882a593Smuzhiyun 	if (ret)
1137*4882a593Smuzhiyun 		return ret;
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	/* Configure the sequencer */
1140*4882a593Smuzhiyun 	stm32_fmc2_nfc_rw_page_init(chip, page, 1, false);
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	/* Read the page */
1143*4882a593Smuzhiyun 	ret = stm32_fmc2_nfc_xfer(chip, buf, 1, false);
1144*4882a593Smuzhiyun 	if (ret)
1145*4882a593Smuzhiyun 		return ret;
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	/* Read oob */
1148*4882a593Smuzhiyun 	if (oob_required)
1149*4882a593Smuzhiyun 		return nand_change_read_column_op(chip, mtd->writesize,
1150*4882a593Smuzhiyun 						  chip->oob_poi, mtd->oobsize,
1151*4882a593Smuzhiyun 						  false);
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	return 0;
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun 
stm32_fmc2_nfc_irq(int irq,void * dev_id)1156*4882a593Smuzhiyun static irqreturn_t stm32_fmc2_nfc_irq(int irq, void *dev_id)
1157*4882a593Smuzhiyun {
1158*4882a593Smuzhiyun 	struct stm32_fmc2_nfc *nfc = (struct stm32_fmc2_nfc *)dev_id;
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	if (nfc->irq_state == FMC2_IRQ_SEQ)
1161*4882a593Smuzhiyun 		/* Sequencer is used */
1162*4882a593Smuzhiyun 		stm32_fmc2_nfc_disable_seq_irq(nfc);
1163*4882a593Smuzhiyun 	else if (nfc->irq_state == FMC2_IRQ_BCH)
1164*4882a593Smuzhiyun 		/* BCH is used */
1165*4882a593Smuzhiyun 		stm32_fmc2_nfc_disable_bch_irq(nfc);
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	complete(&nfc->complete);
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	return IRQ_HANDLED;
1170*4882a593Smuzhiyun }
1171*4882a593Smuzhiyun 
stm32_fmc2_nfc_read_data(struct nand_chip * chip,void * buf,unsigned int len,bool force_8bit)1172*4882a593Smuzhiyun static void stm32_fmc2_nfc_read_data(struct nand_chip *chip, void *buf,
1173*4882a593Smuzhiyun 				     unsigned int len, bool force_8bit)
1174*4882a593Smuzhiyun {
1175*4882a593Smuzhiyun 	struct stm32_fmc2_nfc *nfc = to_stm32_nfc(chip->controller);
1176*4882a593Smuzhiyun 	void __iomem *io_addr_r = nfc->data_base[nfc->cs_sel];
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	if (force_8bit && chip->options & NAND_BUSWIDTH_16)
1179*4882a593Smuzhiyun 		/* Reconfigure bus width to 8-bit */
1180*4882a593Smuzhiyun 		stm32_fmc2_nfc_set_buswidth_16(nfc, false);
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	if (!IS_ALIGNED((uintptr_t)buf, sizeof(u32))) {
1183*4882a593Smuzhiyun 		if (!IS_ALIGNED((uintptr_t)buf, sizeof(u16)) && len) {
1184*4882a593Smuzhiyun 			*(u8 *)buf = readb_relaxed(io_addr_r);
1185*4882a593Smuzhiyun 			buf += sizeof(u8);
1186*4882a593Smuzhiyun 			len -= sizeof(u8);
1187*4882a593Smuzhiyun 		}
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 		if (!IS_ALIGNED((uintptr_t)buf, sizeof(u32)) &&
1190*4882a593Smuzhiyun 		    len >= sizeof(u16)) {
1191*4882a593Smuzhiyun 			*(u16 *)buf = readw_relaxed(io_addr_r);
1192*4882a593Smuzhiyun 			buf += sizeof(u16);
1193*4882a593Smuzhiyun 			len -= sizeof(u16);
1194*4882a593Smuzhiyun 		}
1195*4882a593Smuzhiyun 	}
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	/* Buf is aligned */
1198*4882a593Smuzhiyun 	while (len >= sizeof(u32)) {
1199*4882a593Smuzhiyun 		*(u32 *)buf = readl_relaxed(io_addr_r);
1200*4882a593Smuzhiyun 		buf += sizeof(u32);
1201*4882a593Smuzhiyun 		len -= sizeof(u32);
1202*4882a593Smuzhiyun 	}
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	/* Read remaining bytes */
1205*4882a593Smuzhiyun 	if (len >= sizeof(u16)) {
1206*4882a593Smuzhiyun 		*(u16 *)buf = readw_relaxed(io_addr_r);
1207*4882a593Smuzhiyun 		buf += sizeof(u16);
1208*4882a593Smuzhiyun 		len -= sizeof(u16);
1209*4882a593Smuzhiyun 	}
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	if (len)
1212*4882a593Smuzhiyun 		*(u8 *)buf = readb_relaxed(io_addr_r);
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 	if (force_8bit && chip->options & NAND_BUSWIDTH_16)
1215*4882a593Smuzhiyun 		/* Reconfigure bus width to 16-bit */
1216*4882a593Smuzhiyun 		stm32_fmc2_nfc_set_buswidth_16(nfc, true);
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun 
stm32_fmc2_nfc_write_data(struct nand_chip * chip,const void * buf,unsigned int len,bool force_8bit)1219*4882a593Smuzhiyun static void stm32_fmc2_nfc_write_data(struct nand_chip *chip, const void *buf,
1220*4882a593Smuzhiyun 				      unsigned int len, bool force_8bit)
1221*4882a593Smuzhiyun {
1222*4882a593Smuzhiyun 	struct stm32_fmc2_nfc *nfc = to_stm32_nfc(chip->controller);
1223*4882a593Smuzhiyun 	void __iomem *io_addr_w = nfc->data_base[nfc->cs_sel];
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	if (force_8bit && chip->options & NAND_BUSWIDTH_16)
1226*4882a593Smuzhiyun 		/* Reconfigure bus width to 8-bit */
1227*4882a593Smuzhiyun 		stm32_fmc2_nfc_set_buswidth_16(nfc, false);
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	if (!IS_ALIGNED((uintptr_t)buf, sizeof(u32))) {
1230*4882a593Smuzhiyun 		if (!IS_ALIGNED((uintptr_t)buf, sizeof(u16)) && len) {
1231*4882a593Smuzhiyun 			writeb_relaxed(*(u8 *)buf, io_addr_w);
1232*4882a593Smuzhiyun 			buf += sizeof(u8);
1233*4882a593Smuzhiyun 			len -= sizeof(u8);
1234*4882a593Smuzhiyun 		}
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 		if (!IS_ALIGNED((uintptr_t)buf, sizeof(u32)) &&
1237*4882a593Smuzhiyun 		    len >= sizeof(u16)) {
1238*4882a593Smuzhiyun 			writew_relaxed(*(u16 *)buf, io_addr_w);
1239*4882a593Smuzhiyun 			buf += sizeof(u16);
1240*4882a593Smuzhiyun 			len -= sizeof(u16);
1241*4882a593Smuzhiyun 		}
1242*4882a593Smuzhiyun 	}
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	/* Buf is aligned */
1245*4882a593Smuzhiyun 	while (len >= sizeof(u32)) {
1246*4882a593Smuzhiyun 		writel_relaxed(*(u32 *)buf, io_addr_w);
1247*4882a593Smuzhiyun 		buf += sizeof(u32);
1248*4882a593Smuzhiyun 		len -= sizeof(u32);
1249*4882a593Smuzhiyun 	}
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	/* Write remaining bytes */
1252*4882a593Smuzhiyun 	if (len >= sizeof(u16)) {
1253*4882a593Smuzhiyun 		writew_relaxed(*(u16 *)buf, io_addr_w);
1254*4882a593Smuzhiyun 		buf += sizeof(u16);
1255*4882a593Smuzhiyun 		len -= sizeof(u16);
1256*4882a593Smuzhiyun 	}
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 	if (len)
1259*4882a593Smuzhiyun 		writeb_relaxed(*(u8 *)buf, io_addr_w);
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 	if (force_8bit && chip->options & NAND_BUSWIDTH_16)
1262*4882a593Smuzhiyun 		/* Reconfigure bus width to 16-bit */
1263*4882a593Smuzhiyun 		stm32_fmc2_nfc_set_buswidth_16(nfc, true);
1264*4882a593Smuzhiyun }
1265*4882a593Smuzhiyun 
stm32_fmc2_nfc_waitrdy(struct nand_chip * chip,unsigned long timeout_ms)1266*4882a593Smuzhiyun static int stm32_fmc2_nfc_waitrdy(struct nand_chip *chip,
1267*4882a593Smuzhiyun 				  unsigned long timeout_ms)
1268*4882a593Smuzhiyun {
1269*4882a593Smuzhiyun 	struct stm32_fmc2_nfc *nfc = to_stm32_nfc(chip->controller);
1270*4882a593Smuzhiyun 	const struct nand_sdr_timings *timings;
1271*4882a593Smuzhiyun 	u32 isr, sr;
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	/* Check if there is no pending requests to the NAND flash */
1274*4882a593Smuzhiyun 	if (regmap_read_poll_timeout(nfc->regmap, FMC2_SR, sr,
1275*4882a593Smuzhiyun 				     sr & FMC2_SR_NWRF, 1,
1276*4882a593Smuzhiyun 				     1000 * FMC2_TIMEOUT_MS))
1277*4882a593Smuzhiyun 		dev_warn(nfc->dev, "Waitrdy timeout\n");
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 	/* Wait tWB before R/B# signal is low */
1280*4882a593Smuzhiyun 	timings = nand_get_sdr_timings(nand_get_interface_config(chip));
1281*4882a593Smuzhiyun 	ndelay(PSEC_TO_NSEC(timings->tWB_max));
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	/* R/B# signal is low, clear high level flag */
1284*4882a593Smuzhiyun 	regmap_write(nfc->regmap, FMC2_ICR, FMC2_ICR_CIHLF);
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	/* Wait R/B# signal is high */
1287*4882a593Smuzhiyun 	return regmap_read_poll_timeout(nfc->regmap, FMC2_ISR, isr,
1288*4882a593Smuzhiyun 					isr & FMC2_ISR_IHLF, 5,
1289*4882a593Smuzhiyun 					1000 * FMC2_TIMEOUT_MS);
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun 
stm32_fmc2_nfc_exec_op(struct nand_chip * chip,const struct nand_operation * op,bool check_only)1292*4882a593Smuzhiyun static int stm32_fmc2_nfc_exec_op(struct nand_chip *chip,
1293*4882a593Smuzhiyun 				  const struct nand_operation *op,
1294*4882a593Smuzhiyun 				  bool check_only)
1295*4882a593Smuzhiyun {
1296*4882a593Smuzhiyun 	struct stm32_fmc2_nfc *nfc = to_stm32_nfc(chip->controller);
1297*4882a593Smuzhiyun 	const struct nand_op_instr *instr = NULL;
1298*4882a593Smuzhiyun 	unsigned int op_id, i, timeout;
1299*4882a593Smuzhiyun 	int ret;
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	if (check_only)
1302*4882a593Smuzhiyun 		return 0;
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun 	ret = stm32_fmc2_nfc_select_chip(chip, op->cs);
1305*4882a593Smuzhiyun 	if (ret)
1306*4882a593Smuzhiyun 		return ret;
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	for (op_id = 0; op_id < op->ninstrs; op_id++) {
1309*4882a593Smuzhiyun 		instr = &op->instrs[op_id];
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 		switch (instr->type) {
1312*4882a593Smuzhiyun 		case NAND_OP_CMD_INSTR:
1313*4882a593Smuzhiyun 			writeb_relaxed(instr->ctx.cmd.opcode,
1314*4882a593Smuzhiyun 				       nfc->cmd_base[nfc->cs_sel]);
1315*4882a593Smuzhiyun 			break;
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 		case NAND_OP_ADDR_INSTR:
1318*4882a593Smuzhiyun 			for (i = 0; i < instr->ctx.addr.naddrs; i++)
1319*4882a593Smuzhiyun 				writeb_relaxed(instr->ctx.addr.addrs[i],
1320*4882a593Smuzhiyun 					       nfc->addr_base[nfc->cs_sel]);
1321*4882a593Smuzhiyun 			break;
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 		case NAND_OP_DATA_IN_INSTR:
1324*4882a593Smuzhiyun 			stm32_fmc2_nfc_read_data(chip, instr->ctx.data.buf.in,
1325*4882a593Smuzhiyun 						 instr->ctx.data.len,
1326*4882a593Smuzhiyun 						 instr->ctx.data.force_8bit);
1327*4882a593Smuzhiyun 			break;
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 		case NAND_OP_DATA_OUT_INSTR:
1330*4882a593Smuzhiyun 			stm32_fmc2_nfc_write_data(chip, instr->ctx.data.buf.out,
1331*4882a593Smuzhiyun 						  instr->ctx.data.len,
1332*4882a593Smuzhiyun 						  instr->ctx.data.force_8bit);
1333*4882a593Smuzhiyun 			break;
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 		case NAND_OP_WAITRDY_INSTR:
1336*4882a593Smuzhiyun 			timeout = instr->ctx.waitrdy.timeout_ms;
1337*4882a593Smuzhiyun 			ret = stm32_fmc2_nfc_waitrdy(chip, timeout);
1338*4882a593Smuzhiyun 			break;
1339*4882a593Smuzhiyun 		}
1340*4882a593Smuzhiyun 	}
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 	return ret;
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun 
stm32_fmc2_nfc_init(struct stm32_fmc2_nfc * nfc)1345*4882a593Smuzhiyun static void stm32_fmc2_nfc_init(struct stm32_fmc2_nfc *nfc)
1346*4882a593Smuzhiyun {
1347*4882a593Smuzhiyun 	u32 pcr;
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	regmap_read(nfc->regmap, FMC2_PCR, &pcr);
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun 	/* Set CS used to undefined */
1352*4882a593Smuzhiyun 	nfc->cs_sel = -1;
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	/* Enable wait feature and nand flash memory bank */
1355*4882a593Smuzhiyun 	pcr |= FMC2_PCR_PWAITEN;
1356*4882a593Smuzhiyun 	pcr |= FMC2_PCR_PBKEN;
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	/* Set buswidth to 8 bits mode for identification */
1359*4882a593Smuzhiyun 	pcr &= ~FMC2_PCR_PWID;
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 	/* ECC logic is disabled */
1362*4882a593Smuzhiyun 	pcr &= ~FMC2_PCR_ECCEN;
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 	/* Default mode */
1365*4882a593Smuzhiyun 	pcr &= ~FMC2_PCR_ECCALG;
1366*4882a593Smuzhiyun 	pcr &= ~FMC2_PCR_BCHECC;
1367*4882a593Smuzhiyun 	pcr &= ~FMC2_PCR_WEN;
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	/* Set default ECC sector size */
1370*4882a593Smuzhiyun 	pcr &= ~FMC2_PCR_ECCSS;
1371*4882a593Smuzhiyun 	pcr |= FIELD_PREP(FMC2_PCR_ECCSS, FMC2_PCR_ECCSS_2048);
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	/* Set default tclr/tar timings */
1374*4882a593Smuzhiyun 	pcr &= ~FMC2_PCR_TCLR;
1375*4882a593Smuzhiyun 	pcr |= FIELD_PREP(FMC2_PCR_TCLR, FMC2_PCR_TCLR_DEFAULT);
1376*4882a593Smuzhiyun 	pcr &= ~FMC2_PCR_TAR;
1377*4882a593Smuzhiyun 	pcr |= FIELD_PREP(FMC2_PCR_TAR, FMC2_PCR_TAR_DEFAULT);
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	/* Enable FMC2 controller */
1380*4882a593Smuzhiyun 	if (nfc->dev == nfc->cdev)
1381*4882a593Smuzhiyun 		regmap_update_bits(nfc->regmap, FMC2_BCR1,
1382*4882a593Smuzhiyun 				   FMC2_BCR1_FMC2EN, FMC2_BCR1_FMC2EN);
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	regmap_write(nfc->regmap, FMC2_PCR, pcr);
1385*4882a593Smuzhiyun 	regmap_write(nfc->regmap, FMC2_PMEM, FMC2_PMEM_DEFAULT);
1386*4882a593Smuzhiyun 	regmap_write(nfc->regmap, FMC2_PATT, FMC2_PATT_DEFAULT);
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun 
stm32_fmc2_nfc_calc_timings(struct nand_chip * chip,const struct nand_sdr_timings * sdrt)1389*4882a593Smuzhiyun static void stm32_fmc2_nfc_calc_timings(struct nand_chip *chip,
1390*4882a593Smuzhiyun 					const struct nand_sdr_timings *sdrt)
1391*4882a593Smuzhiyun {
1392*4882a593Smuzhiyun 	struct stm32_fmc2_nfc *nfc = to_stm32_nfc(chip->controller);
1393*4882a593Smuzhiyun 	struct stm32_fmc2_nand *nand = to_fmc2_nand(chip);
1394*4882a593Smuzhiyun 	struct stm32_fmc2_timings *tims = &nand->timings;
1395*4882a593Smuzhiyun 	unsigned long hclk = clk_get_rate(nfc->clk);
1396*4882a593Smuzhiyun 	unsigned long hclkp = NSEC_PER_SEC / (hclk / 1000);
1397*4882a593Smuzhiyun 	unsigned long timing, tar, tclr, thiz, twait;
1398*4882a593Smuzhiyun 	unsigned long tset_mem, tset_att, thold_mem, thold_att;
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 	tar = max_t(unsigned long, hclkp, sdrt->tAR_min);
1401*4882a593Smuzhiyun 	timing = DIV_ROUND_UP(tar, hclkp) - 1;
1402*4882a593Smuzhiyun 	tims->tar = min_t(unsigned long, timing, FMC2_PCR_TIMING_MASK);
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun 	tclr = max_t(unsigned long, hclkp, sdrt->tCLR_min);
1405*4882a593Smuzhiyun 	timing = DIV_ROUND_UP(tclr, hclkp) - 1;
1406*4882a593Smuzhiyun 	tims->tclr = min_t(unsigned long, timing, FMC2_PCR_TIMING_MASK);
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 	tims->thiz = FMC2_THIZ;
1409*4882a593Smuzhiyun 	thiz = (tims->thiz + 1) * hclkp;
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	/*
1412*4882a593Smuzhiyun 	 * tWAIT > tRP
1413*4882a593Smuzhiyun 	 * tWAIT > tWP
1414*4882a593Smuzhiyun 	 * tWAIT > tREA + tIO
1415*4882a593Smuzhiyun 	 */
1416*4882a593Smuzhiyun 	twait = max_t(unsigned long, hclkp, sdrt->tRP_min);
1417*4882a593Smuzhiyun 	twait = max_t(unsigned long, twait, sdrt->tWP_min);
1418*4882a593Smuzhiyun 	twait = max_t(unsigned long, twait, sdrt->tREA_max + FMC2_TIO);
1419*4882a593Smuzhiyun 	timing = DIV_ROUND_UP(twait, hclkp);
1420*4882a593Smuzhiyun 	tims->twait = clamp_val(timing, 1, FMC2_PMEM_PATT_TIMING_MASK);
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 	/*
1423*4882a593Smuzhiyun 	 * tSETUP_MEM > tCS - tWAIT
1424*4882a593Smuzhiyun 	 * tSETUP_MEM > tALS - tWAIT
1425*4882a593Smuzhiyun 	 * tSETUP_MEM > tDS - (tWAIT - tHIZ)
1426*4882a593Smuzhiyun 	 */
1427*4882a593Smuzhiyun 	tset_mem = hclkp;
1428*4882a593Smuzhiyun 	if (sdrt->tCS_min > twait && (tset_mem < sdrt->tCS_min - twait))
1429*4882a593Smuzhiyun 		tset_mem = sdrt->tCS_min - twait;
1430*4882a593Smuzhiyun 	if (sdrt->tALS_min > twait && (tset_mem < sdrt->tALS_min - twait))
1431*4882a593Smuzhiyun 		tset_mem = sdrt->tALS_min - twait;
1432*4882a593Smuzhiyun 	if (twait > thiz && (sdrt->tDS_min > twait - thiz) &&
1433*4882a593Smuzhiyun 	    (tset_mem < sdrt->tDS_min - (twait - thiz)))
1434*4882a593Smuzhiyun 		tset_mem = sdrt->tDS_min - (twait - thiz);
1435*4882a593Smuzhiyun 	timing = DIV_ROUND_UP(tset_mem, hclkp);
1436*4882a593Smuzhiyun 	tims->tset_mem = clamp_val(timing, 1, FMC2_PMEM_PATT_TIMING_MASK);
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	/*
1439*4882a593Smuzhiyun 	 * tHOLD_MEM > tCH
1440*4882a593Smuzhiyun 	 * tHOLD_MEM > tREH - tSETUP_MEM
1441*4882a593Smuzhiyun 	 * tHOLD_MEM > max(tRC, tWC) - (tSETUP_MEM + tWAIT)
1442*4882a593Smuzhiyun 	 */
1443*4882a593Smuzhiyun 	thold_mem = max_t(unsigned long, hclkp, sdrt->tCH_min);
1444*4882a593Smuzhiyun 	if (sdrt->tREH_min > tset_mem &&
1445*4882a593Smuzhiyun 	    (thold_mem < sdrt->tREH_min - tset_mem))
1446*4882a593Smuzhiyun 		thold_mem = sdrt->tREH_min - tset_mem;
1447*4882a593Smuzhiyun 	if ((sdrt->tRC_min > tset_mem + twait) &&
1448*4882a593Smuzhiyun 	    (thold_mem < sdrt->tRC_min - (tset_mem + twait)))
1449*4882a593Smuzhiyun 		thold_mem = sdrt->tRC_min - (tset_mem + twait);
1450*4882a593Smuzhiyun 	if ((sdrt->tWC_min > tset_mem + twait) &&
1451*4882a593Smuzhiyun 	    (thold_mem < sdrt->tWC_min - (tset_mem + twait)))
1452*4882a593Smuzhiyun 		thold_mem = sdrt->tWC_min - (tset_mem + twait);
1453*4882a593Smuzhiyun 	timing = DIV_ROUND_UP(thold_mem, hclkp);
1454*4882a593Smuzhiyun 	tims->thold_mem = clamp_val(timing, 1, FMC2_PMEM_PATT_TIMING_MASK);
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	/*
1457*4882a593Smuzhiyun 	 * tSETUP_ATT > tCS - tWAIT
1458*4882a593Smuzhiyun 	 * tSETUP_ATT > tCLS - tWAIT
1459*4882a593Smuzhiyun 	 * tSETUP_ATT > tALS - tWAIT
1460*4882a593Smuzhiyun 	 * tSETUP_ATT > tRHW - tHOLD_MEM
1461*4882a593Smuzhiyun 	 * tSETUP_ATT > tDS - (tWAIT - tHIZ)
1462*4882a593Smuzhiyun 	 */
1463*4882a593Smuzhiyun 	tset_att = hclkp;
1464*4882a593Smuzhiyun 	if (sdrt->tCS_min > twait && (tset_att < sdrt->tCS_min - twait))
1465*4882a593Smuzhiyun 		tset_att = sdrt->tCS_min - twait;
1466*4882a593Smuzhiyun 	if (sdrt->tCLS_min > twait && (tset_att < sdrt->tCLS_min - twait))
1467*4882a593Smuzhiyun 		tset_att = sdrt->tCLS_min - twait;
1468*4882a593Smuzhiyun 	if (sdrt->tALS_min > twait && (tset_att < sdrt->tALS_min - twait))
1469*4882a593Smuzhiyun 		tset_att = sdrt->tALS_min - twait;
1470*4882a593Smuzhiyun 	if (sdrt->tRHW_min > thold_mem &&
1471*4882a593Smuzhiyun 	    (tset_att < sdrt->tRHW_min - thold_mem))
1472*4882a593Smuzhiyun 		tset_att = sdrt->tRHW_min - thold_mem;
1473*4882a593Smuzhiyun 	if (twait > thiz && (sdrt->tDS_min > twait - thiz) &&
1474*4882a593Smuzhiyun 	    (tset_att < sdrt->tDS_min - (twait - thiz)))
1475*4882a593Smuzhiyun 		tset_att = sdrt->tDS_min - (twait - thiz);
1476*4882a593Smuzhiyun 	timing = DIV_ROUND_UP(tset_att, hclkp);
1477*4882a593Smuzhiyun 	tims->tset_att = clamp_val(timing, 1, FMC2_PMEM_PATT_TIMING_MASK);
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 	/*
1480*4882a593Smuzhiyun 	 * tHOLD_ATT > tALH
1481*4882a593Smuzhiyun 	 * tHOLD_ATT > tCH
1482*4882a593Smuzhiyun 	 * tHOLD_ATT > tCLH
1483*4882a593Smuzhiyun 	 * tHOLD_ATT > tCOH
1484*4882a593Smuzhiyun 	 * tHOLD_ATT > tDH
1485*4882a593Smuzhiyun 	 * tHOLD_ATT > tWB + tIO + tSYNC - tSETUP_MEM
1486*4882a593Smuzhiyun 	 * tHOLD_ATT > tADL - tSETUP_MEM
1487*4882a593Smuzhiyun 	 * tHOLD_ATT > tWH - tSETUP_MEM
1488*4882a593Smuzhiyun 	 * tHOLD_ATT > tWHR - tSETUP_MEM
1489*4882a593Smuzhiyun 	 * tHOLD_ATT > tRC - (tSETUP_ATT + tWAIT)
1490*4882a593Smuzhiyun 	 * tHOLD_ATT > tWC - (tSETUP_ATT + tWAIT)
1491*4882a593Smuzhiyun 	 */
1492*4882a593Smuzhiyun 	thold_att = max_t(unsigned long, hclkp, sdrt->tALH_min);
1493*4882a593Smuzhiyun 	thold_att = max_t(unsigned long, thold_att, sdrt->tCH_min);
1494*4882a593Smuzhiyun 	thold_att = max_t(unsigned long, thold_att, sdrt->tCLH_min);
1495*4882a593Smuzhiyun 	thold_att = max_t(unsigned long, thold_att, sdrt->tCOH_min);
1496*4882a593Smuzhiyun 	thold_att = max_t(unsigned long, thold_att, sdrt->tDH_min);
1497*4882a593Smuzhiyun 	if ((sdrt->tWB_max + FMC2_TIO + FMC2_TSYNC > tset_mem) &&
1498*4882a593Smuzhiyun 	    (thold_att < sdrt->tWB_max + FMC2_TIO + FMC2_TSYNC - tset_mem))
1499*4882a593Smuzhiyun 		thold_att = sdrt->tWB_max + FMC2_TIO + FMC2_TSYNC - tset_mem;
1500*4882a593Smuzhiyun 	if (sdrt->tADL_min > tset_mem &&
1501*4882a593Smuzhiyun 	    (thold_att < sdrt->tADL_min - tset_mem))
1502*4882a593Smuzhiyun 		thold_att = sdrt->tADL_min - tset_mem;
1503*4882a593Smuzhiyun 	if (sdrt->tWH_min > tset_mem &&
1504*4882a593Smuzhiyun 	    (thold_att < sdrt->tWH_min - tset_mem))
1505*4882a593Smuzhiyun 		thold_att = sdrt->tWH_min - tset_mem;
1506*4882a593Smuzhiyun 	if (sdrt->tWHR_min > tset_mem &&
1507*4882a593Smuzhiyun 	    (thold_att < sdrt->tWHR_min - tset_mem))
1508*4882a593Smuzhiyun 		thold_att = sdrt->tWHR_min - tset_mem;
1509*4882a593Smuzhiyun 	if ((sdrt->tRC_min > tset_att + twait) &&
1510*4882a593Smuzhiyun 	    (thold_att < sdrt->tRC_min - (tset_att + twait)))
1511*4882a593Smuzhiyun 		thold_att = sdrt->tRC_min - (tset_att + twait);
1512*4882a593Smuzhiyun 	if ((sdrt->tWC_min > tset_att + twait) &&
1513*4882a593Smuzhiyun 	    (thold_att < sdrt->tWC_min - (tset_att + twait)))
1514*4882a593Smuzhiyun 		thold_att = sdrt->tWC_min - (tset_att + twait);
1515*4882a593Smuzhiyun 	timing = DIV_ROUND_UP(thold_att, hclkp);
1516*4882a593Smuzhiyun 	tims->thold_att = clamp_val(timing, 1, FMC2_PMEM_PATT_TIMING_MASK);
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun 
stm32_fmc2_nfc_setup_interface(struct nand_chip * chip,int chipnr,const struct nand_interface_config * conf)1519*4882a593Smuzhiyun static int stm32_fmc2_nfc_setup_interface(struct nand_chip *chip, int chipnr,
1520*4882a593Smuzhiyun 					  const struct nand_interface_config *conf)
1521*4882a593Smuzhiyun {
1522*4882a593Smuzhiyun 	const struct nand_sdr_timings *sdrt;
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 	sdrt = nand_get_sdr_timings(conf);
1525*4882a593Smuzhiyun 	if (IS_ERR(sdrt))
1526*4882a593Smuzhiyun 		return PTR_ERR(sdrt);
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun 	if (chipnr == NAND_DATA_IFACE_CHECK_ONLY)
1529*4882a593Smuzhiyun 		return 0;
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	stm32_fmc2_nfc_calc_timings(chip, sdrt);
1532*4882a593Smuzhiyun 	stm32_fmc2_nfc_timings_init(chip);
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 	return 0;
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun 
stm32_fmc2_nfc_dma_setup(struct stm32_fmc2_nfc * nfc)1537*4882a593Smuzhiyun static int stm32_fmc2_nfc_dma_setup(struct stm32_fmc2_nfc *nfc)
1538*4882a593Smuzhiyun {
1539*4882a593Smuzhiyun 	int ret = 0;
1540*4882a593Smuzhiyun 
1541*4882a593Smuzhiyun 	nfc->dma_tx_ch = dma_request_chan(nfc->dev, "tx");
1542*4882a593Smuzhiyun 	if (IS_ERR(nfc->dma_tx_ch)) {
1543*4882a593Smuzhiyun 		ret = PTR_ERR(nfc->dma_tx_ch);
1544*4882a593Smuzhiyun 		if (ret != -ENODEV && ret != -EPROBE_DEFER)
1545*4882a593Smuzhiyun 			dev_err(nfc->dev,
1546*4882a593Smuzhiyun 				"failed to request tx DMA channel: %d\n", ret);
1547*4882a593Smuzhiyun 		nfc->dma_tx_ch = NULL;
1548*4882a593Smuzhiyun 		goto err_dma;
1549*4882a593Smuzhiyun 	}
1550*4882a593Smuzhiyun 
1551*4882a593Smuzhiyun 	nfc->dma_rx_ch = dma_request_chan(nfc->dev, "rx");
1552*4882a593Smuzhiyun 	if (IS_ERR(nfc->dma_rx_ch)) {
1553*4882a593Smuzhiyun 		ret = PTR_ERR(nfc->dma_rx_ch);
1554*4882a593Smuzhiyun 		if (ret != -ENODEV && ret != -EPROBE_DEFER)
1555*4882a593Smuzhiyun 			dev_err(nfc->dev,
1556*4882a593Smuzhiyun 				"failed to request rx DMA channel: %d\n", ret);
1557*4882a593Smuzhiyun 		nfc->dma_rx_ch = NULL;
1558*4882a593Smuzhiyun 		goto err_dma;
1559*4882a593Smuzhiyun 	}
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun 	nfc->dma_ecc_ch = dma_request_chan(nfc->dev, "ecc");
1562*4882a593Smuzhiyun 	if (IS_ERR(nfc->dma_ecc_ch)) {
1563*4882a593Smuzhiyun 		ret = PTR_ERR(nfc->dma_ecc_ch);
1564*4882a593Smuzhiyun 		if (ret != -ENODEV && ret != -EPROBE_DEFER)
1565*4882a593Smuzhiyun 			dev_err(nfc->dev,
1566*4882a593Smuzhiyun 				"failed to request ecc DMA channel: %d\n", ret);
1567*4882a593Smuzhiyun 		nfc->dma_ecc_ch = NULL;
1568*4882a593Smuzhiyun 		goto err_dma;
1569*4882a593Smuzhiyun 	}
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun 	ret = sg_alloc_table(&nfc->dma_ecc_sg, FMC2_MAX_SG, GFP_KERNEL);
1572*4882a593Smuzhiyun 	if (ret)
1573*4882a593Smuzhiyun 		return ret;
1574*4882a593Smuzhiyun 
1575*4882a593Smuzhiyun 	/* Allocate a buffer to store ECC status registers */
1576*4882a593Smuzhiyun 	nfc->ecc_buf = devm_kzalloc(nfc->dev, FMC2_MAX_ECC_BUF_LEN, GFP_KERNEL);
1577*4882a593Smuzhiyun 	if (!nfc->ecc_buf)
1578*4882a593Smuzhiyun 		return -ENOMEM;
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun 	ret = sg_alloc_table(&nfc->dma_data_sg, FMC2_MAX_SG, GFP_KERNEL);
1581*4882a593Smuzhiyun 	if (ret)
1582*4882a593Smuzhiyun 		return ret;
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun 	init_completion(&nfc->dma_data_complete);
1585*4882a593Smuzhiyun 	init_completion(&nfc->dma_ecc_complete);
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	return 0;
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun err_dma:
1590*4882a593Smuzhiyun 	if (ret == -ENODEV) {
1591*4882a593Smuzhiyun 		dev_warn(nfc->dev,
1592*4882a593Smuzhiyun 			 "DMAs not defined in the DT, polling mode is used\n");
1593*4882a593Smuzhiyun 		ret = 0;
1594*4882a593Smuzhiyun 	}
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun 	return ret;
1597*4882a593Smuzhiyun }
1598*4882a593Smuzhiyun 
stm32_fmc2_nfc_nand_callbacks_setup(struct nand_chip * chip)1599*4882a593Smuzhiyun static void stm32_fmc2_nfc_nand_callbacks_setup(struct nand_chip *chip)
1600*4882a593Smuzhiyun {
1601*4882a593Smuzhiyun 	struct stm32_fmc2_nfc *nfc = to_stm32_nfc(chip->controller);
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun 	/*
1604*4882a593Smuzhiyun 	 * Specific callbacks to read/write a page depending on
1605*4882a593Smuzhiyun 	 * the mode (polling/sequencer) and the algo used (Hamming, BCH).
1606*4882a593Smuzhiyun 	 */
1607*4882a593Smuzhiyun 	if (nfc->dma_tx_ch && nfc->dma_rx_ch && nfc->dma_ecc_ch) {
1608*4882a593Smuzhiyun 		/* DMA => use sequencer mode callbacks */
1609*4882a593Smuzhiyun 		chip->ecc.correct = stm32_fmc2_nfc_seq_correct;
1610*4882a593Smuzhiyun 		chip->ecc.write_page = stm32_fmc2_nfc_seq_write_page;
1611*4882a593Smuzhiyun 		chip->ecc.read_page = stm32_fmc2_nfc_seq_read_page;
1612*4882a593Smuzhiyun 		chip->ecc.write_page_raw = stm32_fmc2_nfc_seq_write_page_raw;
1613*4882a593Smuzhiyun 		chip->ecc.read_page_raw = stm32_fmc2_nfc_seq_read_page_raw;
1614*4882a593Smuzhiyun 	} else {
1615*4882a593Smuzhiyun 		/* No DMA => use polling mode callbacks */
1616*4882a593Smuzhiyun 		chip->ecc.hwctl = stm32_fmc2_nfc_hwctl;
1617*4882a593Smuzhiyun 		if (chip->ecc.strength == FMC2_ECC_HAM) {
1618*4882a593Smuzhiyun 			/* Hamming is used */
1619*4882a593Smuzhiyun 			chip->ecc.calculate = stm32_fmc2_nfc_ham_calculate;
1620*4882a593Smuzhiyun 			chip->ecc.correct = stm32_fmc2_nfc_ham_correct;
1621*4882a593Smuzhiyun 			chip->ecc.options |= NAND_ECC_GENERIC_ERASED_CHECK;
1622*4882a593Smuzhiyun 		} else {
1623*4882a593Smuzhiyun 			/* BCH is used */
1624*4882a593Smuzhiyun 			chip->ecc.calculate = stm32_fmc2_nfc_bch_calculate;
1625*4882a593Smuzhiyun 			chip->ecc.correct = stm32_fmc2_nfc_bch_correct;
1626*4882a593Smuzhiyun 			chip->ecc.read_page = stm32_fmc2_nfc_read_page;
1627*4882a593Smuzhiyun 		}
1628*4882a593Smuzhiyun 	}
1629*4882a593Smuzhiyun 
1630*4882a593Smuzhiyun 	/* Specific configurations depending on the algo used */
1631*4882a593Smuzhiyun 	if (chip->ecc.strength == FMC2_ECC_HAM)
1632*4882a593Smuzhiyun 		chip->ecc.bytes = chip->options & NAND_BUSWIDTH_16 ? 4 : 3;
1633*4882a593Smuzhiyun 	else if (chip->ecc.strength == FMC2_ECC_BCH8)
1634*4882a593Smuzhiyun 		chip->ecc.bytes = chip->options & NAND_BUSWIDTH_16 ? 14 : 13;
1635*4882a593Smuzhiyun 	else
1636*4882a593Smuzhiyun 		chip->ecc.bytes = chip->options & NAND_BUSWIDTH_16 ? 8 : 7;
1637*4882a593Smuzhiyun }
1638*4882a593Smuzhiyun 
stm32_fmc2_nfc_ooblayout_ecc(struct mtd_info * mtd,int section,struct mtd_oob_region * oobregion)1639*4882a593Smuzhiyun static int stm32_fmc2_nfc_ooblayout_ecc(struct mtd_info *mtd, int section,
1640*4882a593Smuzhiyun 					struct mtd_oob_region *oobregion)
1641*4882a593Smuzhiyun {
1642*4882a593Smuzhiyun 	struct nand_chip *chip = mtd_to_nand(mtd);
1643*4882a593Smuzhiyun 	struct nand_ecc_ctrl *ecc = &chip->ecc;
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun 	if (section)
1646*4882a593Smuzhiyun 		return -ERANGE;
1647*4882a593Smuzhiyun 
1648*4882a593Smuzhiyun 	oobregion->length = ecc->total;
1649*4882a593Smuzhiyun 	oobregion->offset = FMC2_BBM_LEN;
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun 	return 0;
1652*4882a593Smuzhiyun }
1653*4882a593Smuzhiyun 
stm32_fmc2_nfc_ooblayout_free(struct mtd_info * mtd,int section,struct mtd_oob_region * oobregion)1654*4882a593Smuzhiyun static int stm32_fmc2_nfc_ooblayout_free(struct mtd_info *mtd, int section,
1655*4882a593Smuzhiyun 					 struct mtd_oob_region *oobregion)
1656*4882a593Smuzhiyun {
1657*4882a593Smuzhiyun 	struct nand_chip *chip = mtd_to_nand(mtd);
1658*4882a593Smuzhiyun 	struct nand_ecc_ctrl *ecc = &chip->ecc;
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun 	if (section)
1661*4882a593Smuzhiyun 		return -ERANGE;
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	oobregion->length = mtd->oobsize - ecc->total - FMC2_BBM_LEN;
1664*4882a593Smuzhiyun 	oobregion->offset = ecc->total + FMC2_BBM_LEN;
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun 	return 0;
1667*4882a593Smuzhiyun }
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun static const struct mtd_ooblayout_ops stm32_fmc2_nfc_ooblayout_ops = {
1670*4882a593Smuzhiyun 	.ecc = stm32_fmc2_nfc_ooblayout_ecc,
1671*4882a593Smuzhiyun 	.free = stm32_fmc2_nfc_ooblayout_free,
1672*4882a593Smuzhiyun };
1673*4882a593Smuzhiyun 
stm32_fmc2_nfc_calc_ecc_bytes(int step_size,int strength)1674*4882a593Smuzhiyun static int stm32_fmc2_nfc_calc_ecc_bytes(int step_size, int strength)
1675*4882a593Smuzhiyun {
1676*4882a593Smuzhiyun 	/* Hamming */
1677*4882a593Smuzhiyun 	if (strength == FMC2_ECC_HAM)
1678*4882a593Smuzhiyun 		return 4;
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun 	/* BCH8 */
1681*4882a593Smuzhiyun 	if (strength == FMC2_ECC_BCH8)
1682*4882a593Smuzhiyun 		return 14;
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun 	/* BCH4 */
1685*4882a593Smuzhiyun 	return 8;
1686*4882a593Smuzhiyun }
1687*4882a593Smuzhiyun 
1688*4882a593Smuzhiyun NAND_ECC_CAPS_SINGLE(stm32_fmc2_nfc_ecc_caps, stm32_fmc2_nfc_calc_ecc_bytes,
1689*4882a593Smuzhiyun 		     FMC2_ECC_STEP_SIZE,
1690*4882a593Smuzhiyun 		     FMC2_ECC_HAM, FMC2_ECC_BCH4, FMC2_ECC_BCH8);
1691*4882a593Smuzhiyun 
stm32_fmc2_nfc_attach_chip(struct nand_chip * chip)1692*4882a593Smuzhiyun static int stm32_fmc2_nfc_attach_chip(struct nand_chip *chip)
1693*4882a593Smuzhiyun {
1694*4882a593Smuzhiyun 	struct stm32_fmc2_nfc *nfc = to_stm32_nfc(chip->controller);
1695*4882a593Smuzhiyun 	struct mtd_info *mtd = nand_to_mtd(chip);
1696*4882a593Smuzhiyun 	int ret;
1697*4882a593Smuzhiyun 
1698*4882a593Smuzhiyun 	/*
1699*4882a593Smuzhiyun 	 * Only NAND_ECC_ENGINE_TYPE_ON_HOST mode is actually supported
1700*4882a593Smuzhiyun 	 * Hamming => ecc.strength = 1
1701*4882a593Smuzhiyun 	 * BCH4 => ecc.strength = 4
1702*4882a593Smuzhiyun 	 * BCH8 => ecc.strength = 8
1703*4882a593Smuzhiyun 	 * ECC sector size = 512
1704*4882a593Smuzhiyun 	 */
1705*4882a593Smuzhiyun 	if (chip->ecc.engine_type != NAND_ECC_ENGINE_TYPE_ON_HOST) {
1706*4882a593Smuzhiyun 		dev_err(nfc->dev,
1707*4882a593Smuzhiyun 			"nand_ecc_engine_type is not well defined in the DT\n");
1708*4882a593Smuzhiyun 		return -EINVAL;
1709*4882a593Smuzhiyun 	}
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun 	/* Default ECC settings in case they are not set in the device tree */
1712*4882a593Smuzhiyun 	if (!chip->ecc.size)
1713*4882a593Smuzhiyun 		chip->ecc.size = FMC2_ECC_STEP_SIZE;
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun 	if (!chip->ecc.strength)
1716*4882a593Smuzhiyun 		chip->ecc.strength = FMC2_ECC_BCH8;
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun 	ret = nand_ecc_choose_conf(chip, &stm32_fmc2_nfc_ecc_caps,
1719*4882a593Smuzhiyun 				   mtd->oobsize - FMC2_BBM_LEN);
1720*4882a593Smuzhiyun 	if (ret) {
1721*4882a593Smuzhiyun 		dev_err(nfc->dev, "no valid ECC settings set\n");
1722*4882a593Smuzhiyun 		return ret;
1723*4882a593Smuzhiyun 	}
1724*4882a593Smuzhiyun 
1725*4882a593Smuzhiyun 	if (mtd->writesize / chip->ecc.size > FMC2_MAX_SG) {
1726*4882a593Smuzhiyun 		dev_err(nfc->dev, "nand page size is not supported\n");
1727*4882a593Smuzhiyun 		return -EINVAL;
1728*4882a593Smuzhiyun 	}
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun 	if (chip->bbt_options & NAND_BBT_USE_FLASH)
1731*4882a593Smuzhiyun 		chip->bbt_options |= NAND_BBT_NO_OOB;
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun 	stm32_fmc2_nfc_nand_callbacks_setup(chip);
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun 	mtd_set_ooblayout(mtd, &stm32_fmc2_nfc_ooblayout_ops);
1736*4882a593Smuzhiyun 
1737*4882a593Smuzhiyun 	stm32_fmc2_nfc_setup(chip);
1738*4882a593Smuzhiyun 
1739*4882a593Smuzhiyun 	return 0;
1740*4882a593Smuzhiyun }
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun static const struct nand_controller_ops stm32_fmc2_nfc_controller_ops = {
1743*4882a593Smuzhiyun 	.attach_chip = stm32_fmc2_nfc_attach_chip,
1744*4882a593Smuzhiyun 	.exec_op = stm32_fmc2_nfc_exec_op,
1745*4882a593Smuzhiyun 	.setup_interface = stm32_fmc2_nfc_setup_interface,
1746*4882a593Smuzhiyun };
1747*4882a593Smuzhiyun 
stm32_fmc2_nfc_parse_child(struct stm32_fmc2_nfc * nfc,struct device_node * dn)1748*4882a593Smuzhiyun static int stm32_fmc2_nfc_parse_child(struct stm32_fmc2_nfc *nfc,
1749*4882a593Smuzhiyun 				      struct device_node *dn)
1750*4882a593Smuzhiyun {
1751*4882a593Smuzhiyun 	struct stm32_fmc2_nand *nand = &nfc->nand;
1752*4882a593Smuzhiyun 	u32 cs;
1753*4882a593Smuzhiyun 	int ret, i;
1754*4882a593Smuzhiyun 
1755*4882a593Smuzhiyun 	if (!of_get_property(dn, "reg", &nand->ncs))
1756*4882a593Smuzhiyun 		return -EINVAL;
1757*4882a593Smuzhiyun 
1758*4882a593Smuzhiyun 	nand->ncs /= sizeof(u32);
1759*4882a593Smuzhiyun 	if (!nand->ncs) {
1760*4882a593Smuzhiyun 		dev_err(nfc->dev, "invalid reg property size\n");
1761*4882a593Smuzhiyun 		return -EINVAL;
1762*4882a593Smuzhiyun 	}
1763*4882a593Smuzhiyun 
1764*4882a593Smuzhiyun 	for (i = 0; i < nand->ncs; i++) {
1765*4882a593Smuzhiyun 		ret = of_property_read_u32_index(dn, "reg", i, &cs);
1766*4882a593Smuzhiyun 		if (ret) {
1767*4882a593Smuzhiyun 			dev_err(nfc->dev, "could not retrieve reg property: %d\n",
1768*4882a593Smuzhiyun 				ret);
1769*4882a593Smuzhiyun 			return ret;
1770*4882a593Smuzhiyun 		}
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun 		if (cs >= FMC2_MAX_CE) {
1773*4882a593Smuzhiyun 			dev_err(nfc->dev, "invalid reg value: %d\n", cs);
1774*4882a593Smuzhiyun 			return -EINVAL;
1775*4882a593Smuzhiyun 		}
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun 		if (nfc->cs_assigned & BIT(cs)) {
1778*4882a593Smuzhiyun 			dev_err(nfc->dev, "cs already assigned: %d\n", cs);
1779*4882a593Smuzhiyun 			return -EINVAL;
1780*4882a593Smuzhiyun 		}
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun 		nfc->cs_assigned |= BIT(cs);
1783*4882a593Smuzhiyun 		nand->cs_used[i] = cs;
1784*4882a593Smuzhiyun 	}
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun 	nand_set_flash_node(&nand->chip, dn);
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun 	return 0;
1789*4882a593Smuzhiyun }
1790*4882a593Smuzhiyun 
stm32_fmc2_nfc_parse_dt(struct stm32_fmc2_nfc * nfc)1791*4882a593Smuzhiyun static int stm32_fmc2_nfc_parse_dt(struct stm32_fmc2_nfc *nfc)
1792*4882a593Smuzhiyun {
1793*4882a593Smuzhiyun 	struct device_node *dn = nfc->dev->of_node;
1794*4882a593Smuzhiyun 	struct device_node *child;
1795*4882a593Smuzhiyun 	int nchips = of_get_child_count(dn);
1796*4882a593Smuzhiyun 	int ret = 0;
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun 	if (!nchips) {
1799*4882a593Smuzhiyun 		dev_err(nfc->dev, "NAND chip not defined\n");
1800*4882a593Smuzhiyun 		return -EINVAL;
1801*4882a593Smuzhiyun 	}
1802*4882a593Smuzhiyun 
1803*4882a593Smuzhiyun 	if (nchips > 1) {
1804*4882a593Smuzhiyun 		dev_err(nfc->dev, "too many NAND chips defined\n");
1805*4882a593Smuzhiyun 		return -EINVAL;
1806*4882a593Smuzhiyun 	}
1807*4882a593Smuzhiyun 
1808*4882a593Smuzhiyun 	for_each_child_of_node(dn, child) {
1809*4882a593Smuzhiyun 		ret = stm32_fmc2_nfc_parse_child(nfc, child);
1810*4882a593Smuzhiyun 		if (ret < 0) {
1811*4882a593Smuzhiyun 			of_node_put(child);
1812*4882a593Smuzhiyun 			return ret;
1813*4882a593Smuzhiyun 		}
1814*4882a593Smuzhiyun 	}
1815*4882a593Smuzhiyun 
1816*4882a593Smuzhiyun 	return ret;
1817*4882a593Smuzhiyun }
1818*4882a593Smuzhiyun 
stm32_fmc2_nfc_set_cdev(struct stm32_fmc2_nfc * nfc)1819*4882a593Smuzhiyun static int stm32_fmc2_nfc_set_cdev(struct stm32_fmc2_nfc *nfc)
1820*4882a593Smuzhiyun {
1821*4882a593Smuzhiyun 	struct device *dev = nfc->dev;
1822*4882a593Smuzhiyun 	bool ebi_found = false;
1823*4882a593Smuzhiyun 
1824*4882a593Smuzhiyun 	if (dev->parent && of_device_is_compatible(dev->parent->of_node,
1825*4882a593Smuzhiyun 						   "st,stm32mp1-fmc2-ebi"))
1826*4882a593Smuzhiyun 		ebi_found = true;
1827*4882a593Smuzhiyun 
1828*4882a593Smuzhiyun 	if (of_device_is_compatible(dev->of_node, "st,stm32mp1-fmc2-nfc")) {
1829*4882a593Smuzhiyun 		if (ebi_found) {
1830*4882a593Smuzhiyun 			nfc->cdev = dev->parent;
1831*4882a593Smuzhiyun 
1832*4882a593Smuzhiyun 			return 0;
1833*4882a593Smuzhiyun 		}
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun 		return -EINVAL;
1836*4882a593Smuzhiyun 	}
1837*4882a593Smuzhiyun 
1838*4882a593Smuzhiyun 	if (ebi_found)
1839*4882a593Smuzhiyun 		return -EINVAL;
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun 	nfc->cdev = dev;
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun 	return 0;
1844*4882a593Smuzhiyun }
1845*4882a593Smuzhiyun 
stm32_fmc2_nfc_probe(struct platform_device * pdev)1846*4882a593Smuzhiyun static int stm32_fmc2_nfc_probe(struct platform_device *pdev)
1847*4882a593Smuzhiyun {
1848*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1849*4882a593Smuzhiyun 	struct reset_control *rstc;
1850*4882a593Smuzhiyun 	struct stm32_fmc2_nfc *nfc;
1851*4882a593Smuzhiyun 	struct stm32_fmc2_nand *nand;
1852*4882a593Smuzhiyun 	struct resource *res;
1853*4882a593Smuzhiyun 	struct mtd_info *mtd;
1854*4882a593Smuzhiyun 	struct nand_chip *chip;
1855*4882a593Smuzhiyun 	struct resource cres;
1856*4882a593Smuzhiyun 	int chip_cs, mem_region, ret, irq;
1857*4882a593Smuzhiyun 	int start_region = 0;
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun 	nfc = devm_kzalloc(dev, sizeof(*nfc), GFP_KERNEL);
1860*4882a593Smuzhiyun 	if (!nfc)
1861*4882a593Smuzhiyun 		return -ENOMEM;
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun 	nfc->dev = dev;
1864*4882a593Smuzhiyun 	nand_controller_init(&nfc->base);
1865*4882a593Smuzhiyun 	nfc->base.ops = &stm32_fmc2_nfc_controller_ops;
1866*4882a593Smuzhiyun 
1867*4882a593Smuzhiyun 	ret = stm32_fmc2_nfc_set_cdev(nfc);
1868*4882a593Smuzhiyun 	if (ret)
1869*4882a593Smuzhiyun 		return ret;
1870*4882a593Smuzhiyun 
1871*4882a593Smuzhiyun 	ret = stm32_fmc2_nfc_parse_dt(nfc);
1872*4882a593Smuzhiyun 	if (ret)
1873*4882a593Smuzhiyun 		return ret;
1874*4882a593Smuzhiyun 
1875*4882a593Smuzhiyun 	ret = of_address_to_resource(nfc->cdev->of_node, 0, &cres);
1876*4882a593Smuzhiyun 	if (ret)
1877*4882a593Smuzhiyun 		return ret;
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun 	nfc->io_phys_addr = cres.start;
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun 	nfc->regmap = device_node_to_regmap(nfc->cdev->of_node);
1882*4882a593Smuzhiyun 	if (IS_ERR(nfc->regmap))
1883*4882a593Smuzhiyun 		return PTR_ERR(nfc->regmap);
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun 	if (nfc->dev == nfc->cdev)
1886*4882a593Smuzhiyun 		start_region = 1;
1887*4882a593Smuzhiyun 
1888*4882a593Smuzhiyun 	for (chip_cs = 0, mem_region = start_region; chip_cs < FMC2_MAX_CE;
1889*4882a593Smuzhiyun 	     chip_cs++, mem_region += 3) {
1890*4882a593Smuzhiyun 		if (!(nfc->cs_assigned & BIT(chip_cs)))
1891*4882a593Smuzhiyun 			continue;
1892*4882a593Smuzhiyun 
1893*4882a593Smuzhiyun 		res = platform_get_resource(pdev, IORESOURCE_MEM, mem_region);
1894*4882a593Smuzhiyun 		nfc->data_base[chip_cs] = devm_ioremap_resource(dev, res);
1895*4882a593Smuzhiyun 		if (IS_ERR(nfc->data_base[chip_cs]))
1896*4882a593Smuzhiyun 			return PTR_ERR(nfc->data_base[chip_cs]);
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun 		nfc->data_phys_addr[chip_cs] = res->start;
1899*4882a593Smuzhiyun 
1900*4882a593Smuzhiyun 		res = platform_get_resource(pdev, IORESOURCE_MEM,
1901*4882a593Smuzhiyun 					    mem_region + 1);
1902*4882a593Smuzhiyun 		nfc->cmd_base[chip_cs] = devm_ioremap_resource(dev, res);
1903*4882a593Smuzhiyun 		if (IS_ERR(nfc->cmd_base[chip_cs]))
1904*4882a593Smuzhiyun 			return PTR_ERR(nfc->cmd_base[chip_cs]);
1905*4882a593Smuzhiyun 
1906*4882a593Smuzhiyun 		res = platform_get_resource(pdev, IORESOURCE_MEM,
1907*4882a593Smuzhiyun 					    mem_region + 2);
1908*4882a593Smuzhiyun 		nfc->addr_base[chip_cs] = devm_ioremap_resource(dev, res);
1909*4882a593Smuzhiyun 		if (IS_ERR(nfc->addr_base[chip_cs]))
1910*4882a593Smuzhiyun 			return PTR_ERR(nfc->addr_base[chip_cs]);
1911*4882a593Smuzhiyun 	}
1912*4882a593Smuzhiyun 
1913*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
1914*4882a593Smuzhiyun 	if (irq < 0)
1915*4882a593Smuzhiyun 		return irq;
1916*4882a593Smuzhiyun 
1917*4882a593Smuzhiyun 	ret = devm_request_irq(dev, irq, stm32_fmc2_nfc_irq, 0,
1918*4882a593Smuzhiyun 			       dev_name(dev), nfc);
1919*4882a593Smuzhiyun 	if (ret) {
1920*4882a593Smuzhiyun 		dev_err(dev, "failed to request irq\n");
1921*4882a593Smuzhiyun 		return ret;
1922*4882a593Smuzhiyun 	}
1923*4882a593Smuzhiyun 
1924*4882a593Smuzhiyun 	init_completion(&nfc->complete);
1925*4882a593Smuzhiyun 
1926*4882a593Smuzhiyun 	nfc->clk = devm_clk_get(nfc->cdev, NULL);
1927*4882a593Smuzhiyun 	if (IS_ERR(nfc->clk))
1928*4882a593Smuzhiyun 		return PTR_ERR(nfc->clk);
1929*4882a593Smuzhiyun 
1930*4882a593Smuzhiyun 	ret = clk_prepare_enable(nfc->clk);
1931*4882a593Smuzhiyun 	if (ret) {
1932*4882a593Smuzhiyun 		dev_err(dev, "can not enable the clock\n");
1933*4882a593Smuzhiyun 		return ret;
1934*4882a593Smuzhiyun 	}
1935*4882a593Smuzhiyun 
1936*4882a593Smuzhiyun 	rstc = devm_reset_control_get(dev, NULL);
1937*4882a593Smuzhiyun 	if (IS_ERR(rstc)) {
1938*4882a593Smuzhiyun 		ret = PTR_ERR(rstc);
1939*4882a593Smuzhiyun 		if (ret == -EPROBE_DEFER)
1940*4882a593Smuzhiyun 			goto err_clk_disable;
1941*4882a593Smuzhiyun 	} else {
1942*4882a593Smuzhiyun 		reset_control_assert(rstc);
1943*4882a593Smuzhiyun 		reset_control_deassert(rstc);
1944*4882a593Smuzhiyun 	}
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun 	ret = stm32_fmc2_nfc_dma_setup(nfc);
1947*4882a593Smuzhiyun 	if (ret)
1948*4882a593Smuzhiyun 		goto err_release_dma;
1949*4882a593Smuzhiyun 
1950*4882a593Smuzhiyun 	stm32_fmc2_nfc_init(nfc);
1951*4882a593Smuzhiyun 
1952*4882a593Smuzhiyun 	nand = &nfc->nand;
1953*4882a593Smuzhiyun 	chip = &nand->chip;
1954*4882a593Smuzhiyun 	mtd = nand_to_mtd(chip);
1955*4882a593Smuzhiyun 	mtd->dev.parent = dev;
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun 	chip->controller = &nfc->base;
1958*4882a593Smuzhiyun 	chip->options |= NAND_BUSWIDTH_AUTO | NAND_NO_SUBPAGE_WRITE |
1959*4882a593Smuzhiyun 			 NAND_USES_DMA;
1960*4882a593Smuzhiyun 
1961*4882a593Smuzhiyun 	/* Scan to find existence of the device */
1962*4882a593Smuzhiyun 	ret = nand_scan(chip, nand->ncs);
1963*4882a593Smuzhiyun 	if (ret)
1964*4882a593Smuzhiyun 		goto err_release_dma;
1965*4882a593Smuzhiyun 
1966*4882a593Smuzhiyun 	ret = mtd_device_register(mtd, NULL, 0);
1967*4882a593Smuzhiyun 	if (ret)
1968*4882a593Smuzhiyun 		goto err_nand_cleanup;
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun 	platform_set_drvdata(pdev, nfc);
1971*4882a593Smuzhiyun 
1972*4882a593Smuzhiyun 	return 0;
1973*4882a593Smuzhiyun 
1974*4882a593Smuzhiyun err_nand_cleanup:
1975*4882a593Smuzhiyun 	nand_cleanup(chip);
1976*4882a593Smuzhiyun 
1977*4882a593Smuzhiyun err_release_dma:
1978*4882a593Smuzhiyun 	if (nfc->dma_ecc_ch)
1979*4882a593Smuzhiyun 		dma_release_channel(nfc->dma_ecc_ch);
1980*4882a593Smuzhiyun 	if (nfc->dma_tx_ch)
1981*4882a593Smuzhiyun 		dma_release_channel(nfc->dma_tx_ch);
1982*4882a593Smuzhiyun 	if (nfc->dma_rx_ch)
1983*4882a593Smuzhiyun 		dma_release_channel(nfc->dma_rx_ch);
1984*4882a593Smuzhiyun 
1985*4882a593Smuzhiyun 	sg_free_table(&nfc->dma_data_sg);
1986*4882a593Smuzhiyun 	sg_free_table(&nfc->dma_ecc_sg);
1987*4882a593Smuzhiyun 
1988*4882a593Smuzhiyun err_clk_disable:
1989*4882a593Smuzhiyun 	clk_disable_unprepare(nfc->clk);
1990*4882a593Smuzhiyun 
1991*4882a593Smuzhiyun 	return ret;
1992*4882a593Smuzhiyun }
1993*4882a593Smuzhiyun 
stm32_fmc2_nfc_remove(struct platform_device * pdev)1994*4882a593Smuzhiyun static int stm32_fmc2_nfc_remove(struct platform_device *pdev)
1995*4882a593Smuzhiyun {
1996*4882a593Smuzhiyun 	struct stm32_fmc2_nfc *nfc = platform_get_drvdata(pdev);
1997*4882a593Smuzhiyun 	struct stm32_fmc2_nand *nand = &nfc->nand;
1998*4882a593Smuzhiyun 	struct nand_chip *chip = &nand->chip;
1999*4882a593Smuzhiyun 	int ret;
2000*4882a593Smuzhiyun 
2001*4882a593Smuzhiyun 	ret = mtd_device_unregister(nand_to_mtd(chip));
2002*4882a593Smuzhiyun 	WARN_ON(ret);
2003*4882a593Smuzhiyun 	nand_cleanup(chip);
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun 	if (nfc->dma_ecc_ch)
2006*4882a593Smuzhiyun 		dma_release_channel(nfc->dma_ecc_ch);
2007*4882a593Smuzhiyun 	if (nfc->dma_tx_ch)
2008*4882a593Smuzhiyun 		dma_release_channel(nfc->dma_tx_ch);
2009*4882a593Smuzhiyun 	if (nfc->dma_rx_ch)
2010*4882a593Smuzhiyun 		dma_release_channel(nfc->dma_rx_ch);
2011*4882a593Smuzhiyun 
2012*4882a593Smuzhiyun 	sg_free_table(&nfc->dma_data_sg);
2013*4882a593Smuzhiyun 	sg_free_table(&nfc->dma_ecc_sg);
2014*4882a593Smuzhiyun 
2015*4882a593Smuzhiyun 	clk_disable_unprepare(nfc->clk);
2016*4882a593Smuzhiyun 
2017*4882a593Smuzhiyun 	return 0;
2018*4882a593Smuzhiyun }
2019*4882a593Smuzhiyun 
stm32_fmc2_nfc_suspend(struct device * dev)2020*4882a593Smuzhiyun static int __maybe_unused stm32_fmc2_nfc_suspend(struct device *dev)
2021*4882a593Smuzhiyun {
2022*4882a593Smuzhiyun 	struct stm32_fmc2_nfc *nfc = dev_get_drvdata(dev);
2023*4882a593Smuzhiyun 
2024*4882a593Smuzhiyun 	clk_disable_unprepare(nfc->clk);
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun 	pinctrl_pm_select_sleep_state(dev);
2027*4882a593Smuzhiyun 
2028*4882a593Smuzhiyun 	return 0;
2029*4882a593Smuzhiyun }
2030*4882a593Smuzhiyun 
stm32_fmc2_nfc_resume(struct device * dev)2031*4882a593Smuzhiyun static int __maybe_unused stm32_fmc2_nfc_resume(struct device *dev)
2032*4882a593Smuzhiyun {
2033*4882a593Smuzhiyun 	struct stm32_fmc2_nfc *nfc = dev_get_drvdata(dev);
2034*4882a593Smuzhiyun 	struct stm32_fmc2_nand *nand = &nfc->nand;
2035*4882a593Smuzhiyun 	int chip_cs, ret;
2036*4882a593Smuzhiyun 
2037*4882a593Smuzhiyun 	pinctrl_pm_select_default_state(dev);
2038*4882a593Smuzhiyun 
2039*4882a593Smuzhiyun 	ret = clk_prepare_enable(nfc->clk);
2040*4882a593Smuzhiyun 	if (ret) {
2041*4882a593Smuzhiyun 		dev_err(dev, "can not enable the clock\n");
2042*4882a593Smuzhiyun 		return ret;
2043*4882a593Smuzhiyun 	}
2044*4882a593Smuzhiyun 
2045*4882a593Smuzhiyun 	stm32_fmc2_nfc_init(nfc);
2046*4882a593Smuzhiyun 
2047*4882a593Smuzhiyun 	for (chip_cs = 0; chip_cs < FMC2_MAX_CE; chip_cs++) {
2048*4882a593Smuzhiyun 		if (!(nfc->cs_assigned & BIT(chip_cs)))
2049*4882a593Smuzhiyun 			continue;
2050*4882a593Smuzhiyun 
2051*4882a593Smuzhiyun 		nand_reset(&nand->chip, chip_cs);
2052*4882a593Smuzhiyun 	}
2053*4882a593Smuzhiyun 
2054*4882a593Smuzhiyun 	return 0;
2055*4882a593Smuzhiyun }
2056*4882a593Smuzhiyun 
2057*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(stm32_fmc2_nfc_pm_ops, stm32_fmc2_nfc_suspend,
2058*4882a593Smuzhiyun 			 stm32_fmc2_nfc_resume);
2059*4882a593Smuzhiyun 
2060*4882a593Smuzhiyun static const struct of_device_id stm32_fmc2_nfc_match[] = {
2061*4882a593Smuzhiyun 	{.compatible = "st,stm32mp15-fmc2"},
2062*4882a593Smuzhiyun 	{.compatible = "st,stm32mp1-fmc2-nfc"},
2063*4882a593Smuzhiyun 	{}
2064*4882a593Smuzhiyun };
2065*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, stm32_fmc2_nfc_match);
2066*4882a593Smuzhiyun 
2067*4882a593Smuzhiyun static struct platform_driver stm32_fmc2_nfc_driver = {
2068*4882a593Smuzhiyun 	.probe	= stm32_fmc2_nfc_probe,
2069*4882a593Smuzhiyun 	.remove	= stm32_fmc2_nfc_remove,
2070*4882a593Smuzhiyun 	.driver	= {
2071*4882a593Smuzhiyun 		.name = "stm32_fmc2_nfc",
2072*4882a593Smuzhiyun 		.of_match_table = stm32_fmc2_nfc_match,
2073*4882a593Smuzhiyun 		.pm = &stm32_fmc2_nfc_pm_ops,
2074*4882a593Smuzhiyun 	},
2075*4882a593Smuzhiyun };
2076*4882a593Smuzhiyun module_platform_driver(stm32_fmc2_nfc_driver);
2077*4882a593Smuzhiyun 
2078*4882a593Smuzhiyun MODULE_ALIAS("platform:stm32_fmc2_nfc");
2079*4882a593Smuzhiyun MODULE_AUTHOR("Christophe Kerello <christophe.kerello@st.com>");
2080*4882a593Smuzhiyun MODULE_DESCRIPTION("STMicroelectronics STM32 FMC2 NFC driver");
2081*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2082