xref: /OK3568_Linux_fs/u-boot/drivers/mtd/nand/raw/denali.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2014       Panasonic Corporation
3*4882a593Smuzhiyun  * Copyright (C) 2013-2014, Altera Corporation <www.altera.com>
4*4882a593Smuzhiyun  * Copyright (C) 2009-2010, Intel Corporation and its suppliers.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <dm.h>
10*4882a593Smuzhiyun #include <nand.h>
11*4882a593Smuzhiyun #include <linux/bitfield.h>
12*4882a593Smuzhiyun #include <linux/dma-direction.h>
13*4882a593Smuzhiyun #include <linux/errno.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
16*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include "denali.h"
19*4882a593Smuzhiyun 
dma_map_single(void * dev,void * ptr,size_t size,enum dma_data_direction dir)20*4882a593Smuzhiyun static dma_addr_t dma_map_single(void *dev, void *ptr, size_t size,
21*4882a593Smuzhiyun 				 enum dma_data_direction dir)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun 	unsigned long addr = (unsigned long)ptr;
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun 	size = ALIGN(size, ARCH_DMA_MINALIGN);
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 	if (dir == DMA_FROM_DEVICE)
28*4882a593Smuzhiyun 		invalidate_dcache_range(addr, addr + size);
29*4882a593Smuzhiyun 	else
30*4882a593Smuzhiyun 		flush_dcache_range(addr, addr + size);
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun 	return addr;
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun 
dma_unmap_single(void * dev,dma_addr_t addr,size_t size,enum dma_data_direction dir)35*4882a593Smuzhiyun static void dma_unmap_single(void *dev, dma_addr_t addr, size_t size,
36*4882a593Smuzhiyun 			     enum dma_data_direction dir)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	size = ALIGN(size, ARCH_DMA_MINALIGN);
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	if (dir != DMA_TO_DEVICE)
41*4882a593Smuzhiyun 		invalidate_dcache_range(addr, addr + size);
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun 
dma_mapping_error(void * dev,dma_addr_t addr)44*4882a593Smuzhiyun static int dma_mapping_error(void *dev, dma_addr_t addr)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	return 0;
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define DENALI_NAND_NAME    "denali-nand"
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /* for Indexed Addressing */
52*4882a593Smuzhiyun #define DENALI_INDEXED_CTRL	0x00
53*4882a593Smuzhiyun #define DENALI_INDEXED_DATA	0x10
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define DENALI_MAP00		(0 << 26)	/* direct access to buffer */
56*4882a593Smuzhiyun #define DENALI_MAP01		(1 << 26)	/* read/write pages in PIO */
57*4882a593Smuzhiyun #define DENALI_MAP10		(2 << 26)	/* high-level control plane */
58*4882a593Smuzhiyun #define DENALI_MAP11		(3 << 26)	/* direct controller access */
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* MAP11 access cycle type */
61*4882a593Smuzhiyun #define DENALI_MAP11_CMD	((DENALI_MAP11) | 0)	/* command cycle */
62*4882a593Smuzhiyun #define DENALI_MAP11_ADDR	((DENALI_MAP11) | 1)	/* address cycle */
63*4882a593Smuzhiyun #define DENALI_MAP11_DATA	((DENALI_MAP11) | 2)	/* data cycle */
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* MAP10 commands */
66*4882a593Smuzhiyun #define DENALI_ERASE		0x01
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define DENALI_BANK(denali)	((denali)->active_bank << 24)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define DENALI_INVALID_BANK	-1
71*4882a593Smuzhiyun #define DENALI_NR_BANKS		4
72*4882a593Smuzhiyun 
mtd_to_denali(struct mtd_info * mtd)73*4882a593Smuzhiyun static inline struct denali_nand_info *mtd_to_denali(struct mtd_info *mtd)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	return container_of(mtd_to_nand(mtd), struct denali_nand_info, nand);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /*
79*4882a593Smuzhiyun  * Direct Addressing - the slave address forms the control information (command
80*4882a593Smuzhiyun  * type, bank, block, and page address).  The slave data is the actual data to
81*4882a593Smuzhiyun  * be transferred.  This mode requires 28 bits of address region allocated.
82*4882a593Smuzhiyun  */
denali_direct_read(struct denali_nand_info * denali,u32 addr)83*4882a593Smuzhiyun static u32 denali_direct_read(struct denali_nand_info *denali, u32 addr)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	return ioread32(denali->host + addr);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
denali_direct_write(struct denali_nand_info * denali,u32 addr,u32 data)88*4882a593Smuzhiyun static void denali_direct_write(struct denali_nand_info *denali, u32 addr,
89*4882a593Smuzhiyun 				u32 data)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	iowrite32(data, denali->host + addr);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /*
95*4882a593Smuzhiyun  * Indexed Addressing - address translation module intervenes in passing the
96*4882a593Smuzhiyun  * control information.  This mode reduces the required address range.  The
97*4882a593Smuzhiyun  * control information and transferred data are latched by the registers in
98*4882a593Smuzhiyun  * the translation module.
99*4882a593Smuzhiyun  */
denali_indexed_read(struct denali_nand_info * denali,u32 addr)100*4882a593Smuzhiyun static u32 denali_indexed_read(struct denali_nand_info *denali, u32 addr)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	iowrite32(addr, denali->host + DENALI_INDEXED_CTRL);
103*4882a593Smuzhiyun 	return ioread32(denali->host + DENALI_INDEXED_DATA);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
denali_indexed_write(struct denali_nand_info * denali,u32 addr,u32 data)106*4882a593Smuzhiyun static void denali_indexed_write(struct denali_nand_info *denali, u32 addr,
107*4882a593Smuzhiyun 				 u32 data)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	iowrite32(addr, denali->host + DENALI_INDEXED_CTRL);
110*4882a593Smuzhiyun 	iowrite32(data, denali->host + DENALI_INDEXED_DATA);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /*
114*4882a593Smuzhiyun  * Use the configuration feature register to determine the maximum number of
115*4882a593Smuzhiyun  * banks that the hardware supports.
116*4882a593Smuzhiyun  */
denali_detect_max_banks(struct denali_nand_info * denali)117*4882a593Smuzhiyun static void denali_detect_max_banks(struct denali_nand_info *denali)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	uint32_t features = ioread32(denali->reg + FEATURES);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	denali->max_banks = 1 << FIELD_GET(FEATURES__N_BANKS, features);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	/* the encoding changed from rev 5.0 to 5.1 */
124*4882a593Smuzhiyun 	if (denali->revision < 0x0501)
125*4882a593Smuzhiyun 		denali->max_banks <<= 1;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
denali_enable_irq(struct denali_nand_info * denali)128*4882a593Smuzhiyun static void __maybe_unused denali_enable_irq(struct denali_nand_info *denali)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	int i;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	for (i = 0; i < DENALI_NR_BANKS; i++)
133*4882a593Smuzhiyun 		iowrite32(U32_MAX, denali->reg + INTR_EN(i));
134*4882a593Smuzhiyun 	iowrite32(GLOBAL_INT_EN_FLAG, denali->reg + GLOBAL_INT_ENABLE);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
denali_disable_irq(struct denali_nand_info * denali)137*4882a593Smuzhiyun static void __maybe_unused denali_disable_irq(struct denali_nand_info *denali)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	int i;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	for (i = 0; i < DENALI_NR_BANKS; i++)
142*4882a593Smuzhiyun 		iowrite32(0, denali->reg + INTR_EN(i));
143*4882a593Smuzhiyun 	iowrite32(0, denali->reg + GLOBAL_INT_ENABLE);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
denali_clear_irq(struct denali_nand_info * denali,int bank,uint32_t irq_status)146*4882a593Smuzhiyun static void denali_clear_irq(struct denali_nand_info *denali,
147*4882a593Smuzhiyun 			     int bank, uint32_t irq_status)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	/* write one to clear bits */
150*4882a593Smuzhiyun 	iowrite32(irq_status, denali->reg + INTR_STATUS(bank));
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
denali_clear_irq_all(struct denali_nand_info * denali)153*4882a593Smuzhiyun static void denali_clear_irq_all(struct denali_nand_info *denali)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	int i;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	for (i = 0; i < DENALI_NR_BANKS; i++)
158*4882a593Smuzhiyun 		denali_clear_irq(denali, i, U32_MAX);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
__denali_check_irq(struct denali_nand_info * denali)161*4882a593Smuzhiyun static void __denali_check_irq(struct denali_nand_info *denali)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	uint32_t irq_status;
164*4882a593Smuzhiyun 	int i;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	for (i = 0; i < DENALI_NR_BANKS; i++) {
167*4882a593Smuzhiyun 		irq_status = ioread32(denali->reg + INTR_STATUS(i));
168*4882a593Smuzhiyun 		denali_clear_irq(denali, i, irq_status);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 		if (i != denali->active_bank)
171*4882a593Smuzhiyun 			continue;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 		denali->irq_status |= irq_status;
174*4882a593Smuzhiyun 	}
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
denali_reset_irq(struct denali_nand_info * denali)177*4882a593Smuzhiyun static void denali_reset_irq(struct denali_nand_info *denali)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	denali->irq_status = 0;
180*4882a593Smuzhiyun 	denali->irq_mask = 0;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
denali_wait_for_irq(struct denali_nand_info * denali,uint32_t irq_mask)183*4882a593Smuzhiyun static uint32_t denali_wait_for_irq(struct denali_nand_info *denali,
184*4882a593Smuzhiyun 				    uint32_t irq_mask)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	unsigned long time_left = 1000000;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	while (time_left) {
189*4882a593Smuzhiyun 		__denali_check_irq(denali);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 		if (irq_mask & denali->irq_status)
192*4882a593Smuzhiyun 			return denali->irq_status;
193*4882a593Smuzhiyun 		udelay(1);
194*4882a593Smuzhiyun 		time_left--;
195*4882a593Smuzhiyun 	}
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	if (!time_left) {
198*4882a593Smuzhiyun 		dev_err(denali->dev, "timeout while waiting for irq 0x%x\n",
199*4882a593Smuzhiyun 			irq_mask);
200*4882a593Smuzhiyun 		return 0;
201*4882a593Smuzhiyun 	}
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	return denali->irq_status;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
denali_check_irq(struct denali_nand_info * denali)206*4882a593Smuzhiyun static uint32_t denali_check_irq(struct denali_nand_info *denali)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	__denali_check_irq(denali);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	return denali->irq_status;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
denali_read_buf(struct mtd_info * mtd,uint8_t * buf,int len)213*4882a593Smuzhiyun static void denali_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	struct denali_nand_info *denali = mtd_to_denali(mtd);
216*4882a593Smuzhiyun 	u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
217*4882a593Smuzhiyun 	int i;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	for (i = 0; i < len; i++)
220*4882a593Smuzhiyun 		buf[i] = denali->host_read(denali, addr);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
denali_write_buf(struct mtd_info * mtd,const uint8_t * buf,int len)223*4882a593Smuzhiyun static void denali_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	struct denali_nand_info *denali = mtd_to_denali(mtd);
226*4882a593Smuzhiyun 	u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
227*4882a593Smuzhiyun 	int i;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	for (i = 0; i < len; i++)
230*4882a593Smuzhiyun 		denali->host_write(denali, addr, buf[i]);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
denali_read_buf16(struct mtd_info * mtd,uint8_t * buf,int len)233*4882a593Smuzhiyun static void denali_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	struct denali_nand_info *denali = mtd_to_denali(mtd);
236*4882a593Smuzhiyun 	u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
237*4882a593Smuzhiyun 	uint16_t *buf16 = (uint16_t *)buf;
238*4882a593Smuzhiyun 	int i;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	for (i = 0; i < len / 2; i++)
241*4882a593Smuzhiyun 		buf16[i] = denali->host_read(denali, addr);
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
denali_write_buf16(struct mtd_info * mtd,const uint8_t * buf,int len)244*4882a593Smuzhiyun static void denali_write_buf16(struct mtd_info *mtd, const uint8_t *buf,
245*4882a593Smuzhiyun 			       int len)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	struct denali_nand_info *denali = mtd_to_denali(mtd);
248*4882a593Smuzhiyun 	u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
249*4882a593Smuzhiyun 	const uint16_t *buf16 = (const uint16_t *)buf;
250*4882a593Smuzhiyun 	int i;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	for (i = 0; i < len / 2; i++)
253*4882a593Smuzhiyun 		denali->host_write(denali, addr, buf16[i]);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
denali_read_byte(struct mtd_info * mtd)256*4882a593Smuzhiyun static uint8_t denali_read_byte(struct mtd_info *mtd)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	uint8_t byte;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	denali_read_buf(mtd, &byte, 1);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	return byte;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
denali_write_byte(struct mtd_info * mtd,uint8_t byte)265*4882a593Smuzhiyun static void denali_write_byte(struct mtd_info *mtd, uint8_t byte)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	denali_write_buf(mtd, &byte, 1);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun 
denali_read_word(struct mtd_info * mtd)270*4882a593Smuzhiyun static uint16_t denali_read_word(struct mtd_info *mtd)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	uint16_t word;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	denali_read_buf16(mtd, (uint8_t *)&word, 2);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	return word;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun 
denali_cmd_ctrl(struct mtd_info * mtd,int dat,unsigned int ctrl)279*4882a593Smuzhiyun static void denali_cmd_ctrl(struct mtd_info *mtd, int dat, unsigned int ctrl)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun 	struct denali_nand_info *denali = mtd_to_denali(mtd);
282*4882a593Smuzhiyun 	uint32_t type;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	if (ctrl & NAND_CLE)
285*4882a593Smuzhiyun 		type = DENALI_MAP11_CMD;
286*4882a593Smuzhiyun 	else if (ctrl & NAND_ALE)
287*4882a593Smuzhiyun 		type = DENALI_MAP11_ADDR;
288*4882a593Smuzhiyun 	else
289*4882a593Smuzhiyun 		return;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	/*
292*4882a593Smuzhiyun 	 * Some commands are followed by chip->dev_ready or chip->waitfunc.
293*4882a593Smuzhiyun 	 * irq_status must be cleared here to catch the R/B# interrupt later.
294*4882a593Smuzhiyun 	 */
295*4882a593Smuzhiyun 	if (ctrl & NAND_CTRL_CHANGE)
296*4882a593Smuzhiyun 		denali_reset_irq(denali);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	denali->host_write(denali, DENALI_BANK(denali) | type, dat);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
denali_dev_ready(struct mtd_info * mtd)301*4882a593Smuzhiyun static int denali_dev_ready(struct mtd_info *mtd)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun 	struct denali_nand_info *denali = mtd_to_denali(mtd);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	return !!(denali_check_irq(denali) & INTR__INT_ACT);
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun 
denali_check_erased_page(struct mtd_info * mtd,struct nand_chip * chip,uint8_t * buf,unsigned long uncor_ecc_flags,unsigned int max_bitflips)308*4882a593Smuzhiyun static int denali_check_erased_page(struct mtd_info *mtd,
309*4882a593Smuzhiyun 				    struct nand_chip *chip, uint8_t *buf,
310*4882a593Smuzhiyun 				    unsigned long uncor_ecc_flags,
311*4882a593Smuzhiyun 				    unsigned int max_bitflips)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	uint8_t *ecc_code = chip->buffers->ecccode;
314*4882a593Smuzhiyun 	int ecc_steps = chip->ecc.steps;
315*4882a593Smuzhiyun 	int ecc_size = chip->ecc.size;
316*4882a593Smuzhiyun 	int ecc_bytes = chip->ecc.bytes;
317*4882a593Smuzhiyun 	int i, ret, stat;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	ret = mtd_ooblayout_get_eccbytes(mtd, ecc_code, chip->oob_poi, 0,
320*4882a593Smuzhiyun 					 chip->ecc.total);
321*4882a593Smuzhiyun 	if (ret)
322*4882a593Smuzhiyun 		return ret;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	for (i = 0; i < ecc_steps; i++) {
325*4882a593Smuzhiyun 		if (!(uncor_ecc_flags & BIT(i)))
326*4882a593Smuzhiyun 			continue;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 		stat = nand_check_erased_ecc_chunk(buf, ecc_size,
329*4882a593Smuzhiyun 						  ecc_code, ecc_bytes,
330*4882a593Smuzhiyun 						  NULL, 0,
331*4882a593Smuzhiyun 						  chip->ecc.strength);
332*4882a593Smuzhiyun 		if (stat < 0) {
333*4882a593Smuzhiyun 			mtd->ecc_stats.failed++;
334*4882a593Smuzhiyun 		} else {
335*4882a593Smuzhiyun 			mtd->ecc_stats.corrected += stat;
336*4882a593Smuzhiyun 			max_bitflips = max_t(unsigned int, max_bitflips, stat);
337*4882a593Smuzhiyun 		}
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 		buf += ecc_size;
340*4882a593Smuzhiyun 		ecc_code += ecc_bytes;
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	return max_bitflips;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
denali_hw_ecc_fixup(struct mtd_info * mtd,struct denali_nand_info * denali,unsigned long * uncor_ecc_flags)346*4882a593Smuzhiyun static int denali_hw_ecc_fixup(struct mtd_info *mtd,
347*4882a593Smuzhiyun 			       struct denali_nand_info *denali,
348*4882a593Smuzhiyun 			       unsigned long *uncor_ecc_flags)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	struct nand_chip *chip = mtd_to_nand(mtd);
351*4882a593Smuzhiyun 	int bank = denali->active_bank;
352*4882a593Smuzhiyun 	uint32_t ecc_cor;
353*4882a593Smuzhiyun 	unsigned int max_bitflips;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	ecc_cor = ioread32(denali->reg + ECC_COR_INFO(bank));
356*4882a593Smuzhiyun 	ecc_cor >>= ECC_COR_INFO__SHIFT(bank);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	if (ecc_cor & ECC_COR_INFO__UNCOR_ERR) {
359*4882a593Smuzhiyun 		/*
360*4882a593Smuzhiyun 		 * This flag is set when uncorrectable error occurs at least in
361*4882a593Smuzhiyun 		 * one ECC sector.  We can not know "how many sectors", or
362*4882a593Smuzhiyun 		 * "which sector(s)".  We need erase-page check for all sectors.
363*4882a593Smuzhiyun 		 */
364*4882a593Smuzhiyun 		*uncor_ecc_flags = GENMASK(chip->ecc.steps - 1, 0);
365*4882a593Smuzhiyun 		return 0;
366*4882a593Smuzhiyun 	}
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	max_bitflips = FIELD_GET(ECC_COR_INFO__MAX_ERRORS, ecc_cor);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	/*
371*4882a593Smuzhiyun 	 * The register holds the maximum of per-sector corrected bitflips.
372*4882a593Smuzhiyun 	 * This is suitable for the return value of the ->read_page() callback.
373*4882a593Smuzhiyun 	 * Unfortunately, we can not know the total number of corrected bits in
374*4882a593Smuzhiyun 	 * the page.  Increase the stats by max_bitflips. (compromised solution)
375*4882a593Smuzhiyun 	 */
376*4882a593Smuzhiyun 	mtd->ecc_stats.corrected += max_bitflips;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	return max_bitflips;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun 
denali_sw_ecc_fixup(struct mtd_info * mtd,struct denali_nand_info * denali,unsigned long * uncor_ecc_flags,uint8_t * buf)381*4882a593Smuzhiyun static int denali_sw_ecc_fixup(struct mtd_info *mtd,
382*4882a593Smuzhiyun 			       struct denali_nand_info *denali,
383*4882a593Smuzhiyun 			       unsigned long *uncor_ecc_flags, uint8_t *buf)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun 	unsigned int ecc_size = denali->nand.ecc.size;
386*4882a593Smuzhiyun 	unsigned int bitflips = 0;
387*4882a593Smuzhiyun 	unsigned int max_bitflips = 0;
388*4882a593Smuzhiyun 	uint32_t err_addr, err_cor_info;
389*4882a593Smuzhiyun 	unsigned int err_byte, err_sector, err_device;
390*4882a593Smuzhiyun 	uint8_t err_cor_value;
391*4882a593Smuzhiyun 	unsigned int prev_sector = 0;
392*4882a593Smuzhiyun 	uint32_t irq_status;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	denali_reset_irq(denali);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	do {
397*4882a593Smuzhiyun 		err_addr = ioread32(denali->reg + ECC_ERROR_ADDRESS);
398*4882a593Smuzhiyun 		err_sector = FIELD_GET(ECC_ERROR_ADDRESS__SECTOR, err_addr);
399*4882a593Smuzhiyun 		err_byte = FIELD_GET(ECC_ERROR_ADDRESS__OFFSET, err_addr);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 		err_cor_info = ioread32(denali->reg + ERR_CORRECTION_INFO);
402*4882a593Smuzhiyun 		err_cor_value = FIELD_GET(ERR_CORRECTION_INFO__BYTE,
403*4882a593Smuzhiyun 					  err_cor_info);
404*4882a593Smuzhiyun 		err_device = FIELD_GET(ERR_CORRECTION_INFO__DEVICE,
405*4882a593Smuzhiyun 				       err_cor_info);
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 		/* reset the bitflip counter when crossing ECC sector */
408*4882a593Smuzhiyun 		if (err_sector != prev_sector)
409*4882a593Smuzhiyun 			bitflips = 0;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 		if (err_cor_info & ERR_CORRECTION_INFO__UNCOR) {
412*4882a593Smuzhiyun 			/*
413*4882a593Smuzhiyun 			 * Check later if this is a real ECC error, or
414*4882a593Smuzhiyun 			 * an erased sector.
415*4882a593Smuzhiyun 			 */
416*4882a593Smuzhiyun 			*uncor_ecc_flags |= BIT(err_sector);
417*4882a593Smuzhiyun 		} else if (err_byte < ecc_size) {
418*4882a593Smuzhiyun 			/*
419*4882a593Smuzhiyun 			 * If err_byte is larger than ecc_size, means error
420*4882a593Smuzhiyun 			 * happened in OOB, so we ignore it. It's no need for
421*4882a593Smuzhiyun 			 * us to correct it err_device is represented the NAND
422*4882a593Smuzhiyun 			 * error bits are happened in if there are more than
423*4882a593Smuzhiyun 			 * one NAND connected.
424*4882a593Smuzhiyun 			 */
425*4882a593Smuzhiyun 			int offset;
426*4882a593Smuzhiyun 			unsigned int flips_in_byte;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 			offset = (err_sector * ecc_size + err_byte) *
429*4882a593Smuzhiyun 					denali->devs_per_cs + err_device;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 			/* correct the ECC error */
432*4882a593Smuzhiyun 			flips_in_byte = hweight8(buf[offset] ^ err_cor_value);
433*4882a593Smuzhiyun 			buf[offset] ^= err_cor_value;
434*4882a593Smuzhiyun 			mtd->ecc_stats.corrected += flips_in_byte;
435*4882a593Smuzhiyun 			bitflips += flips_in_byte;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 			max_bitflips = max(max_bitflips, bitflips);
438*4882a593Smuzhiyun 		}
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 		prev_sector = err_sector;
441*4882a593Smuzhiyun 	} while (!(err_cor_info & ERR_CORRECTION_INFO__LAST_ERR));
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	/*
444*4882a593Smuzhiyun 	 * Once handle all ECC errors, controller will trigger an
445*4882a593Smuzhiyun 	 * ECC_TRANSACTION_DONE interrupt.
446*4882a593Smuzhiyun 	 */
447*4882a593Smuzhiyun 	irq_status = denali_wait_for_irq(denali, INTR__ECC_TRANSACTION_DONE);
448*4882a593Smuzhiyun 	if (!(irq_status & INTR__ECC_TRANSACTION_DONE))
449*4882a593Smuzhiyun 		return -EIO;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	return max_bitflips;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun 
denali_setup_dma64(struct denali_nand_info * denali,dma_addr_t dma_addr,int page,int write)454*4882a593Smuzhiyun static void denali_setup_dma64(struct denali_nand_info *denali,
455*4882a593Smuzhiyun 			       dma_addr_t dma_addr, int page, int write)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun 	uint32_t mode;
458*4882a593Smuzhiyun 	const int page_count = 1;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	mode = DENALI_MAP10 | DENALI_BANK(denali) | page;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	/* DMA is a three step process */
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	/*
465*4882a593Smuzhiyun 	 * 1. setup transfer type, interrupt when complete,
466*4882a593Smuzhiyun 	 *    burst len = 64 bytes, the number of pages
467*4882a593Smuzhiyun 	 */
468*4882a593Smuzhiyun 	denali->host_write(denali, mode,
469*4882a593Smuzhiyun 			   0x01002000 | (64 << 16) | (write << 8) | page_count);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	/* 2. set memory low address */
472*4882a593Smuzhiyun 	denali->host_write(denali, mode, lower_32_bits(dma_addr));
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	/* 3. set memory high address */
475*4882a593Smuzhiyun 	denali->host_write(denali, mode, upper_32_bits(dma_addr));
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
denali_setup_dma32(struct denali_nand_info * denali,dma_addr_t dma_addr,int page,int write)478*4882a593Smuzhiyun static void denali_setup_dma32(struct denali_nand_info *denali,
479*4882a593Smuzhiyun 			       dma_addr_t dma_addr, int page, int write)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun 	uint32_t mode;
482*4882a593Smuzhiyun 	const int page_count = 1;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	mode = DENALI_MAP10 | DENALI_BANK(denali);
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	/* DMA is a four step process */
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	/* 1. setup transfer type and # of pages */
489*4882a593Smuzhiyun 	denali->host_write(denali, mode | page,
490*4882a593Smuzhiyun 			   0x2000 | (write << 8) | page_count);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	/* 2. set memory high address bits 23:8 */
493*4882a593Smuzhiyun 	denali->host_write(denali, mode | ((dma_addr >> 16) << 8), 0x2200);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	/* 3. set memory low address bits 23:8 */
496*4882a593Smuzhiyun 	denali->host_write(denali, mode | ((dma_addr & 0xffff) << 8), 0x2300);
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	/* 4. interrupt when complete, burst len = 64 bytes */
499*4882a593Smuzhiyun 	denali->host_write(denali, mode | 0x14000, 0x2400);
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun 
denali_pio_read(struct denali_nand_info * denali,void * buf,size_t size,int page,int raw)502*4882a593Smuzhiyun static int denali_pio_read(struct denali_nand_info *denali, void *buf,
503*4882a593Smuzhiyun 			   size_t size, int page, int raw)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun 	u32 addr = DENALI_MAP01 | DENALI_BANK(denali) | page;
506*4882a593Smuzhiyun 	uint32_t *buf32 = (uint32_t *)buf;
507*4882a593Smuzhiyun 	uint32_t irq_status, ecc_err_mask;
508*4882a593Smuzhiyun 	int i;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	if (denali->caps & DENALI_CAP_HW_ECC_FIXUP)
511*4882a593Smuzhiyun 		ecc_err_mask = INTR__ECC_UNCOR_ERR;
512*4882a593Smuzhiyun 	else
513*4882a593Smuzhiyun 		ecc_err_mask = INTR__ECC_ERR;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	denali_reset_irq(denali);
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	for (i = 0; i < size / 4; i++)
518*4882a593Smuzhiyun 		*buf32++ = denali->host_read(denali, addr);
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	irq_status = denali_wait_for_irq(denali, INTR__PAGE_XFER_INC);
521*4882a593Smuzhiyun 	if (!(irq_status & INTR__PAGE_XFER_INC))
522*4882a593Smuzhiyun 		return -EIO;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	if (irq_status & INTR__ERASED_PAGE)
525*4882a593Smuzhiyun 		memset(buf, 0xff, size);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	return irq_status & ecc_err_mask ? -EBADMSG : 0;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun 
denali_pio_write(struct denali_nand_info * denali,const void * buf,size_t size,int page,int raw)530*4882a593Smuzhiyun static int denali_pio_write(struct denali_nand_info *denali,
531*4882a593Smuzhiyun 			    const void *buf, size_t size, int page, int raw)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun 	u32 addr = DENALI_MAP01 | DENALI_BANK(denali) | page;
534*4882a593Smuzhiyun 	const uint32_t *buf32 = (uint32_t *)buf;
535*4882a593Smuzhiyun 	uint32_t irq_status;
536*4882a593Smuzhiyun 	int i;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	denali_reset_irq(denali);
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	for (i = 0; i < size / 4; i++)
541*4882a593Smuzhiyun 		denali->host_write(denali, addr, *buf32++);
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	irq_status = denali_wait_for_irq(denali,
544*4882a593Smuzhiyun 				INTR__PROGRAM_COMP | INTR__PROGRAM_FAIL);
545*4882a593Smuzhiyun 	if (!(irq_status & INTR__PROGRAM_COMP))
546*4882a593Smuzhiyun 		return -EIO;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	return 0;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun 
denali_pio_xfer(struct denali_nand_info * denali,void * buf,size_t size,int page,int raw,int write)551*4882a593Smuzhiyun static int denali_pio_xfer(struct denali_nand_info *denali, void *buf,
552*4882a593Smuzhiyun 			   size_t size, int page, int raw, int write)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun 	if (write)
555*4882a593Smuzhiyun 		return denali_pio_write(denali, buf, size, page, raw);
556*4882a593Smuzhiyun 	else
557*4882a593Smuzhiyun 		return denali_pio_read(denali, buf, size, page, raw);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun 
denali_dma_xfer(struct denali_nand_info * denali,void * buf,size_t size,int page,int raw,int write)560*4882a593Smuzhiyun static int denali_dma_xfer(struct denali_nand_info *denali, void *buf,
561*4882a593Smuzhiyun 			   size_t size, int page, int raw, int write)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun 	dma_addr_t dma_addr;
564*4882a593Smuzhiyun 	uint32_t irq_mask, irq_status, ecc_err_mask;
565*4882a593Smuzhiyun 	enum dma_data_direction dir = write ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
566*4882a593Smuzhiyun 	int ret = 0;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	dma_addr = dma_map_single(denali->dev, buf, size, dir);
569*4882a593Smuzhiyun 	if (dma_mapping_error(denali->dev, dma_addr)) {
570*4882a593Smuzhiyun 		dev_dbg(denali->dev, "Failed to DMA-map buffer. Trying PIO.\n");
571*4882a593Smuzhiyun 		return denali_pio_xfer(denali, buf, size, page, raw, write);
572*4882a593Smuzhiyun 	}
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	if (write) {
575*4882a593Smuzhiyun 		/*
576*4882a593Smuzhiyun 		 * INTR__PROGRAM_COMP is never asserted for the DMA transfer.
577*4882a593Smuzhiyun 		 * We can use INTR__DMA_CMD_COMP instead.  This flag is asserted
578*4882a593Smuzhiyun 		 * when the page program is completed.
579*4882a593Smuzhiyun 		 */
580*4882a593Smuzhiyun 		irq_mask = INTR__DMA_CMD_COMP | INTR__PROGRAM_FAIL;
581*4882a593Smuzhiyun 		ecc_err_mask = 0;
582*4882a593Smuzhiyun 	} else if (denali->caps & DENALI_CAP_HW_ECC_FIXUP) {
583*4882a593Smuzhiyun 		irq_mask = INTR__DMA_CMD_COMP;
584*4882a593Smuzhiyun 		ecc_err_mask = INTR__ECC_UNCOR_ERR;
585*4882a593Smuzhiyun 	} else {
586*4882a593Smuzhiyun 		irq_mask = INTR__DMA_CMD_COMP;
587*4882a593Smuzhiyun 		ecc_err_mask = INTR__ECC_ERR;
588*4882a593Smuzhiyun 	}
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	iowrite32(DMA_ENABLE__FLAG, denali->reg + DMA_ENABLE);
591*4882a593Smuzhiyun 	/*
592*4882a593Smuzhiyun 	 * The ->setup_dma() hook kicks DMA by using the data/command
593*4882a593Smuzhiyun 	 * interface, which belongs to a different AXI port from the
594*4882a593Smuzhiyun 	 * register interface.  Read back the register to avoid a race.
595*4882a593Smuzhiyun 	 */
596*4882a593Smuzhiyun 	ioread32(denali->reg + DMA_ENABLE);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	denali_reset_irq(denali);
599*4882a593Smuzhiyun 	denali->setup_dma(denali, dma_addr, page, write);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	irq_status = denali_wait_for_irq(denali, irq_mask);
602*4882a593Smuzhiyun 	if (!(irq_status & INTR__DMA_CMD_COMP))
603*4882a593Smuzhiyun 		ret = -EIO;
604*4882a593Smuzhiyun 	else if (irq_status & ecc_err_mask)
605*4882a593Smuzhiyun 		ret = -EBADMSG;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	iowrite32(0, denali->reg + DMA_ENABLE);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	dma_unmap_single(denali->dev, dma_addr, size, dir);
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	if (irq_status & INTR__ERASED_PAGE)
612*4882a593Smuzhiyun 		memset(buf, 0xff, size);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	return ret;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun 
denali_data_xfer(struct denali_nand_info * denali,void * buf,size_t size,int page,int raw,int write)617*4882a593Smuzhiyun static int denali_data_xfer(struct denali_nand_info *denali, void *buf,
618*4882a593Smuzhiyun 			    size_t size, int page, int raw, int write)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun 	iowrite32(raw ? 0 : ECC_ENABLE__FLAG, denali->reg + ECC_ENABLE);
621*4882a593Smuzhiyun 	iowrite32(raw ? TRANSFER_SPARE_REG__FLAG : 0,
622*4882a593Smuzhiyun 		  denali->reg + TRANSFER_SPARE_REG);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	if (denali->dma_avail)
625*4882a593Smuzhiyun 		return denali_dma_xfer(denali, buf, size, page, raw, write);
626*4882a593Smuzhiyun 	else
627*4882a593Smuzhiyun 		return denali_pio_xfer(denali, buf, size, page, raw, write);
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun 
denali_oob_xfer(struct mtd_info * mtd,struct nand_chip * chip,int page,int write)630*4882a593Smuzhiyun static void denali_oob_xfer(struct mtd_info *mtd, struct nand_chip *chip,
631*4882a593Smuzhiyun 			    int page, int write)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun 	struct denali_nand_info *denali = mtd_to_denali(mtd);
634*4882a593Smuzhiyun 	unsigned int start_cmd = write ? NAND_CMD_SEQIN : NAND_CMD_READ0;
635*4882a593Smuzhiyun 	unsigned int rnd_cmd = write ? NAND_CMD_RNDIN : NAND_CMD_RNDOUT;
636*4882a593Smuzhiyun 	int writesize = mtd->writesize;
637*4882a593Smuzhiyun 	int oobsize = mtd->oobsize;
638*4882a593Smuzhiyun 	uint8_t *bufpoi = chip->oob_poi;
639*4882a593Smuzhiyun 	int ecc_steps = chip->ecc.steps;
640*4882a593Smuzhiyun 	int ecc_size = chip->ecc.size;
641*4882a593Smuzhiyun 	int ecc_bytes = chip->ecc.bytes;
642*4882a593Smuzhiyun 	int oob_skip = denali->oob_skip_bytes;
643*4882a593Smuzhiyun 	size_t size = writesize + oobsize;
644*4882a593Smuzhiyun 	int i, pos, len;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	/* BBM at the beginning of the OOB area */
647*4882a593Smuzhiyun 	chip->cmdfunc(mtd, start_cmd, writesize, page);
648*4882a593Smuzhiyun 	if (write)
649*4882a593Smuzhiyun 		chip->write_buf(mtd, bufpoi, oob_skip);
650*4882a593Smuzhiyun 	else
651*4882a593Smuzhiyun 		chip->read_buf(mtd, bufpoi, oob_skip);
652*4882a593Smuzhiyun 	bufpoi += oob_skip;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	/* OOB ECC */
655*4882a593Smuzhiyun 	for (i = 0; i < ecc_steps; i++) {
656*4882a593Smuzhiyun 		pos = ecc_size + i * (ecc_size + ecc_bytes);
657*4882a593Smuzhiyun 		len = ecc_bytes;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 		if (pos >= writesize)
660*4882a593Smuzhiyun 			pos += oob_skip;
661*4882a593Smuzhiyun 		else if (pos + len > writesize)
662*4882a593Smuzhiyun 			len = writesize - pos;
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 		chip->cmdfunc(mtd, rnd_cmd, pos, -1);
665*4882a593Smuzhiyun 		if (write)
666*4882a593Smuzhiyun 			chip->write_buf(mtd, bufpoi, len);
667*4882a593Smuzhiyun 		else
668*4882a593Smuzhiyun 			chip->read_buf(mtd, bufpoi, len);
669*4882a593Smuzhiyun 		bufpoi += len;
670*4882a593Smuzhiyun 		if (len < ecc_bytes) {
671*4882a593Smuzhiyun 			len = ecc_bytes - len;
672*4882a593Smuzhiyun 			chip->cmdfunc(mtd, rnd_cmd, writesize + oob_skip, -1);
673*4882a593Smuzhiyun 			if (write)
674*4882a593Smuzhiyun 				chip->write_buf(mtd, bufpoi, len);
675*4882a593Smuzhiyun 			else
676*4882a593Smuzhiyun 				chip->read_buf(mtd, bufpoi, len);
677*4882a593Smuzhiyun 			bufpoi += len;
678*4882a593Smuzhiyun 		}
679*4882a593Smuzhiyun 	}
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	/* OOB free */
682*4882a593Smuzhiyun 	len = oobsize - (bufpoi - chip->oob_poi);
683*4882a593Smuzhiyun 	chip->cmdfunc(mtd, rnd_cmd, size - len, -1);
684*4882a593Smuzhiyun 	if (write)
685*4882a593Smuzhiyun 		chip->write_buf(mtd, bufpoi, len);
686*4882a593Smuzhiyun 	else
687*4882a593Smuzhiyun 		chip->read_buf(mtd, bufpoi, len);
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun 
denali_read_page_raw(struct mtd_info * mtd,struct nand_chip * chip,uint8_t * buf,int oob_required,int page)690*4882a593Smuzhiyun static int denali_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
691*4882a593Smuzhiyun 				uint8_t *buf, int oob_required, int page)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun 	struct denali_nand_info *denali = mtd_to_denali(mtd);
694*4882a593Smuzhiyun 	int writesize = mtd->writesize;
695*4882a593Smuzhiyun 	int oobsize = mtd->oobsize;
696*4882a593Smuzhiyun 	int ecc_steps = chip->ecc.steps;
697*4882a593Smuzhiyun 	int ecc_size = chip->ecc.size;
698*4882a593Smuzhiyun 	int ecc_bytes = chip->ecc.bytes;
699*4882a593Smuzhiyun 	void *tmp_buf = denali->buf;
700*4882a593Smuzhiyun 	int oob_skip = denali->oob_skip_bytes;
701*4882a593Smuzhiyun 	size_t size = writesize + oobsize;
702*4882a593Smuzhiyun 	int ret, i, pos, len;
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	ret = denali_data_xfer(denali, tmp_buf, size, page, 1, 0);
705*4882a593Smuzhiyun 	if (ret)
706*4882a593Smuzhiyun 		return ret;
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	/* Arrange the buffer for syndrome payload/ecc layout */
709*4882a593Smuzhiyun 	if (buf) {
710*4882a593Smuzhiyun 		for (i = 0; i < ecc_steps; i++) {
711*4882a593Smuzhiyun 			pos = i * (ecc_size + ecc_bytes);
712*4882a593Smuzhiyun 			len = ecc_size;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 			if (pos >= writesize)
715*4882a593Smuzhiyun 				pos += oob_skip;
716*4882a593Smuzhiyun 			else if (pos + len > writesize)
717*4882a593Smuzhiyun 				len = writesize - pos;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 			memcpy(buf, tmp_buf + pos, len);
720*4882a593Smuzhiyun 			buf += len;
721*4882a593Smuzhiyun 			if (len < ecc_size) {
722*4882a593Smuzhiyun 				len = ecc_size - len;
723*4882a593Smuzhiyun 				memcpy(buf, tmp_buf + writesize + oob_skip,
724*4882a593Smuzhiyun 				       len);
725*4882a593Smuzhiyun 				buf += len;
726*4882a593Smuzhiyun 			}
727*4882a593Smuzhiyun 		}
728*4882a593Smuzhiyun 	}
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	if (oob_required) {
731*4882a593Smuzhiyun 		uint8_t *oob = chip->oob_poi;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 		/* BBM at the beginning of the OOB area */
734*4882a593Smuzhiyun 		memcpy(oob, tmp_buf + writesize, oob_skip);
735*4882a593Smuzhiyun 		oob += oob_skip;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 		/* OOB ECC */
738*4882a593Smuzhiyun 		for (i = 0; i < ecc_steps; i++) {
739*4882a593Smuzhiyun 			pos = ecc_size + i * (ecc_size + ecc_bytes);
740*4882a593Smuzhiyun 			len = ecc_bytes;
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 			if (pos >= writesize)
743*4882a593Smuzhiyun 				pos += oob_skip;
744*4882a593Smuzhiyun 			else if (pos + len > writesize)
745*4882a593Smuzhiyun 				len = writesize - pos;
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 			memcpy(oob, tmp_buf + pos, len);
748*4882a593Smuzhiyun 			oob += len;
749*4882a593Smuzhiyun 			if (len < ecc_bytes) {
750*4882a593Smuzhiyun 				len = ecc_bytes - len;
751*4882a593Smuzhiyun 				memcpy(oob, tmp_buf + writesize + oob_skip,
752*4882a593Smuzhiyun 				       len);
753*4882a593Smuzhiyun 				oob += len;
754*4882a593Smuzhiyun 			}
755*4882a593Smuzhiyun 		}
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 		/* OOB free */
758*4882a593Smuzhiyun 		len = oobsize - (oob - chip->oob_poi);
759*4882a593Smuzhiyun 		memcpy(oob, tmp_buf + size - len, len);
760*4882a593Smuzhiyun 	}
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	return 0;
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun 
denali_read_oob(struct mtd_info * mtd,struct nand_chip * chip,int page)765*4882a593Smuzhiyun static int denali_read_oob(struct mtd_info *mtd, struct nand_chip *chip,
766*4882a593Smuzhiyun 			   int page)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun 	denali_oob_xfer(mtd, chip, page, 0);
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	return 0;
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun 
denali_write_oob(struct mtd_info * mtd,struct nand_chip * chip,int page)773*4882a593Smuzhiyun static int denali_write_oob(struct mtd_info *mtd, struct nand_chip *chip,
774*4882a593Smuzhiyun 			    int page)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun 	struct denali_nand_info *denali = mtd_to_denali(mtd);
777*4882a593Smuzhiyun 	int status;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	denali_reset_irq(denali);
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	denali_oob_xfer(mtd, chip, page, 1);
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
784*4882a593Smuzhiyun 	status = chip->waitfunc(mtd, chip);
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	return status & NAND_STATUS_FAIL ? -EIO : 0;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun 
denali_read_page(struct mtd_info * mtd,struct nand_chip * chip,uint8_t * buf,int oob_required,int page)789*4882a593Smuzhiyun static int denali_read_page(struct mtd_info *mtd, struct nand_chip *chip,
790*4882a593Smuzhiyun 			    uint8_t *buf, int oob_required, int page)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun 	struct denali_nand_info *denali = mtd_to_denali(mtd);
793*4882a593Smuzhiyun 	unsigned long uncor_ecc_flags = 0;
794*4882a593Smuzhiyun 	int stat = 0;
795*4882a593Smuzhiyun 	int ret;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	ret = denali_data_xfer(denali, buf, mtd->writesize, page, 0, 0);
798*4882a593Smuzhiyun 	if (ret && ret != -EBADMSG)
799*4882a593Smuzhiyun 		return ret;
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	if (denali->caps & DENALI_CAP_HW_ECC_FIXUP)
802*4882a593Smuzhiyun 		stat = denali_hw_ecc_fixup(mtd, denali, &uncor_ecc_flags);
803*4882a593Smuzhiyun 	else if (ret == -EBADMSG)
804*4882a593Smuzhiyun 		stat = denali_sw_ecc_fixup(mtd, denali, &uncor_ecc_flags, buf);
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	if (stat < 0)
807*4882a593Smuzhiyun 		return stat;
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	if (uncor_ecc_flags) {
810*4882a593Smuzhiyun 		ret = denali_read_oob(mtd, chip, page);
811*4882a593Smuzhiyun 		if (ret)
812*4882a593Smuzhiyun 			return ret;
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 		stat = denali_check_erased_page(mtd, chip, buf,
815*4882a593Smuzhiyun 						uncor_ecc_flags, stat);
816*4882a593Smuzhiyun 	}
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	return stat;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun 
denali_write_page_raw(struct mtd_info * mtd,struct nand_chip * chip,const uint8_t * buf,int oob_required,int page)821*4882a593Smuzhiyun static int denali_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
822*4882a593Smuzhiyun 				 const uint8_t *buf, int oob_required, int page)
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun 	struct denali_nand_info *denali = mtd_to_denali(mtd);
825*4882a593Smuzhiyun 	int writesize = mtd->writesize;
826*4882a593Smuzhiyun 	int oobsize = mtd->oobsize;
827*4882a593Smuzhiyun 	int ecc_steps = chip->ecc.steps;
828*4882a593Smuzhiyun 	int ecc_size = chip->ecc.size;
829*4882a593Smuzhiyun 	int ecc_bytes = chip->ecc.bytes;
830*4882a593Smuzhiyun 	void *tmp_buf = denali->buf;
831*4882a593Smuzhiyun 	int oob_skip = denali->oob_skip_bytes;
832*4882a593Smuzhiyun 	size_t size = writesize + oobsize;
833*4882a593Smuzhiyun 	int i, pos, len;
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	/*
836*4882a593Smuzhiyun 	 * Fill the buffer with 0xff first except the full page transfer.
837*4882a593Smuzhiyun 	 * This simplifies the logic.
838*4882a593Smuzhiyun 	 */
839*4882a593Smuzhiyun 	if (!buf || !oob_required)
840*4882a593Smuzhiyun 		memset(tmp_buf, 0xff, size);
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	/* Arrange the buffer for syndrome payload/ecc layout */
843*4882a593Smuzhiyun 	if (buf) {
844*4882a593Smuzhiyun 		for (i = 0; i < ecc_steps; i++) {
845*4882a593Smuzhiyun 			pos = i * (ecc_size + ecc_bytes);
846*4882a593Smuzhiyun 			len = ecc_size;
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 			if (pos >= writesize)
849*4882a593Smuzhiyun 				pos += oob_skip;
850*4882a593Smuzhiyun 			else if (pos + len > writesize)
851*4882a593Smuzhiyun 				len = writesize - pos;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 			memcpy(tmp_buf + pos, buf, len);
854*4882a593Smuzhiyun 			buf += len;
855*4882a593Smuzhiyun 			if (len < ecc_size) {
856*4882a593Smuzhiyun 				len = ecc_size - len;
857*4882a593Smuzhiyun 				memcpy(tmp_buf + writesize + oob_skip, buf,
858*4882a593Smuzhiyun 				       len);
859*4882a593Smuzhiyun 				buf += len;
860*4882a593Smuzhiyun 			}
861*4882a593Smuzhiyun 		}
862*4882a593Smuzhiyun 	}
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	if (oob_required) {
865*4882a593Smuzhiyun 		const uint8_t *oob = chip->oob_poi;
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 		/* BBM at the beginning of the OOB area */
868*4882a593Smuzhiyun 		memcpy(tmp_buf + writesize, oob, oob_skip);
869*4882a593Smuzhiyun 		oob += oob_skip;
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 		/* OOB ECC */
872*4882a593Smuzhiyun 		for (i = 0; i < ecc_steps; i++) {
873*4882a593Smuzhiyun 			pos = ecc_size + i * (ecc_size + ecc_bytes);
874*4882a593Smuzhiyun 			len = ecc_bytes;
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 			if (pos >= writesize)
877*4882a593Smuzhiyun 				pos += oob_skip;
878*4882a593Smuzhiyun 			else if (pos + len > writesize)
879*4882a593Smuzhiyun 				len = writesize - pos;
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 			memcpy(tmp_buf + pos, oob, len);
882*4882a593Smuzhiyun 			oob += len;
883*4882a593Smuzhiyun 			if (len < ecc_bytes) {
884*4882a593Smuzhiyun 				len = ecc_bytes - len;
885*4882a593Smuzhiyun 				memcpy(tmp_buf + writesize + oob_skip, oob,
886*4882a593Smuzhiyun 				       len);
887*4882a593Smuzhiyun 				oob += len;
888*4882a593Smuzhiyun 			}
889*4882a593Smuzhiyun 		}
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 		/* OOB free */
892*4882a593Smuzhiyun 		len = oobsize - (oob - chip->oob_poi);
893*4882a593Smuzhiyun 		memcpy(tmp_buf + size - len, oob, len);
894*4882a593Smuzhiyun 	}
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	return denali_data_xfer(denali, tmp_buf, size, page, 1, 1);
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun 
denali_write_page(struct mtd_info * mtd,struct nand_chip * chip,const uint8_t * buf,int oob_required,int page)899*4882a593Smuzhiyun static int denali_write_page(struct mtd_info *mtd, struct nand_chip *chip,
900*4882a593Smuzhiyun 			     const uint8_t *buf, int oob_required, int page)
901*4882a593Smuzhiyun {
902*4882a593Smuzhiyun 	struct denali_nand_info *denali = mtd_to_denali(mtd);
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	return denali_data_xfer(denali, (void *)buf, mtd->writesize,
905*4882a593Smuzhiyun 				page, 0, 1);
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun 
denali_select_chip(struct mtd_info * mtd,int chip)908*4882a593Smuzhiyun static void denali_select_chip(struct mtd_info *mtd, int chip)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun 	struct denali_nand_info *denali = mtd_to_denali(mtd);
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	denali->active_bank = chip;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun 
denali_waitfunc(struct mtd_info * mtd,struct nand_chip * chip)915*4882a593Smuzhiyun static int denali_waitfunc(struct mtd_info *mtd, struct nand_chip *chip)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun 	struct denali_nand_info *denali = mtd_to_denali(mtd);
918*4882a593Smuzhiyun 	uint32_t irq_status;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	/* R/B# pin transitioned from low to high? */
921*4882a593Smuzhiyun 	irq_status = denali_wait_for_irq(denali, INTR__INT_ACT);
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	return irq_status & INTR__INT_ACT ? 0 : NAND_STATUS_FAIL;
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun 
denali_erase(struct mtd_info * mtd,int page)926*4882a593Smuzhiyun static int denali_erase(struct mtd_info *mtd, int page)
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun 	struct denali_nand_info *denali = mtd_to_denali(mtd);
929*4882a593Smuzhiyun 	uint32_t irq_status;
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	denali_reset_irq(denali);
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	denali->host_write(denali, DENALI_MAP10 | DENALI_BANK(denali) | page,
934*4882a593Smuzhiyun 			   DENALI_ERASE);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	/* wait for erase to complete or failure to occur */
937*4882a593Smuzhiyun 	irq_status = denali_wait_for_irq(denali,
938*4882a593Smuzhiyun 					 INTR__ERASE_COMP | INTR__ERASE_FAIL);
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	return irq_status & INTR__ERASE_COMP ? 0 : NAND_STATUS_FAIL;
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun 
denali_setup_data_interface(struct mtd_info * mtd,int chipnr,const struct nand_data_interface * conf)943*4882a593Smuzhiyun static int denali_setup_data_interface(struct mtd_info *mtd, int chipnr,
944*4882a593Smuzhiyun 				       const struct nand_data_interface *conf)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun 	struct denali_nand_info *denali = mtd_to_denali(mtd);
947*4882a593Smuzhiyun 	const struct nand_sdr_timings *timings;
948*4882a593Smuzhiyun 	unsigned long t_x, mult_x;
949*4882a593Smuzhiyun 	int acc_clks, re_2_we, re_2_re, we_2_re, addr_2_data;
950*4882a593Smuzhiyun 	int rdwr_en_lo, rdwr_en_hi, rdwr_en_lo_hi, cs_setup;
951*4882a593Smuzhiyun 	int addr_2_data_mask;
952*4882a593Smuzhiyun 	uint32_t tmp;
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	timings = nand_get_sdr_timings(conf);
955*4882a593Smuzhiyun 	if (IS_ERR(timings))
956*4882a593Smuzhiyun 		return PTR_ERR(timings);
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	/* clk_x period in picoseconds */
959*4882a593Smuzhiyun 	t_x = DIV_ROUND_DOWN_ULL(1000000000000ULL, denali->clk_x_rate);
960*4882a593Smuzhiyun 	if (!t_x)
961*4882a593Smuzhiyun 		return -EINVAL;
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	/*
964*4882a593Smuzhiyun 	 * The bus interface clock, clk_x, is phase aligned with the core clock.
965*4882a593Smuzhiyun 	 * The clk_x is an integral multiple N of the core clk.  The value N is
966*4882a593Smuzhiyun 	 * configured at IP delivery time, and its available value is 4, 5, 6.
967*4882a593Smuzhiyun 	 */
968*4882a593Smuzhiyun 	mult_x = DIV_ROUND_CLOSEST_ULL(denali->clk_x_rate, denali->clk_rate);
969*4882a593Smuzhiyun 	if (mult_x < 4 || mult_x > 6)
970*4882a593Smuzhiyun 		return -EINVAL;
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	if (chipnr == NAND_DATA_IFACE_CHECK_ONLY)
973*4882a593Smuzhiyun 		return 0;
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	/* tREA -> ACC_CLKS */
976*4882a593Smuzhiyun 	acc_clks = DIV_ROUND_UP(timings->tREA_max, t_x);
977*4882a593Smuzhiyun 	acc_clks = min_t(int, acc_clks, ACC_CLKS__VALUE);
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	tmp = ioread32(denali->reg + ACC_CLKS);
980*4882a593Smuzhiyun 	tmp &= ~ACC_CLKS__VALUE;
981*4882a593Smuzhiyun 	tmp |= FIELD_PREP(ACC_CLKS__VALUE, acc_clks);
982*4882a593Smuzhiyun 	iowrite32(tmp, denali->reg + ACC_CLKS);
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	/* tRWH -> RE_2_WE */
985*4882a593Smuzhiyun 	re_2_we = DIV_ROUND_UP(timings->tRHW_min, t_x);
986*4882a593Smuzhiyun 	re_2_we = min_t(int, re_2_we, RE_2_WE__VALUE);
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	tmp = ioread32(denali->reg + RE_2_WE);
989*4882a593Smuzhiyun 	tmp &= ~RE_2_WE__VALUE;
990*4882a593Smuzhiyun 	tmp |= FIELD_PREP(RE_2_WE__VALUE, re_2_we);
991*4882a593Smuzhiyun 	iowrite32(tmp, denali->reg + RE_2_WE);
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	/* tRHZ -> RE_2_RE */
994*4882a593Smuzhiyun 	re_2_re = DIV_ROUND_UP(timings->tRHZ_max, t_x);
995*4882a593Smuzhiyun 	re_2_re = min_t(int, re_2_re, RE_2_RE__VALUE);
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	tmp = ioread32(denali->reg + RE_2_RE);
998*4882a593Smuzhiyun 	tmp &= ~RE_2_RE__VALUE;
999*4882a593Smuzhiyun 	tmp |= FIELD_PREP(RE_2_RE__VALUE, re_2_re);
1000*4882a593Smuzhiyun 	iowrite32(tmp, denali->reg + RE_2_RE);
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	/*
1003*4882a593Smuzhiyun 	 * tCCS, tWHR -> WE_2_RE
1004*4882a593Smuzhiyun 	 *
1005*4882a593Smuzhiyun 	 * With WE_2_RE properly set, the Denali controller automatically takes
1006*4882a593Smuzhiyun 	 * care of the delay; the driver need not set NAND_WAIT_TCCS.
1007*4882a593Smuzhiyun 	 */
1008*4882a593Smuzhiyun 	we_2_re = DIV_ROUND_UP(max(timings->tCCS_min, timings->tWHR_min), t_x);
1009*4882a593Smuzhiyun 	we_2_re = min_t(int, we_2_re, TWHR2_AND_WE_2_RE__WE_2_RE);
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	tmp = ioread32(denali->reg + TWHR2_AND_WE_2_RE);
1012*4882a593Smuzhiyun 	tmp &= ~TWHR2_AND_WE_2_RE__WE_2_RE;
1013*4882a593Smuzhiyun 	tmp |= FIELD_PREP(TWHR2_AND_WE_2_RE__WE_2_RE, we_2_re);
1014*4882a593Smuzhiyun 	iowrite32(tmp, denali->reg + TWHR2_AND_WE_2_RE);
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	/* tADL -> ADDR_2_DATA */
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	/* for older versions, ADDR_2_DATA is only 6 bit wide */
1019*4882a593Smuzhiyun 	addr_2_data_mask = TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA;
1020*4882a593Smuzhiyun 	if (denali->revision < 0x0501)
1021*4882a593Smuzhiyun 		addr_2_data_mask >>= 1;
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	addr_2_data = DIV_ROUND_UP(timings->tADL_min, t_x);
1024*4882a593Smuzhiyun 	addr_2_data = min_t(int, addr_2_data, addr_2_data_mask);
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	tmp = ioread32(denali->reg + TCWAW_AND_ADDR_2_DATA);
1027*4882a593Smuzhiyun 	tmp &= ~TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA;
1028*4882a593Smuzhiyun 	tmp |= FIELD_PREP(TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA, addr_2_data);
1029*4882a593Smuzhiyun 	iowrite32(tmp, denali->reg + TCWAW_AND_ADDR_2_DATA);
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	/* tREH, tWH -> RDWR_EN_HI_CNT */
1032*4882a593Smuzhiyun 	rdwr_en_hi = DIV_ROUND_UP(max(timings->tREH_min, timings->tWH_min),
1033*4882a593Smuzhiyun 				  t_x);
1034*4882a593Smuzhiyun 	rdwr_en_hi = min_t(int, rdwr_en_hi, RDWR_EN_HI_CNT__VALUE);
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	tmp = ioread32(denali->reg + RDWR_EN_HI_CNT);
1037*4882a593Smuzhiyun 	tmp &= ~RDWR_EN_HI_CNT__VALUE;
1038*4882a593Smuzhiyun 	tmp |= FIELD_PREP(RDWR_EN_HI_CNT__VALUE, rdwr_en_hi);
1039*4882a593Smuzhiyun 	iowrite32(tmp, denali->reg + RDWR_EN_HI_CNT);
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 	/* tRP, tWP -> RDWR_EN_LO_CNT */
1042*4882a593Smuzhiyun 	rdwr_en_lo = DIV_ROUND_UP(max(timings->tRP_min, timings->tWP_min), t_x);
1043*4882a593Smuzhiyun 	rdwr_en_lo_hi = DIV_ROUND_UP(max(timings->tRC_min, timings->tWC_min),
1044*4882a593Smuzhiyun 				     t_x);
1045*4882a593Smuzhiyun 	rdwr_en_lo_hi = max_t(int, rdwr_en_lo_hi, mult_x);
1046*4882a593Smuzhiyun 	rdwr_en_lo = max(rdwr_en_lo, rdwr_en_lo_hi - rdwr_en_hi);
1047*4882a593Smuzhiyun 	rdwr_en_lo = min_t(int, rdwr_en_lo, RDWR_EN_LO_CNT__VALUE);
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	tmp = ioread32(denali->reg + RDWR_EN_LO_CNT);
1050*4882a593Smuzhiyun 	tmp &= ~RDWR_EN_LO_CNT__VALUE;
1051*4882a593Smuzhiyun 	tmp |= FIELD_PREP(RDWR_EN_LO_CNT__VALUE, rdwr_en_lo);
1052*4882a593Smuzhiyun 	iowrite32(tmp, denali->reg + RDWR_EN_LO_CNT);
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	/* tCS, tCEA -> CS_SETUP_CNT */
1055*4882a593Smuzhiyun 	cs_setup = max3((int)DIV_ROUND_UP(timings->tCS_min, t_x) - rdwr_en_lo,
1056*4882a593Smuzhiyun 			(int)DIV_ROUND_UP(timings->tCEA_max, t_x) - acc_clks,
1057*4882a593Smuzhiyun 			0);
1058*4882a593Smuzhiyun 	cs_setup = min_t(int, cs_setup, CS_SETUP_CNT__VALUE);
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	tmp = ioread32(denali->reg + CS_SETUP_CNT);
1061*4882a593Smuzhiyun 	tmp &= ~CS_SETUP_CNT__VALUE;
1062*4882a593Smuzhiyun 	tmp |= FIELD_PREP(CS_SETUP_CNT__VALUE, cs_setup);
1063*4882a593Smuzhiyun 	iowrite32(tmp, denali->reg + CS_SETUP_CNT);
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	return 0;
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun 
denali_reset_banks(struct denali_nand_info * denali)1068*4882a593Smuzhiyun static void denali_reset_banks(struct denali_nand_info *denali)
1069*4882a593Smuzhiyun {
1070*4882a593Smuzhiyun 	u32 irq_status;
1071*4882a593Smuzhiyun 	int i;
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	for (i = 0; i < denali->max_banks; i++) {
1074*4882a593Smuzhiyun 		denali->active_bank = i;
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 		denali_reset_irq(denali);
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 		iowrite32(DEVICE_RESET__BANK(i),
1079*4882a593Smuzhiyun 			  denali->reg + DEVICE_RESET);
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 		irq_status = denali_wait_for_irq(denali,
1082*4882a593Smuzhiyun 			INTR__RST_COMP | INTR__INT_ACT | INTR__TIME_OUT);
1083*4882a593Smuzhiyun 		if (!(irq_status & INTR__INT_ACT))
1084*4882a593Smuzhiyun 			break;
1085*4882a593Smuzhiyun 	}
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	dev_dbg(denali->dev, "%d chips connected\n", i);
1088*4882a593Smuzhiyun 	denali->max_banks = i;
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun 
denali_hw_init(struct denali_nand_info * denali)1091*4882a593Smuzhiyun static void denali_hw_init(struct denali_nand_info *denali)
1092*4882a593Smuzhiyun {
1093*4882a593Smuzhiyun 	/*
1094*4882a593Smuzhiyun 	 * The REVISION register may not be reliable.  Platforms are allowed to
1095*4882a593Smuzhiyun 	 * override it.
1096*4882a593Smuzhiyun 	 */
1097*4882a593Smuzhiyun 	if (!denali->revision)
1098*4882a593Smuzhiyun 		denali->revision = swab16(ioread32(denali->reg + REVISION));
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	/*
1101*4882a593Smuzhiyun 	 * tell driver how many bit controller will skip before writing
1102*4882a593Smuzhiyun 	 * ECC code in OOB. This is normally used for bad block marker
1103*4882a593Smuzhiyun 	 */
1104*4882a593Smuzhiyun 	denali->oob_skip_bytes = CONFIG_NAND_DENALI_SPARE_AREA_SKIP_BYTES;
1105*4882a593Smuzhiyun 	iowrite32(denali->oob_skip_bytes, denali->reg + SPARE_AREA_SKIP_BYTES);
1106*4882a593Smuzhiyun 	denali_detect_max_banks(denali);
1107*4882a593Smuzhiyun 	iowrite32(0x0F, denali->reg + RB_PIN_ENABLED);
1108*4882a593Smuzhiyun 	iowrite32(CHIP_EN_DONT_CARE__FLAG, denali->reg + CHIP_ENABLE_DONT_CARE);
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	iowrite32(0xffff, denali->reg + SPARE_AREA_MARKER);
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun 
denali_calc_ecc_bytes(int step_size,int strength)1113*4882a593Smuzhiyun int denali_calc_ecc_bytes(int step_size, int strength)
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun 	/* BCH code.  Denali requires ecc.bytes to be multiple of 2 */
1116*4882a593Smuzhiyun 	return DIV_ROUND_UP(strength * fls(step_size * 8), 16) * 2;
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun EXPORT_SYMBOL(denali_calc_ecc_bytes);
1119*4882a593Smuzhiyun 
denali_ecc_setup(struct mtd_info * mtd,struct nand_chip * chip,struct denali_nand_info * denali)1120*4882a593Smuzhiyun static int denali_ecc_setup(struct mtd_info *mtd, struct nand_chip *chip,
1121*4882a593Smuzhiyun 			    struct denali_nand_info *denali)
1122*4882a593Smuzhiyun {
1123*4882a593Smuzhiyun 	int oobavail = mtd->oobsize - denali->oob_skip_bytes;
1124*4882a593Smuzhiyun 	int ret;
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	/*
1127*4882a593Smuzhiyun 	 * If .size and .strength are already set (usually by DT),
1128*4882a593Smuzhiyun 	 * check if they are supported by this controller.
1129*4882a593Smuzhiyun 	 */
1130*4882a593Smuzhiyun 	if (chip->ecc.size && chip->ecc.strength)
1131*4882a593Smuzhiyun 		return nand_check_ecc_caps(chip, denali->ecc_caps, oobavail);
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	/*
1134*4882a593Smuzhiyun 	 * We want .size and .strength closest to the chip's requirement
1135*4882a593Smuzhiyun 	 * unless NAND_ECC_MAXIMIZE is requested.
1136*4882a593Smuzhiyun 	 */
1137*4882a593Smuzhiyun 	if (!(chip->ecc.options & NAND_ECC_MAXIMIZE)) {
1138*4882a593Smuzhiyun 		ret = nand_match_ecc_req(chip, denali->ecc_caps, oobavail);
1139*4882a593Smuzhiyun 		if (!ret)
1140*4882a593Smuzhiyun 			return 0;
1141*4882a593Smuzhiyun 	}
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	/* Max ECC strength is the last thing we can do */
1144*4882a593Smuzhiyun 	return nand_maximize_ecc(chip, denali->ecc_caps, oobavail);
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun static struct nand_ecclayout nand_oob;
1148*4882a593Smuzhiyun 
denali_ooblayout_ecc(struct mtd_info * mtd,int section,struct mtd_oob_region * oobregion)1149*4882a593Smuzhiyun static int denali_ooblayout_ecc(struct mtd_info *mtd, int section,
1150*4882a593Smuzhiyun 				struct mtd_oob_region *oobregion)
1151*4882a593Smuzhiyun {
1152*4882a593Smuzhiyun 	struct denali_nand_info *denali = mtd_to_denali(mtd);
1153*4882a593Smuzhiyun 	struct nand_chip *chip = mtd_to_nand(mtd);
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	if (section)
1156*4882a593Smuzhiyun 		return -ERANGE;
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	oobregion->offset = denali->oob_skip_bytes;
1159*4882a593Smuzhiyun 	oobregion->length = chip->ecc.total;
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	return 0;
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun 
denali_ooblayout_free(struct mtd_info * mtd,int section,struct mtd_oob_region * oobregion)1164*4882a593Smuzhiyun static int denali_ooblayout_free(struct mtd_info *mtd, int section,
1165*4882a593Smuzhiyun 				 struct mtd_oob_region *oobregion)
1166*4882a593Smuzhiyun {
1167*4882a593Smuzhiyun 	struct denali_nand_info *denali = mtd_to_denali(mtd);
1168*4882a593Smuzhiyun 	struct nand_chip *chip = mtd_to_nand(mtd);
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 	if (section)
1171*4882a593Smuzhiyun 		return -ERANGE;
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 	oobregion->offset = chip->ecc.total + denali->oob_skip_bytes;
1174*4882a593Smuzhiyun 	oobregion->length = mtd->oobsize - oobregion->offset;
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	return 0;
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun static const struct mtd_ooblayout_ops denali_ooblayout_ops = {
1180*4882a593Smuzhiyun 	.ecc = denali_ooblayout_ecc,
1181*4882a593Smuzhiyun 	.rfree = denali_ooblayout_free,
1182*4882a593Smuzhiyun };
1183*4882a593Smuzhiyun 
denali_multidev_fixup(struct denali_nand_info * denali)1184*4882a593Smuzhiyun static int denali_multidev_fixup(struct denali_nand_info *denali)
1185*4882a593Smuzhiyun {
1186*4882a593Smuzhiyun 	struct nand_chip *chip = &denali->nand;
1187*4882a593Smuzhiyun 	struct mtd_info *mtd = nand_to_mtd(chip);
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	/*
1190*4882a593Smuzhiyun 	 * Support for multi device:
1191*4882a593Smuzhiyun 	 * When the IP configuration is x16 capable and two x8 chips are
1192*4882a593Smuzhiyun 	 * connected in parallel, DEVICES_CONNECTED should be set to 2.
1193*4882a593Smuzhiyun 	 * In this case, the core framework knows nothing about this fact,
1194*4882a593Smuzhiyun 	 * so we should tell it the _logical_ pagesize and anything necessary.
1195*4882a593Smuzhiyun 	 */
1196*4882a593Smuzhiyun 	denali->devs_per_cs = ioread32(denali->reg + DEVICES_CONNECTED);
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	/*
1199*4882a593Smuzhiyun 	 * On some SoCs, DEVICES_CONNECTED is not auto-detected.
1200*4882a593Smuzhiyun 	 * For those, DEVICES_CONNECTED is left to 0.  Set 1 if it is the case.
1201*4882a593Smuzhiyun 	 */
1202*4882a593Smuzhiyun 	if (denali->devs_per_cs == 0) {
1203*4882a593Smuzhiyun 		denali->devs_per_cs = 1;
1204*4882a593Smuzhiyun 		iowrite32(1, denali->reg + DEVICES_CONNECTED);
1205*4882a593Smuzhiyun 	}
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	if (denali->devs_per_cs == 1)
1208*4882a593Smuzhiyun 		return 0;
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	if (denali->devs_per_cs != 2) {
1211*4882a593Smuzhiyun 		dev_err(denali->dev, "unsupported number of devices %d\n",
1212*4882a593Smuzhiyun 			denali->devs_per_cs);
1213*4882a593Smuzhiyun 		return -EINVAL;
1214*4882a593Smuzhiyun 	}
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	/* 2 chips in parallel */
1217*4882a593Smuzhiyun 	mtd->size <<= 1;
1218*4882a593Smuzhiyun 	mtd->erasesize <<= 1;
1219*4882a593Smuzhiyun 	mtd->writesize <<= 1;
1220*4882a593Smuzhiyun 	mtd->oobsize <<= 1;
1221*4882a593Smuzhiyun 	chip->chipsize <<= 1;
1222*4882a593Smuzhiyun 	chip->page_shift += 1;
1223*4882a593Smuzhiyun 	chip->phys_erase_shift += 1;
1224*4882a593Smuzhiyun 	chip->bbt_erase_shift += 1;
1225*4882a593Smuzhiyun 	chip->chip_shift += 1;
1226*4882a593Smuzhiyun 	chip->pagemask <<= 1;
1227*4882a593Smuzhiyun 	chip->ecc.size <<= 1;
1228*4882a593Smuzhiyun 	chip->ecc.bytes <<= 1;
1229*4882a593Smuzhiyun 	chip->ecc.strength <<= 1;
1230*4882a593Smuzhiyun 	denali->oob_skip_bytes <<= 1;
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	return 0;
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun 
denali_init(struct denali_nand_info * denali)1235*4882a593Smuzhiyun int denali_init(struct denali_nand_info *denali)
1236*4882a593Smuzhiyun {
1237*4882a593Smuzhiyun 	struct nand_chip *chip = &denali->nand;
1238*4882a593Smuzhiyun 	struct mtd_info *mtd = nand_to_mtd(chip);
1239*4882a593Smuzhiyun 	u32 features = ioread32(denali->reg + FEATURES);
1240*4882a593Smuzhiyun 	int ret;
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 	denali_hw_init(denali);
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	denali_clear_irq_all(denali);
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	denali_reset_banks(denali);
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	denali->active_bank = DENALI_INVALID_BANK;
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	chip->flash_node = dev_of_offset(denali->dev);
1251*4882a593Smuzhiyun 	/* Fallback to the default name if DT did not give "label" property */
1252*4882a593Smuzhiyun 	if (!mtd->name)
1253*4882a593Smuzhiyun 		mtd->name = "denali-nand";
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 	chip->select_chip = denali_select_chip;
1256*4882a593Smuzhiyun 	chip->read_byte = denali_read_byte;
1257*4882a593Smuzhiyun 	chip->write_byte = denali_write_byte;
1258*4882a593Smuzhiyun 	chip->read_word = denali_read_word;
1259*4882a593Smuzhiyun 	chip->cmd_ctrl = denali_cmd_ctrl;
1260*4882a593Smuzhiyun 	chip->dev_ready = denali_dev_ready;
1261*4882a593Smuzhiyun 	chip->waitfunc = denali_waitfunc;
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	if (features & FEATURES__INDEX_ADDR) {
1264*4882a593Smuzhiyun 		denali->host_read = denali_indexed_read;
1265*4882a593Smuzhiyun 		denali->host_write = denali_indexed_write;
1266*4882a593Smuzhiyun 	} else {
1267*4882a593Smuzhiyun 		denali->host_read = denali_direct_read;
1268*4882a593Smuzhiyun 		denali->host_write = denali_direct_write;
1269*4882a593Smuzhiyun 	}
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 	/* clk rate info is needed for setup_data_interface */
1272*4882a593Smuzhiyun 	if (denali->clk_x_rate)
1273*4882a593Smuzhiyun 		chip->setup_data_interface = denali_setup_data_interface;
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 	ret = nand_scan_ident(mtd, denali->max_banks, NULL);
1276*4882a593Smuzhiyun 	if (ret)
1277*4882a593Smuzhiyun 		return ret;
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 	if (ioread32(denali->reg + FEATURES) & FEATURES__DMA)
1280*4882a593Smuzhiyun 		denali->dma_avail = 1;
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	if (denali->dma_avail) {
1283*4882a593Smuzhiyun 		chip->buf_align = ARCH_DMA_MINALIGN;
1284*4882a593Smuzhiyun 		if (denali->caps & DENALI_CAP_DMA_64BIT)
1285*4882a593Smuzhiyun 			denali->setup_dma = denali_setup_dma64;
1286*4882a593Smuzhiyun 		else
1287*4882a593Smuzhiyun 			denali->setup_dma = denali_setup_dma32;
1288*4882a593Smuzhiyun 	} else {
1289*4882a593Smuzhiyun 		chip->buf_align = 4;
1290*4882a593Smuzhiyun 	}
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 	chip->options |= NAND_USE_BOUNCE_BUFFER;
1293*4882a593Smuzhiyun 	chip->bbt_options |= NAND_BBT_USE_FLASH;
1294*4882a593Smuzhiyun 	chip->bbt_options |= NAND_BBT_NO_OOB;
1295*4882a593Smuzhiyun 	denali->nand.ecc.mode = NAND_ECC_HW_SYNDROME;
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 	/* no subpage writes on denali */
1298*4882a593Smuzhiyun 	chip->options |= NAND_NO_SUBPAGE_WRITE;
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	ret = denali_ecc_setup(mtd, chip, denali);
1301*4882a593Smuzhiyun 	if (ret) {
1302*4882a593Smuzhiyun 		dev_err(denali->dev, "Failed to setup ECC settings.\n");
1303*4882a593Smuzhiyun 		return ret;
1304*4882a593Smuzhiyun 	}
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun 	dev_dbg(denali->dev,
1307*4882a593Smuzhiyun 		"chosen ECC settings: step=%d, strength=%d, bytes=%d\n",
1308*4882a593Smuzhiyun 		chip->ecc.size, chip->ecc.strength, chip->ecc.bytes);
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	iowrite32(FIELD_PREP(ECC_CORRECTION__ERASE_THRESHOLD, 1) |
1311*4882a593Smuzhiyun 		  FIELD_PREP(ECC_CORRECTION__VALUE, chip->ecc.strength),
1312*4882a593Smuzhiyun 		  denali->reg + ECC_CORRECTION);
1313*4882a593Smuzhiyun 	iowrite32(mtd->erasesize / mtd->writesize,
1314*4882a593Smuzhiyun 		  denali->reg + PAGES_PER_BLOCK);
1315*4882a593Smuzhiyun 	iowrite32(chip->options & NAND_BUSWIDTH_16 ? 1 : 0,
1316*4882a593Smuzhiyun 		  denali->reg + DEVICE_WIDTH);
1317*4882a593Smuzhiyun 	iowrite32(chip->options & NAND_ROW_ADDR_3 ? 0 : TWO_ROW_ADDR_CYCLES__FLAG,
1318*4882a593Smuzhiyun 		  denali->reg + TWO_ROW_ADDR_CYCLES);
1319*4882a593Smuzhiyun 	iowrite32(mtd->writesize, denali->reg + DEVICE_MAIN_AREA_SIZE);
1320*4882a593Smuzhiyun 	iowrite32(mtd->oobsize, denali->reg + DEVICE_SPARE_AREA_SIZE);
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	iowrite32(chip->ecc.size, denali->reg + CFG_DATA_BLOCK_SIZE);
1323*4882a593Smuzhiyun 	iowrite32(chip->ecc.size, denali->reg + CFG_LAST_DATA_BLOCK_SIZE);
1324*4882a593Smuzhiyun 	/* chip->ecc.steps is set by nand_scan_tail(); not available here */
1325*4882a593Smuzhiyun 	iowrite32(mtd->writesize / chip->ecc.size,
1326*4882a593Smuzhiyun 		  denali->reg + CFG_NUM_DATA_BLOCKS);
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 	mtd_set_ooblayout(mtd, &denali_ooblayout_ops);
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	nand_oob.eccbytes = denali->nand.ecc.bytes;
1331*4882a593Smuzhiyun 	denali->nand.ecc.layout = &nand_oob;
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 	if (chip->options & NAND_BUSWIDTH_16) {
1334*4882a593Smuzhiyun 		chip->read_buf = denali_read_buf16;
1335*4882a593Smuzhiyun 		chip->write_buf = denali_write_buf16;
1336*4882a593Smuzhiyun 	} else {
1337*4882a593Smuzhiyun 		chip->read_buf = denali_read_buf;
1338*4882a593Smuzhiyun 		chip->write_buf = denali_write_buf;
1339*4882a593Smuzhiyun 	}
1340*4882a593Smuzhiyun 	chip->ecc.options |= NAND_ECC_CUSTOM_PAGE_ACCESS;
1341*4882a593Smuzhiyun 	chip->ecc.read_page = denali_read_page;
1342*4882a593Smuzhiyun 	chip->ecc.read_page_raw = denali_read_page_raw;
1343*4882a593Smuzhiyun 	chip->ecc.write_page = denali_write_page;
1344*4882a593Smuzhiyun 	chip->ecc.write_page_raw = denali_write_page_raw;
1345*4882a593Smuzhiyun 	chip->ecc.read_oob = denali_read_oob;
1346*4882a593Smuzhiyun 	chip->ecc.write_oob = denali_write_oob;
1347*4882a593Smuzhiyun 	chip->erase = denali_erase;
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	ret = denali_multidev_fixup(denali);
1350*4882a593Smuzhiyun 	if (ret)
1351*4882a593Smuzhiyun 		return ret;
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	/*
1354*4882a593Smuzhiyun 	 * This buffer is DMA-mapped by denali_{read,write}_page_raw.  Do not
1355*4882a593Smuzhiyun 	 * use devm_kmalloc() because the memory allocated by devm_ does not
1356*4882a593Smuzhiyun 	 * guarantee DMA-safe alignment.
1357*4882a593Smuzhiyun 	 */
1358*4882a593Smuzhiyun 	denali->buf = kmalloc(mtd->writesize + mtd->oobsize, GFP_KERNEL);
1359*4882a593Smuzhiyun 	if (!denali->buf)
1360*4882a593Smuzhiyun 		return -ENOMEM;
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun 	ret = nand_scan_tail(mtd);
1363*4882a593Smuzhiyun 	if (ret)
1364*4882a593Smuzhiyun 		goto free_buf;
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 	ret = nand_register(0, mtd);
1367*4882a593Smuzhiyun 	if (ret) {
1368*4882a593Smuzhiyun 		dev_err(denali->dev, "Failed to register MTD: %d\n", ret);
1369*4882a593Smuzhiyun 		goto free_buf;
1370*4882a593Smuzhiyun 	}
1371*4882a593Smuzhiyun 	return 0;
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun free_buf:
1374*4882a593Smuzhiyun 	kfree(denali->buf);
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 	return ret;
1377*4882a593Smuzhiyun }
1378