1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * NAND Flash Controller Device Driver
4*4882a593Smuzhiyun * Copyright © 2009-2010, Intel Corporation and its suppliers.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (c) 2017-2019 Socionext Inc.
7*4882a593Smuzhiyun * Reworked by Masahiro Yamada <yamada.masahiro@socionext.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/bitfield.h>
11*4882a593Smuzhiyun #include <linux/completion.h>
12*4882a593Smuzhiyun #include <linux/dma-mapping.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
17*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <linux/spinlock.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include "denali.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define DENALI_NAND_NAME "denali-nand"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* for Indexed Addressing */
26*4882a593Smuzhiyun #define DENALI_INDEXED_CTRL 0x00
27*4882a593Smuzhiyun #define DENALI_INDEXED_DATA 0x10
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define DENALI_MAP00 (0 << 26) /* direct access to buffer */
30*4882a593Smuzhiyun #define DENALI_MAP01 (1 << 26) /* read/write pages in PIO */
31*4882a593Smuzhiyun #define DENALI_MAP10 (2 << 26) /* high-level control plane */
32*4882a593Smuzhiyun #define DENALI_MAP11 (3 << 26) /* direct controller access */
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* MAP11 access cycle type */
35*4882a593Smuzhiyun #define DENALI_MAP11_CMD ((DENALI_MAP11) | 0) /* command cycle */
36*4882a593Smuzhiyun #define DENALI_MAP11_ADDR ((DENALI_MAP11) | 1) /* address cycle */
37*4882a593Smuzhiyun #define DENALI_MAP11_DATA ((DENALI_MAP11) | 2) /* data cycle */
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define DENALI_BANK(denali) ((denali)->active_bank << 24)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define DENALI_INVALID_BANK -1
42*4882a593Smuzhiyun
to_denali_chip(struct nand_chip * chip)43*4882a593Smuzhiyun static struct denali_chip *to_denali_chip(struct nand_chip *chip)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun return container_of(chip, struct denali_chip, chip);
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
to_denali_controller(struct nand_chip * chip)48*4882a593Smuzhiyun static struct denali_controller *to_denali_controller(struct nand_chip *chip)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun return container_of(chip->controller, struct denali_controller,
51*4882a593Smuzhiyun controller);
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /*
55*4882a593Smuzhiyun * Direct Addressing - the slave address forms the control information (command
56*4882a593Smuzhiyun * type, bank, block, and page address). The slave data is the actual data to
57*4882a593Smuzhiyun * be transferred. This mode requires 28 bits of address region allocated.
58*4882a593Smuzhiyun */
denali_direct_read(struct denali_controller * denali,u32 addr)59*4882a593Smuzhiyun static u32 denali_direct_read(struct denali_controller *denali, u32 addr)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun return ioread32(denali->host + addr);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
denali_direct_write(struct denali_controller * denali,u32 addr,u32 data)64*4882a593Smuzhiyun static void denali_direct_write(struct denali_controller *denali, u32 addr,
65*4882a593Smuzhiyun u32 data)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun iowrite32(data, denali->host + addr);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /*
71*4882a593Smuzhiyun * Indexed Addressing - address translation module intervenes in passing the
72*4882a593Smuzhiyun * control information. This mode reduces the required address range. The
73*4882a593Smuzhiyun * control information and transferred data are latched by the registers in
74*4882a593Smuzhiyun * the translation module.
75*4882a593Smuzhiyun */
denali_indexed_read(struct denali_controller * denali,u32 addr)76*4882a593Smuzhiyun static u32 denali_indexed_read(struct denali_controller *denali, u32 addr)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun iowrite32(addr, denali->host + DENALI_INDEXED_CTRL);
79*4882a593Smuzhiyun return ioread32(denali->host + DENALI_INDEXED_DATA);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
denali_indexed_write(struct denali_controller * denali,u32 addr,u32 data)82*4882a593Smuzhiyun static void denali_indexed_write(struct denali_controller *denali, u32 addr,
83*4882a593Smuzhiyun u32 data)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun iowrite32(addr, denali->host + DENALI_INDEXED_CTRL);
86*4882a593Smuzhiyun iowrite32(data, denali->host + DENALI_INDEXED_DATA);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
denali_enable_irq(struct denali_controller * denali)89*4882a593Smuzhiyun static void denali_enable_irq(struct denali_controller *denali)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun int i;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun for (i = 0; i < denali->nbanks; i++)
94*4882a593Smuzhiyun iowrite32(U32_MAX, denali->reg + INTR_EN(i));
95*4882a593Smuzhiyun iowrite32(GLOBAL_INT_EN_FLAG, denali->reg + GLOBAL_INT_ENABLE);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
denali_disable_irq(struct denali_controller * denali)98*4882a593Smuzhiyun static void denali_disable_irq(struct denali_controller *denali)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun int i;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun for (i = 0; i < denali->nbanks; i++)
103*4882a593Smuzhiyun iowrite32(0, denali->reg + INTR_EN(i));
104*4882a593Smuzhiyun iowrite32(0, denali->reg + GLOBAL_INT_ENABLE);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
denali_clear_irq(struct denali_controller * denali,int bank,u32 irq_status)107*4882a593Smuzhiyun static void denali_clear_irq(struct denali_controller *denali,
108*4882a593Smuzhiyun int bank, u32 irq_status)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun /* write one to clear bits */
111*4882a593Smuzhiyun iowrite32(irq_status, denali->reg + INTR_STATUS(bank));
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
denali_clear_irq_all(struct denali_controller * denali)114*4882a593Smuzhiyun static void denali_clear_irq_all(struct denali_controller *denali)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun int i;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun for (i = 0; i < denali->nbanks; i++)
119*4882a593Smuzhiyun denali_clear_irq(denali, i, U32_MAX);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
denali_isr(int irq,void * dev_id)122*4882a593Smuzhiyun static irqreturn_t denali_isr(int irq, void *dev_id)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun struct denali_controller *denali = dev_id;
125*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
126*4882a593Smuzhiyun u32 irq_status;
127*4882a593Smuzhiyun int i;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun spin_lock(&denali->irq_lock);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun for (i = 0; i < denali->nbanks; i++) {
132*4882a593Smuzhiyun irq_status = ioread32(denali->reg + INTR_STATUS(i));
133*4882a593Smuzhiyun if (irq_status)
134*4882a593Smuzhiyun ret = IRQ_HANDLED;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun denali_clear_irq(denali, i, irq_status);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun if (i != denali->active_bank)
139*4882a593Smuzhiyun continue;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun denali->irq_status |= irq_status;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun if (denali->irq_status & denali->irq_mask)
144*4882a593Smuzhiyun complete(&denali->complete);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun spin_unlock(&denali->irq_lock);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun return ret;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
denali_reset_irq(struct denali_controller * denali)152*4882a593Smuzhiyun static void denali_reset_irq(struct denali_controller *denali)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun unsigned long flags;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun spin_lock_irqsave(&denali->irq_lock, flags);
157*4882a593Smuzhiyun denali->irq_status = 0;
158*4882a593Smuzhiyun denali->irq_mask = 0;
159*4882a593Smuzhiyun spin_unlock_irqrestore(&denali->irq_lock, flags);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
denali_wait_for_irq(struct denali_controller * denali,u32 irq_mask)162*4882a593Smuzhiyun static u32 denali_wait_for_irq(struct denali_controller *denali, u32 irq_mask)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun unsigned long time_left, flags;
165*4882a593Smuzhiyun u32 irq_status;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun spin_lock_irqsave(&denali->irq_lock, flags);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun irq_status = denali->irq_status;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun if (irq_mask & irq_status) {
172*4882a593Smuzhiyun /* return immediately if the IRQ has already happened. */
173*4882a593Smuzhiyun spin_unlock_irqrestore(&denali->irq_lock, flags);
174*4882a593Smuzhiyun return irq_status;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun denali->irq_mask = irq_mask;
178*4882a593Smuzhiyun reinit_completion(&denali->complete);
179*4882a593Smuzhiyun spin_unlock_irqrestore(&denali->irq_lock, flags);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun time_left = wait_for_completion_timeout(&denali->complete,
182*4882a593Smuzhiyun msecs_to_jiffies(1000));
183*4882a593Smuzhiyun if (!time_left) {
184*4882a593Smuzhiyun dev_err(denali->dev, "timeout while waiting for irq 0x%x\n",
185*4882a593Smuzhiyun irq_mask);
186*4882a593Smuzhiyun return 0;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun return denali->irq_status;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
denali_select_target(struct nand_chip * chip,int cs)192*4882a593Smuzhiyun static void denali_select_target(struct nand_chip *chip, int cs)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun struct denali_controller *denali = to_denali_controller(chip);
195*4882a593Smuzhiyun struct denali_chip_sel *sel = &to_denali_chip(chip)->sels[cs];
196*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun denali->active_bank = sel->bank;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun iowrite32(1 << (chip->phys_erase_shift - chip->page_shift),
201*4882a593Smuzhiyun denali->reg + PAGES_PER_BLOCK);
202*4882a593Smuzhiyun iowrite32(chip->options & NAND_BUSWIDTH_16 ? 1 : 0,
203*4882a593Smuzhiyun denali->reg + DEVICE_WIDTH);
204*4882a593Smuzhiyun iowrite32(mtd->writesize, denali->reg + DEVICE_MAIN_AREA_SIZE);
205*4882a593Smuzhiyun iowrite32(mtd->oobsize, denali->reg + DEVICE_SPARE_AREA_SIZE);
206*4882a593Smuzhiyun iowrite32(chip->options & NAND_ROW_ADDR_3 ?
207*4882a593Smuzhiyun 0 : TWO_ROW_ADDR_CYCLES__FLAG,
208*4882a593Smuzhiyun denali->reg + TWO_ROW_ADDR_CYCLES);
209*4882a593Smuzhiyun iowrite32(FIELD_PREP(ECC_CORRECTION__ERASE_THRESHOLD, 1) |
210*4882a593Smuzhiyun FIELD_PREP(ECC_CORRECTION__VALUE, chip->ecc.strength),
211*4882a593Smuzhiyun denali->reg + ECC_CORRECTION);
212*4882a593Smuzhiyun iowrite32(chip->ecc.size, denali->reg + CFG_DATA_BLOCK_SIZE);
213*4882a593Smuzhiyun iowrite32(chip->ecc.size, denali->reg + CFG_LAST_DATA_BLOCK_SIZE);
214*4882a593Smuzhiyun iowrite32(chip->ecc.steps, denali->reg + CFG_NUM_DATA_BLOCKS);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun if (chip->options & NAND_KEEP_TIMINGS)
217*4882a593Smuzhiyun return;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* update timing registers unless NAND_KEEP_TIMINGS is set */
220*4882a593Smuzhiyun iowrite32(sel->hwhr2_and_we_2_re, denali->reg + TWHR2_AND_WE_2_RE);
221*4882a593Smuzhiyun iowrite32(sel->tcwaw_and_addr_2_data,
222*4882a593Smuzhiyun denali->reg + TCWAW_AND_ADDR_2_DATA);
223*4882a593Smuzhiyun iowrite32(sel->re_2_we, denali->reg + RE_2_WE);
224*4882a593Smuzhiyun iowrite32(sel->acc_clks, denali->reg + ACC_CLKS);
225*4882a593Smuzhiyun iowrite32(sel->rdwr_en_lo_cnt, denali->reg + RDWR_EN_LO_CNT);
226*4882a593Smuzhiyun iowrite32(sel->rdwr_en_hi_cnt, denali->reg + RDWR_EN_HI_CNT);
227*4882a593Smuzhiyun iowrite32(sel->cs_setup_cnt, denali->reg + CS_SETUP_CNT);
228*4882a593Smuzhiyun iowrite32(sel->re_2_re, denali->reg + RE_2_RE);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
denali_change_column(struct nand_chip * chip,unsigned int offset,void * buf,unsigned int len,bool write)231*4882a593Smuzhiyun static int denali_change_column(struct nand_chip *chip, unsigned int offset,
232*4882a593Smuzhiyun void *buf, unsigned int len, bool write)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun if (write)
235*4882a593Smuzhiyun return nand_change_write_column_op(chip, offset, buf, len,
236*4882a593Smuzhiyun false);
237*4882a593Smuzhiyun else
238*4882a593Smuzhiyun return nand_change_read_column_op(chip, offset, buf, len,
239*4882a593Smuzhiyun false);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
denali_payload_xfer(struct nand_chip * chip,void * buf,bool write)242*4882a593Smuzhiyun static int denali_payload_xfer(struct nand_chip *chip, void *buf, bool write)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun struct denali_controller *denali = to_denali_controller(chip);
245*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
246*4882a593Smuzhiyun struct nand_ecc_ctrl *ecc = &chip->ecc;
247*4882a593Smuzhiyun int writesize = mtd->writesize;
248*4882a593Smuzhiyun int oob_skip = denali->oob_skip_bytes;
249*4882a593Smuzhiyun int ret, i, pos, len;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun for (i = 0; i < ecc->steps; i++) {
252*4882a593Smuzhiyun pos = i * (ecc->size + ecc->bytes);
253*4882a593Smuzhiyun len = ecc->size;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun if (pos >= writesize) {
256*4882a593Smuzhiyun pos += oob_skip;
257*4882a593Smuzhiyun } else if (pos + len > writesize) {
258*4882a593Smuzhiyun /* This chunk overwraps the BBM area. Must be split */
259*4882a593Smuzhiyun ret = denali_change_column(chip, pos, buf,
260*4882a593Smuzhiyun writesize - pos, write);
261*4882a593Smuzhiyun if (ret)
262*4882a593Smuzhiyun return ret;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun buf += writesize - pos;
265*4882a593Smuzhiyun len -= writesize - pos;
266*4882a593Smuzhiyun pos = writesize + oob_skip;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun ret = denali_change_column(chip, pos, buf, len, write);
270*4882a593Smuzhiyun if (ret)
271*4882a593Smuzhiyun return ret;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun buf += len;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun return 0;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
denali_oob_xfer(struct nand_chip * chip,void * buf,bool write)279*4882a593Smuzhiyun static int denali_oob_xfer(struct nand_chip *chip, void *buf, bool write)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun struct denali_controller *denali = to_denali_controller(chip);
282*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
283*4882a593Smuzhiyun struct nand_ecc_ctrl *ecc = &chip->ecc;
284*4882a593Smuzhiyun int writesize = mtd->writesize;
285*4882a593Smuzhiyun int oobsize = mtd->oobsize;
286*4882a593Smuzhiyun int oob_skip = denali->oob_skip_bytes;
287*4882a593Smuzhiyun int ret, i, pos, len;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* BBM at the beginning of the OOB area */
290*4882a593Smuzhiyun ret = denali_change_column(chip, writesize, buf, oob_skip, write);
291*4882a593Smuzhiyun if (ret)
292*4882a593Smuzhiyun return ret;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun buf += oob_skip;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun for (i = 0; i < ecc->steps; i++) {
297*4882a593Smuzhiyun pos = ecc->size + i * (ecc->size + ecc->bytes);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun if (i == ecc->steps - 1)
300*4882a593Smuzhiyun /* The last chunk includes OOB free */
301*4882a593Smuzhiyun len = writesize + oobsize - pos - oob_skip;
302*4882a593Smuzhiyun else
303*4882a593Smuzhiyun len = ecc->bytes;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun if (pos >= writesize) {
306*4882a593Smuzhiyun pos += oob_skip;
307*4882a593Smuzhiyun } else if (pos + len > writesize) {
308*4882a593Smuzhiyun /* This chunk overwraps the BBM area. Must be split */
309*4882a593Smuzhiyun ret = denali_change_column(chip, pos, buf,
310*4882a593Smuzhiyun writesize - pos, write);
311*4882a593Smuzhiyun if (ret)
312*4882a593Smuzhiyun return ret;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun buf += writesize - pos;
315*4882a593Smuzhiyun len -= writesize - pos;
316*4882a593Smuzhiyun pos = writesize + oob_skip;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun ret = denali_change_column(chip, pos, buf, len, write);
320*4882a593Smuzhiyun if (ret)
321*4882a593Smuzhiyun return ret;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun buf += len;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun return 0;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
denali_read_raw(struct nand_chip * chip,void * buf,void * oob_buf,int page)329*4882a593Smuzhiyun static int denali_read_raw(struct nand_chip *chip, void *buf, void *oob_buf,
330*4882a593Smuzhiyun int page)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun int ret;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun if (!buf && !oob_buf)
335*4882a593Smuzhiyun return -EINVAL;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun ret = nand_read_page_op(chip, page, 0, NULL, 0);
338*4882a593Smuzhiyun if (ret)
339*4882a593Smuzhiyun return ret;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (buf) {
342*4882a593Smuzhiyun ret = denali_payload_xfer(chip, buf, false);
343*4882a593Smuzhiyun if (ret)
344*4882a593Smuzhiyun return ret;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun if (oob_buf) {
348*4882a593Smuzhiyun ret = denali_oob_xfer(chip, oob_buf, false);
349*4882a593Smuzhiyun if (ret)
350*4882a593Smuzhiyun return ret;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun return 0;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
denali_write_raw(struct nand_chip * chip,const void * buf,const void * oob_buf,int page)356*4882a593Smuzhiyun static int denali_write_raw(struct nand_chip *chip, const void *buf,
357*4882a593Smuzhiyun const void *oob_buf, int page)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun int ret;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun if (!buf && !oob_buf)
362*4882a593Smuzhiyun return -EINVAL;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun ret = nand_prog_page_begin_op(chip, page, 0, NULL, 0);
365*4882a593Smuzhiyun if (ret)
366*4882a593Smuzhiyun return ret;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun if (buf) {
369*4882a593Smuzhiyun ret = denali_payload_xfer(chip, (void *)buf, true);
370*4882a593Smuzhiyun if (ret)
371*4882a593Smuzhiyun return ret;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun if (oob_buf) {
375*4882a593Smuzhiyun ret = denali_oob_xfer(chip, (void *)oob_buf, true);
376*4882a593Smuzhiyun if (ret)
377*4882a593Smuzhiyun return ret;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun return nand_prog_page_end_op(chip);
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
denali_read_page_raw(struct nand_chip * chip,u8 * buf,int oob_required,int page)383*4882a593Smuzhiyun static int denali_read_page_raw(struct nand_chip *chip, u8 *buf,
384*4882a593Smuzhiyun int oob_required, int page)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun return denali_read_raw(chip, buf, oob_required ? chip->oob_poi : NULL,
387*4882a593Smuzhiyun page);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
denali_write_page_raw(struct nand_chip * chip,const u8 * buf,int oob_required,int page)390*4882a593Smuzhiyun static int denali_write_page_raw(struct nand_chip *chip, const u8 *buf,
391*4882a593Smuzhiyun int oob_required, int page)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun return denali_write_raw(chip, buf, oob_required ? chip->oob_poi : NULL,
394*4882a593Smuzhiyun page);
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
denali_read_oob(struct nand_chip * chip,int page)397*4882a593Smuzhiyun static int denali_read_oob(struct nand_chip *chip, int page)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun return denali_read_raw(chip, NULL, chip->oob_poi, page);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
denali_write_oob(struct nand_chip * chip,int page)402*4882a593Smuzhiyun static int denali_write_oob(struct nand_chip *chip, int page)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun return denali_write_raw(chip, NULL, chip->oob_poi, page);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
denali_check_erased_page(struct nand_chip * chip,u8 * buf,unsigned long uncor_ecc_flags,unsigned int max_bitflips)407*4882a593Smuzhiyun static int denali_check_erased_page(struct nand_chip *chip, u8 *buf,
408*4882a593Smuzhiyun unsigned long uncor_ecc_flags,
409*4882a593Smuzhiyun unsigned int max_bitflips)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun struct denali_controller *denali = to_denali_controller(chip);
412*4882a593Smuzhiyun struct mtd_ecc_stats *ecc_stats = &nand_to_mtd(chip)->ecc_stats;
413*4882a593Smuzhiyun struct nand_ecc_ctrl *ecc = &chip->ecc;
414*4882a593Smuzhiyun u8 *ecc_code = chip->oob_poi + denali->oob_skip_bytes;
415*4882a593Smuzhiyun int i, stat;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun for (i = 0; i < ecc->steps; i++) {
418*4882a593Smuzhiyun if (!(uncor_ecc_flags & BIT(i)))
419*4882a593Smuzhiyun continue;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun stat = nand_check_erased_ecc_chunk(buf, ecc->size, ecc_code,
422*4882a593Smuzhiyun ecc->bytes, NULL, 0,
423*4882a593Smuzhiyun ecc->strength);
424*4882a593Smuzhiyun if (stat < 0) {
425*4882a593Smuzhiyun ecc_stats->failed++;
426*4882a593Smuzhiyun } else {
427*4882a593Smuzhiyun ecc_stats->corrected += stat;
428*4882a593Smuzhiyun max_bitflips = max_t(unsigned int, max_bitflips, stat);
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun buf += ecc->size;
432*4882a593Smuzhiyun ecc_code += ecc->bytes;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun return max_bitflips;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
denali_hw_ecc_fixup(struct nand_chip * chip,unsigned long * uncor_ecc_flags)438*4882a593Smuzhiyun static int denali_hw_ecc_fixup(struct nand_chip *chip,
439*4882a593Smuzhiyun unsigned long *uncor_ecc_flags)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun struct denali_controller *denali = to_denali_controller(chip);
442*4882a593Smuzhiyun struct mtd_ecc_stats *ecc_stats = &nand_to_mtd(chip)->ecc_stats;
443*4882a593Smuzhiyun int bank = denali->active_bank;
444*4882a593Smuzhiyun u32 ecc_cor;
445*4882a593Smuzhiyun unsigned int max_bitflips;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun ecc_cor = ioread32(denali->reg + ECC_COR_INFO(bank));
448*4882a593Smuzhiyun ecc_cor >>= ECC_COR_INFO__SHIFT(bank);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun if (ecc_cor & ECC_COR_INFO__UNCOR_ERR) {
451*4882a593Smuzhiyun /*
452*4882a593Smuzhiyun * This flag is set when uncorrectable error occurs at least in
453*4882a593Smuzhiyun * one ECC sector. We can not know "how many sectors", or
454*4882a593Smuzhiyun * "which sector(s)". We need erase-page check for all sectors.
455*4882a593Smuzhiyun */
456*4882a593Smuzhiyun *uncor_ecc_flags = GENMASK(chip->ecc.steps - 1, 0);
457*4882a593Smuzhiyun return 0;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun max_bitflips = FIELD_GET(ECC_COR_INFO__MAX_ERRORS, ecc_cor);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun /*
463*4882a593Smuzhiyun * The register holds the maximum of per-sector corrected bitflips.
464*4882a593Smuzhiyun * This is suitable for the return value of the ->read_page() callback.
465*4882a593Smuzhiyun * Unfortunately, we can not know the total number of corrected bits in
466*4882a593Smuzhiyun * the page. Increase the stats by max_bitflips. (compromised solution)
467*4882a593Smuzhiyun */
468*4882a593Smuzhiyun ecc_stats->corrected += max_bitflips;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun return max_bitflips;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
denali_sw_ecc_fixup(struct nand_chip * chip,unsigned long * uncor_ecc_flags,u8 * buf)473*4882a593Smuzhiyun static int denali_sw_ecc_fixup(struct nand_chip *chip,
474*4882a593Smuzhiyun unsigned long *uncor_ecc_flags, u8 *buf)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun struct denali_controller *denali = to_denali_controller(chip);
477*4882a593Smuzhiyun struct mtd_ecc_stats *ecc_stats = &nand_to_mtd(chip)->ecc_stats;
478*4882a593Smuzhiyun unsigned int ecc_size = chip->ecc.size;
479*4882a593Smuzhiyun unsigned int bitflips = 0;
480*4882a593Smuzhiyun unsigned int max_bitflips = 0;
481*4882a593Smuzhiyun u32 err_addr, err_cor_info;
482*4882a593Smuzhiyun unsigned int err_byte, err_sector, err_device;
483*4882a593Smuzhiyun u8 err_cor_value;
484*4882a593Smuzhiyun unsigned int prev_sector = 0;
485*4882a593Smuzhiyun u32 irq_status;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun denali_reset_irq(denali);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun do {
490*4882a593Smuzhiyun err_addr = ioread32(denali->reg + ECC_ERROR_ADDRESS);
491*4882a593Smuzhiyun err_sector = FIELD_GET(ECC_ERROR_ADDRESS__SECTOR, err_addr);
492*4882a593Smuzhiyun err_byte = FIELD_GET(ECC_ERROR_ADDRESS__OFFSET, err_addr);
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun err_cor_info = ioread32(denali->reg + ERR_CORRECTION_INFO);
495*4882a593Smuzhiyun err_cor_value = FIELD_GET(ERR_CORRECTION_INFO__BYTE,
496*4882a593Smuzhiyun err_cor_info);
497*4882a593Smuzhiyun err_device = FIELD_GET(ERR_CORRECTION_INFO__DEVICE,
498*4882a593Smuzhiyun err_cor_info);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun /* reset the bitflip counter when crossing ECC sector */
501*4882a593Smuzhiyun if (err_sector != prev_sector)
502*4882a593Smuzhiyun bitflips = 0;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun if (err_cor_info & ERR_CORRECTION_INFO__UNCOR) {
505*4882a593Smuzhiyun /*
506*4882a593Smuzhiyun * Check later if this is a real ECC error, or
507*4882a593Smuzhiyun * an erased sector.
508*4882a593Smuzhiyun */
509*4882a593Smuzhiyun *uncor_ecc_flags |= BIT(err_sector);
510*4882a593Smuzhiyun } else if (err_byte < ecc_size) {
511*4882a593Smuzhiyun /*
512*4882a593Smuzhiyun * If err_byte is larger than ecc_size, means error
513*4882a593Smuzhiyun * happened in OOB, so we ignore it. It's no need for
514*4882a593Smuzhiyun * us to correct it err_device is represented the NAND
515*4882a593Smuzhiyun * error bits are happened in if there are more than
516*4882a593Smuzhiyun * one NAND connected.
517*4882a593Smuzhiyun */
518*4882a593Smuzhiyun int offset;
519*4882a593Smuzhiyun unsigned int flips_in_byte;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun offset = (err_sector * ecc_size + err_byte) *
522*4882a593Smuzhiyun denali->devs_per_cs + err_device;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun /* correct the ECC error */
525*4882a593Smuzhiyun flips_in_byte = hweight8(buf[offset] ^ err_cor_value);
526*4882a593Smuzhiyun buf[offset] ^= err_cor_value;
527*4882a593Smuzhiyun ecc_stats->corrected += flips_in_byte;
528*4882a593Smuzhiyun bitflips += flips_in_byte;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun max_bitflips = max(max_bitflips, bitflips);
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun prev_sector = err_sector;
534*4882a593Smuzhiyun } while (!(err_cor_info & ERR_CORRECTION_INFO__LAST_ERR));
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun /*
537*4882a593Smuzhiyun * Once handle all ECC errors, controller will trigger an
538*4882a593Smuzhiyun * ECC_TRANSACTION_DONE interrupt.
539*4882a593Smuzhiyun */
540*4882a593Smuzhiyun irq_status = denali_wait_for_irq(denali, INTR__ECC_TRANSACTION_DONE);
541*4882a593Smuzhiyun if (!(irq_status & INTR__ECC_TRANSACTION_DONE))
542*4882a593Smuzhiyun return -EIO;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun return max_bitflips;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
denali_setup_dma64(struct denali_controller * denali,dma_addr_t dma_addr,int page,bool write)547*4882a593Smuzhiyun static void denali_setup_dma64(struct denali_controller *denali,
548*4882a593Smuzhiyun dma_addr_t dma_addr, int page, bool write)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun u32 mode;
551*4882a593Smuzhiyun const int page_count = 1;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun mode = DENALI_MAP10 | DENALI_BANK(denali) | page;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun /* DMA is a three step process */
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /*
558*4882a593Smuzhiyun * 1. setup transfer type, interrupt when complete,
559*4882a593Smuzhiyun * burst len = 64 bytes, the number of pages
560*4882a593Smuzhiyun */
561*4882a593Smuzhiyun denali->host_write(denali, mode,
562*4882a593Smuzhiyun 0x01002000 | (64 << 16) |
563*4882a593Smuzhiyun (write ? BIT(8) : 0) | page_count);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun /* 2. set memory low address */
566*4882a593Smuzhiyun denali->host_write(denali, mode, lower_32_bits(dma_addr));
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /* 3. set memory high address */
569*4882a593Smuzhiyun denali->host_write(denali, mode, upper_32_bits(dma_addr));
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
denali_setup_dma32(struct denali_controller * denali,dma_addr_t dma_addr,int page,bool write)572*4882a593Smuzhiyun static void denali_setup_dma32(struct denali_controller *denali,
573*4882a593Smuzhiyun dma_addr_t dma_addr, int page, bool write)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun u32 mode;
576*4882a593Smuzhiyun const int page_count = 1;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun mode = DENALI_MAP10 | DENALI_BANK(denali);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun /* DMA is a four step process */
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun /* 1. setup transfer type and # of pages */
583*4882a593Smuzhiyun denali->host_write(denali, mode | page,
584*4882a593Smuzhiyun 0x2000 | (write ? BIT(8) : 0) | page_count);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /* 2. set memory high address bits 23:8 */
587*4882a593Smuzhiyun denali->host_write(denali, mode | ((dma_addr >> 16) << 8), 0x2200);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun /* 3. set memory low address bits 23:8 */
590*4882a593Smuzhiyun denali->host_write(denali, mode | ((dma_addr & 0xffff) << 8), 0x2300);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun /* 4. interrupt when complete, burst len = 64 bytes */
593*4882a593Smuzhiyun denali->host_write(denali, mode | 0x14000, 0x2400);
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
denali_pio_read(struct denali_controller * denali,u32 * buf,size_t size,int page)596*4882a593Smuzhiyun static int denali_pio_read(struct denali_controller *denali, u32 *buf,
597*4882a593Smuzhiyun size_t size, int page)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun u32 addr = DENALI_MAP01 | DENALI_BANK(denali) | page;
600*4882a593Smuzhiyun u32 irq_status, ecc_err_mask;
601*4882a593Smuzhiyun int i;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun if (denali->caps & DENALI_CAP_HW_ECC_FIXUP)
604*4882a593Smuzhiyun ecc_err_mask = INTR__ECC_UNCOR_ERR;
605*4882a593Smuzhiyun else
606*4882a593Smuzhiyun ecc_err_mask = INTR__ECC_ERR;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun denali_reset_irq(denali);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun for (i = 0; i < size / 4; i++)
611*4882a593Smuzhiyun buf[i] = denali->host_read(denali, addr);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun irq_status = denali_wait_for_irq(denali, INTR__PAGE_XFER_INC);
614*4882a593Smuzhiyun if (!(irq_status & INTR__PAGE_XFER_INC))
615*4882a593Smuzhiyun return -EIO;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun if (irq_status & INTR__ERASED_PAGE)
618*4882a593Smuzhiyun memset(buf, 0xff, size);
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun return irq_status & ecc_err_mask ? -EBADMSG : 0;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
denali_pio_write(struct denali_controller * denali,const u32 * buf,size_t size,int page)623*4882a593Smuzhiyun static int denali_pio_write(struct denali_controller *denali, const u32 *buf,
624*4882a593Smuzhiyun size_t size, int page)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun u32 addr = DENALI_MAP01 | DENALI_BANK(denali) | page;
627*4882a593Smuzhiyun u32 irq_status;
628*4882a593Smuzhiyun int i;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun denali_reset_irq(denali);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun for (i = 0; i < size / 4; i++)
633*4882a593Smuzhiyun denali->host_write(denali, addr, buf[i]);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun irq_status = denali_wait_for_irq(denali,
636*4882a593Smuzhiyun INTR__PROGRAM_COMP |
637*4882a593Smuzhiyun INTR__PROGRAM_FAIL);
638*4882a593Smuzhiyun if (!(irq_status & INTR__PROGRAM_COMP))
639*4882a593Smuzhiyun return -EIO;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun return 0;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun
denali_pio_xfer(struct denali_controller * denali,void * buf,size_t size,int page,bool write)644*4882a593Smuzhiyun static int denali_pio_xfer(struct denali_controller *denali, void *buf,
645*4882a593Smuzhiyun size_t size, int page, bool write)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun if (write)
648*4882a593Smuzhiyun return denali_pio_write(denali, buf, size, page);
649*4882a593Smuzhiyun else
650*4882a593Smuzhiyun return denali_pio_read(denali, buf, size, page);
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
denali_dma_xfer(struct denali_controller * denali,void * buf,size_t size,int page,bool write)653*4882a593Smuzhiyun static int denali_dma_xfer(struct denali_controller *denali, void *buf,
654*4882a593Smuzhiyun size_t size, int page, bool write)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun dma_addr_t dma_addr;
657*4882a593Smuzhiyun u32 irq_mask, irq_status, ecc_err_mask;
658*4882a593Smuzhiyun enum dma_data_direction dir = write ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
659*4882a593Smuzhiyun int ret = 0;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun dma_addr = dma_map_single(denali->dev, buf, size, dir);
662*4882a593Smuzhiyun if (dma_mapping_error(denali->dev, dma_addr)) {
663*4882a593Smuzhiyun dev_dbg(denali->dev, "Failed to DMA-map buffer. Trying PIO.\n");
664*4882a593Smuzhiyun return denali_pio_xfer(denali, buf, size, page, write);
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun if (write) {
668*4882a593Smuzhiyun /*
669*4882a593Smuzhiyun * INTR__PROGRAM_COMP is never asserted for the DMA transfer.
670*4882a593Smuzhiyun * We can use INTR__DMA_CMD_COMP instead. This flag is asserted
671*4882a593Smuzhiyun * when the page program is completed.
672*4882a593Smuzhiyun */
673*4882a593Smuzhiyun irq_mask = INTR__DMA_CMD_COMP | INTR__PROGRAM_FAIL;
674*4882a593Smuzhiyun ecc_err_mask = 0;
675*4882a593Smuzhiyun } else if (denali->caps & DENALI_CAP_HW_ECC_FIXUP) {
676*4882a593Smuzhiyun irq_mask = INTR__DMA_CMD_COMP;
677*4882a593Smuzhiyun ecc_err_mask = INTR__ECC_UNCOR_ERR;
678*4882a593Smuzhiyun } else {
679*4882a593Smuzhiyun irq_mask = INTR__DMA_CMD_COMP;
680*4882a593Smuzhiyun ecc_err_mask = INTR__ECC_ERR;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun iowrite32(DMA_ENABLE__FLAG, denali->reg + DMA_ENABLE);
684*4882a593Smuzhiyun /*
685*4882a593Smuzhiyun * The ->setup_dma() hook kicks DMA by using the data/command
686*4882a593Smuzhiyun * interface, which belongs to a different AXI port from the
687*4882a593Smuzhiyun * register interface. Read back the register to avoid a race.
688*4882a593Smuzhiyun */
689*4882a593Smuzhiyun ioread32(denali->reg + DMA_ENABLE);
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun denali_reset_irq(denali);
692*4882a593Smuzhiyun denali->setup_dma(denali, dma_addr, page, write);
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun irq_status = denali_wait_for_irq(denali, irq_mask);
695*4882a593Smuzhiyun if (!(irq_status & INTR__DMA_CMD_COMP))
696*4882a593Smuzhiyun ret = -EIO;
697*4882a593Smuzhiyun else if (irq_status & ecc_err_mask)
698*4882a593Smuzhiyun ret = -EBADMSG;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun iowrite32(0, denali->reg + DMA_ENABLE);
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun dma_unmap_single(denali->dev, dma_addr, size, dir);
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun if (irq_status & INTR__ERASED_PAGE)
705*4882a593Smuzhiyun memset(buf, 0xff, size);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun return ret;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
denali_page_xfer(struct nand_chip * chip,void * buf,size_t size,int page,bool write)710*4882a593Smuzhiyun static int denali_page_xfer(struct nand_chip *chip, void *buf, size_t size,
711*4882a593Smuzhiyun int page, bool write)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun struct denali_controller *denali = to_denali_controller(chip);
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun denali_select_target(chip, chip->cur_cs);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun if (denali->dma_avail)
718*4882a593Smuzhiyun return denali_dma_xfer(denali, buf, size, page, write);
719*4882a593Smuzhiyun else
720*4882a593Smuzhiyun return denali_pio_xfer(denali, buf, size, page, write);
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
denali_read_page(struct nand_chip * chip,u8 * buf,int oob_required,int page)723*4882a593Smuzhiyun static int denali_read_page(struct nand_chip *chip, u8 *buf,
724*4882a593Smuzhiyun int oob_required, int page)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun struct denali_controller *denali = to_denali_controller(chip);
727*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
728*4882a593Smuzhiyun unsigned long uncor_ecc_flags = 0;
729*4882a593Smuzhiyun int stat = 0;
730*4882a593Smuzhiyun int ret;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun ret = denali_page_xfer(chip, buf, mtd->writesize, page, false);
733*4882a593Smuzhiyun if (ret && ret != -EBADMSG)
734*4882a593Smuzhiyun return ret;
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun if (denali->caps & DENALI_CAP_HW_ECC_FIXUP)
737*4882a593Smuzhiyun stat = denali_hw_ecc_fixup(chip, &uncor_ecc_flags);
738*4882a593Smuzhiyun else if (ret == -EBADMSG)
739*4882a593Smuzhiyun stat = denali_sw_ecc_fixup(chip, &uncor_ecc_flags, buf);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun if (stat < 0)
742*4882a593Smuzhiyun return stat;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun if (uncor_ecc_flags) {
745*4882a593Smuzhiyun ret = denali_read_oob(chip, page);
746*4882a593Smuzhiyun if (ret)
747*4882a593Smuzhiyun return ret;
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun stat = denali_check_erased_page(chip, buf,
750*4882a593Smuzhiyun uncor_ecc_flags, stat);
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun return stat;
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun
denali_write_page(struct nand_chip * chip,const u8 * buf,int oob_required,int page)756*4882a593Smuzhiyun static int denali_write_page(struct nand_chip *chip, const u8 *buf,
757*4882a593Smuzhiyun int oob_required, int page)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun return denali_page_xfer(chip, (void *)buf, mtd->writesize, page, true);
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
denali_setup_interface(struct nand_chip * chip,int chipnr,const struct nand_interface_config * conf)764*4882a593Smuzhiyun static int denali_setup_interface(struct nand_chip *chip, int chipnr,
765*4882a593Smuzhiyun const struct nand_interface_config *conf)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun static const unsigned int data_setup_on_host = 10000;
768*4882a593Smuzhiyun struct denali_controller *denali = to_denali_controller(chip);
769*4882a593Smuzhiyun struct denali_chip_sel *sel;
770*4882a593Smuzhiyun const struct nand_sdr_timings *timings;
771*4882a593Smuzhiyun unsigned long t_x, mult_x;
772*4882a593Smuzhiyun int acc_clks, re_2_we, re_2_re, we_2_re, addr_2_data;
773*4882a593Smuzhiyun int rdwr_en_lo, rdwr_en_hi, rdwr_en_lo_hi, cs_setup;
774*4882a593Smuzhiyun int addr_2_data_mask;
775*4882a593Smuzhiyun u32 tmp;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun timings = nand_get_sdr_timings(conf);
778*4882a593Smuzhiyun if (IS_ERR(timings))
779*4882a593Smuzhiyun return PTR_ERR(timings);
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun /* clk_x period in picoseconds */
782*4882a593Smuzhiyun t_x = DIV_ROUND_DOWN_ULL(1000000000000ULL, denali->clk_x_rate);
783*4882a593Smuzhiyun if (!t_x)
784*4882a593Smuzhiyun return -EINVAL;
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun /*
787*4882a593Smuzhiyun * The bus interface clock, clk_x, is phase aligned with the core clock.
788*4882a593Smuzhiyun * The clk_x is an integral multiple N of the core clk. The value N is
789*4882a593Smuzhiyun * configured at IP delivery time, and its available value is 4, 5, 6.
790*4882a593Smuzhiyun */
791*4882a593Smuzhiyun mult_x = DIV_ROUND_CLOSEST_ULL(denali->clk_x_rate, denali->clk_rate);
792*4882a593Smuzhiyun if (mult_x < 4 || mult_x > 6)
793*4882a593Smuzhiyun return -EINVAL;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun if (chipnr == NAND_DATA_IFACE_CHECK_ONLY)
796*4882a593Smuzhiyun return 0;
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun sel = &to_denali_chip(chip)->sels[chipnr];
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun /* tRWH -> RE_2_WE */
801*4882a593Smuzhiyun re_2_we = DIV_ROUND_UP(timings->tRHW_min, t_x);
802*4882a593Smuzhiyun re_2_we = min_t(int, re_2_we, RE_2_WE__VALUE);
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun tmp = ioread32(denali->reg + RE_2_WE);
805*4882a593Smuzhiyun tmp &= ~RE_2_WE__VALUE;
806*4882a593Smuzhiyun tmp |= FIELD_PREP(RE_2_WE__VALUE, re_2_we);
807*4882a593Smuzhiyun sel->re_2_we = tmp;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun /* tRHZ -> RE_2_RE */
810*4882a593Smuzhiyun re_2_re = DIV_ROUND_UP(timings->tRHZ_max, t_x);
811*4882a593Smuzhiyun re_2_re = min_t(int, re_2_re, RE_2_RE__VALUE);
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun tmp = ioread32(denali->reg + RE_2_RE);
814*4882a593Smuzhiyun tmp &= ~RE_2_RE__VALUE;
815*4882a593Smuzhiyun tmp |= FIELD_PREP(RE_2_RE__VALUE, re_2_re);
816*4882a593Smuzhiyun sel->re_2_re = tmp;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun /*
819*4882a593Smuzhiyun * tCCS, tWHR -> WE_2_RE
820*4882a593Smuzhiyun *
821*4882a593Smuzhiyun * With WE_2_RE properly set, the Denali controller automatically takes
822*4882a593Smuzhiyun * care of the delay; the driver need not set NAND_WAIT_TCCS.
823*4882a593Smuzhiyun */
824*4882a593Smuzhiyun we_2_re = DIV_ROUND_UP(max(timings->tCCS_min, timings->tWHR_min), t_x);
825*4882a593Smuzhiyun we_2_re = min_t(int, we_2_re, TWHR2_AND_WE_2_RE__WE_2_RE);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun tmp = ioread32(denali->reg + TWHR2_AND_WE_2_RE);
828*4882a593Smuzhiyun tmp &= ~TWHR2_AND_WE_2_RE__WE_2_RE;
829*4882a593Smuzhiyun tmp |= FIELD_PREP(TWHR2_AND_WE_2_RE__WE_2_RE, we_2_re);
830*4882a593Smuzhiyun sel->hwhr2_and_we_2_re = tmp;
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun /* tADL -> ADDR_2_DATA */
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun /* for older versions, ADDR_2_DATA is only 6 bit wide */
835*4882a593Smuzhiyun addr_2_data_mask = TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA;
836*4882a593Smuzhiyun if (denali->revision < 0x0501)
837*4882a593Smuzhiyun addr_2_data_mask >>= 1;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun addr_2_data = DIV_ROUND_UP(timings->tADL_min, t_x);
840*4882a593Smuzhiyun addr_2_data = min_t(int, addr_2_data, addr_2_data_mask);
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun tmp = ioread32(denali->reg + TCWAW_AND_ADDR_2_DATA);
843*4882a593Smuzhiyun tmp &= ~TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA;
844*4882a593Smuzhiyun tmp |= FIELD_PREP(TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA, addr_2_data);
845*4882a593Smuzhiyun sel->tcwaw_and_addr_2_data = tmp;
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun /* tREH, tWH -> RDWR_EN_HI_CNT */
848*4882a593Smuzhiyun rdwr_en_hi = DIV_ROUND_UP(max(timings->tREH_min, timings->tWH_min),
849*4882a593Smuzhiyun t_x);
850*4882a593Smuzhiyun rdwr_en_hi = min_t(int, rdwr_en_hi, RDWR_EN_HI_CNT__VALUE);
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun tmp = ioread32(denali->reg + RDWR_EN_HI_CNT);
853*4882a593Smuzhiyun tmp &= ~RDWR_EN_HI_CNT__VALUE;
854*4882a593Smuzhiyun tmp |= FIELD_PREP(RDWR_EN_HI_CNT__VALUE, rdwr_en_hi);
855*4882a593Smuzhiyun sel->rdwr_en_hi_cnt = tmp;
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun /*
858*4882a593Smuzhiyun * tREA -> ACC_CLKS
859*4882a593Smuzhiyun * tRP, tWP, tRHOH, tRC, tWC -> RDWR_EN_LO_CNT
860*4882a593Smuzhiyun */
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun /*
863*4882a593Smuzhiyun * Determine the minimum of acc_clks to meet the setup timing when
864*4882a593Smuzhiyun * capturing the incoming data.
865*4882a593Smuzhiyun *
866*4882a593Smuzhiyun * The delay on the chip side is well-defined as tREA, but we need to
867*4882a593Smuzhiyun * take additional delay into account. This includes a certain degree
868*4882a593Smuzhiyun * of unknowledge, such as signal propagation delays on the PCB and
869*4882a593Smuzhiyun * in the SoC, load capacity of the I/O pins, etc.
870*4882a593Smuzhiyun */
871*4882a593Smuzhiyun acc_clks = DIV_ROUND_UP(timings->tREA_max + data_setup_on_host, t_x);
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun /* Determine the minimum of rdwr_en_lo_cnt from RE#/WE# pulse width */
874*4882a593Smuzhiyun rdwr_en_lo = DIV_ROUND_UP(max(timings->tRP_min, timings->tWP_min), t_x);
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun /* Extend rdwr_en_lo to meet the data hold timing */
877*4882a593Smuzhiyun rdwr_en_lo = max_t(int, rdwr_en_lo,
878*4882a593Smuzhiyun acc_clks - timings->tRHOH_min / t_x);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun /* Extend rdwr_en_lo to meet the requirement for RE#/WE# cycle time */
881*4882a593Smuzhiyun rdwr_en_lo_hi = DIV_ROUND_UP(max(timings->tRC_min, timings->tWC_min),
882*4882a593Smuzhiyun t_x);
883*4882a593Smuzhiyun rdwr_en_lo = max(rdwr_en_lo, rdwr_en_lo_hi - rdwr_en_hi);
884*4882a593Smuzhiyun rdwr_en_lo = min_t(int, rdwr_en_lo, RDWR_EN_LO_CNT__VALUE);
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun /* Center the data latch timing for extra safety */
887*4882a593Smuzhiyun acc_clks = (acc_clks + rdwr_en_lo +
888*4882a593Smuzhiyun DIV_ROUND_UP(timings->tRHOH_min, t_x)) / 2;
889*4882a593Smuzhiyun acc_clks = min_t(int, acc_clks, ACC_CLKS__VALUE);
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun tmp = ioread32(denali->reg + ACC_CLKS);
892*4882a593Smuzhiyun tmp &= ~ACC_CLKS__VALUE;
893*4882a593Smuzhiyun tmp |= FIELD_PREP(ACC_CLKS__VALUE, acc_clks);
894*4882a593Smuzhiyun sel->acc_clks = tmp;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun tmp = ioread32(denali->reg + RDWR_EN_LO_CNT);
897*4882a593Smuzhiyun tmp &= ~RDWR_EN_LO_CNT__VALUE;
898*4882a593Smuzhiyun tmp |= FIELD_PREP(RDWR_EN_LO_CNT__VALUE, rdwr_en_lo);
899*4882a593Smuzhiyun sel->rdwr_en_lo_cnt = tmp;
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun /* tCS, tCEA -> CS_SETUP_CNT */
902*4882a593Smuzhiyun cs_setup = max3((int)DIV_ROUND_UP(timings->tCS_min, t_x) - rdwr_en_lo,
903*4882a593Smuzhiyun (int)DIV_ROUND_UP(timings->tCEA_max, t_x) - acc_clks,
904*4882a593Smuzhiyun 0);
905*4882a593Smuzhiyun cs_setup = min_t(int, cs_setup, CS_SETUP_CNT__VALUE);
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun tmp = ioread32(denali->reg + CS_SETUP_CNT);
908*4882a593Smuzhiyun tmp &= ~CS_SETUP_CNT__VALUE;
909*4882a593Smuzhiyun tmp |= FIELD_PREP(CS_SETUP_CNT__VALUE, cs_setup);
910*4882a593Smuzhiyun sel->cs_setup_cnt = tmp;
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun return 0;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
denali_calc_ecc_bytes(int step_size,int strength)915*4882a593Smuzhiyun int denali_calc_ecc_bytes(int step_size, int strength)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun /* BCH code. Denali requires ecc.bytes to be multiple of 2 */
918*4882a593Smuzhiyun return DIV_ROUND_UP(strength * fls(step_size * 8), 16) * 2;
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun EXPORT_SYMBOL(denali_calc_ecc_bytes);
921*4882a593Smuzhiyun
denali_ooblayout_ecc(struct mtd_info * mtd,int section,struct mtd_oob_region * oobregion)922*4882a593Smuzhiyun static int denali_ooblayout_ecc(struct mtd_info *mtd, int section,
923*4882a593Smuzhiyun struct mtd_oob_region *oobregion)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
926*4882a593Smuzhiyun struct denali_controller *denali = to_denali_controller(chip);
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun if (section > 0)
929*4882a593Smuzhiyun return -ERANGE;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun oobregion->offset = denali->oob_skip_bytes;
932*4882a593Smuzhiyun oobregion->length = chip->ecc.total;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun return 0;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
denali_ooblayout_free(struct mtd_info * mtd,int section,struct mtd_oob_region * oobregion)937*4882a593Smuzhiyun static int denali_ooblayout_free(struct mtd_info *mtd, int section,
938*4882a593Smuzhiyun struct mtd_oob_region *oobregion)
939*4882a593Smuzhiyun {
940*4882a593Smuzhiyun struct nand_chip *chip = mtd_to_nand(mtd);
941*4882a593Smuzhiyun struct denali_controller *denali = to_denali_controller(chip);
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun if (section > 0)
944*4882a593Smuzhiyun return -ERANGE;
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun oobregion->offset = chip->ecc.total + denali->oob_skip_bytes;
947*4882a593Smuzhiyun oobregion->length = mtd->oobsize - oobregion->offset;
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun return 0;
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun static const struct mtd_ooblayout_ops denali_ooblayout_ops = {
953*4882a593Smuzhiyun .ecc = denali_ooblayout_ecc,
954*4882a593Smuzhiyun .free = denali_ooblayout_free,
955*4882a593Smuzhiyun };
956*4882a593Smuzhiyun
denali_multidev_fixup(struct nand_chip * chip)957*4882a593Smuzhiyun static int denali_multidev_fixup(struct nand_chip *chip)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun struct denali_controller *denali = to_denali_controller(chip);
960*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
961*4882a593Smuzhiyun struct nand_memory_organization *memorg;
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun memorg = nanddev_get_memorg(&chip->base);
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun /*
966*4882a593Smuzhiyun * Support for multi device:
967*4882a593Smuzhiyun * When the IP configuration is x16 capable and two x8 chips are
968*4882a593Smuzhiyun * connected in parallel, DEVICES_CONNECTED should be set to 2.
969*4882a593Smuzhiyun * In this case, the core framework knows nothing about this fact,
970*4882a593Smuzhiyun * so we should tell it the _logical_ pagesize and anything necessary.
971*4882a593Smuzhiyun */
972*4882a593Smuzhiyun denali->devs_per_cs = ioread32(denali->reg + DEVICES_CONNECTED);
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun /*
975*4882a593Smuzhiyun * On some SoCs, DEVICES_CONNECTED is not auto-detected.
976*4882a593Smuzhiyun * For those, DEVICES_CONNECTED is left to 0. Set 1 if it is the case.
977*4882a593Smuzhiyun */
978*4882a593Smuzhiyun if (denali->devs_per_cs == 0) {
979*4882a593Smuzhiyun denali->devs_per_cs = 1;
980*4882a593Smuzhiyun iowrite32(1, denali->reg + DEVICES_CONNECTED);
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun if (denali->devs_per_cs == 1)
984*4882a593Smuzhiyun return 0;
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun if (denali->devs_per_cs != 2) {
987*4882a593Smuzhiyun dev_err(denali->dev, "unsupported number of devices %d\n",
988*4882a593Smuzhiyun denali->devs_per_cs);
989*4882a593Smuzhiyun return -EINVAL;
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun /* 2 chips in parallel */
993*4882a593Smuzhiyun memorg->pagesize <<= 1;
994*4882a593Smuzhiyun memorg->oobsize <<= 1;
995*4882a593Smuzhiyun mtd->size <<= 1;
996*4882a593Smuzhiyun mtd->erasesize <<= 1;
997*4882a593Smuzhiyun mtd->writesize <<= 1;
998*4882a593Smuzhiyun mtd->oobsize <<= 1;
999*4882a593Smuzhiyun chip->page_shift += 1;
1000*4882a593Smuzhiyun chip->phys_erase_shift += 1;
1001*4882a593Smuzhiyun chip->bbt_erase_shift += 1;
1002*4882a593Smuzhiyun chip->chip_shift += 1;
1003*4882a593Smuzhiyun chip->pagemask <<= 1;
1004*4882a593Smuzhiyun chip->ecc.size <<= 1;
1005*4882a593Smuzhiyun chip->ecc.bytes <<= 1;
1006*4882a593Smuzhiyun chip->ecc.strength <<= 1;
1007*4882a593Smuzhiyun denali->oob_skip_bytes <<= 1;
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun return 0;
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun
denali_attach_chip(struct nand_chip * chip)1012*4882a593Smuzhiyun static int denali_attach_chip(struct nand_chip *chip)
1013*4882a593Smuzhiyun {
1014*4882a593Smuzhiyun struct denali_controller *denali = to_denali_controller(chip);
1015*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
1016*4882a593Smuzhiyun int ret;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun ret = nand_ecc_choose_conf(chip, denali->ecc_caps,
1019*4882a593Smuzhiyun mtd->oobsize - denali->oob_skip_bytes);
1020*4882a593Smuzhiyun if (ret) {
1021*4882a593Smuzhiyun dev_err(denali->dev, "Failed to setup ECC settings.\n");
1022*4882a593Smuzhiyun return ret;
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun dev_dbg(denali->dev,
1026*4882a593Smuzhiyun "chosen ECC settings: step=%d, strength=%d, bytes=%d\n",
1027*4882a593Smuzhiyun chip->ecc.size, chip->ecc.strength, chip->ecc.bytes);
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun ret = denali_multidev_fixup(chip);
1030*4882a593Smuzhiyun if (ret)
1031*4882a593Smuzhiyun return ret;
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun return 0;
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun
denali_exec_in8(struct denali_controller * denali,u32 type,u8 * buf,unsigned int len)1036*4882a593Smuzhiyun static void denali_exec_in8(struct denali_controller *denali, u32 type,
1037*4882a593Smuzhiyun u8 *buf, unsigned int len)
1038*4882a593Smuzhiyun {
1039*4882a593Smuzhiyun int i;
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun for (i = 0; i < len; i++)
1042*4882a593Smuzhiyun buf[i] = denali->host_read(denali, type | DENALI_BANK(denali));
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun
denali_exec_in16(struct denali_controller * denali,u32 type,u8 * buf,unsigned int len)1045*4882a593Smuzhiyun static void denali_exec_in16(struct denali_controller *denali, u32 type,
1046*4882a593Smuzhiyun u8 *buf, unsigned int len)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun u32 data;
1049*4882a593Smuzhiyun int i;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun for (i = 0; i < len; i += 2) {
1052*4882a593Smuzhiyun data = denali->host_read(denali, type | DENALI_BANK(denali));
1053*4882a593Smuzhiyun /* bit 31:24 and 15:8 are used for DDR */
1054*4882a593Smuzhiyun buf[i] = data;
1055*4882a593Smuzhiyun buf[i + 1] = data >> 16;
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun
denali_exec_in(struct denali_controller * denali,u32 type,u8 * buf,unsigned int len,bool width16)1059*4882a593Smuzhiyun static void denali_exec_in(struct denali_controller *denali, u32 type,
1060*4882a593Smuzhiyun u8 *buf, unsigned int len, bool width16)
1061*4882a593Smuzhiyun {
1062*4882a593Smuzhiyun if (width16)
1063*4882a593Smuzhiyun denali_exec_in16(denali, type, buf, len);
1064*4882a593Smuzhiyun else
1065*4882a593Smuzhiyun denali_exec_in8(denali, type, buf, len);
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun
denali_exec_out8(struct denali_controller * denali,u32 type,const u8 * buf,unsigned int len)1068*4882a593Smuzhiyun static void denali_exec_out8(struct denali_controller *denali, u32 type,
1069*4882a593Smuzhiyun const u8 *buf, unsigned int len)
1070*4882a593Smuzhiyun {
1071*4882a593Smuzhiyun int i;
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun for (i = 0; i < len; i++)
1074*4882a593Smuzhiyun denali->host_write(denali, type | DENALI_BANK(denali), buf[i]);
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun
denali_exec_out16(struct denali_controller * denali,u32 type,const u8 * buf,unsigned int len)1077*4882a593Smuzhiyun static void denali_exec_out16(struct denali_controller *denali, u32 type,
1078*4882a593Smuzhiyun const u8 *buf, unsigned int len)
1079*4882a593Smuzhiyun {
1080*4882a593Smuzhiyun int i;
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun for (i = 0; i < len; i += 2)
1083*4882a593Smuzhiyun denali->host_write(denali, type | DENALI_BANK(denali),
1084*4882a593Smuzhiyun buf[i + 1] << 16 | buf[i]);
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun
denali_exec_out(struct denali_controller * denali,u32 type,const u8 * buf,unsigned int len,bool width16)1087*4882a593Smuzhiyun static void denali_exec_out(struct denali_controller *denali, u32 type,
1088*4882a593Smuzhiyun const u8 *buf, unsigned int len, bool width16)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun if (width16)
1091*4882a593Smuzhiyun denali_exec_out16(denali, type, buf, len);
1092*4882a593Smuzhiyun else
1093*4882a593Smuzhiyun denali_exec_out8(denali, type, buf, len);
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun
denali_exec_waitrdy(struct denali_controller * denali)1096*4882a593Smuzhiyun static int denali_exec_waitrdy(struct denali_controller *denali)
1097*4882a593Smuzhiyun {
1098*4882a593Smuzhiyun u32 irq_stat;
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun /* R/B# pin transitioned from low to high? */
1101*4882a593Smuzhiyun irq_stat = denali_wait_for_irq(denali, INTR__INT_ACT);
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun /* Just in case nand_operation has multiple NAND_OP_WAITRDY_INSTR. */
1104*4882a593Smuzhiyun denali_reset_irq(denali);
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun return irq_stat & INTR__INT_ACT ? 0 : -EIO;
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun
denali_exec_instr(struct nand_chip * chip,const struct nand_op_instr * instr)1109*4882a593Smuzhiyun static int denali_exec_instr(struct nand_chip *chip,
1110*4882a593Smuzhiyun const struct nand_op_instr *instr)
1111*4882a593Smuzhiyun {
1112*4882a593Smuzhiyun struct denali_controller *denali = to_denali_controller(chip);
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun switch (instr->type) {
1115*4882a593Smuzhiyun case NAND_OP_CMD_INSTR:
1116*4882a593Smuzhiyun denali_exec_out8(denali, DENALI_MAP11_CMD,
1117*4882a593Smuzhiyun &instr->ctx.cmd.opcode, 1);
1118*4882a593Smuzhiyun return 0;
1119*4882a593Smuzhiyun case NAND_OP_ADDR_INSTR:
1120*4882a593Smuzhiyun denali_exec_out8(denali, DENALI_MAP11_ADDR,
1121*4882a593Smuzhiyun instr->ctx.addr.addrs,
1122*4882a593Smuzhiyun instr->ctx.addr.naddrs);
1123*4882a593Smuzhiyun return 0;
1124*4882a593Smuzhiyun case NAND_OP_DATA_IN_INSTR:
1125*4882a593Smuzhiyun denali_exec_in(denali, DENALI_MAP11_DATA,
1126*4882a593Smuzhiyun instr->ctx.data.buf.in,
1127*4882a593Smuzhiyun instr->ctx.data.len,
1128*4882a593Smuzhiyun !instr->ctx.data.force_8bit &&
1129*4882a593Smuzhiyun chip->options & NAND_BUSWIDTH_16);
1130*4882a593Smuzhiyun return 0;
1131*4882a593Smuzhiyun case NAND_OP_DATA_OUT_INSTR:
1132*4882a593Smuzhiyun denali_exec_out(denali, DENALI_MAP11_DATA,
1133*4882a593Smuzhiyun instr->ctx.data.buf.out,
1134*4882a593Smuzhiyun instr->ctx.data.len,
1135*4882a593Smuzhiyun !instr->ctx.data.force_8bit &&
1136*4882a593Smuzhiyun chip->options & NAND_BUSWIDTH_16);
1137*4882a593Smuzhiyun return 0;
1138*4882a593Smuzhiyun case NAND_OP_WAITRDY_INSTR:
1139*4882a593Smuzhiyun return denali_exec_waitrdy(denali);
1140*4882a593Smuzhiyun default:
1141*4882a593Smuzhiyun WARN_ONCE(1, "unsupported NAND instruction type: %d\n",
1142*4882a593Smuzhiyun instr->type);
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun return -EINVAL;
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
denali_exec_op(struct nand_chip * chip,const struct nand_operation * op,bool check_only)1148*4882a593Smuzhiyun static int denali_exec_op(struct nand_chip *chip,
1149*4882a593Smuzhiyun const struct nand_operation *op, bool check_only)
1150*4882a593Smuzhiyun {
1151*4882a593Smuzhiyun int i, ret;
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun if (check_only)
1154*4882a593Smuzhiyun return 0;
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun denali_select_target(chip, op->cs);
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun /*
1159*4882a593Smuzhiyun * Some commands contain NAND_OP_WAITRDY_INSTR.
1160*4882a593Smuzhiyun * irq must be cleared here to catch the R/B# interrupt there.
1161*4882a593Smuzhiyun */
1162*4882a593Smuzhiyun denali_reset_irq(to_denali_controller(chip));
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun for (i = 0; i < op->ninstrs; i++) {
1165*4882a593Smuzhiyun ret = denali_exec_instr(chip, &op->instrs[i]);
1166*4882a593Smuzhiyun if (ret)
1167*4882a593Smuzhiyun return ret;
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun return 0;
1171*4882a593Smuzhiyun }
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun static const struct nand_controller_ops denali_controller_ops = {
1174*4882a593Smuzhiyun .attach_chip = denali_attach_chip,
1175*4882a593Smuzhiyun .exec_op = denali_exec_op,
1176*4882a593Smuzhiyun .setup_interface = denali_setup_interface,
1177*4882a593Smuzhiyun };
1178*4882a593Smuzhiyun
denali_chip_init(struct denali_controller * denali,struct denali_chip * dchip)1179*4882a593Smuzhiyun int denali_chip_init(struct denali_controller *denali,
1180*4882a593Smuzhiyun struct denali_chip *dchip)
1181*4882a593Smuzhiyun {
1182*4882a593Smuzhiyun struct nand_chip *chip = &dchip->chip;
1183*4882a593Smuzhiyun struct mtd_info *mtd = nand_to_mtd(chip);
1184*4882a593Smuzhiyun struct denali_chip *dchip2;
1185*4882a593Smuzhiyun int i, j, ret;
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun chip->controller = &denali->controller;
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun /* sanity checks for bank numbers */
1190*4882a593Smuzhiyun for (i = 0; i < dchip->nsels; i++) {
1191*4882a593Smuzhiyun unsigned int bank = dchip->sels[i].bank;
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun if (bank >= denali->nbanks) {
1194*4882a593Smuzhiyun dev_err(denali->dev, "unsupported bank %d\n", bank);
1195*4882a593Smuzhiyun return -EINVAL;
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun for (j = 0; j < i; j++) {
1199*4882a593Smuzhiyun if (bank == dchip->sels[j].bank) {
1200*4882a593Smuzhiyun dev_err(denali->dev,
1201*4882a593Smuzhiyun "bank %d is assigned twice in the same chip\n",
1202*4882a593Smuzhiyun bank);
1203*4882a593Smuzhiyun return -EINVAL;
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun list_for_each_entry(dchip2, &denali->chips, node) {
1208*4882a593Smuzhiyun for (j = 0; j < dchip2->nsels; j++) {
1209*4882a593Smuzhiyun if (bank == dchip2->sels[j].bank) {
1210*4882a593Smuzhiyun dev_err(denali->dev,
1211*4882a593Smuzhiyun "bank %d is already used\n",
1212*4882a593Smuzhiyun bank);
1213*4882a593Smuzhiyun return -EINVAL;
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun mtd->dev.parent = denali->dev;
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun /*
1222*4882a593Smuzhiyun * Fallback to the default name if DT did not give "label" property.
1223*4882a593Smuzhiyun * Use "label" property if multiple chips are connected.
1224*4882a593Smuzhiyun */
1225*4882a593Smuzhiyun if (!mtd->name && list_empty(&denali->chips))
1226*4882a593Smuzhiyun mtd->name = "denali-nand";
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun if (denali->dma_avail) {
1229*4882a593Smuzhiyun chip->options |= NAND_USES_DMA;
1230*4882a593Smuzhiyun chip->buf_align = 16;
1231*4882a593Smuzhiyun }
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun /* clk rate info is needed for setup_interface */
1234*4882a593Smuzhiyun if (!denali->clk_rate || !denali->clk_x_rate)
1235*4882a593Smuzhiyun chip->options |= NAND_KEEP_TIMINGS;
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun chip->bbt_options |= NAND_BBT_USE_FLASH;
1238*4882a593Smuzhiyun chip->bbt_options |= NAND_BBT_NO_OOB;
1239*4882a593Smuzhiyun chip->options |= NAND_NO_SUBPAGE_WRITE;
1240*4882a593Smuzhiyun chip->ecc.engine_type = NAND_ECC_ENGINE_TYPE_ON_HOST;
1241*4882a593Smuzhiyun chip->ecc.placement = NAND_ECC_PLACEMENT_INTERLEAVED;
1242*4882a593Smuzhiyun chip->ecc.read_page = denali_read_page;
1243*4882a593Smuzhiyun chip->ecc.write_page = denali_write_page;
1244*4882a593Smuzhiyun chip->ecc.read_page_raw = denali_read_page_raw;
1245*4882a593Smuzhiyun chip->ecc.write_page_raw = denali_write_page_raw;
1246*4882a593Smuzhiyun chip->ecc.read_oob = denali_read_oob;
1247*4882a593Smuzhiyun chip->ecc.write_oob = denali_write_oob;
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun mtd_set_ooblayout(mtd, &denali_ooblayout_ops);
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun ret = nand_scan(chip, dchip->nsels);
1252*4882a593Smuzhiyun if (ret)
1253*4882a593Smuzhiyun return ret;
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun ret = mtd_device_register(mtd, NULL, 0);
1256*4882a593Smuzhiyun if (ret) {
1257*4882a593Smuzhiyun dev_err(denali->dev, "Failed to register MTD: %d\n", ret);
1258*4882a593Smuzhiyun goto cleanup_nand;
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun list_add_tail(&dchip->node, &denali->chips);
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun return 0;
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun cleanup_nand:
1266*4882a593Smuzhiyun nand_cleanup(chip);
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun return ret;
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(denali_chip_init);
1271*4882a593Smuzhiyun
denali_init(struct denali_controller * denali)1272*4882a593Smuzhiyun int denali_init(struct denali_controller *denali)
1273*4882a593Smuzhiyun {
1274*4882a593Smuzhiyun u32 features = ioread32(denali->reg + FEATURES);
1275*4882a593Smuzhiyun int ret;
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun nand_controller_init(&denali->controller);
1278*4882a593Smuzhiyun denali->controller.ops = &denali_controller_ops;
1279*4882a593Smuzhiyun init_completion(&denali->complete);
1280*4882a593Smuzhiyun spin_lock_init(&denali->irq_lock);
1281*4882a593Smuzhiyun INIT_LIST_HEAD(&denali->chips);
1282*4882a593Smuzhiyun denali->active_bank = DENALI_INVALID_BANK;
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun /*
1285*4882a593Smuzhiyun * The REVISION register may not be reliable. Platforms are allowed to
1286*4882a593Smuzhiyun * override it.
1287*4882a593Smuzhiyun */
1288*4882a593Smuzhiyun if (!denali->revision)
1289*4882a593Smuzhiyun denali->revision = swab16(ioread32(denali->reg + REVISION));
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun denali->nbanks = 1 << FIELD_GET(FEATURES__N_BANKS, features);
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun /* the encoding changed from rev 5.0 to 5.1 */
1294*4882a593Smuzhiyun if (denali->revision < 0x0501)
1295*4882a593Smuzhiyun denali->nbanks <<= 1;
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun if (features & FEATURES__DMA)
1298*4882a593Smuzhiyun denali->dma_avail = true;
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun if (denali->dma_avail) {
1301*4882a593Smuzhiyun int dma_bit = denali->caps & DENALI_CAP_DMA_64BIT ? 64 : 32;
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun ret = dma_set_mask(denali->dev, DMA_BIT_MASK(dma_bit));
1304*4882a593Smuzhiyun if (ret) {
1305*4882a593Smuzhiyun dev_info(denali->dev,
1306*4882a593Smuzhiyun "Failed to set DMA mask. Disabling DMA.\n");
1307*4882a593Smuzhiyun denali->dma_avail = false;
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun if (denali->dma_avail) {
1312*4882a593Smuzhiyun if (denali->caps & DENALI_CAP_DMA_64BIT)
1313*4882a593Smuzhiyun denali->setup_dma = denali_setup_dma64;
1314*4882a593Smuzhiyun else
1315*4882a593Smuzhiyun denali->setup_dma = denali_setup_dma32;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun if (features & FEATURES__INDEX_ADDR) {
1319*4882a593Smuzhiyun denali->host_read = denali_indexed_read;
1320*4882a593Smuzhiyun denali->host_write = denali_indexed_write;
1321*4882a593Smuzhiyun } else {
1322*4882a593Smuzhiyun denali->host_read = denali_direct_read;
1323*4882a593Smuzhiyun denali->host_write = denali_direct_write;
1324*4882a593Smuzhiyun }
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun /*
1327*4882a593Smuzhiyun * Set how many bytes should be skipped before writing data in OOB.
1328*4882a593Smuzhiyun * If a platform requests a non-zero value, set it to the register.
1329*4882a593Smuzhiyun * Otherwise, read the value out, expecting it has already been set up
1330*4882a593Smuzhiyun * by firmware.
1331*4882a593Smuzhiyun */
1332*4882a593Smuzhiyun if (denali->oob_skip_bytes)
1333*4882a593Smuzhiyun iowrite32(denali->oob_skip_bytes,
1334*4882a593Smuzhiyun denali->reg + SPARE_AREA_SKIP_BYTES);
1335*4882a593Smuzhiyun else
1336*4882a593Smuzhiyun denali->oob_skip_bytes = ioread32(denali->reg +
1337*4882a593Smuzhiyun SPARE_AREA_SKIP_BYTES);
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun iowrite32(0, denali->reg + TRANSFER_SPARE_REG);
1340*4882a593Smuzhiyun iowrite32(GENMASK(denali->nbanks - 1, 0), denali->reg + RB_PIN_ENABLED);
1341*4882a593Smuzhiyun iowrite32(CHIP_EN_DONT_CARE__FLAG, denali->reg + CHIP_ENABLE_DONT_CARE);
1342*4882a593Smuzhiyun iowrite32(ECC_ENABLE__FLAG, denali->reg + ECC_ENABLE);
1343*4882a593Smuzhiyun iowrite32(0xffff, denali->reg + SPARE_AREA_MARKER);
1344*4882a593Smuzhiyun iowrite32(WRITE_PROTECT__FLAG, denali->reg + WRITE_PROTECT);
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun denali_clear_irq_all(denali);
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun ret = devm_request_irq(denali->dev, denali->irq, denali_isr,
1349*4882a593Smuzhiyun IRQF_SHARED, DENALI_NAND_NAME, denali);
1350*4882a593Smuzhiyun if (ret) {
1351*4882a593Smuzhiyun dev_err(denali->dev, "Unable to request IRQ\n");
1352*4882a593Smuzhiyun return ret;
1353*4882a593Smuzhiyun }
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun denali_enable_irq(denali);
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun return 0;
1358*4882a593Smuzhiyun }
1359*4882a593Smuzhiyun EXPORT_SYMBOL(denali_init);
1360*4882a593Smuzhiyun
denali_remove(struct denali_controller * denali)1361*4882a593Smuzhiyun void denali_remove(struct denali_controller *denali)
1362*4882a593Smuzhiyun {
1363*4882a593Smuzhiyun struct denali_chip *dchip, *tmp;
1364*4882a593Smuzhiyun struct nand_chip *chip;
1365*4882a593Smuzhiyun int ret;
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun list_for_each_entry_safe(dchip, tmp, &denali->chips, node) {
1368*4882a593Smuzhiyun chip = &dchip->chip;
1369*4882a593Smuzhiyun ret = mtd_device_unregister(nand_to_mtd(chip));
1370*4882a593Smuzhiyun WARN_ON(ret);
1371*4882a593Smuzhiyun nand_cleanup(chip);
1372*4882a593Smuzhiyun list_del(&dchip->node);
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun denali_disable_irq(denali);
1376*4882a593Smuzhiyun }
1377*4882a593Smuzhiyun EXPORT_SYMBOL(denali_remove);
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver core for Denali NAND controller");
1380*4882a593Smuzhiyun MODULE_AUTHOR("Intel Corporation and its suppliers");
1381*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1382