Searched +full:0 +full:xd0100000 (Results 1 – 9 of 9) sorted by relevance
11 #define CONFIG_SYS_USBD_BASE 0xE110000012 #define CONFIG_SYS_PLUG_BASE 0xE120000013 #define CONFIG_SYS_FIFO_BASE 0xE100080014 #define CONFIG_SYS_UHC0_EHCI_BASE 0xE180000015 #define CONFIG_SYS_UHC1_EHCI_BASE 0xE200000016 #define CONFIG_SYS_SMI_BASE 0xFC00000017 #define CONFIG_SPEAR_SYSCNTLBASE 0xFCA0000018 #define CONFIG_SPEAR_TIMERBASE 0xFC80000019 #define CONFIG_SPEAR_MISCBASE 0xFCA8000020 #define CONFIG_SPEAR_ETHBASE 0xE0800000[all …]
21 #define SPEAR_ICM1_2_BASE UL(0xD0000000)22 #define VA_SPEAR_ICM1_2_BASE IOMEM(0xFD000000)23 #define SPEAR_ICM1_UART_BASE UL(0xD0000000)25 #define SPEAR3XX_ICM1_SSP_BASE UL(0xD0100000)28 #define SPEAR_ICM3_ML1_2_BASE UL(0xF0000000)29 #define VA_SPEAR6XX_ML_CPU_BASE IOMEM(0xF0000000)32 #define SPEAR_ICM3_SMI_CTRL_BASE UL(0xFC000000)33 #define VA_SPEAR_ICM3_SMI_CTRL_BASE IOMEM(0xFC000000)34 #define SPEAR_ICM3_DMA_BASE UL(0xFC400000)35 #define SPEAR_ICM3_SYS_CTRL_BASE UL(0xFCA00000)[all …]
14 #address-cells = <0>;15 #size-cells = <0>;25 reg = <0 0x40000000>;32 ranges = <0xd0000000 0xd0000000 0x30000000>;37 reg = <0xf1100000 0x1000>;43 reg = <0xfc400000 0x1000>;51 reg = <0xe0800000 0x8000>;62 reg = <0xfc000000 0x1000>;69 reg = <0xd0100000 0x1000>;72 #size-cells = <0>;[all …]
17 reg = <0xe0700000 0x1000>;18 st-spics,peripcfg-reg = <0x42c>;30 reg = <0xeb800000 0x4000>;38 reg = <0xb1000000 0x10000>;39 interrupts = <0 72 0x4>;40 phys = <&miphy0 0>;47 reg = <0xb1000000 0x4000>, <0x80000000 0x20000>;49 interrupts = <0 68 0x4>;50 interrupt-map-mask = <0 0 0 0>;51 interrupt-map = <0x0 0 &gic 0 68 0x4>;[all …]
89 port@0:103 const: 0109 - port@0121 reg = <0xd0100000 0x100000>, <0xc883c000 0x1000>;125 #size-cells = <0>;129 port@0 {130 reg = <0>;
64 hwrom_reserved: hwrom@0 {65 reg = <0x0 0x0 0x0 0x1000000>;71 reg = <0x0 0x10000000 0x0 0x200000>;78 size = <0x0 0xbc00000>;79 alignment = <0x0 0x400000>;85 #address-cells = <0x2>;86 #size-cells = <0x0>;88 cpu0: cpu@0 {91 reg = <0x0 0x0>;94 clocks = <&scpi_dvfs 0>;[all …]
29 hwrom_reserved: hwrom@0 {30 reg = <0x0 0x0 0x0 0x1000000>;36 reg = <0x0 0x10000000 0x0 0x200000>;42 reg = <0x0 0x05000000 0x0 0x300000>;48 reg = <0x0 0x05300000 0x0 0x2000000>;55 size = <0x0 0x10000000>;56 alignment = <0x0 0x400000>;84 #address-cells = <0x2>;85 #size-cells = <0x0>;87 cpu0: cpu@0 {[all …]
27 // base address: 0x028 …BIF_BX_PF_MM_INDEX 0x000029 …ne mmBIF_BX_PF_MM_INDEX_BASE_IDX 030 …BIF_BX_PF_MM_DATA 0x000131 …ne mmBIF_BX_PF_MM_DATA_BASE_IDX 032 …BIF_BX_PF_MM_INDEX_HI 0x000633 …ne mmBIF_BX_PF_MM_INDEX_HI_BASE_IDX 037 // base address: 0x038 …SYSHUB_INDEX_OVLP 0x000839 …ne mmSYSHUB_INDEX_OVLP_BASE_IDX 0[all …]
17 #define FW_ENCODE_32BIT_PATTERN 0x1e1e1e1e23 #define BNX2X_MAX_ISCSI_TRGT_CONN_MASK 0xFFFF24 #define BNX2X_MAX_ISCSI_TRGT_CONN_SHIFT 025 #define BNX2X_MAX_ISCSI_INIT_CONN_MASK 0xFFFF000031 #define BNX2X_MAX_FCOE_TRGT_CONN_MASK 0xFFFF32 #define BNX2X_MAX_FCOE_TRGT_CONN_SHIFT 033 #define BNX2X_MAX_FCOE_INIT_CONN_MASK 0xFFFF000042 #define PIN_CFG_NA 0x0000000043 #define PIN_CFG_GPIO0_P0 0x0000000144 #define PIN_CFG_GPIO1_P0 0x00000002[all …]